blob: 4a31b7a891ecaf3e2732c9f2d6ce62fa633419f6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010045static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010047static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000052 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010053}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010067insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010071 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
72 size, 0, -1,
73 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053074 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010086 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010087{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010095 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010096{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100108 might_sleep();
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100120 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144 return 0;
145}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
Eric Anholt5a125c32008-10-22 21:40:13 -0700148i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700150{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300151 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000155 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700156
Chris Wilson6299f992010-11-24 12:23:44 +0000157 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100163 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100165 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700166
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300167 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000169
Eric Anholt5a125c32008-10-22 21:40:13 -0700170 return 0;
171}
172
Chris Wilson03ac84f2016-10-28 13:58:36 +0100173static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100175{
Al Viro93c76a32015-12-04 23:45:44 -0500176 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson057f8032016-12-07 13:34:11 +0000177 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 struct sg_table *st;
179 struct scatterlist *sg;
Chris Wilson057f8032016-12-07 13:34:11 +0000180 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100182
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100184 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100185
Chris Wilson057f8032016-12-07 13:34:11 +0000186 /* Always aligning to the object size, allows a single allocation
187 * to handle all possible callers, and given typical object sizes,
188 * the alignment of the buddy allocation will naturally match.
189 */
190 phys = drm_pci_alloc(obj->base.dev,
191 obj->base.size,
192 roundup_pow_of_two(obj->base.size));
193 if (!phys)
194 return ERR_PTR(-ENOMEM);
195
196 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
198 struct page *page;
199 char *src;
200
201 page = shmem_read_mapping_page(mapping, i);
Chris Wilson057f8032016-12-07 13:34:11 +0000202 if (IS_ERR(page)) {
203 st = ERR_CAST(page);
204 goto err_phys;
205 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800206
207 src = kmap_atomic(page);
208 memcpy(vaddr, src, PAGE_SIZE);
209 drm_clflush_virt_range(vaddr, PAGE_SIZE);
210 kunmap_atomic(src);
211
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300212 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800213 vaddr += PAGE_SIZE;
214 }
215
Chris Wilsonc0336662016-05-06 15:40:21 +0100216 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800217
218 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilson057f8032016-12-07 13:34:11 +0000219 if (!st) {
220 st = ERR_PTR(-ENOMEM);
221 goto err_phys;
222 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800223
224 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
225 kfree(st);
Chris Wilson057f8032016-12-07 13:34:11 +0000226 st = ERR_PTR(-ENOMEM);
227 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228 }
229
230 sg = st->sgl;
231 sg->offset = 0;
232 sg->length = obj->base.size;
233
Chris Wilson057f8032016-12-07 13:34:11 +0000234 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 sg_dma_len(sg) = obj->base.size;
236
Chris Wilson057f8032016-12-07 13:34:11 +0000237 obj->phys_handle = phys;
238 return st;
239
240err_phys:
241 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100242 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243}
244
245static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000246__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
247 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilson05c34832016-11-18 21:17:47 +0000254 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
255 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000256 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100257
258 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
259 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000266 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilson057f8032016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson35a96112016-08-14 18:44:40 +0100313int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100314{
315 struct i915_vma *vma;
316 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100317 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100318
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 lockdep_assert_held(&obj->base.dev->struct_mutex);
320
321 /* Closed vma are removed from the obj->vma_list - but they may
322 * still have an active binding on the object. To remove those we
323 * must wait for all rendering to complete to the object (as unbinding
324 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100325 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100326 ret = i915_gem_object_wait(obj,
327 I915_WAIT_INTERRUPTIBLE |
328 I915_WAIT_LOCKED |
329 I915_WAIT_ALL,
330 MAX_SCHEDULE_TIMEOUT,
331 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100332 if (ret)
333 return ret;
334
335 i915_gem_retire_requests(to_i915(obj->base.dev));
336
Chris Wilsonaa653a62016-08-04 07:52:27 +0100337 while ((vma = list_first_entry_or_null(&obj->vma_list,
338 struct i915_vma,
339 obj_link))) {
340 list_move_tail(&vma->obj_link, &still_in_list);
341 ret = i915_vma_unbind(vma);
342 if (ret)
343 break;
344 }
345 list_splice(&still_in_list, &obj->vma_list);
346
347 return ret;
348}
349
Chris Wilsone95433c2016-10-28 13:58:27 +0100350static long
351i915_gem_object_wait_fence(struct dma_fence *fence,
352 unsigned int flags,
353 long timeout,
354 struct intel_rps_client *rps)
355{
356 struct drm_i915_gem_request *rq;
357
358 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
359
360 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
361 return timeout;
362
363 if (!dma_fence_is_i915(fence))
364 return dma_fence_wait_timeout(fence,
365 flags & I915_WAIT_INTERRUPTIBLE,
366 timeout);
367
368 rq = to_request(fence);
369 if (i915_gem_request_completed(rq))
370 goto out;
371
372 /* This client is about to stall waiting for the GPU. In many cases
373 * this is undesirable and limits the throughput of the system, as
374 * many clients cannot continue processing user input/output whilst
375 * blocked. RPS autotuning may take tens of milliseconds to respond
376 * to the GPU load and thus incurs additional latency for the client.
377 * We can circumvent that by promoting the GPU frequency to maximum
378 * before we wait. This makes the GPU throttle up much more quickly
379 * (good for benchmarks and user experience, e.g. window animations),
380 * but at a cost of spending more power processing the workload
381 * (bad for battery). Not all clients even want their results
382 * immediately and for them we should just let the GPU select its own
383 * frequency to maximise efficiency. To prevent a single client from
384 * forcing the clocks too high for the whole system, we only allow
385 * each client to waitboost once in a busy period.
386 */
387 if (rps) {
388 if (INTEL_GEN(rq->i915) >= 6)
389 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
390 else
391 rps = NULL;
392 }
393
394 timeout = i915_wait_request(rq, flags, timeout);
395
396out:
397 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
398 i915_gem_request_retire_upto(rq);
399
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000400 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100401 /* The GPU is now idle and this client has stalled.
402 * Since no other client has submitted a request in the
403 * meantime, assume that this client is the only one
404 * supplying work to the GPU but is unable to keep that
405 * work supplied because it is waiting. Since the GPU is
406 * then never kept fully busy, RPS autoclocking will
407 * keep the clocks relatively low, causing further delays.
408 * Compensate by giving the synchronous client credit for
409 * a waitboost next time.
410 */
411 spin_lock(&rq->i915->rps.client_lock);
412 list_del_init(&rps->link);
413 spin_unlock(&rq->i915->rps.client_lock);
414 }
415
416 return timeout;
417}
418
419static long
420i915_gem_object_wait_reservation(struct reservation_object *resv,
421 unsigned int flags,
422 long timeout,
423 struct intel_rps_client *rps)
424{
425 struct dma_fence *excl;
426
427 if (flags & I915_WAIT_ALL) {
428 struct dma_fence **shared;
429 unsigned int count, i;
430 int ret;
431
432 ret = reservation_object_get_fences_rcu(resv,
433 &excl, &count, &shared);
434 if (ret)
435 return ret;
436
437 for (i = 0; i < count; i++) {
438 timeout = i915_gem_object_wait_fence(shared[i],
439 flags, timeout,
440 rps);
441 if (timeout <= 0)
442 break;
443
444 dma_fence_put(shared[i]);
445 }
446
447 for (; i < count; i++)
448 dma_fence_put(shared[i]);
449 kfree(shared);
450 } else {
451 excl = reservation_object_get_excl_rcu(resv);
452 }
453
454 if (excl && timeout > 0)
455 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
456
457 dma_fence_put(excl);
458
459 return timeout;
460}
461
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000462static void __fence_set_priority(struct dma_fence *fence, int prio)
463{
464 struct drm_i915_gem_request *rq;
465 struct intel_engine_cs *engine;
466
467 if (!dma_fence_is_i915(fence))
468 return;
469
470 rq = to_request(fence);
471 engine = rq->engine;
472 if (!engine->schedule)
473 return;
474
475 engine->schedule(rq, prio);
476}
477
478static void fence_set_priority(struct dma_fence *fence, int prio)
479{
480 /* Recurse once into a fence-array */
481 if (dma_fence_is_array(fence)) {
482 struct dma_fence_array *array = to_dma_fence_array(fence);
483 int i;
484
485 for (i = 0; i < array->num_fences; i++)
486 __fence_set_priority(array->fences[i], prio);
487 } else {
488 __fence_set_priority(fence, prio);
489 }
490}
491
492int
493i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
494 unsigned int flags,
495 int prio)
496{
497 struct dma_fence *excl;
498
499 if (flags & I915_WAIT_ALL) {
500 struct dma_fence **shared;
501 unsigned int count, i;
502 int ret;
503
504 ret = reservation_object_get_fences_rcu(obj->resv,
505 &excl, &count, &shared);
506 if (ret)
507 return ret;
508
509 for (i = 0; i < count; i++) {
510 fence_set_priority(shared[i], prio);
511 dma_fence_put(shared[i]);
512 }
513
514 kfree(shared);
515 } else {
516 excl = reservation_object_get_excl_rcu(obj->resv);
517 }
518
519 if (excl) {
520 fence_set_priority(excl, prio);
521 dma_fence_put(excl);
522 }
523 return 0;
524}
525
Chris Wilson00e60f22016-08-04 16:32:40 +0100526/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100527 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100528 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100529 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
530 * @timeout: how long to wait
531 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 */
533int
Chris Wilsone95433c2016-10-28 13:58:27 +0100534i915_gem_object_wait(struct drm_i915_gem_object *obj,
535 unsigned int flags,
536 long timeout,
537 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100538{
Chris Wilsone95433c2016-10-28 13:58:27 +0100539 might_sleep();
540#if IS_ENABLED(CONFIG_LOCKDEP)
541 GEM_BUG_ON(debug_locks &&
542 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
543 !!(flags & I915_WAIT_LOCKED));
544#endif
545 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100546
Chris Wilsond07f0e52016-10-28 13:58:44 +0100547 timeout = i915_gem_object_wait_reservation(obj->resv,
548 flags, timeout,
549 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100550 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100551}
552
553static struct intel_rps_client *to_rps_client(struct drm_file *file)
554{
555 struct drm_i915_file_private *fpriv = file->driver_priv;
556
557 return &fpriv->rps;
558}
559
Chris Wilson00731152014-05-21 12:42:56 +0100560int
561i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
562 int align)
563{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800564 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100565
Chris Wilson057f8032016-12-07 13:34:11 +0000566 if (align > obj->base.size)
567 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100568
Chris Wilson057f8032016-12-07 13:34:11 +0000569 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100570 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100571
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100572 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100573 return -EFAULT;
574
575 if (obj->base.filp == NULL)
576 return -EINVAL;
577
Chris Wilson4717ca92016-08-04 07:52:28 +0100578 ret = i915_gem_object_unbind(obj);
579 if (ret)
580 return ret;
581
Chris Wilson548625e2016-11-01 12:11:34 +0000582 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100583 if (obj->mm.pages)
584 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800585
Chris Wilson6a2c4232014-11-04 04:51:40 -0800586 obj->ops = &i915_gem_phys_ops;
587
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100588 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100589}
590
591static int
592i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
593 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100594 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100595{
596 struct drm_device *dev = obj->base.dev;
597 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300598 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100599 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800600
601 /* We manually control the domain here and pretend that it
602 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
603 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100604 lockdep_assert_held(&obj->base.dev->struct_mutex);
605 ret = i915_gem_object_wait(obj,
606 I915_WAIT_INTERRUPTIBLE |
607 I915_WAIT_LOCKED |
608 I915_WAIT_ALL,
609 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100610 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800611 if (ret)
612 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100613
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700614 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100615 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
616 unsigned long unwritten;
617
618 /* The physical object once assigned is fixed for the lifetime
619 * of the obj, so we can safely drop the lock and continue
620 * to access vaddr.
621 */
622 mutex_unlock(&dev->struct_mutex);
623 unwritten = copy_from_user(vaddr, user_data, args->size);
624 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200625 if (unwritten) {
626 ret = -EFAULT;
627 goto out;
628 }
Chris Wilson00731152014-05-21 12:42:56 +0100629 }
630
Chris Wilson6a2c4232014-11-04 04:51:40 -0800631 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100632 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200633
634out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700635 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200636 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100637}
638
Chris Wilson42dcedd2012-11-15 11:32:30 +0000639void *i915_gem_object_alloc(struct drm_device *dev)
640{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100641 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100642 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000643}
644
645void i915_gem_object_free(struct drm_i915_gem_object *obj)
646{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100647 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100648 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000649}
650
Dave Airlieff72145b2011-02-07 12:16:14 +1000651static int
652i915_gem_create(struct drm_file *file,
653 struct drm_device *dev,
654 uint64_t size,
655 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700656{
Chris Wilson05394f32010-11-08 19:18:58 +0000657 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300658 int ret;
659 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700660
Dave Airlieff72145b2011-02-07 12:16:14 +1000661 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200662 if (size == 0)
663 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
665 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100666 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100667 if (IS_ERR(obj))
668 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700669
Chris Wilson05394f32010-11-08 19:18:58 +0000670 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100671 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100672 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200673 if (ret)
674 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100675
Dave Airlieff72145b2011-02-07 12:16:14 +1000676 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700677 return 0;
678}
679
Dave Airlieff72145b2011-02-07 12:16:14 +1000680int
681i915_gem_dumb_create(struct drm_file *file,
682 struct drm_device *dev,
683 struct drm_mode_create_dumb *args)
684{
685 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300686 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000687 args->size = args->pitch * args->height;
688 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000689 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000690}
691
Dave Airlieff72145b2011-02-07 12:16:14 +1000692/**
693 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100694 * @dev: drm device pointer
695 * @data: ioctl data blob
696 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000697 */
698int
699i915_gem_create_ioctl(struct drm_device *dev, void *data,
700 struct drm_file *file)
701{
702 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200703
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100704 i915_gem_flush_free_objects(to_i915(dev));
705
Dave Airlieff72145b2011-02-07 12:16:14 +1000706 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000707 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000708}
709
Daniel Vetter8c599672011-12-14 13:57:31 +0100710static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100711__copy_to_user_swizzled(char __user *cpu_vaddr,
712 const char *gpu_vaddr, int gpu_offset,
713 int length)
714{
715 int ret, cpu_offset = 0;
716
717 while (length > 0) {
718 int cacheline_end = ALIGN(gpu_offset + 1, 64);
719 int this_length = min(cacheline_end - gpu_offset, length);
720 int swizzled_gpu_offset = gpu_offset ^ 64;
721
722 ret = __copy_to_user(cpu_vaddr + cpu_offset,
723 gpu_vaddr + swizzled_gpu_offset,
724 this_length);
725 if (ret)
726 return ret + length;
727
728 cpu_offset += this_length;
729 gpu_offset += this_length;
730 length -= this_length;
731 }
732
733 return 0;
734}
735
736static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700737__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
738 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100739 int length)
740{
741 int ret, cpu_offset = 0;
742
743 while (length > 0) {
744 int cacheline_end = ALIGN(gpu_offset + 1, 64);
745 int this_length = min(cacheline_end - gpu_offset, length);
746 int swizzled_gpu_offset = gpu_offset ^ 64;
747
748 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
749 cpu_vaddr + cpu_offset,
750 this_length);
751 if (ret)
752 return ret + length;
753
754 cpu_offset += this_length;
755 gpu_offset += this_length;
756 length -= this_length;
757 }
758
759 return 0;
760}
761
Brad Volkin4c914c02014-02-18 10:15:45 -0800762/*
763 * Pins the specified object's pages and synchronizes the object with
764 * GPU accesses. Sets needs_clflush to non-zero if the caller should
765 * flush the object from the CPU cache.
766 */
767int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100768 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800769{
770 int ret;
771
Chris Wilsone95433c2016-10-28 13:58:27 +0100772 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800773
Chris Wilsone95433c2016-10-28 13:58:27 +0100774 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100775 if (!i915_gem_object_has_struct_page(obj))
776 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800777
Chris Wilsone95433c2016-10-28 13:58:27 +0100778 ret = i915_gem_object_wait(obj,
779 I915_WAIT_INTERRUPTIBLE |
780 I915_WAIT_LOCKED,
781 MAX_SCHEDULE_TIMEOUT,
782 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100783 if (ret)
784 return ret;
785
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100786 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100787 if (ret)
788 return ret;
789
Chris Wilsona314d5c2016-08-18 17:16:48 +0100790 i915_gem_object_flush_gtt_write_domain(obj);
791
Chris Wilson43394c72016-08-18 17:16:47 +0100792 /* If we're not in the cpu read domain, set ourself into the gtt
793 * read domain and manually flush cachelines (if required). This
794 * optimizes for the case when the gpu will dirty the data
795 * anyway again before the next pread happens.
796 */
797 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800798 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
799 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800800
Chris Wilson43394c72016-08-18 17:16:47 +0100801 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
802 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100803 if (ret)
804 goto err_unpin;
805
Chris Wilson43394c72016-08-18 17:16:47 +0100806 *needs_clflush = 0;
807 }
808
Chris Wilson97649512016-08-18 17:16:50 +0100809 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100810 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100811
812err_unpin:
813 i915_gem_object_unpin_pages(obj);
814 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100815}
816
817int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
818 unsigned int *needs_clflush)
819{
820 int ret;
821
Chris Wilsone95433c2016-10-28 13:58:27 +0100822 lockdep_assert_held(&obj->base.dev->struct_mutex);
823
Chris Wilson43394c72016-08-18 17:16:47 +0100824 *needs_clflush = 0;
825 if (!i915_gem_object_has_struct_page(obj))
826 return -ENODEV;
827
Chris Wilsone95433c2016-10-28 13:58:27 +0100828 ret = i915_gem_object_wait(obj,
829 I915_WAIT_INTERRUPTIBLE |
830 I915_WAIT_LOCKED |
831 I915_WAIT_ALL,
832 MAX_SCHEDULE_TIMEOUT,
833 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100834 if (ret)
835 return ret;
836
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100837 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100838 if (ret)
839 return ret;
840
Chris Wilsona314d5c2016-08-18 17:16:48 +0100841 i915_gem_object_flush_gtt_write_domain(obj);
842
Chris Wilson43394c72016-08-18 17:16:47 +0100843 /* If we're not in the cpu write domain, set ourself into the
844 * gtt write domain and manually flush cachelines (as required).
845 * This optimizes for the case when the gpu will use the data
846 * right away and we therefore have to clflush anyway.
847 */
848 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
849 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
850
851 /* Same trick applies to invalidate partially written cachelines read
852 * before writing.
853 */
854 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
855 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
856 obj->cache_level);
857
Chris Wilson43394c72016-08-18 17:16:47 +0100858 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
859 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100860 if (ret)
861 goto err_unpin;
862
Chris Wilson43394c72016-08-18 17:16:47 +0100863 *needs_clflush = 0;
864 }
865
866 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
867 obj->cache_dirty = true;
868
869 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100870 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100871 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100872 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100873
874err_unpin:
875 i915_gem_object_unpin_pages(obj);
876 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800877}
878
Daniel Vetter23c18c72012-03-25 19:47:42 +0200879static void
880shmem_clflush_swizzled_range(char *addr, unsigned long length,
881 bool swizzled)
882{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200883 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200884 unsigned long start = (unsigned long) addr;
885 unsigned long end = (unsigned long) addr + length;
886
887 /* For swizzling simply ensure that we always flush both
888 * channels. Lame, but simple and it works. Swizzled
889 * pwrite/pread is far from a hotpath - current userspace
890 * doesn't use it at all. */
891 start = round_down(start, 128);
892 end = round_up(end, 128);
893
894 drm_clflush_virt_range((void *)start, end - start);
895 } else {
896 drm_clflush_virt_range(addr, length);
897 }
898
899}
900
Daniel Vetterd174bd62012-03-25 19:47:40 +0200901/* Only difference to the fast-path function is that this can handle bit17
902 * and uses non-atomic copy and kmap functions. */
903static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100904shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 char __user *user_data,
906 bool page_do_bit17_swizzling, bool needs_clflush)
907{
908 char *vaddr;
909 int ret;
910
911 vaddr = kmap(page);
912 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100913 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915
916 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100917 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200918 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920 kunmap(page);
921
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100922 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200923}
924
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100925static int
926shmem_pread(struct page *page, int offset, int length, char __user *user_data,
927 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530928{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100929 int ret;
930
931 ret = -ENODEV;
932 if (!page_do_bit17_swizzling) {
933 char *vaddr = kmap_atomic(page);
934
935 if (needs_clflush)
936 drm_clflush_virt_range(vaddr + offset, length);
937 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
938 kunmap_atomic(vaddr);
939 }
940 if (ret == 0)
941 return 0;
942
943 return shmem_pread_slow(page, offset, length, user_data,
944 page_do_bit17_swizzling, needs_clflush);
945}
946
947static int
948i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
949 struct drm_i915_gem_pread *args)
950{
951 char __user *user_data;
952 u64 remain;
953 unsigned int obj_do_bit17_swizzling;
954 unsigned int needs_clflush;
955 unsigned int idx, offset;
956 int ret;
957
958 obj_do_bit17_swizzling = 0;
959 if (i915_gem_object_needs_bit17_swizzle(obj))
960 obj_do_bit17_swizzling = BIT(17);
961
962 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
963 if (ret)
964 return ret;
965
966 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
967 mutex_unlock(&obj->base.dev->struct_mutex);
968 if (ret)
969 return ret;
970
971 remain = args->size;
972 user_data = u64_to_user_ptr(args->data_ptr);
973 offset = offset_in_page(args->offset);
974 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
975 struct page *page = i915_gem_object_get_page(obj, idx);
976 int length;
977
978 length = remain;
979 if (offset + length > PAGE_SIZE)
980 length = PAGE_SIZE - offset;
981
982 ret = shmem_pread(page, offset, length, user_data,
983 page_to_phys(page) & obj_do_bit17_swizzling,
984 needs_clflush);
985 if (ret)
986 break;
987
988 remain -= length;
989 user_data += length;
990 offset = 0;
991 }
992
993 i915_gem_obj_finish_shmem_access(obj);
994 return ret;
995}
996
997static inline bool
998gtt_user_read(struct io_mapping *mapping,
999 loff_t base, int offset,
1000 char __user *user_data, int length)
1001{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301002 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001003 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301004
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301005 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001006 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1007 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1008 io_mapping_unmap_atomic(vaddr);
1009 if (unwritten) {
1010 vaddr = (void __force *)
1011 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1012 unwritten = copy_to_user(user_data, vaddr + offset, length);
1013 io_mapping_unmap(vaddr);
1014 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301015 return unwritten;
1016}
1017
1018static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001019i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1020 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301021{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001022 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1023 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301024 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001025 struct i915_vma *vma;
1026 void __user *user_data;
1027 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301028 int ret;
1029
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001030 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1031 if (ret)
1032 return ret;
1033
1034 intel_runtime_pm_get(i915);
1035 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1036 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001037 if (!IS_ERR(vma)) {
1038 node.start = i915_ggtt_offset(vma);
1039 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001040 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001041 if (ret) {
1042 i915_vma_unpin(vma);
1043 vma = ERR_PTR(ret);
1044 }
1045 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001046 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001047 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301048 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001049 goto out_unlock;
1050 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301051 }
1052
1053 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1054 if (ret)
1055 goto out_unpin;
1056
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001057 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301058
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001059 user_data = u64_to_user_ptr(args->data_ptr);
1060 remain = args->size;
1061 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062
1063 while (remain > 0) {
1064 /* Operation in this page
1065 *
1066 * page_base = page offset within aperture
1067 * page_offset = offset within page
1068 * page_length = bytes to copy for this page
1069 */
1070 u32 page_base = node.start;
1071 unsigned page_offset = offset_in_page(offset);
1072 unsigned page_length = PAGE_SIZE - page_offset;
1073 page_length = remain < page_length ? remain : page_length;
1074 if (node.allocated) {
1075 wmb();
1076 ggtt->base.insert_page(&ggtt->base,
1077 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001078 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301079 wmb();
1080 } else {
1081 page_base += offset & PAGE_MASK;
1082 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001083
1084 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1085 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086 ret = -EFAULT;
1087 break;
1088 }
1089
1090 remain -= page_length;
1091 user_data += page_length;
1092 offset += page_length;
1093 }
1094
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001095 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301096out_unpin:
1097 if (node.allocated) {
1098 wmb();
1099 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001100 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301101 remove_mappable_node(&node);
1102 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001103 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301104 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001105out_unlock:
1106 intel_runtime_pm_put(i915);
1107 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001108
Eric Anholteb014592009-03-10 11:44:52 -07001109 return ret;
1110}
1111
Eric Anholt673a3942008-07-30 12:06:12 -07001112/**
1113 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001114 * @dev: drm device pointer
1115 * @data: ioctl data blob
1116 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001117 *
1118 * On error, the contents of *data are undefined.
1119 */
1120int
1121i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001123{
1124 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001125 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001126 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001127
Chris Wilson51311d02010-11-17 09:10:42 +00001128 if (args->size == 0)
1129 return 0;
1130
1131 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001132 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001133 args->size))
1134 return -EFAULT;
1135
Chris Wilson03ac0642016-07-20 13:31:51 +01001136 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001137 if (!obj)
1138 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001139
Chris Wilson7dcd2492010-09-26 20:21:44 +01001140 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001141 if (args->offset > obj->base.size ||
1142 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001143 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001144 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001145 }
1146
Chris Wilsondb53a302011-02-03 11:57:46 +00001147 trace_i915_gem_object_pread(obj, args->offset, args->size);
1148
Chris Wilsone95433c2016-10-28 13:58:27 +01001149 ret = i915_gem_object_wait(obj,
1150 I915_WAIT_INTERRUPTIBLE,
1151 MAX_SCHEDULE_TIMEOUT,
1152 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001153 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001154 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001155
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001156 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001157 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001158 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001159
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001160 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001161 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001162 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301163
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001164 i915_gem_object_unpin_pages(obj);
1165out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001166 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001167 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001168}
1169
Keith Packard0839ccb2008-10-30 19:38:48 -07001170/* This is the fast write path which cannot handle
1171 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001172 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001173
Chris Wilsonfe115622016-10-28 13:58:40 +01001174static inline bool
1175ggtt_write(struct io_mapping *mapping,
1176 loff_t base, int offset,
1177 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001178{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001179 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001180 unsigned long unwritten;
1181
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001182 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001183 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1184 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001185 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001186 io_mapping_unmap_atomic(vaddr);
1187 if (unwritten) {
1188 vaddr = (void __force *)
1189 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1190 unwritten = copy_from_user(vaddr + offset, user_data, length);
1191 io_mapping_unmap(vaddr);
1192 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001193
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001194 return unwritten;
1195}
1196
Eric Anholt3de09aa2009-03-09 09:42:23 -07001197/**
1198 * This is the fast pwrite path, where we copy the data directly from the
1199 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001201 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001202 */
Eric Anholt673a3942008-07-30 12:06:12 -07001203static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001204i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1205 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001206{
Chris Wilsonfe115622016-10-28 13:58:40 +01001207 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301208 struct i915_ggtt *ggtt = &i915->ggtt;
1209 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001210 struct i915_vma *vma;
1211 u64 remain, offset;
1212 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301213 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301214
Chris Wilsonfe115622016-10-28 13:58:40 +01001215 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1216 if (ret)
1217 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001218
Chris Wilson9c870d02016-10-24 13:42:15 +01001219 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001220 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001221 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001222 if (!IS_ERR(vma)) {
1223 node.start = i915_ggtt_offset(vma);
1224 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001225 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001226 if (ret) {
1227 i915_vma_unpin(vma);
1228 vma = ERR_PTR(ret);
1229 }
1230 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001231 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001232 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301233 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001234 goto out_unlock;
1235 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001237
1238 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1239 if (ret)
1240 goto out_unpin;
1241
Chris Wilsonfe115622016-10-28 13:58:40 +01001242 mutex_unlock(&i915->drm.struct_mutex);
1243
Chris Wilsonb19482d2016-08-18 17:16:43 +01001244 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001245
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301246 user_data = u64_to_user_ptr(args->data_ptr);
1247 offset = args->offset;
1248 remain = args->size;
1249 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001250 /* Operation in this page
1251 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001252 * page_base = page offset within aperture
1253 * page_offset = offset within page
1254 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001255 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301256 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001257 unsigned int page_offset = offset_in_page(offset);
1258 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301259 page_length = remain < page_length ? remain : page_length;
1260 if (node.allocated) {
1261 wmb(); /* flush the write before we modify the GGTT */
1262 ggtt->base.insert_page(&ggtt->base,
1263 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1264 node.start, I915_CACHE_NONE, 0);
1265 wmb(); /* flush modifications to the GGTT (insert_page) */
1266 } else {
1267 page_base += offset & PAGE_MASK;
1268 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001269 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001270 * source page isn't available. Return the error and we'll
1271 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301272 * If the object is non-shmem backed, we retry again with the
1273 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001274 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001275 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1276 user_data, page_length)) {
1277 ret = -EFAULT;
1278 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001279 }
Eric Anholt673a3942008-07-30 12:06:12 -07001280
Keith Packard0839ccb2008-10-30 19:38:48 -07001281 remain -= page_length;
1282 user_data += page_length;
1283 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001284 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001285 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001286
1287 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001288out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301289 if (node.allocated) {
1290 wmb();
1291 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001292 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301293 remove_mappable_node(&node);
1294 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001295 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301296 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001297out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001298 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001299 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001300 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001301}
1302
Eric Anholt673a3942008-07-30 12:06:12 -07001303static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001304shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001305 char __user *user_data,
1306 bool page_do_bit17_swizzling,
1307 bool needs_clflush_before,
1308 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001309{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001310 char *vaddr;
1311 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001312
Daniel Vetterd174bd62012-03-25 19:47:40 +02001313 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001314 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001315 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001316 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001317 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001318 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1319 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001320 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001321 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001322 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001323 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001324 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001325 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001326
Chris Wilson755d2212012-09-04 21:02:55 +01001327 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001328}
1329
Chris Wilsonfe115622016-10-28 13:58:40 +01001330/* Per-page copy function for the shmem pwrite fastpath.
1331 * Flushes invalid cachelines before writing to the target if
1332 * needs_clflush_before is set and flushes out any written cachelines after
1333 * writing if needs_clflush is set.
1334 */
Eric Anholt40123c12009-03-09 13:42:30 -07001335static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001336shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1337 bool page_do_bit17_swizzling,
1338 bool needs_clflush_before,
1339 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001340{
Chris Wilsonfe115622016-10-28 13:58:40 +01001341 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001342
Chris Wilsonfe115622016-10-28 13:58:40 +01001343 ret = -ENODEV;
1344 if (!page_do_bit17_swizzling) {
1345 char *vaddr = kmap_atomic(page);
1346
1347 if (needs_clflush_before)
1348 drm_clflush_virt_range(vaddr + offset, len);
1349 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1350 if (needs_clflush_after)
1351 drm_clflush_virt_range(vaddr + offset, len);
1352
1353 kunmap_atomic(vaddr);
1354 }
1355 if (ret == 0)
1356 return ret;
1357
1358 return shmem_pwrite_slow(page, offset, len, user_data,
1359 page_do_bit17_swizzling,
1360 needs_clflush_before,
1361 needs_clflush_after);
1362}
1363
1364static int
1365i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1366 const struct drm_i915_gem_pwrite *args)
1367{
1368 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1369 void __user *user_data;
1370 u64 remain;
1371 unsigned int obj_do_bit17_swizzling;
1372 unsigned int partial_cacheline_write;
1373 unsigned int needs_clflush;
1374 unsigned int offset, idx;
1375 int ret;
1376
1377 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001378 if (ret)
1379 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001380
Chris Wilsonfe115622016-10-28 13:58:40 +01001381 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1382 mutex_unlock(&i915->drm.struct_mutex);
1383 if (ret)
1384 return ret;
1385
1386 obj_do_bit17_swizzling = 0;
1387 if (i915_gem_object_needs_bit17_swizzle(obj))
1388 obj_do_bit17_swizzling = BIT(17);
1389
1390 /* If we don't overwrite a cacheline completely we need to be
1391 * careful to have up-to-date data by first clflushing. Don't
1392 * overcomplicate things and flush the entire patch.
1393 */
1394 partial_cacheline_write = 0;
1395 if (needs_clflush & CLFLUSH_BEFORE)
1396 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1397
Chris Wilson43394c72016-08-18 17:16:47 +01001398 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001399 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001400 offset = offset_in_page(args->offset);
1401 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1402 struct page *page = i915_gem_object_get_page(obj, idx);
1403 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001404
Chris Wilsonfe115622016-10-28 13:58:40 +01001405 length = remain;
1406 if (offset + length > PAGE_SIZE)
1407 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001408
Chris Wilsonfe115622016-10-28 13:58:40 +01001409 ret = shmem_pwrite(page, offset, length, user_data,
1410 page_to_phys(page) & obj_do_bit17_swizzling,
1411 (offset | length) & partial_cacheline_write,
1412 needs_clflush & CLFLUSH_AFTER);
1413 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001414 break;
1415
Chris Wilsonfe115622016-10-28 13:58:40 +01001416 remain -= length;
1417 user_data += length;
1418 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001419 }
1420
Rodrigo Vivide152b62015-07-07 16:28:51 -07001421 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001422 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001423 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001424}
1425
1426/**
1427 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001428 * @dev: drm device
1429 * @data: ioctl data blob
1430 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001431 *
1432 * On error, the contents of the buffer that were to be modified are undefined.
1433 */
1434int
1435i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001436 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001437{
1438 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001440 int ret;
1441
1442 if (args->size == 0)
1443 return 0;
1444
1445 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001446 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001447 args->size))
1448 return -EFAULT;
1449
Chris Wilson03ac0642016-07-20 13:31:51 +01001450 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001451 if (!obj)
1452 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001453
Chris Wilson7dcd2492010-09-26 20:21:44 +01001454 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001455 if (args->offset > obj->base.size ||
1456 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001457 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001458 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001459 }
1460
Chris Wilsondb53a302011-02-03 11:57:46 +00001461 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1462
Chris Wilsone95433c2016-10-28 13:58:27 +01001463 ret = i915_gem_object_wait(obj,
1464 I915_WAIT_INTERRUPTIBLE |
1465 I915_WAIT_ALL,
1466 MAX_SCHEDULE_TIMEOUT,
1467 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001468 if (ret)
1469 goto err;
1470
Chris Wilsonfe115622016-10-28 13:58:40 +01001471 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001472 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474
Daniel Vetter935aaa62012-03-25 19:47:35 +02001475 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1477 * it would end up going through the fenced access, and we'll get
1478 * different detiling behavior between reading and writing.
1479 * pread/pwrite currently are reading and writing from the CPU
1480 * perspective, requiring manual detiling by the client.
1481 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001482 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001483 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001484 /* Note that the gtt paths might fail with non-page-backed user
1485 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001486 * textures). Fallback to the shmem path in that case.
1487 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001488 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001489
Chris Wilsond1054ee2016-07-16 18:42:36 +01001490 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001491 if (obj->phys_handle)
1492 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301493 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001495 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001496
Chris Wilsonfe115622016-10-28 13:58:40 +01001497 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001498err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001499 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001500 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001501}
1502
Chris Wilsond243ad82016-08-18 17:16:44 +01001503static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001504write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1505{
Chris Wilson50349242016-08-18 17:17:04 +01001506 return (domain == I915_GEM_DOMAIN_GTT ?
1507 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001508}
1509
Chris Wilson40e62d52016-10-28 13:58:41 +01001510static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1511{
1512 struct drm_i915_private *i915;
1513 struct list_head *list;
1514 struct i915_vma *vma;
1515
1516 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1517 if (!i915_vma_is_ggtt(vma))
1518 continue;
1519
1520 if (i915_vma_is_active(vma))
1521 continue;
1522
1523 if (!drm_mm_node_allocated(&vma->node))
1524 continue;
1525
1526 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1527 }
1528
1529 i915 = to_i915(obj->base.dev);
1530 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001531 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001532}
1533
Eric Anholt673a3942008-07-30 12:06:12 -07001534/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001535 * Called when user space prepares to use an object with the CPU, either
1536 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001537 * @dev: drm device
1538 * @data: ioctl data blob
1539 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001540 */
1541int
1542i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001543 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001544{
1545 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001546 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 uint32_t read_domains = args->read_domains;
1548 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001549 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001550
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001552 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001553 return -EINVAL;
1554
1555 /* Having something in the write domain implies it's in the read
1556 * domain, and only that read domain. Enforce that in the request.
1557 */
1558 if (write_domain != 0 && read_domains != write_domain)
1559 return -EINVAL;
1560
Chris Wilson03ac0642016-07-20 13:31:51 +01001561 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001562 if (!obj)
1563 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001564
Chris Wilson3236f572012-08-24 09:35:09 +01001565 /* Try to flush the object off the GPU without holding the lock.
1566 * We will repeat the flush holding the lock in the normal manner
1567 * to catch cases where we are gazumped.
1568 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001569 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001570 I915_WAIT_INTERRUPTIBLE |
1571 (write_domain ? I915_WAIT_ALL : 0),
1572 MAX_SCHEDULE_TIMEOUT,
1573 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001574 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001575 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001576
Chris Wilson40e62d52016-10-28 13:58:41 +01001577 /* Flush and acquire obj->pages so that we are coherent through
1578 * direct access in memory with previous cached writes through
1579 * shmemfs and that our cache domain tracking remains valid.
1580 * For example, if the obj->filp was moved to swap without us
1581 * being notified and releasing the pages, we would mistakenly
1582 * continue to assume that the obj remained out of the CPU cached
1583 * domain.
1584 */
1585 err = i915_gem_object_pin_pages(obj);
1586 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001587 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001588
1589 err = i915_mutex_lock_interruptible(dev);
1590 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001592
Chris Wilson43566de2015-01-02 16:29:29 +05301593 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301595 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001596 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1597
1598 /* And bump the LRU for this access */
1599 i915_gem_object_bump_inactive_ggtt(obj);
1600
1601 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001604 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001605
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001606out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001607 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001608out:
1609 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001610 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001611}
1612
1613/**
1614 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001615 * @dev: drm device
1616 * @data: ioctl data blob
1617 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001618 */
1619int
1620i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001622{
1623 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001624 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001625 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001626
Chris Wilson03ac0642016-07-20 13:31:51 +01001627 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001628 if (!obj)
1629 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001632 if (READ_ONCE(obj->pin_display)) {
1633 err = i915_mutex_lock_interruptible(dev);
1634 if (!err) {
1635 i915_gem_object_flush_cpu_write_domain(obj);
1636 mutex_unlock(&dev->struct_mutex);
1637 }
1638 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001640 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001641 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
1644/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001645 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1646 * it is mapped to.
1647 * @dev: drm device
1648 * @data: ioctl data blob
1649 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001650 *
1651 * While the mapping holds a reference on the contents of the object, it doesn't
1652 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001653 *
1654 * IMPORTANT:
1655 *
1656 * DRM driver writers who look a this function as an example for how to do GEM
1657 * mmap support, please don't implement mmap support like here. The modern way
1658 * to implement DRM mmap support is with an mmap offset ioctl (like
1659 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1660 * That way debug tooling like valgrind will understand what's going on, hiding
1661 * the mmap call in a driver private ioctl will break that. The i915 driver only
1662 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001663 */
1664int
1665i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001666 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001667{
1668 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001669 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001670 unsigned long addr;
1671
Akash Goel1816f922015-01-02 16:29:30 +05301672 if (args->flags & ~(I915_MMAP_WC))
1673 return -EINVAL;
1674
Borislav Petkov568a58e2016-03-29 17:42:01 +02001675 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301676 return -ENODEV;
1677
Chris Wilson03ac0642016-07-20 13:31:51 +01001678 obj = i915_gem_object_lookup(file, args->handle);
1679 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001680 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Daniel Vetter1286ff72012-05-10 15:25:09 +02001682 /* prime objects have no backing filp to GEM mmap
1683 * pages from.
1684 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001685 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001686 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001687 return -EINVAL;
1688 }
1689
Chris Wilson03ac0642016-07-20 13:31:51 +01001690 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001691 PROT_READ | PROT_WRITE, MAP_SHARED,
1692 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301693 if (args->flags & I915_MMAP_WC) {
1694 struct mm_struct *mm = current->mm;
1695 struct vm_area_struct *vma;
1696
Michal Hocko80a89a52016-05-23 16:26:11 -07001697 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001698 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001699 return -EINTR;
1700 }
Akash Goel1816f922015-01-02 16:29:30 +05301701 vma = find_vma(mm, addr);
1702 if (vma)
1703 vma->vm_page_prot =
1704 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1705 else
1706 addr = -ENOMEM;
1707 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001708
1709 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001710 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301711 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001712 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001713 if (IS_ERR((void *)addr))
1714 return addr;
1715
1716 args->addr_ptr = (uint64_t) addr;
1717
1718 return 0;
1719}
1720
Chris Wilson03af84f2016-08-18 17:17:01 +01001721static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1722{
1723 u64 size;
1724
1725 size = i915_gem_object_get_stride(obj);
1726 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1727
1728 return size >> PAGE_SHIFT;
1729}
1730
Jesse Barnesde151cf2008-11-12 10:03:55 -08001731/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001732 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1733 *
1734 * A history of the GTT mmap interface:
1735 *
1736 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1737 * aligned and suitable for fencing, and still fit into the available
1738 * mappable space left by the pinned display objects. A classic problem
1739 * we called the page-fault-of-doom where we would ping-pong between
1740 * two objects that could not fit inside the GTT and so the memcpy
1741 * would page one object in at the expense of the other between every
1742 * single byte.
1743 *
1744 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1745 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1746 * object is too large for the available space (or simply too large
1747 * for the mappable aperture!), a view is created instead and faulted
1748 * into userspace. (This view is aligned and sized appropriately for
1749 * fenced access.)
1750 *
1751 * Restrictions:
1752 *
1753 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1754 * hangs on some architectures, corruption on others. An attempt to service
1755 * a GTT page fault from a snoopable object will generate a SIGBUS.
1756 *
1757 * * the object must be able to fit into RAM (physical memory, though no
1758 * limited to the mappable aperture).
1759 *
1760 *
1761 * Caveats:
1762 *
1763 * * a new GTT page fault will synchronize rendering from the GPU and flush
1764 * all data to system memory. Subsequent access will not be synchronized.
1765 *
1766 * * all mappings are revoked on runtime device suspend.
1767 *
1768 * * there are only 8, 16 or 32 fence registers to share between all users
1769 * (older machines require fence register for display and blitter access
1770 * as well). Contention of the fence registers will cause the previous users
1771 * to be unmapped and any new access will generate new page faults.
1772 *
1773 * * running out of memory while servicing a fault may generate a SIGBUS,
1774 * rather than the expected SIGSEGV.
1775 */
1776int i915_gem_mmap_gtt_version(void)
1777{
1778 return 1;
1779}
1780
1781/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001783 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001784 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 *
1786 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1787 * from userspace. The fault handler takes care of binding the object to
1788 * the GTT (if needed), allocating and programming a fence register (again,
1789 * only if needed based on whether the old reg is still valid or the object
1790 * is tiled) and inserting a new PTE into the faulting process.
1791 *
1792 * Note that the faulting process may involve evicting existing objects
1793 * from the GTT and/or fence registers to make room. So performance may
1794 * suffer if the GTT working set is large or there are few fence registers
1795 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001796 *
1797 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1798 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001800int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801{
Chris Wilson03af84f2016-08-18 17:17:01 +01001802#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001803 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001804 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001805 struct drm_i915_private *dev_priv = to_i915(dev);
1806 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001807 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001808 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001810 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001811 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001812
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001814 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815
Chris Wilsondb53a302011-02-03 11:57:46 +00001816 trace_i915_gem_object_fault(obj, page_offset, true, write);
1817
Chris Wilson6e4930f2014-02-07 18:37:06 -02001818 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001819 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001820 * repeat the flush holding the lock in the normal manner to catch cases
1821 * where we are gazumped.
1822 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001823 ret = i915_gem_object_wait(obj,
1824 I915_WAIT_INTERRUPTIBLE,
1825 MAX_SCHEDULE_TIMEOUT,
1826 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001827 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001828 goto err;
1829
Chris Wilson40e62d52016-10-28 13:58:41 +01001830 ret = i915_gem_object_pin_pages(obj);
1831 if (ret)
1832 goto err;
1833
Chris Wilsonb8f90962016-08-05 10:14:07 +01001834 intel_runtime_pm_get(dev_priv);
1835
1836 ret = i915_mutex_lock_interruptible(dev);
1837 if (ret)
1838 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001839
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001840 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001841 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001842 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001843 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001844 }
1845
Chris Wilson82118872016-08-18 17:17:05 +01001846 /* If the object is smaller than a couple of partial vma, it is
1847 * not worth only creating a single partial vma - we may as well
1848 * clear enough space for the full object.
1849 */
1850 flags = PIN_MAPPABLE;
1851 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1852 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1853
Chris Wilsona61007a2016-08-18 17:17:02 +01001854 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001855 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001856 if (IS_ERR(vma)) {
1857 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001858 unsigned int chunk_size;
1859
Chris Wilsona61007a2016-08-18 17:17:02 +01001860 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001861 chunk_size = MIN_CHUNK_PAGES;
1862 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001863 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001864
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001865 memset(&view, 0, sizeof(view));
1866 view.type = I915_GGTT_VIEW_PARTIAL;
1867 view.params.partial.offset = rounddown(page_offset, chunk_size);
1868 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001869 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001870 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001871
Chris Wilsonaa136d92016-08-18 17:17:03 +01001872 /* If the partial covers the entire object, just create a
1873 * normal VMA.
1874 */
1875 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1876 view.type = I915_GGTT_VIEW_NORMAL;
1877
Chris Wilson50349242016-08-18 17:17:04 +01001878 /* Userspace is now writing through an untracked VMA, abandon
1879 * all hope that the hardware is able to track future writes.
1880 */
1881 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1882
Chris Wilsona61007a2016-08-18 17:17:02 +01001883 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1884 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001885 if (IS_ERR(vma)) {
1886 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001887 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001888 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889
Chris Wilsonc9839302012-11-20 10:45:17 +00001890 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1891 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001892 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001893
Chris Wilson49ef5292016-08-18 17:17:00 +01001894 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001895 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001896 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001897
Chris Wilson275f0392016-10-24 13:42:14 +01001898 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001899 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001900 if (list_empty(&obj->userfault_link))
1901 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001902
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001903 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001904 ret = remap_io_mapping(area,
1905 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1906 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1907 min_t(u64, vma->size, area->vm_end - area->vm_start),
1908 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001909
Chris Wilsonb8f90962016-08-05 10:14:07 +01001910err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001911 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001912err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001913 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001914err_rpm:
1915 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001916 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001917err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001918 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001919 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001920 /*
1921 * We eat errors when the gpu is terminally wedged to avoid
1922 * userspace unduly crashing (gl has no provisions for mmaps to
1923 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1924 * and so needs to be reported.
1925 */
1926 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001927 ret = VM_FAULT_SIGBUS;
1928 break;
1929 }
Chris Wilson045e7692010-11-07 09:18:22 +00001930 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001931 /*
1932 * EAGAIN means the gpu is hung and we'll wait for the error
1933 * handler to reset everything when re-faulting in
1934 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001935 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001936 case 0:
1937 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001938 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001939 case -EBUSY:
1940 /*
1941 * EBUSY is ok: this just means that another thread
1942 * already did the job.
1943 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001944 ret = VM_FAULT_NOPAGE;
1945 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001946 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001947 ret = VM_FAULT_OOM;
1948 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001949 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001950 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001951 ret = VM_FAULT_SIGBUS;
1952 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001953 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001954 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001955 ret = VM_FAULT_SIGBUS;
1956 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001957 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001958 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959}
1960
1961/**
Chris Wilson901782b2009-07-10 08:18:50 +01001962 * i915_gem_release_mmap - remove physical page mappings
1963 * @obj: obj in question
1964 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001965 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001966 * relinquish ownership of the pages back to the system.
1967 *
1968 * It is vital that we remove the page mapping if we have mapped a tiled
1969 * object through the GTT and then lose the fence register due to
1970 * resource pressure. Similarly if the object has been moved out of the
1971 * aperture, than pages mapped into userspace must be revoked. Removing the
1972 * mapping will then trigger a page fault on the next user access, allowing
1973 * fixup by i915_gem_fault().
1974 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001975void
Chris Wilson05394f32010-11-08 19:18:58 +00001976i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001977{
Chris Wilson275f0392016-10-24 13:42:14 +01001978 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001979
Chris Wilson349f2cc2016-04-13 17:35:12 +01001980 /* Serialisation between user GTT access and our code depends upon
1981 * revoking the CPU's PTE whilst the mutex is held. The next user
1982 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001983 *
1984 * Note that RPM complicates somewhat by adding an additional
1985 * requirement that operations to the GGTT be made holding the RPM
1986 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001987 */
Chris Wilson275f0392016-10-24 13:42:14 +01001988 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001989 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001990
Chris Wilson3594a3e2016-10-24 13:42:16 +01001991 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001992 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001993
Chris Wilson3594a3e2016-10-24 13:42:16 +01001994 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001995 drm_vma_node_unmap(&obj->base.vma_node,
1996 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001997
1998 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1999 * memory transactions from userspace before we return. The TLB
2000 * flushing implied above by changing the PTE above *should* be
2001 * sufficient, an extra barrier here just provides us with a bit
2002 * of paranoid documentation about our requirement to serialise
2003 * memory writes before touching registers / GSM.
2004 */
2005 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002006
2007out:
2008 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002009}
2010
Chris Wilson7c108fd2016-10-24 13:42:18 +01002011void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002012{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002013 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002014 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002015
Chris Wilson3594a3e2016-10-24 13:42:16 +01002016 /*
2017 * Only called during RPM suspend. All users of the userfault_list
2018 * must be holding an RPM wakeref to ensure that this can not
2019 * run concurrently with themselves (and use the struct_mutex for
2020 * protection between themselves).
2021 */
2022
2023 list_for_each_entry_safe(obj, on,
2024 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002025 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002026 drm_vma_node_unmap(&obj->base.vma_node,
2027 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002028 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002029
2030 /* The fence will be lost when the device powers down. If any were
2031 * in use by hardware (i.e. they are pinned), we should not be powering
2032 * down! All other fences will be reacquired by the user upon waking.
2033 */
2034 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2035 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2036
2037 if (WARN_ON(reg->pin_count))
2038 continue;
2039
2040 if (!reg->vma)
2041 continue;
2042
2043 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2044 reg->dirty = true;
2045 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002046}
2047
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002048/**
2049 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002050 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002051 * @size: object size
2052 * @tiling_mode: tiling mode
2053 *
2054 * Return the required global GTT size for an object, taking into account
2055 * potential fence register mapping.
2056 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002057u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2058 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002059{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002060 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002061
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002062 GEM_BUG_ON(size == 0);
2063
Chris Wilsona9f14812016-08-04 16:32:28 +01002064 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002065 tiling_mode == I915_TILING_NONE)
2066 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002067
2068 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002069 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002070 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002071 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002072 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002073
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002074 while (ggtt_size < size)
2075 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002076
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002077 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002078}
2079
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002081 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002082 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002083 * @size: object size
2084 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002085 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002087 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002088 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002089 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002090u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002091 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002092{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002093 GEM_BUG_ON(size == 0);
2094
Jesse Barnesde151cf2008-11-12 10:03:55 -08002095 /*
2096 * Minimum alignment is 4k (GTT page size), but might be greater
2097 * if a fence register is needed for the object.
2098 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002099 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002100 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002101 return 4096;
2102
2103 /*
2104 * Previous chips need to be aligned to the size of the smallest
2105 * fence register that can contain the object.
2106 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002107 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002108}
2109
Chris Wilsond8cb5082012-08-11 15:41:03 +01002110static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2111{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002112 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002113 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002114
Chris Wilsonf3f61842016-08-05 10:14:14 +01002115 err = drm_gem_create_mmap_offset(&obj->base);
2116 if (!err)
2117 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002118
Chris Wilsonf3f61842016-08-05 10:14:14 +01002119 /* We can idle the GPU locklessly to flush stale objects, but in order
2120 * to claim that space for ourselves, we need to take the big
2121 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002122 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002123 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002124 if (err)
2125 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002126
Chris Wilsonf3f61842016-08-05 10:14:14 +01002127 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2128 if (!err) {
2129 i915_gem_retire_requests(dev_priv);
2130 err = drm_gem_create_mmap_offset(&obj->base);
2131 mutex_unlock(&dev_priv->drm.struct_mutex);
2132 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002133
Chris Wilsonf3f61842016-08-05 10:14:14 +01002134 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002135}
2136
2137static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2138{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002139 drm_gem_free_mmap_offset(&obj->base);
2140}
2141
Dave Airlieda6b51d2014-12-24 13:11:17 +10002142int
Dave Airlieff72145b2011-02-07 12:16:14 +10002143i915_gem_mmap_gtt(struct drm_file *file,
2144 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002145 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002146 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002147{
Chris Wilson05394f32010-11-08 19:18:58 +00002148 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149 int ret;
2150
Chris Wilson03ac0642016-07-20 13:31:51 +01002151 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002152 if (!obj)
2153 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002154
Chris Wilsond8cb5082012-08-11 15:41:03 +01002155 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002156 if (ret == 0)
2157 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002158
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002159 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002160 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002161}
2162
Dave Airlieff72145b2011-02-07 12:16:14 +10002163/**
2164 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2165 * @dev: DRM device
2166 * @data: GTT mapping ioctl data
2167 * @file: GEM object info
2168 *
2169 * Simply returns the fake offset to userspace so it can mmap it.
2170 * The mmap call will end up in drm_gem_mmap(), which will set things
2171 * up so we can get faults in the handler above.
2172 *
2173 * The fault handler will take care of binding the object into the GTT
2174 * (since it may have been evicted to make room for something), allocating
2175 * a fence register, and mapping the appropriate aperture address into
2176 * userspace.
2177 */
2178int
2179i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file)
2181{
2182 struct drm_i915_gem_mmap_gtt *args = data;
2183
Dave Airlieda6b51d2014-12-24 13:11:17 +10002184 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002185}
2186
Daniel Vetter225067e2012-08-20 10:23:20 +02002187/* Immediately discard the backing storage */
2188static void
2189i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002190{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002191 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002192
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002193 if (obj->base.filp == NULL)
2194 return;
2195
Daniel Vetter225067e2012-08-20 10:23:20 +02002196 /* Our goal here is to return as much of the memory as
2197 * is possible back to the system as we are called from OOM.
2198 * To do this we must instruct the shmfs to drop all of its
2199 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002200 */
Chris Wilson55372522014-03-25 13:23:06 +00002201 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002202 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002203}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002204
Chris Wilson55372522014-03-25 13:23:06 +00002205/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002206void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002207{
Chris Wilson55372522014-03-25 13:23:06 +00002208 struct address_space *mapping;
2209
Chris Wilson1233e2d2016-10-28 13:58:37 +01002210 lockdep_assert_held(&obj->mm.lock);
2211 GEM_BUG_ON(obj->mm.pages);
2212
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002213 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002214 case I915_MADV_DONTNEED:
2215 i915_gem_object_truncate(obj);
2216 case __I915_MADV_PURGED:
2217 return;
2218 }
2219
2220 if (obj->base.filp == NULL)
2221 return;
2222
Al Viro93c76a32015-12-04 23:45:44 -05002223 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002224 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002225}
2226
Chris Wilson5cdf5882010-09-27 15:51:07 +01002227static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002228i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2229 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002230{
Dave Gordon85d12252016-05-20 11:54:06 +01002231 struct sgt_iter sgt_iter;
2232 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002233
Chris Wilson2b3c8312016-11-11 14:58:09 +00002234 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002235
Chris Wilson03ac84f2016-10-28 13:58:36 +01002236 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002237
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002238 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002239 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002240
Chris Wilson03ac84f2016-10-28 13:58:36 +01002241 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002242 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002243 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002244
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002245 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002246 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002247
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002248 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002249 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002250 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002251
Chris Wilson03ac84f2016-10-28 13:58:36 +01002252 sg_free_table(pages);
2253 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002254}
2255
Chris Wilson96d77632016-10-28 13:58:33 +01002256static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2257{
2258 struct radix_tree_iter iter;
2259 void **slot;
2260
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002261 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2262 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002263}
2264
Chris Wilson548625e2016-11-01 12:11:34 +00002265void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2266 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002267{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002268 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002269
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002270 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002271 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002272
Chris Wilson15717de2016-08-04 07:52:26 +01002273 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002274 if (!READ_ONCE(obj->mm.pages))
2275 return;
2276
2277 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002278 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002279 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2280 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002281
Chris Wilsona2165e32012-12-03 11:49:00 +00002282 /* ->put_pages might need to allocate memory for the bit17 swizzle
2283 * array, hence protect them from being reaped by removing them from gtt
2284 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002285 pages = fetch_and_zero(&obj->mm.pages);
2286 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002287
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002288 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002289 void *ptr;
2290
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002291 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002292 if (is_vmalloc_addr(ptr))
2293 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002294 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002295 kunmap(kmap_to_page(ptr));
2296
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002297 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002298 }
2299
Chris Wilson96d77632016-10-28 13:58:33 +01002300 __i915_gem_object_reset_page_iter(obj);
2301
Chris Wilson03ac84f2016-10-28 13:58:36 +01002302 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002303unlock:
2304 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002305}
2306
Chris Wilson4ff340f02016-10-18 13:02:50 +01002307static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002308{
2309#if IS_ENABLED(CONFIG_SWIOTLB)
2310 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2311#else
2312 return 0;
2313#endif
2314}
2315
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002316static void i915_sg_trim(struct sg_table *orig_st)
2317{
2318 struct sg_table new_st;
2319 struct scatterlist *sg, *new_sg;
2320 unsigned int i;
2321
2322 if (orig_st->nents == orig_st->orig_nents)
2323 return;
2324
2325 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2326 return;
2327
2328 new_sg = new_st.sgl;
2329 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2330 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2331 /* called before being DMA mapped, no need to copy sg->dma_* */
2332 new_sg = sg_next(new_sg);
2333 }
2334
2335 sg_free_table(orig_st);
2336
2337 *orig_st = new_st;
2338}
2339
Chris Wilson03ac84f2016-10-28 13:58:36 +01002340static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002341i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002342{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002343 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonabb0dea2016-12-19 12:43:45 +00002344 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2345 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002346 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002347 struct sg_table *st;
2348 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002349 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002350 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002351 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002352 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002353 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002354 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002355
Chris Wilson6c085a72012-08-20 11:40:46 +02002356 /* Assert that the object is not currently in any GPU domain. As it
2357 * wasn't in the GTT, there shouldn't be any way it could have been in
2358 * a GPU cache
2359 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002360 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2361 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002362
Chris Wilson871dfbd2016-10-11 09:20:21 +01002363 max_segment = swiotlb_max_size();
2364 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002365 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002366
Chris Wilson9da3da62012-06-01 15:20:22 +01002367 st = kmalloc(sizeof(*st), GFP_KERNEL);
2368 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002369 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002370
Chris Wilsonabb0dea2016-12-19 12:43:45 +00002371rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002372 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002373 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002374 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002375 }
2376
2377 /* Get the list of pages out of our struct file. They'll be pinned
2378 * at this point until we release them.
2379 *
2380 * Fail silently without starting the shrinker
2381 */
Al Viro93c76a32015-12-04 23:45:44 -05002382 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002383 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002384 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002385 sg = st->sgl;
2386 st->nents = 0;
2387 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002388 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2389 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002390 i915_gem_shrink(dev_priv,
2391 page_count,
2392 I915_SHRINK_BOUND |
2393 I915_SHRINK_UNBOUND |
2394 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002395 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2396 }
2397 if (IS_ERR(page)) {
2398 /* We've tried hard to allocate the memory by reaping
2399 * our own buffer, now let the real VM do its job and
2400 * go down in flames if truly OOM.
2401 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002402 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002403 if (IS_ERR(page)) {
2404 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002405 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002406 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002407 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002408 if (!i ||
2409 sg->length >= max_segment ||
2410 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002411 if (i)
2412 sg = sg_next(sg);
2413 st->nents++;
2414 sg_set_page(sg, page, PAGE_SIZE, 0);
2415 } else {
2416 sg->length += PAGE_SIZE;
2417 }
2418 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002419
2420 /* Check that the i965g/gm workaround works. */
2421 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002422 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002423 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002424 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002425
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002426 /* Trim unused sg entries to avoid wasting memory. */
2427 i915_sg_trim(st);
2428
Chris Wilson03ac84f2016-10-28 13:58:36 +01002429 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsonabb0dea2016-12-19 12:43:45 +00002430 if (ret) {
2431 /* DMA remapping failed? One possible cause is that
2432 * it could not reserve enough large entries, asking
2433 * for PAGE_SIZE chunks instead may be helpful.
2434 */
2435 if (max_segment > PAGE_SIZE) {
2436 for_each_sgt_page(page, sgt_iter, st)
2437 put_page(page);
2438 sg_free_table(st);
2439
2440 max_segment = PAGE_SIZE;
2441 goto rebuild_st;
2442 } else {
2443 dev_warn(&dev_priv->drm.pdev->dev,
2444 "Failed to DMA remap %lu pages\n",
2445 page_count);
2446 goto err_pages;
2447 }
2448 }
Imre Deake2273302015-07-09 12:59:05 +03002449
Eric Anholt673a3942008-07-30 12:06:12 -07002450 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002451 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002452
Chris Wilson03ac84f2016-10-28 13:58:36 +01002453 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002454
Chris Wilsonb17993b2016-11-14 11:29:30 +00002455err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002456 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002457err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002458 for_each_sgt_page(page, sgt_iter, st)
2459 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002460 sg_free_table(st);
2461 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002462
2463 /* shmemfs first checks if there is enough memory to allocate the page
2464 * and reports ENOSPC should there be insufficient, along with the usual
2465 * ENOMEM for a genuine allocation failure.
2466 *
2467 * We use ENOSPC in our driver to mean that we have run out of aperture
2468 * space and so want to translate the error from shmemfs back to our
2469 * usual understanding of ENOMEM.
2470 */
Imre Deake2273302015-07-09 12:59:05 +03002471 if (ret == -ENOSPC)
2472 ret = -ENOMEM;
2473
Chris Wilson03ac84f2016-10-28 13:58:36 +01002474 return ERR_PTR(ret);
2475}
2476
2477void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2478 struct sg_table *pages)
2479{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002480 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002481
2482 obj->mm.get_page.sg_pos = pages->sgl;
2483 obj->mm.get_page.sg_idx = 0;
2484
2485 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002486
2487 if (i915_gem_object_is_tiled(obj) &&
2488 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2489 GEM_BUG_ON(obj->mm.quirked);
2490 __i915_gem_object_pin_pages(obj);
2491 obj->mm.quirked = true;
2492 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002493}
2494
2495static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2496{
2497 struct sg_table *pages;
2498
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002499 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2500
Chris Wilson03ac84f2016-10-28 13:58:36 +01002501 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2502 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2503 return -EFAULT;
2504 }
2505
2506 pages = obj->ops->get_pages(obj);
2507 if (unlikely(IS_ERR(pages)))
2508 return PTR_ERR(pages);
2509
2510 __i915_gem_object_set_pages(obj, pages);
2511 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002512}
2513
Chris Wilson37e680a2012-06-07 15:38:42 +01002514/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002515 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002516 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002517 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002518 * either as a result of memory pressure (reaping pages under the shrinker)
2519 * or as the object is itself released.
2520 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002521int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002522{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002523 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002524
Chris Wilson1233e2d2016-10-28 13:58:37 +01002525 err = mutex_lock_interruptible(&obj->mm.lock);
2526 if (err)
2527 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002528
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002529 if (unlikely(!obj->mm.pages)) {
2530 err = ____i915_gem_object_get_pages(obj);
2531 if (err)
2532 goto unlock;
2533
2534 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002535 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002536 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002537
Chris Wilson1233e2d2016-10-28 13:58:37 +01002538unlock:
2539 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002540 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002541}
2542
Dave Gordondd6034c2016-05-20 11:54:04 +01002543/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002544static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2545 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002546{
2547 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002548 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002549 struct sgt_iter sgt_iter;
2550 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002551 struct page *stack_pages[32];
2552 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002553 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002554 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002555 void *addr;
2556
2557 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002558 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002559 return kmap(sg_page(sgt->sgl));
2560
Dave Gordonb338fa42016-05-20 11:54:05 +01002561 if (n_pages > ARRAY_SIZE(stack_pages)) {
2562 /* Too big for stack -- allocate temporary array instead */
2563 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2564 if (!pages)
2565 return NULL;
2566 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002567
Dave Gordon85d12252016-05-20 11:54:06 +01002568 for_each_sgt_page(page, sgt_iter, sgt)
2569 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002570
2571 /* Check that we have the expected number of pages */
2572 GEM_BUG_ON(i != n_pages);
2573
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002574 switch (type) {
2575 case I915_MAP_WB:
2576 pgprot = PAGE_KERNEL;
2577 break;
2578 case I915_MAP_WC:
2579 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2580 break;
2581 }
2582 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002583
Dave Gordonb338fa42016-05-20 11:54:05 +01002584 if (pages != stack_pages)
2585 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002586
2587 return addr;
2588}
2589
2590/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002591void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2592 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002593{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002594 enum i915_map_type has_type;
2595 bool pinned;
2596 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002597 int ret;
2598
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002599 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002600
Chris Wilson1233e2d2016-10-28 13:58:37 +01002601 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002602 if (ret)
2603 return ERR_PTR(ret);
2604
Chris Wilson1233e2d2016-10-28 13:58:37 +01002605 pinned = true;
2606 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002607 if (unlikely(!obj->mm.pages)) {
2608 ret = ____i915_gem_object_get_pages(obj);
2609 if (ret)
2610 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002611
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002612 smp_mb__before_atomic();
2613 }
2614 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002615 pinned = false;
2616 }
2617 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002618
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002619 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002620 if (ptr && has_type != type) {
2621 if (pinned) {
2622 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002623 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002624 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625
2626 if (is_vmalloc_addr(ptr))
2627 vunmap(ptr);
2628 else
2629 kunmap(kmap_to_page(ptr));
2630
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002631 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002632 }
2633
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002634 if (!ptr) {
2635 ptr = i915_gem_object_map(obj, type);
2636 if (!ptr) {
2637 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002638 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002639 }
2640
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002641 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002642 }
2643
Chris Wilson1233e2d2016-10-28 13:58:37 +01002644out_unlock:
2645 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002646 return ptr;
2647
Chris Wilson1233e2d2016-10-28 13:58:37 +01002648err_unpin:
2649 atomic_dec(&obj->mm.pages_pin_count);
2650err_unlock:
2651 ptr = ERR_PTR(ret);
2652 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002653}
2654
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002655static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002656{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002657 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002658
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002659 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002660 return true;
2661
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002662 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002663 if (ctx->hang_stats.ban_period_seconds &&
2664 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002665 DRM_DEBUG("context hanging too fast, banning!\n");
2666 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002667 }
2668
2669 return false;
2670}
2671
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002672static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002673 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002674{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002675 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002676
2677 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002678 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002679 hs->batch_active++;
2680 hs->guilty_ts = get_seconds();
2681 } else {
2682 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002683 }
2684}
2685
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002686struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002687i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002688{
Chris Wilson4db080f2013-12-04 11:37:09 +00002689 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002690
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002691 /* We are called by the error capture and reset at a random
2692 * point in time. In particular, note that neither is crucially
2693 * ordered with an interrupt. After a hang, the GPU is dead and we
2694 * assume that no more writes can happen (we waited long enough for
2695 * all writes that were in transaction to be flushed) - adding an
2696 * extra delay for a recent interrupt is pointless. Hence, we do
2697 * not need an engine->irq_seqno_barrier() before the seqno reads.
2698 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002699 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002700 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002701 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002702
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002703 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002704 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002705
2706 return NULL;
2707}
2708
Chris Wilson821ed7d2016-09-09 14:11:53 +01002709static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002710{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002711 void *vaddr = request->ring->vaddr;
2712 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002713
Chris Wilson821ed7d2016-09-09 14:11:53 +01002714 /* As this request likely depends on state from the lost
2715 * context, clear out all the user operations leaving the
2716 * breadcrumb at the end (so we get the fence notifications).
2717 */
2718 head = request->head;
2719 if (request->postfix < head) {
2720 memset(vaddr + head, 0, request->ring->size - head);
2721 head = 0;
2722 }
2723 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002724}
2725
Chris Wilson821ed7d2016-09-09 14:11:53 +01002726static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002727{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002728 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002729 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002730 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002731 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002732
Chris Wilson821ed7d2016-09-09 14:11:53 +01002733 if (engine->irq_seqno_barrier)
2734 engine->irq_seqno_barrier(engine);
2735
2736 request = i915_gem_find_active_request(engine);
2737 if (!request)
2738 return;
2739
2740 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002741 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2742 ring_hung = false;
2743
Chris Wilson821ed7d2016-09-09 14:11:53 +01002744 i915_set_reset_status(request->ctx, ring_hung);
2745 if (!ring_hung)
2746 return;
2747
2748 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002749 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002750
2751 /* Setup the CS to resume from the breadcrumb of the hung request */
2752 engine->reset_hw(engine, request);
2753
2754 /* Users of the default context do not rely on logical state
2755 * preserved between batches. They have to emit full state on
2756 * every batch and so it is safe to execute queued requests following
2757 * the hang.
2758 *
2759 * Other contexts preserve state, now corrupt. We want to skip all
2760 * queued requests that reference the corrupt context.
2761 */
2762 incomplete_ctx = request->ctx;
2763 if (i915_gem_context_is_default(incomplete_ctx))
2764 return;
2765
Chris Wilson73cb9702016-10-28 13:58:46 +01002766 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002767 if (request->ctx == incomplete_ctx)
2768 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002769
2770 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2771 list_for_each_entry(request, &timeline->requests, link)
2772 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002773}
2774
2775void i915_gem_reset(struct drm_i915_private *dev_priv)
2776{
2777 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302778 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002779
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002780 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2781
Chris Wilson821ed7d2016-09-09 14:11:53 +01002782 i915_gem_retire_requests(dev_priv);
2783
Akash Goel3b3f1652016-10-13 22:44:48 +05302784 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002785 i915_gem_reset_engine(engine);
2786
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002787 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002788
2789 if (dev_priv->gt.awake) {
2790 intel_sanitize_gt_powersave(dev_priv);
2791 intel_enable_gt_powersave(dev_priv);
2792 if (INTEL_GEN(dev_priv) >= 6)
2793 gen6_rps_busy(dev_priv);
2794 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002795}
2796
2797static void nop_submit_request(struct drm_i915_gem_request *request)
2798{
Chris Wilsonce1135c2016-11-22 14:41:20 +00002799 i915_gem_request_submit(request);
2800 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002801}
2802
2803static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2804{
2805 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002806
Chris Wilsonc4b09302016-07-20 09:21:10 +01002807 /* Mark all pending requests as complete so that any concurrent
2808 * (lockless) lookup doesn't try and wait upon the request as we
2809 * reset it.
2810 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002811 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002812 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002813
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002814 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002815 * Clear the execlists queue up before freeing the requests, as those
2816 * are the ones that keep the context and ringbuffer backing objects
2817 * pinned in place.
2818 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002819
Tomas Elf7de1691a2015-10-19 16:32:32 +01002820 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002821 unsigned long flags;
2822
2823 spin_lock_irqsave(&engine->timeline->lock, flags);
2824
Chris Wilson70c2a242016-09-09 14:11:46 +01002825 i915_gem_request_put(engine->execlist_port[0].request);
2826 i915_gem_request_put(engine->execlist_port[1].request);
2827 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002828 engine->execlist_queue = RB_ROOT;
2829 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002830
2831 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002832 }
Eric Anholt673a3942008-07-30 12:06:12 -07002833}
2834
Chris Wilson821ed7d2016-09-09 14:11:53 +01002835void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002836{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002837 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302838 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002839
Chris Wilson821ed7d2016-09-09 14:11:53 +01002840 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2841 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002842
Chris Wilson821ed7d2016-09-09 14:11:53 +01002843 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302844 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002845 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002846 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002847
Chris Wilson821ed7d2016-09-09 14:11:53 +01002848 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002849}
2850
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002851static void
Eric Anholt673a3942008-07-30 12:06:12 -07002852i915_gem_retire_work_handler(struct work_struct *work)
2853{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002854 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002855 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002856 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002857
Chris Wilson891b48c2010-09-29 12:26:37 +01002858 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002859 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002860 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861 mutex_unlock(&dev->struct_mutex);
2862 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002863
2864 /* Keep the retire handler running until we are finally idle.
2865 * We do not need to do this test under locking as in the worst-case
2866 * we queue the retire worker once too often.
2867 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002868 if (READ_ONCE(dev_priv->gt.awake)) {
2869 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002870 queue_delayed_work(dev_priv->wq,
2871 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002872 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002873 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002874}
Chris Wilson891b48c2010-09-29 12:26:37 +01002875
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002876static void
2877i915_gem_idle_work_handler(struct work_struct *work)
2878{
2879 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002880 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002881 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002882 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302883 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002884 bool rearm_hangcheck;
2885
2886 if (!READ_ONCE(dev_priv->gt.awake))
2887 return;
2888
Imre Deak0cb56702016-11-07 11:20:04 +02002889 /*
2890 * Wait for last execlists context complete, but bail out in case a
2891 * new request is submitted.
2892 */
2893 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2894 intel_execlists_idle(dev_priv), 10);
2895
Chris Wilson28176ef2016-10-28 13:58:56 +01002896 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002897 return;
2898
2899 rearm_hangcheck =
2900 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2901
2902 if (!mutex_trylock(&dev->struct_mutex)) {
2903 /* Currently busy, come back later */
2904 mod_delayed_work(dev_priv->wq,
2905 &dev_priv->gt.idle_work,
2906 msecs_to_jiffies(50));
2907 goto out_rearm;
2908 }
2909
Imre Deak93c97dc2016-11-07 11:20:03 +02002910 /*
2911 * New request retired after this work handler started, extend active
2912 * period until next instance of the work.
2913 */
2914 if (work_pending(work))
2915 goto out_unlock;
2916
Chris Wilson28176ef2016-10-28 13:58:56 +01002917 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002918 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002919
Imre Deak0cb56702016-11-07 11:20:04 +02002920 if (wait_for(intel_execlists_idle(dev_priv), 10))
2921 DRM_ERROR("Timeout waiting for engines to idle\n");
2922
Akash Goel3b3f1652016-10-13 22:44:48 +05302923 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002924 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002925
Chris Wilson67d97da2016-07-04 08:08:31 +01002926 GEM_BUG_ON(!dev_priv->gt.awake);
2927 dev_priv->gt.awake = false;
2928 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002929
Chris Wilson67d97da2016-07-04 08:08:31 +01002930 if (INTEL_GEN(dev_priv) >= 6)
2931 gen6_rps_idle(dev_priv);
2932 intel_runtime_pm_put(dev_priv);
2933out_unlock:
2934 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002935
Chris Wilson67d97da2016-07-04 08:08:31 +01002936out_rearm:
2937 if (rearm_hangcheck) {
2938 GEM_BUG_ON(!dev_priv->gt.awake);
2939 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002940 }
Eric Anholt673a3942008-07-30 12:06:12 -07002941}
2942
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002943void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2944{
2945 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2946 struct drm_i915_file_private *fpriv = file->driver_priv;
2947 struct i915_vma *vma, *vn;
2948
2949 mutex_lock(&obj->base.dev->struct_mutex);
2950 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2951 if (vma->vm->file == fpriv)
2952 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002953
2954 if (i915_gem_object_is_active(obj) &&
2955 !i915_gem_object_has_active_reference(obj)) {
2956 i915_gem_object_set_active_reference(obj);
2957 i915_gem_object_get(obj);
2958 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002959 mutex_unlock(&obj->base.dev->struct_mutex);
2960}
2961
Chris Wilsone95433c2016-10-28 13:58:27 +01002962static unsigned long to_wait_timeout(s64 timeout_ns)
2963{
2964 if (timeout_ns < 0)
2965 return MAX_SCHEDULE_TIMEOUT;
2966
2967 if (timeout_ns == 0)
2968 return 0;
2969
2970 return nsecs_to_jiffies_timeout(timeout_ns);
2971}
2972
Ben Widawsky5816d642012-04-11 11:18:19 -07002973/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002974 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002975 * @dev: drm device pointer
2976 * @data: ioctl data blob
2977 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002978 *
2979 * Returns 0 if successful, else an error is returned with the remaining time in
2980 * the timeout parameter.
2981 * -ETIME: object is still busy after timeout
2982 * -ERESTARTSYS: signal interrupted the wait
2983 * -ENONENT: object doesn't exist
2984 * Also possible, but rare:
2985 * -EAGAIN: GPU wedged
2986 * -ENOMEM: damn
2987 * -ENODEV: Internal IRQ fail
2988 * -E?: The add request failed
2989 *
2990 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2991 * non-zero timeout parameter the wait ioctl will wait for the given number of
2992 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2993 * without holding struct_mutex the object may become re-busied before this
2994 * function completes. A similar but shorter * race condition exists in the busy
2995 * ioctl
2996 */
2997int
2998i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2999{
3000 struct drm_i915_gem_wait *args = data;
3001 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003002 ktime_t start;
3003 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003004
Daniel Vetter11b5d512014-09-29 15:31:26 +02003005 if (args->flags != 0)
3006 return -EINVAL;
3007
Chris Wilson03ac0642016-07-20 13:31:51 +01003008 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003009 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003010 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003011
Chris Wilsone95433c2016-10-28 13:58:27 +01003012 start = ktime_get();
3013
3014 ret = i915_gem_object_wait(obj,
3015 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3016 to_wait_timeout(args->timeout_ns),
3017 to_rps_client(file));
3018
3019 if (args->timeout_ns > 0) {
3020 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3021 if (args->timeout_ns < 0)
3022 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023 }
3024
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003025 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003026 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027}
3028
Chris Wilson73cb9702016-10-28 13:58:46 +01003029static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003030{
Chris Wilson73cb9702016-10-28 13:58:46 +01003031 int ret, i;
3032
3033 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3034 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3035 if (ret)
3036 return ret;
3037 }
3038
3039 return 0;
3040}
3041
3042int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3043{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003044 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003045
Chris Wilson9caa34a2016-11-11 14:58:08 +00003046 if (flags & I915_WAIT_LOCKED) {
3047 struct i915_gem_timeline *tl;
3048
3049 lockdep_assert_held(&i915->drm.struct_mutex);
3050
3051 list_for_each_entry(tl, &i915->gt.timelines, link) {
3052 ret = wait_for_timeline(tl, flags);
3053 if (ret)
3054 return ret;
3055 }
3056 } else {
3057 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003058 if (ret)
3059 return ret;
3060 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003061
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003062 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003063}
3064
Chris Wilsond0da48c2016-11-06 12:59:59 +00003065void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3066 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003067{
Eric Anholt673a3942008-07-30 12:06:12 -07003068 /* If we don't have a page list set up, then we're not pinned
3069 * to GPU, and we can ignore the cache flush because it'll happen
3070 * again at bind time.
3071 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003072 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003073 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003074
Imre Deak769ce462013-02-13 21:56:05 +02003075 /*
3076 * Stolen memory is always coherent with the GPU as it is explicitly
3077 * marked as wc by the system, or the system is cache-coherent.
3078 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003079 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003080 return;
Imre Deak769ce462013-02-13 21:56:05 +02003081
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003082 /* If the GPU is snooping the contents of the CPU cache,
3083 * we do not need to manually clear the CPU cache lines. However,
3084 * the caches are only snooped when the render cache is
3085 * flushed/invalidated. As we always have to emit invalidations
3086 * and flushes when moving into and out of the RENDER domain, correct
3087 * snooping behaviour occurs naturally as the result of our domain
3088 * tracking.
3089 */
Chris Wilson0f719792015-01-13 13:32:52 +00003090 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3091 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003092 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003093 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003094
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003096 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003097 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098}
3099
3100/** Flushes the GTT write domain for the object if it's dirty. */
3101static void
Chris Wilson05394f32010-11-08 19:18:58 +00003102i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003103{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003104 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003105
Chris Wilson05394f32010-11-08 19:18:58 +00003106 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 return;
3108
Chris Wilson63256ec2011-01-04 18:42:07 +00003109 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003110 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003111 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003112 *
3113 * However, we do have to enforce the order so that all writes through
3114 * the GTT land before any writes to the device, such as updates to
3115 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003116 *
3117 * We also have to wait a bit for the writes to land from the GTT.
3118 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3119 * timing. This issue has only been observed when switching quickly
3120 * between GTT writes and CPU reads from inside the kernel on recent hw,
3121 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3122 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003124 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003125 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303126 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003127
Chris Wilsond243ad82016-08-18 17:16:44 +01003128 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003129
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003130 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003131 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003132 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003133 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003134}
3135
3136/** Flushes the CPU write domain for the object if it's dirty. */
3137static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003138i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003139{
Chris Wilson05394f32010-11-08 19:18:58 +00003140 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 return;
3142
Chris Wilsond0da48c2016-11-06 12:59:59 +00003143 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003144 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003145
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003146 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003147 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003148 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003149 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003150}
3151
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003152/**
3153 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003154 * @obj: object to act on
3155 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003156 *
3157 * This function returns when the move is complete, including waiting on
3158 * flushes to occur.
3159 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003160int
Chris Wilson20217462010-11-23 15:26:33 +00003161i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003162{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003163 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003164 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003165
Chris Wilsone95433c2016-10-28 13:58:27 +01003166 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003167
Chris Wilsone95433c2016-10-28 13:58:27 +01003168 ret = i915_gem_object_wait(obj,
3169 I915_WAIT_INTERRUPTIBLE |
3170 I915_WAIT_LOCKED |
3171 (write ? I915_WAIT_ALL : 0),
3172 MAX_SCHEDULE_TIMEOUT,
3173 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003174 if (ret)
3175 return ret;
3176
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003177 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3178 return 0;
3179
Chris Wilson43566de2015-01-02 16:29:29 +05303180 /* Flush and acquire obj->pages so that we are coherent through
3181 * direct access in memory with previous cached writes through
3182 * shmemfs and that our cache domain tracking remains valid.
3183 * For example, if the obj->filp was moved to swap without us
3184 * being notified and releasing the pages, we would mistakenly
3185 * continue to assume that the obj remained out of the CPU cached
3186 * domain.
3187 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003188 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303189 if (ret)
3190 return ret;
3191
Daniel Vettere62b59e2015-01-21 14:53:48 +01003192 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003193
Chris Wilsond0a57782012-10-09 19:24:37 +01003194 /* Serialise direct access to this object with the barriers for
3195 * coherent writes from the GPU, by effectively invalidating the
3196 * GTT domain upon first access.
3197 */
3198 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3199 mb();
3200
Chris Wilson05394f32010-11-08 19:18:58 +00003201 old_write_domain = obj->base.write_domain;
3202 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003203
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003204 /* It should now be out of any other write domains, and we can update
3205 * the domain values for our changes.
3206 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003207 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003208 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3211 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003212 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003213 }
3214
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003215 trace_i915_gem_object_change_domain(obj,
3216 old_read_domains,
3217 old_write_domain);
3218
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003219 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003220 return 0;
3221}
3222
Chris Wilsonef55f922015-10-09 14:11:27 +01003223/**
3224 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003225 * @obj: object to act on
3226 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003227 *
3228 * After this function returns, the object will be in the new cache-level
3229 * across all GTT and the contents of the backing storage will be coherent,
3230 * with respect to the new cache-level. In order to keep the backing storage
3231 * coherent for all users, we only allow a single cache level to be set
3232 * globally on the object and prevent it from being changed whilst the
3233 * hardware is reading from the object. That is if the object is currently
3234 * on the scanout it will be set to uncached (or equivalent display
3235 * cache coherency) and all non-MOCS GPU access will also be uncached so
3236 * that all direct access to the scanout remains coherent.
3237 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003238int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3239 enum i915_cache_level cache_level)
3240{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003241 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003242 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003243
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003244 lockdep_assert_held(&obj->base.dev->struct_mutex);
3245
Chris Wilsone4ffd172011-04-04 09:44:39 +01003246 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003247 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003248
Chris Wilsonef55f922015-10-09 14:11:27 +01003249 /* Inspect the list of currently bound VMA and unbind any that would
3250 * be invalid given the new cache-level. This is principally to
3251 * catch the issue of the CS prefetch crossing page boundaries and
3252 * reading an invalid PTE on older architectures.
3253 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003254restart:
3255 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003256 if (!drm_mm_node_allocated(&vma->node))
3257 continue;
3258
Chris Wilson20dfbde2016-08-04 16:32:30 +01003259 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003260 DRM_DEBUG("can not change the cache level of pinned objects\n");
3261 return -EBUSY;
3262 }
3263
Chris Wilsonaa653a62016-08-04 07:52:27 +01003264 if (i915_gem_valid_gtt_space(vma, cache_level))
3265 continue;
3266
3267 ret = i915_vma_unbind(vma);
3268 if (ret)
3269 return ret;
3270
3271 /* As unbinding may affect other elements in the
3272 * obj->vma_list (due to side-effects from retiring
3273 * an active vma), play safe and restart the iterator.
3274 */
3275 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003276 }
3277
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 /* We can reuse the existing drm_mm nodes but need to change the
3279 * cache-level on the PTE. We could simply unbind them all and
3280 * rebind with the correct cache-level on next use. However since
3281 * we already have a valid slot, dma mapping, pages etc, we may as
3282 * rewrite the PTE in the belief that doing so tramples upon less
3283 * state and so involves less work.
3284 */
Chris Wilson15717de2016-08-04 07:52:26 +01003285 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003286 /* Before we change the PTE, the GPU must not be accessing it.
3287 * If we wait upon the object, we know that all the bound
3288 * VMA are no longer active.
3289 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003290 ret = i915_gem_object_wait(obj,
3291 I915_WAIT_INTERRUPTIBLE |
3292 I915_WAIT_LOCKED |
3293 I915_WAIT_ALL,
3294 MAX_SCHEDULE_TIMEOUT,
3295 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003296 if (ret)
3297 return ret;
3298
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003299 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3300 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003301 /* Access to snoopable pages through the GTT is
3302 * incoherent and on some machines causes a hard
3303 * lockup. Relinquish the CPU mmaping to force
3304 * userspace to refault in the pages and we can
3305 * then double check if the GTT mapping is still
3306 * valid for that pointer access.
3307 */
3308 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003309
Chris Wilsonef55f922015-10-09 14:11:27 +01003310 /* As we no longer need a fence for GTT access,
3311 * we can relinquish it now (and so prevent having
3312 * to steal a fence from someone else on the next
3313 * fence request). Note GPU activity would have
3314 * dropped the fence as all snoopable access is
3315 * supposed to be linear.
3316 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003317 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3318 ret = i915_vma_put_fence(vma);
3319 if (ret)
3320 return ret;
3321 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003322 } else {
3323 /* We either have incoherent backing store and
3324 * so no GTT access or the architecture is fully
3325 * coherent. In such cases, existing GTT mmaps
3326 * ignore the cache bit in the PTE and we can
3327 * rewrite it without confusing the GPU or having
3328 * to force userspace to fault back in its mmaps.
3329 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003330 }
3331
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003332 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 if (!drm_mm_node_allocated(&vma->node))
3334 continue;
3335
3336 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3337 if (ret)
3338 return ret;
3339 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003340 }
3341
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003342 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3343 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3344 obj->cache_dirty = true;
3345
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003346 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003347 vma->node.color = cache_level;
3348 obj->cache_level = cache_level;
3349
Chris Wilsone4ffd172011-04-04 09:44:39 +01003350 return 0;
3351}
3352
Ben Widawsky199adf42012-09-21 17:01:20 -07003353int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3354 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003355{
Ben Widawsky199adf42012-09-21 17:01:20 -07003356 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003357 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003358 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003359
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003360 rcu_read_lock();
3361 obj = i915_gem_object_lookup_rcu(file, args->handle);
3362 if (!obj) {
3363 err = -ENOENT;
3364 goto out;
3365 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003366
Chris Wilson651d7942013-08-08 14:41:10 +01003367 switch (obj->cache_level) {
3368 case I915_CACHE_LLC:
3369 case I915_CACHE_L3_LLC:
3370 args->caching = I915_CACHING_CACHED;
3371 break;
3372
Chris Wilson4257d3b2013-08-08 14:41:11 +01003373 case I915_CACHE_WT:
3374 args->caching = I915_CACHING_DISPLAY;
3375 break;
3376
Chris Wilson651d7942013-08-08 14:41:10 +01003377 default:
3378 args->caching = I915_CACHING_NONE;
3379 break;
3380 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003381out:
3382 rcu_read_unlock();
3383 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003384}
3385
Ben Widawsky199adf42012-09-21 17:01:20 -07003386int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3387 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003388{
Chris Wilson9c870d02016-10-24 13:42:15 +01003389 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003390 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391 struct drm_i915_gem_object *obj;
3392 enum i915_cache_level level;
3393 int ret;
3394
Ben Widawsky199adf42012-09-21 17:01:20 -07003395 switch (args->caching) {
3396 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003397 level = I915_CACHE_NONE;
3398 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003399 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003400 /*
3401 * Due to a HW issue on BXT A stepping, GPU stores via a
3402 * snooped mapping may leave stale data in a corresponding CPU
3403 * cacheline, whereas normally such cachelines would get
3404 * invalidated.
3405 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003406 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003407 return -ENODEV;
3408
Chris Wilsone6994ae2012-07-10 10:27:08 +01003409 level = I915_CACHE_LLC;
3410 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003411 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003412 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003413 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003414 default:
3415 return -EINVAL;
3416 }
3417
Ben Widawsky3bc29132012-09-26 16:15:20 -07003418 ret = i915_mutex_lock_interruptible(dev);
3419 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003420 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003421
Chris Wilson03ac0642016-07-20 13:31:51 +01003422 obj = i915_gem_object_lookup(file, args->handle);
3423 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424 ret = -ENOENT;
3425 goto unlock;
3426 }
3427
3428 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003429 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430unlock:
3431 mutex_unlock(&dev->struct_mutex);
3432 return ret;
3433}
3434
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003435/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003436 * Prepare buffer for display plane (scanout, cursors, etc).
3437 * Can be called from an uninterruptible phase (modesetting) and allows
3438 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003439 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003440struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003441i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3442 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003443 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003444{
Chris Wilson058d88c2016-08-15 10:49:06 +01003445 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003446 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003447 int ret;
3448
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003449 lockdep_assert_held(&obj->base.dev->struct_mutex);
3450
Chris Wilsoncc98b412013-08-09 12:25:09 +01003451 /* Mark the pin_display early so that we account for the
3452 * display coherency whilst setting up the cache domains.
3453 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003454 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003455
Eric Anholta7ef0642011-03-29 16:59:54 -07003456 /* The display engine is not coherent with the LLC cache on gen6. As
3457 * a result, we make sure that the pinning that is about to occur is
3458 * done with uncached PTEs. This is lowest common denominator for all
3459 * chipsets.
3460 *
3461 * However for gen6+, we could do better by using the GFDT bit instead
3462 * of uncaching, which would allow us to flush all the LLC-cached data
3463 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3464 */
Chris Wilson651d7942013-08-08 14:41:10 +01003465 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003466 HAS_WT(to_i915(obj->base.dev)) ?
3467 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003468 if (ret) {
3469 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003470 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003471 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003472
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003473 /* As the user may map the buffer once pinned in the display plane
3474 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003475 * always use map_and_fenceable for all scanout buffers. However,
3476 * it may simply be too big to fit into mappable, in which case
3477 * put it anyway and hope that userspace can cope (but always first
3478 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003479 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003480 vma = ERR_PTR(-ENOSPC);
3481 if (view->type == I915_GGTT_VIEW_NORMAL)
3482 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3483 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003484 if (IS_ERR(vma)) {
3485 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3486 unsigned int flags;
3487
3488 /* Valleyview is definitely limited to scanning out the first
3489 * 512MiB. Lets presume this behaviour was inherited from the
3490 * g4x display engine and that all earlier gen are similarly
3491 * limited. Testing suggests that it is a little more
3492 * complicated than this. For example, Cherryview appears quite
3493 * happy to scanout from anywhere within its global aperture.
3494 */
3495 flags = 0;
3496 if (HAS_GMCH_DISPLAY(i915))
3497 flags = PIN_MAPPABLE;
3498 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3499 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003500 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003501 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003502
Chris Wilsond8923dc2016-08-18 17:17:07 +01003503 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3504
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003505 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3506 if (obj->cache_dirty) {
3507 i915_gem_clflush_object(obj, true);
3508 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3509 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003510
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003512 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513
3514 /* It should now be out of any other write domains, and we can update
3515 * the domain values for our changes.
3516 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003517 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003518 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003519
3520 trace_i915_gem_object_change_domain(obj,
3521 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003522 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003523
Chris Wilson058d88c2016-08-15 10:49:06 +01003524 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003525
3526err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003527 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003528 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003529}
3530
3531void
Chris Wilson058d88c2016-08-15 10:49:06 +01003532i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003533{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003534 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3535
Chris Wilson058d88c2016-08-15 10:49:06 +01003536 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003537 return;
3538
Chris Wilsond8923dc2016-08-18 17:17:07 +01003539 if (--vma->obj->pin_display == 0)
3540 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003541
Chris Wilson383d5822016-08-18 17:17:08 +01003542 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3543 if (!i915_vma_is_active(vma))
3544 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3545
Chris Wilson058d88c2016-08-15 10:49:06 +01003546 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003547}
3548
Eric Anholte47c68e2008-11-14 13:35:19 -08003549/**
3550 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003551 * @obj: object to act on
3552 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003553 *
3554 * This function returns when the move is complete, including waiting on
3555 * flushes to occur.
3556 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003557int
Chris Wilson919926a2010-11-12 13:42:53 +00003558i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003559{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003560 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 int ret;
3562
Chris Wilsone95433c2016-10-28 13:58:27 +01003563 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003564
Chris Wilsone95433c2016-10-28 13:58:27 +01003565 ret = i915_gem_object_wait(obj,
3566 I915_WAIT_INTERRUPTIBLE |
3567 I915_WAIT_LOCKED |
3568 (write ? I915_WAIT_ALL : 0),
3569 MAX_SCHEDULE_TIMEOUT,
3570 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003571 if (ret)
3572 return ret;
3573
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003574 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3575 return 0;
3576
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 i915_gem_object_flush_gtt_write_domain(obj);
3578
Chris Wilson05394f32010-11-08 19:18:58 +00003579 old_write_domain = obj->base.write_domain;
3580 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581
Eric Anholte47c68e2008-11-14 13:35:19 -08003582 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003583 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003584 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003587 }
3588
3589 /* It should now be out of any other write domains, and we can update
3590 * the domain values for our changes.
3591 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003592 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003593
3594 /* If we're writing through the CPU, then the GPU read domains will
3595 * need to be invalidated at next use.
3596 */
3597 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003598 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3599 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003600 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003601
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003602 trace_i915_gem_object_change_domain(obj,
3603 old_read_domains,
3604 old_write_domain);
3605
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003606 return 0;
3607}
3608
Eric Anholt673a3942008-07-30 12:06:12 -07003609/* Throttle our rendering by waiting until the ring has completed our requests
3610 * emitted over 20 msec ago.
3611 *
Eric Anholtb9624422009-06-03 07:27:35 +00003612 * Note that if we were to use the current jiffies each time around the loop,
3613 * we wouldn't escape the function with any frames outstanding if the time to
3614 * render a frame was over 20ms.
3615 *
Eric Anholt673a3942008-07-30 12:06:12 -07003616 * This should get us reasonable parallelism between CPU and GPU but also
3617 * relatively low latency when blocking on a particular request to finish.
3618 */
3619static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003620i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003621{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003622 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003623 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003624 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003625 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003626 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003627
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003628 /* ABI: return -EIO if already wedged */
3629 if (i915_terminally_wedged(&dev_priv->gpu_error))
3630 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003631
Chris Wilson1c255952010-09-26 11:03:27 +01003632 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003633 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003634 if (time_after_eq(request->emitted_jiffies, recent_enough))
3635 break;
3636
John Harrisonfcfa423c2015-05-29 17:44:12 +01003637 /*
3638 * Note that the request might not have been submitted yet.
3639 * In which case emitted_jiffies will be zero.
3640 */
3641 if (!request->emitted_jiffies)
3642 continue;
3643
John Harrison54fb2412014-11-24 18:49:27 +00003644 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003645 }
John Harrisonff865882014-11-24 18:49:28 +00003646 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003647 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003648 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003649
John Harrison54fb2412014-11-24 18:49:27 +00003650 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003651 return 0;
3652
Chris Wilsone95433c2016-10-28 13:58:27 +01003653 ret = i915_wait_request(target,
3654 I915_WAIT_INTERRUPTIBLE,
3655 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003656 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003657
Chris Wilsone95433c2016-10-28 13:58:27 +01003658 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003659}
3660
Chris Wilson058d88c2016-08-15 10:49:06 +01003661struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003662i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3663 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003664 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003665 u64 alignment,
3666 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003667{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003668 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3669 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003670 struct i915_vma *vma;
3671 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003672
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003673 lockdep_assert_held(&obj->base.dev->struct_mutex);
3674
Chris Wilson058d88c2016-08-15 10:49:06 +01003675 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003676 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003677 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003678
3679 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3680 if (flags & PIN_NONBLOCK &&
3681 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003682 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003683
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003684 if (flags & PIN_MAPPABLE) {
3685 u32 fence_size;
3686
3687 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3688 i915_gem_object_get_tiling(obj));
3689 /* If the required space is larger than the available
3690 * aperture, we will not able to find a slot for the
3691 * object and unbinding the object now will be in
3692 * vain. Worse, doing so may cause us to ping-pong
3693 * the object in and out of the Global GTT and
3694 * waste a lot of cycles under the mutex.
3695 */
3696 if (fence_size > dev_priv->ggtt.mappable_end)
3697 return ERR_PTR(-E2BIG);
3698
3699 /* If NONBLOCK is set the caller is optimistically
3700 * trying to cache the full object within the mappable
3701 * aperture, and *must* have a fallback in place for
3702 * situations where we cannot bind the object. We
3703 * can be a little more lax here and use the fallback
3704 * more often to avoid costly migrations of ourselves
3705 * and other objects within the aperture.
3706 *
3707 * Half-the-aperture is used as a simple heuristic.
3708 * More interesting would to do search for a free
3709 * block prior to making the commitment to unbind.
3710 * That caters for the self-harm case, and with a
3711 * little more heuristics (e.g. NOFAULT, NOEVICT)
3712 * we could try to minimise harm to others.
3713 */
3714 if (flags & PIN_NONBLOCK &&
3715 fence_size > dev_priv->ggtt.mappable_end / 2)
3716 return ERR_PTR(-ENOSPC);
3717 }
3718
Chris Wilson59bfa122016-08-04 16:32:31 +01003719 WARN(i915_vma_is_pinned(vma),
3720 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003721 " offset=%08x, req.alignment=%llx,"
3722 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3723 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003724 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003725 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003726 ret = i915_vma_unbind(vma);
3727 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003728 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003729 }
3730
Chris Wilson058d88c2016-08-15 10:49:06 +01003731 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3732 if (ret)
3733 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003734
Chris Wilson058d88c2016-08-15 10:49:06 +01003735 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003736}
3737
Chris Wilsonedf6b762016-08-09 09:23:33 +01003738static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003739{
3740 /* Note that we could alias engines in the execbuf API, but
3741 * that would be very unwise as it prevents userspace from
3742 * fine control over engine selection. Ahem.
3743 *
3744 * This should be something like EXEC_MAX_ENGINE instead of
3745 * I915_NUM_ENGINES.
3746 */
3747 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3748 return 0x10000 << id;
3749}
3750
3751static __always_inline unsigned int __busy_write_id(unsigned int id)
3752{
Chris Wilson70cb4722016-08-09 18:08:25 +01003753 /* The uABI guarantees an active writer is also amongst the read
3754 * engines. This would be true if we accessed the activity tracking
3755 * under the lock, but as we perform the lookup of the object and
3756 * its activity locklessly we can not guarantee that the last_write
3757 * being active implies that we have set the same engine flag from
3758 * last_read - hence we always set both read and write busy for
3759 * last_write.
3760 */
3761 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003762}
3763
Chris Wilsonedf6b762016-08-09 09:23:33 +01003764static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003765__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003766 unsigned int (*flag)(unsigned int id))
3767{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003768 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003769
Chris Wilsond07f0e52016-10-28 13:58:44 +01003770 /* We have to check the current hw status of the fence as the uABI
3771 * guarantees forward progress. We could rely on the idle worker
3772 * to eventually flush us, but to minimise latency just ask the
3773 * hardware.
3774 *
3775 * Note we only report on the status of native fences.
3776 */
3777 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003778 return 0;
3779
Chris Wilsond07f0e52016-10-28 13:58:44 +01003780 /* opencode to_request() in order to avoid const warnings */
3781 rq = container_of(fence, struct drm_i915_gem_request, fence);
3782 if (i915_gem_request_completed(rq))
3783 return 0;
3784
3785 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003786}
3787
Chris Wilsonedf6b762016-08-09 09:23:33 +01003788static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003789busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003790{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003791 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003792}
3793
Chris Wilsonedf6b762016-08-09 09:23:33 +01003794static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003795busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003796{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003797 if (!fence)
3798 return 0;
3799
3800 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003801}
3802
Eric Anholt673a3942008-07-30 12:06:12 -07003803int
Eric Anholt673a3942008-07-30 12:06:12 -07003804i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003805 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003806{
3807 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003808 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003809 struct reservation_object_list *list;
3810 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003811 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003812
Chris Wilsond07f0e52016-10-28 13:58:44 +01003813 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003814 rcu_read_lock();
3815 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003816 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003817 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003818
3819 /* A discrepancy here is that we do not report the status of
3820 * non-i915 fences, i.e. even though we may report the object as idle,
3821 * a call to set-domain may still stall waiting for foreign rendering.
3822 * This also means that wait-ioctl may report an object as busy,
3823 * where busy-ioctl considers it idle.
3824 *
3825 * We trade the ability to warn of foreign fences to report on which
3826 * i915 engines are active for the object.
3827 *
3828 * Alternatively, we can trade that extra information on read/write
3829 * activity with
3830 * args->busy =
3831 * !reservation_object_test_signaled_rcu(obj->resv, true);
3832 * to report the overall busyness. This is what the wait-ioctl does.
3833 *
3834 */
3835retry:
3836 seq = raw_read_seqcount(&obj->resv->seq);
3837
3838 /* Translate the exclusive fence to the READ *and* WRITE engine */
3839 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3840
3841 /* Translate shared fences to READ set of engines */
3842 list = rcu_dereference(obj->resv->fence);
3843 if (list) {
3844 unsigned int shared_count = list->shared_count, i;
3845
3846 for (i = 0; i < shared_count; ++i) {
3847 struct dma_fence *fence =
3848 rcu_dereference(list->shared[i]);
3849
3850 args->busy |= busy_check_reader(fence);
3851 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003852 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003853
Chris Wilsond07f0e52016-10-28 13:58:44 +01003854 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3855 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003856
Chris Wilsond07f0e52016-10-28 13:58:44 +01003857 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003858out:
3859 rcu_read_unlock();
3860 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003861}
3862
3863int
3864i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3865 struct drm_file *file_priv)
3866{
Akshay Joshi0206e352011-08-16 15:34:10 -04003867 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003868}
3869
Chris Wilson3ef94da2009-09-14 16:50:29 +01003870int
3871i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3872 struct drm_file *file_priv)
3873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003874 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003875 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003876 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003877 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003878
3879 switch (args->madv) {
3880 case I915_MADV_DONTNEED:
3881 case I915_MADV_WILLNEED:
3882 break;
3883 default:
3884 return -EINVAL;
3885 }
3886
Chris Wilson03ac0642016-07-20 13:31:51 +01003887 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003888 if (!obj)
3889 return -ENOENT;
3890
3891 err = mutex_lock_interruptible(&obj->mm.lock);
3892 if (err)
3893 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003894
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003895 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003896 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003897 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003898 if (obj->mm.madv == I915_MADV_WILLNEED) {
3899 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003900 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003901 obj->mm.quirked = false;
3902 }
3903 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003904 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003905 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003906 obj->mm.quirked = true;
3907 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003908 }
3909
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003910 if (obj->mm.madv != __I915_MADV_PURGED)
3911 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003912
Chris Wilson6c085a72012-08-20 11:40:46 +02003913 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003914 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003915 i915_gem_object_truncate(obj);
3916
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003917 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003918 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003919
Chris Wilson1233e2d2016-10-28 13:58:37 +01003920out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003921 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003922 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003923}
3924
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003925static void
3926frontbuffer_retire(struct i915_gem_active *active,
3927 struct drm_i915_gem_request *request)
3928{
3929 struct drm_i915_gem_object *obj =
3930 container_of(active, typeof(*obj), frontbuffer_write);
3931
3932 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3933}
3934
Chris Wilson37e680a2012-06-07 15:38:42 +01003935void i915_gem_object_init(struct drm_i915_gem_object *obj,
3936 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003937{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003938 mutex_init(&obj->mm.lock);
3939
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003940 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003941 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003942 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003943 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003944 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003945
Chris Wilson37e680a2012-06-07 15:38:42 +01003946 obj->ops = ops;
3947
Chris Wilsond07f0e52016-10-28 13:58:44 +01003948 reservation_object_init(&obj->__builtin_resv);
3949 obj->resv = &obj->__builtin_resv;
3950
Chris Wilson50349242016-08-18 17:17:04 +01003951 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003952 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003953
3954 obj->mm.madv = I915_MADV_WILLNEED;
3955 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3956 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003957
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003958 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003959}
3960
Chris Wilson37e680a2012-06-07 15:38:42 +01003961static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003962 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3963 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003964 .get_pages = i915_gem_object_get_pages_gtt,
3965 .put_pages = i915_gem_object_put_pages_gtt,
3966};
3967
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003968/* Note we don't consider signbits :| */
3969#define overflows_type(x, T) \
3970 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3971
3972struct drm_i915_gem_object *
3973i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003974{
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003975 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003976 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003977 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003978 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003979 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003980
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003981 /* There is a prevalence of the assumption that we fit the object's
3982 * page count inside a 32bit _signed_ variable. Let's document this and
3983 * catch if we ever need to fix it. In the meantime, if you do spot
3984 * such a local variable, please consider fixing!
3985 */
3986 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3987 return ERR_PTR(-E2BIG);
3988
3989 if (overflows_type(size, obj->base.size))
3990 return ERR_PTR(-E2BIG);
3991
Chris Wilson42dcedd2012-11-15 11:32:30 +00003992 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003993 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003994 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003995
Chris Wilsonfe3db792016-04-25 13:32:13 +01003996 ret = drm_gem_object_init(dev, &obj->base, size);
3997 if (ret)
3998 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003999
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004000 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Ville Syrjäläa26e5232016-10-31 22:37:19 +02004001 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004002 /* 965gm cannot relocate objects above 4GiB. */
4003 mask &= ~__GFP_HIGHMEM;
4004 mask |= __GFP_DMA32;
4005 }
4006
Al Viro93c76a32015-12-04 23:45:44 -05004007 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004008 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004009
Chris Wilson37e680a2012-06-07 15:38:42 +01004010 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004011
Daniel Vetterc397b902010-04-09 19:05:07 +00004012 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4013 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4014
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004015 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004016 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004017 * cache) for about a 10% performance improvement
4018 * compared to uncached. Graphics requests other than
4019 * display scanout are coherent with the CPU in
4020 * accessing this cache. This means in this mode we
4021 * don't need to clflush on the CPU side, and on the
4022 * GPU side we only need to flush internal caches to
4023 * get data visible to the CPU.
4024 *
4025 * However, we maintain the display planes as UC, and so
4026 * need to rebind when first used as such.
4027 */
4028 obj->cache_level = I915_CACHE_LLC;
4029 } else
4030 obj->cache_level = I915_CACHE_NONE;
4031
Daniel Vetterd861e332013-07-24 23:25:03 +02004032 trace_i915_gem_object_create(obj);
4033
Chris Wilson05394f32010-11-08 19:18:58 +00004034 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004035
4036fail:
4037 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004038 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004039}
4040
Chris Wilson340fbd82014-05-22 09:16:52 +01004041static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4042{
4043 /* If we are the last user of the backing storage (be it shmemfs
4044 * pages or stolen etc), we know that the pages are going to be
4045 * immediately released. In this case, we can then skip copying
4046 * back the contents from the GPU.
4047 */
4048
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004049 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004050 return false;
4051
4052 if (obj->base.filp == NULL)
4053 return true;
4054
4055 /* At first glance, this looks racy, but then again so would be
4056 * userspace racing mmap against close. However, the first external
4057 * reference to the filp can only be obtained through the
4058 * i915_gem_mmap_ioctl() which safeguards us against the user
4059 * acquiring such a reference whilst we are in the middle of
4060 * freeing the object.
4061 */
4062 return atomic_long_read(&obj->base.filp->f_count) == 1;
4063}
4064
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004065static void __i915_gem_free_objects(struct drm_i915_private *i915,
4066 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004067{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004068 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004069
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004070 mutex_lock(&i915->drm.struct_mutex);
4071 intel_runtime_pm_get(i915);
4072 llist_for_each_entry(obj, freed, freed) {
4073 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004074
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004075 trace_i915_gem_object_destroy(obj);
4076
4077 GEM_BUG_ON(i915_gem_object_is_active(obj));
4078 list_for_each_entry_safe(vma, vn,
4079 &obj->vma_list, obj_link) {
4080 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4081 GEM_BUG_ON(i915_vma_is_active(vma));
4082 vma->flags &= ~I915_VMA_PIN_MASK;
4083 i915_vma_close(vma);
4084 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004085 GEM_BUG_ON(!list_empty(&obj->vma_list));
4086 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004087
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004088 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004089 }
4090 intel_runtime_pm_put(i915);
4091 mutex_unlock(&i915->drm.struct_mutex);
4092
4093 llist_for_each_entry_safe(obj, on, freed, freed) {
4094 GEM_BUG_ON(obj->bind_count);
4095 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4096
4097 if (obj->ops->release)
4098 obj->ops->release(obj);
4099
4100 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4101 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004102 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004103 GEM_BUG_ON(obj->mm.pages);
4104
4105 if (obj->base.import_attach)
4106 drm_prime_gem_destroy(&obj->base, NULL);
4107
Chris Wilsond07f0e52016-10-28 13:58:44 +01004108 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004109 drm_gem_object_release(&obj->base);
4110 i915_gem_info_remove_obj(i915, obj->base.size);
4111
4112 kfree(obj->bit_17);
4113 i915_gem_object_free(obj);
4114 }
4115}
4116
4117static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4118{
4119 struct llist_node *freed;
4120
4121 freed = llist_del_all(&i915->mm.free_list);
4122 if (unlikely(freed))
4123 __i915_gem_free_objects(i915, freed);
4124}
4125
4126static void __i915_gem_free_work(struct work_struct *work)
4127{
4128 struct drm_i915_private *i915 =
4129 container_of(work, struct drm_i915_private, mm.free_work);
4130 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004131
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004132 /* All file-owned VMA should have been released by this point through
4133 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4134 * However, the object may also be bound into the global GTT (e.g.
4135 * older GPUs without per-process support, or for direct access through
4136 * the GTT either for the user or for scanout). Those VMA still need to
4137 * unbound now.
4138 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004139
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004140 while ((freed = llist_del_all(&i915->mm.free_list)))
4141 __i915_gem_free_objects(i915, freed);
4142}
4143
4144static void __i915_gem_free_object_rcu(struct rcu_head *head)
4145{
4146 struct drm_i915_gem_object *obj =
4147 container_of(head, typeof(*obj), rcu);
4148 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4149
4150 /* We can't simply use call_rcu() from i915_gem_free_object()
4151 * as we need to block whilst unbinding, and the call_rcu
4152 * task may be called from softirq context. So we take a
4153 * detour through a worker.
4154 */
4155 if (llist_add(&obj->freed, &i915->mm.free_list))
4156 schedule_work(&i915->mm.free_work);
4157}
4158
4159void i915_gem_free_object(struct drm_gem_object *gem_obj)
4160{
4161 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4162
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004163 if (obj->mm.quirked)
4164 __i915_gem_object_unpin_pages(obj);
4165
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004166 if (discard_backing_storage(obj))
4167 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004168
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004169 /* Before we free the object, make sure any pure RCU-only
4170 * read-side critical sections are complete, e.g.
4171 * i915_gem_busy_ioctl(). For the corresponding synchronized
4172 * lookup see i915_gem_object_lookup_rcu().
4173 */
4174 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004175}
4176
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004177void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4178{
4179 lockdep_assert_held(&obj->base.dev->struct_mutex);
4180
4181 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4182 if (i915_gem_object_is_active(obj))
4183 i915_gem_object_set_active_reference(obj);
4184 else
4185 i915_gem_object_put(obj);
4186}
4187
Chris Wilson3033aca2016-10-28 13:58:47 +01004188static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4189{
4190 struct intel_engine_cs *engine;
4191 enum intel_engine_id id;
4192
4193 for_each_engine(engine, dev_priv, id)
4194 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4195}
4196
Chris Wilsondcff85c2016-08-05 10:14:11 +01004197int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004198{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004199 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004200 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004201
Chris Wilson54b4f682016-07-21 21:16:19 +01004202 intel_suspend_gt_powersave(dev_priv);
4203
Chris Wilson45c5f202013-10-16 11:50:01 +01004204 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004205
4206 /* We have to flush all the executing contexts to main memory so
4207 * that they can saved in the hibernation image. To ensure the last
4208 * context image is coherent, we have to switch away from it. That
4209 * leaves the dev_priv->kernel_context still active when
4210 * we actually suspend, and its image in memory may not match the GPU
4211 * state. Fortunately, the kernel_context is disposable and we do
4212 * not rely on its state.
4213 */
4214 ret = i915_gem_switch_to_kernel_context(dev_priv);
4215 if (ret)
4216 goto err;
4217
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004218 ret = i915_gem_wait_for_idle(dev_priv,
4219 I915_WAIT_INTERRUPTIBLE |
4220 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004221 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004222 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004223
Chris Wilsonc0336662016-05-06 15:40:21 +01004224 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004225 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004226
Chris Wilson3033aca2016-10-28 13:58:47 +01004227 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004228 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004229 mutex_unlock(&dev->struct_mutex);
4230
Chris Wilson737b1502015-01-26 18:03:03 +02004231 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004232 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4233 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004234 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004235
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004236 /* Assert that we sucessfully flushed all the work and
4237 * reset the GPU back to its idle, low power state.
4238 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004239 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004240 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004241
Imre Deak1c777c52016-10-12 17:46:37 +03004242 /*
4243 * Neither the BIOS, ourselves or any other kernel
4244 * expects the system to be in execlists mode on startup,
4245 * so we need to reset the GPU back to legacy mode. And the only
4246 * known way to disable logical contexts is through a GPU reset.
4247 *
4248 * So in order to leave the system in a known default configuration,
4249 * always reset the GPU upon unload and suspend. Afterwards we then
4250 * clean up the GEM state tracking, flushing off the requests and
4251 * leaving the system in a known idle state.
4252 *
4253 * Note that is of the upmost importance that the GPU is idle and
4254 * all stray writes are flushed *before* we dismantle the backing
4255 * storage for the pinned objects.
4256 *
4257 * However, since we are uncertain that resetting the GPU on older
4258 * machines is a good idea, we don't - just in case it leaves the
4259 * machine in an unusable condition.
4260 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004261 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004262 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4263 WARN_ON(reset && reset != -ENODEV);
4264 }
4265
Eric Anholt673a3942008-07-30 12:06:12 -07004266 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004267
4268err:
4269 mutex_unlock(&dev->struct_mutex);
4270 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004271}
4272
Chris Wilson5ab57c72016-07-15 14:56:20 +01004273void i915_gem_resume(struct drm_device *dev)
4274{
4275 struct drm_i915_private *dev_priv = to_i915(dev);
4276
Imre Deak31ab49a2016-11-07 11:20:05 +02004277 WARN_ON(dev_priv->gt.awake);
4278
Chris Wilson5ab57c72016-07-15 14:56:20 +01004279 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004280 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004281
4282 /* As we didn't flush the kernel context before suspend, we cannot
4283 * guarantee that the context image is complete. So let's just reset
4284 * it and start again.
4285 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004286 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004287
4288 mutex_unlock(&dev->struct_mutex);
4289}
4290
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004291void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004292{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004293 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004294 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4295 return;
4296
4297 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4298 DISP_TILE_SURFACE_SWIZZLING);
4299
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004300 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004301 return;
4302
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004303 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004304 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004305 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004306 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004307 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004308 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004309 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004310 else
4311 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004312}
Daniel Vettere21af882012-02-09 20:53:27 +01004313
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004314static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004315{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004316 I915_WRITE(RING_CTL(base), 0);
4317 I915_WRITE(RING_HEAD(base), 0);
4318 I915_WRITE(RING_TAIL(base), 0);
4319 I915_WRITE(RING_START(base), 0);
4320}
4321
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004322static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004323{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004324 if (IS_I830(dev_priv)) {
4325 init_unused_ring(dev_priv, PRB1_BASE);
4326 init_unused_ring(dev_priv, SRB0_BASE);
4327 init_unused_ring(dev_priv, SRB1_BASE);
4328 init_unused_ring(dev_priv, SRB2_BASE);
4329 init_unused_ring(dev_priv, SRB3_BASE);
4330 } else if (IS_GEN2(dev_priv)) {
4331 init_unused_ring(dev_priv, SRB0_BASE);
4332 init_unused_ring(dev_priv, SRB1_BASE);
4333 } else if (IS_GEN3(dev_priv)) {
4334 init_unused_ring(dev_priv, PRB1_BASE);
4335 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004336 }
4337}
4338
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004339int
4340i915_gem_init_hw(struct drm_device *dev)
4341{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004342 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004343 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304344 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004345 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004346
Chris Wilsonde867c22016-10-25 13:16:02 +01004347 dev_priv->gt.last_init_time = ktime_get();
4348
Chris Wilson5e4f5182015-02-13 14:35:59 +00004349 /* Double layer security blanket, see i915_gem_init() */
4350 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4351
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004352 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004353 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004354
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004355 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004356 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004357 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004358
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004359 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004360 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004361 u32 temp = I915_READ(GEN7_MSG_CTL);
4362 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4363 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004364 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004365 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4366 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4367 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4368 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004369 }
4370
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004371 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004372
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004373 /*
4374 * At least 830 can leave some of the unused rings
4375 * "active" (ie. head != tail) after resume which
4376 * will prevent c3 entry. Makes sure all unused rings
4377 * are totally idle.
4378 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004379 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004380
Dave Gordoned54c1a2016-01-19 19:02:54 +00004381 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004382
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004383 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004384 if (ret) {
4385 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4386 goto out;
4387 }
4388
4389 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304390 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004391 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004392 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004393 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004394 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004395
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004396 intel_mocs_init_l3cc_table(dev);
4397
Alex Dai33a732f2015-08-12 15:43:36 +01004398 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004399 ret = intel_guc_setup(dev);
4400 if (ret)
4401 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004402
Chris Wilson5e4f5182015-02-13 14:35:59 +00004403out:
4404 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004405 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004406}
4407
Chris Wilson39df9192016-07-20 13:31:57 +01004408bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4409{
4410 if (INTEL_INFO(dev_priv)->gen < 6)
4411 return false;
4412
4413 /* TODO: make semaphores and Execlists play nicely together */
4414 if (i915.enable_execlists)
4415 return false;
4416
4417 if (value >= 0)
4418 return value;
4419
4420#ifdef CONFIG_INTEL_IOMMU
4421 /* Enable semaphores on SNB when IO remapping is off */
4422 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4423 return false;
4424#endif
4425
4426 return true;
4427}
4428
Chris Wilson1070a422012-04-24 15:47:41 +01004429int i915_gem_init(struct drm_device *dev)
4430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004431 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004432 int ret;
4433
Chris Wilson1070a422012-04-24 15:47:41 +01004434 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004435
Oscar Mateoa83014d2014-07-24 17:04:21 +01004436 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004437 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004438 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004439 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004440 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004441 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004442 }
4443
Chris Wilson5e4f5182015-02-13 14:35:59 +00004444 /* This is just a security blanket to placate dragons.
4445 * On some systems, we very sporadically observe that the first TLBs
4446 * used by the CS may be stale, despite us poking the TLB reset. If
4447 * we hold the forcewake during initialisation these problems
4448 * just magically go away.
4449 */
4450 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4451
Chris Wilson72778cb2016-05-19 16:17:16 +01004452 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004453
4454 ret = i915_gem_init_ggtt(dev_priv);
4455 if (ret)
4456 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004457
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004458 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004459 if (ret)
4460 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004461
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004462 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004463 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004464 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004465
4466 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004467 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004468 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004469 * wedged. But we only want to do this where the GPU is angry,
4470 * for all other failure, such as an allocation failure, bail.
4471 */
4472 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004473 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004474 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004475 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004476
4477out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004478 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004479 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004480
Chris Wilson60990322014-04-09 09:19:42 +01004481 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004482}
4483
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004484void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004485i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004487 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004488 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304489 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004490
Akash Goel3b3f1652016-10-13 22:44:48 +05304491 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004492 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004493}
4494
Eric Anholt673a3942008-07-30 12:06:12 -07004495void
Imre Deak40ae4e12016-03-16 14:54:03 +02004496i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4497{
Chris Wilson49ef5292016-08-18 17:17:00 +01004498 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004499
4500 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4501 !IS_CHERRYVIEW(dev_priv))
4502 dev_priv->num_fence_regs = 32;
4503 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4504 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4505 dev_priv->num_fence_regs = 16;
4506 else
4507 dev_priv->num_fence_regs = 8;
4508
Chris Wilsonc0336662016-05-06 15:40:21 +01004509 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004510 dev_priv->num_fence_regs =
4511 I915_READ(vgtif_reg(avail_rs.fence_num));
4512
4513 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004514 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4515 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4516
4517 fence->i915 = dev_priv;
4518 fence->id = i;
4519 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4520 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004521 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004522
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004523 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004524}
4525
Chris Wilson73cb9702016-10-28 13:58:46 +01004526int
Imre Deakd64aa092016-01-19 15:26:29 +02004527i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004528{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004529 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004530 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004531
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004532 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4533 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004534 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004535
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004536 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4537 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004538 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004539
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004540 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4541 SLAB_HWCACHE_ALIGN |
4542 SLAB_RECLAIM_ACCOUNT |
4543 SLAB_DESTROY_BY_RCU);
4544 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004545 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004546
Chris Wilson52e54202016-11-14 20:41:02 +00004547 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4548 SLAB_HWCACHE_ALIGN |
4549 SLAB_RECLAIM_ACCOUNT);
4550 if (!dev_priv->dependencies)
4551 goto err_requests;
4552
Chris Wilson73cb9702016-10-28 13:58:46 +01004553 mutex_lock(&dev_priv->drm.struct_mutex);
4554 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004555 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004556 mutex_unlock(&dev_priv->drm.struct_mutex);
4557 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004558 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004559
Ben Widawskya33afea2013-09-17 21:12:45 -07004560 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004561 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4562 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004563 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4564 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004565 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004566 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004567 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004568 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004569 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004570 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004571 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004572 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004573
Chris Wilson72bfa192010-12-19 11:42:05 +00004574 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004576 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004577
Chris Wilsonce453d82011-02-21 14:43:56 +00004578 dev_priv->mm.interruptible = true;
4579
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004580 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4581
Chris Wilsonb5add952016-08-04 16:32:36 +01004582 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004583
4584 return 0;
4585
Chris Wilson52e54202016-11-14 20:41:02 +00004586err_dependencies:
4587 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004588err_requests:
4589 kmem_cache_destroy(dev_priv->requests);
4590err_vmas:
4591 kmem_cache_destroy(dev_priv->vmas);
4592err_objects:
4593 kmem_cache_destroy(dev_priv->objects);
4594err_out:
4595 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004596}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004597
Imre Deakd64aa092016-01-19 15:26:29 +02004598void i915_gem_load_cleanup(struct drm_device *dev)
4599{
4600 struct drm_i915_private *dev_priv = to_i915(dev);
4601
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004602 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4603
Matthew Auldea84aa72016-11-17 21:04:11 +00004604 mutex_lock(&dev_priv->drm.struct_mutex);
4605 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4606 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4607 mutex_unlock(&dev_priv->drm.struct_mutex);
4608
Chris Wilson52e54202016-11-14 20:41:02 +00004609 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004610 kmem_cache_destroy(dev_priv->requests);
4611 kmem_cache_destroy(dev_priv->vmas);
4612 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004613
4614 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4615 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004616}
4617
Chris Wilson6a800ea2016-09-21 14:51:07 +01004618int i915_gem_freeze(struct drm_i915_private *dev_priv)
4619{
4620 intel_runtime_pm_get(dev_priv);
4621
4622 mutex_lock(&dev_priv->drm.struct_mutex);
4623 i915_gem_shrink_all(dev_priv);
4624 mutex_unlock(&dev_priv->drm.struct_mutex);
4625
4626 intel_runtime_pm_put(dev_priv);
4627
4628 return 0;
4629}
4630
Chris Wilson461fb992016-05-14 07:26:33 +01004631int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4632{
4633 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004634 struct list_head *phases[] = {
4635 &dev_priv->mm.unbound_list,
4636 &dev_priv->mm.bound_list,
4637 NULL
4638 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004639
4640 /* Called just before we write the hibernation image.
4641 *
4642 * We need to update the domain tracking to reflect that the CPU
4643 * will be accessing all the pages to create and restore from the
4644 * hibernation, and so upon restoration those pages will be in the
4645 * CPU domain.
4646 *
4647 * To make sure the hibernation image contains the latest state,
4648 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004649 *
4650 * To try and reduce the hibernation image, we manually shrink
4651 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004652 */
4653
Chris Wilson6a800ea2016-09-21 14:51:07 +01004654 mutex_lock(&dev_priv->drm.struct_mutex);
4655 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004656
Chris Wilson7aab2d52016-09-09 20:02:18 +01004657 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004658 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004659 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4660 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4661 }
Chris Wilson461fb992016-05-14 07:26:33 +01004662 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004663 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004664
4665 return 0;
4666}
4667
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004668void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004669{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004670 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004671 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004672
4673 /* Clean up our request list when the client is going away, so that
4674 * later retire_requests won't dereference our soon-to-be-gone
4675 * file_priv.
4676 */
Chris Wilson1c255952010-09-26 11:03:27 +01004677 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004678 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004679 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004680 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004681
Chris Wilson2e1b8732015-04-27 13:41:22 +01004682 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004683 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004684 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004685 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004686 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004687}
4688
4689int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4690{
4691 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004692 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004693
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004694 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004695
4696 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4697 if (!file_priv)
4698 return -ENOMEM;
4699
4700 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004701 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004702 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004703 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004704
4705 spin_lock_init(&file_priv->mm.lock);
4706 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004707
Chris Wilsonc80ff162016-07-27 09:07:27 +01004708 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004709
Ben Widawskye422b882013-12-06 14:10:58 -08004710 ret = i915_gem_context_open(dev, file);
4711 if (ret)
4712 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004713
Ben Widawskye422b882013-12-06 14:10:58 -08004714 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004715}
4716
Daniel Vetterb680c372014-09-19 18:27:27 +02004717/**
4718 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004719 * @old: current GEM buffer for the frontbuffer slots
4720 * @new: new GEM buffer for the frontbuffer slots
4721 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004722 *
4723 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4724 * from @old and setting them in @new. Both @old and @new can be NULL.
4725 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004726void i915_gem_track_fb(struct drm_i915_gem_object *old,
4727 struct drm_i915_gem_object *new,
4728 unsigned frontbuffer_bits)
4729{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004730 /* Control of individual bits within the mask are guarded by
4731 * the owning plane->mutex, i.e. we can never see concurrent
4732 * manipulation of individual bits. But since the bitfield as a whole
4733 * is updated using RMW, we need to use atomics in order to update
4734 * the bits.
4735 */
4736 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4737 sizeof(atomic_t) * BITS_PER_BYTE);
4738
Daniel Vettera071fa02014-06-18 23:28:09 +02004739 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004740 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4741 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004742 }
4743
4744 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004745 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4746 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004747 }
4748}
4749
Dave Gordonea702992015-07-09 19:29:02 +01004750/* Allocate a new GEM object and fill it with the supplied data */
4751struct drm_i915_gem_object *
4752i915_gem_object_create_from_data(struct drm_device *dev,
4753 const void *data, size_t size)
4754{
4755 struct drm_i915_gem_object *obj;
4756 struct sg_table *sg;
4757 size_t bytes;
4758 int ret;
4759
Dave Gordond37cd8a2016-04-22 19:14:32 +01004760 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004761 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004762 return obj;
4763
4764 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4765 if (ret)
4766 goto fail;
4767
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004768 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004769 if (ret)
4770 goto fail;
4771
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004772 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004773 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004774 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004775 i915_gem_object_unpin_pages(obj);
4776
4777 if (WARN_ON(bytes != size)) {
4778 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4779 ret = -EFAULT;
4780 goto fail;
4781 }
4782
4783 return obj;
4784
4785fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004786 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004787 return ERR_PTR(ret);
4788}
Chris Wilson96d77632016-10-28 13:58:33 +01004789
4790struct scatterlist *
4791i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4792 unsigned int n,
4793 unsigned int *offset)
4794{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004795 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004796 struct scatterlist *sg;
4797 unsigned int idx, count;
4798
4799 might_sleep();
4800 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004801 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004802
4803 /* As we iterate forward through the sg, we record each entry in a
4804 * radixtree for quick repeated (backwards) lookups. If we have seen
4805 * this index previously, we will have an entry for it.
4806 *
4807 * Initial lookup is O(N), but this is amortized to O(1) for
4808 * sequential page access (where each new request is consecutive
4809 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4810 * i.e. O(1) with a large constant!
4811 */
4812 if (n < READ_ONCE(iter->sg_idx))
4813 goto lookup;
4814
4815 mutex_lock(&iter->lock);
4816
4817 /* We prefer to reuse the last sg so that repeated lookup of this
4818 * (or the subsequent) sg are fast - comparing against the last
4819 * sg is faster than going through the radixtree.
4820 */
4821
4822 sg = iter->sg_pos;
4823 idx = iter->sg_idx;
4824 count = __sg_page_count(sg);
4825
4826 while (idx + count <= n) {
4827 unsigned long exception, i;
4828 int ret;
4829
4830 /* If we cannot allocate and insert this entry, or the
4831 * individual pages from this range, cancel updating the
4832 * sg_idx so that on this lookup we are forced to linearly
4833 * scan onwards, but on future lookups we will try the
4834 * insertion again (in which case we need to be careful of
4835 * the error return reporting that we have already inserted
4836 * this index).
4837 */
4838 ret = radix_tree_insert(&iter->radix, idx, sg);
4839 if (ret && ret != -EEXIST)
4840 goto scan;
4841
4842 exception =
4843 RADIX_TREE_EXCEPTIONAL_ENTRY |
4844 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4845 for (i = 1; i < count; i++) {
4846 ret = radix_tree_insert(&iter->radix, idx + i,
4847 (void *)exception);
4848 if (ret && ret != -EEXIST)
4849 goto scan;
4850 }
4851
4852 idx += count;
4853 sg = ____sg_next(sg);
4854 count = __sg_page_count(sg);
4855 }
4856
4857scan:
4858 iter->sg_pos = sg;
4859 iter->sg_idx = idx;
4860
4861 mutex_unlock(&iter->lock);
4862
4863 if (unlikely(n < idx)) /* insertion completed by another thread */
4864 goto lookup;
4865
4866 /* In case we failed to insert the entry into the radixtree, we need
4867 * to look beyond the current sg.
4868 */
4869 while (idx + count <= n) {
4870 idx += count;
4871 sg = ____sg_next(sg);
4872 count = __sg_page_count(sg);
4873 }
4874
4875 *offset = n - idx;
4876 return sg;
4877
4878lookup:
4879 rcu_read_lock();
4880
4881 sg = radix_tree_lookup(&iter->radix, n);
4882 GEM_BUG_ON(!sg);
4883
4884 /* If this index is in the middle of multi-page sg entry,
4885 * the radixtree will contain an exceptional entry that points
4886 * to the start of that range. We will return the pointer to
4887 * the base page and the offset of this page within the
4888 * sg entry's range.
4889 */
4890 *offset = 0;
4891 if (unlikely(radix_tree_exception(sg))) {
4892 unsigned long base =
4893 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4894
4895 sg = radix_tree_lookup(&iter->radix, base);
4896 GEM_BUG_ON(!sg);
4897
4898 *offset = n - base;
4899 }
4900
4901 rcu_read_unlock();
4902
4903 return sg;
4904}
4905
4906struct page *
4907i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4908{
4909 struct scatterlist *sg;
4910 unsigned int offset;
4911
4912 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4913
4914 sg = i915_gem_object_get_sg(obj, n, &offset);
4915 return nth_page(sg_page(sg), offset);
4916}
4917
4918/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4919struct page *
4920i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4921 unsigned int n)
4922{
4923 struct page *page;
4924
4925 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004926 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004927 set_page_dirty(page);
4928
4929 return page;
4930}
4931
4932dma_addr_t
4933i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4934 unsigned long n)
4935{
4936 struct scatterlist *sg;
4937 unsigned int offset;
4938
4939 sg = i915_gem_object_get_sg(obj, n, &offset);
4940 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4941}