blob: a375de3126e53a1807f7e65a65d6034e68883724 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090};
91
Tomi Valkeinen42a69612012-08-22 16:56:57 +030092#define DISPC_MAX_NR_FIFOS 5
93
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000095 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020096 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030097
98 int ctx_loss_cnt;
99
archit tanejaaffe3602011-02-23 08:41:03 +0000100 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300102 u32 fifo_size[DISPC_MAX_NR_FIFOS];
103 /* maps which plane is using a fifo. fifo-id -> plane-id */
104 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200105
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300106 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200107 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200108
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530109 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110} dispc;
111
Amber Jain0d66cbb2011-05-19 19:47:54 +0530112enum omap_color_component {
113 /* used for all color formats for OMAP3 and earlier
114 * and for RGB and Y color component on OMAP4
115 */
116 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
117 /* used for UV component for
118 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
119 * color formats on OMAP4
120 */
121 DISPC_COLOR_COMPONENT_UV = 1 << 1,
122};
123
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530124enum mgr_reg_fields {
125 DISPC_MGR_FLD_ENABLE,
126 DISPC_MGR_FLD_STNTFT,
127 DISPC_MGR_FLD_GO,
128 DISPC_MGR_FLD_TFTDATALINES,
129 DISPC_MGR_FLD_STALLMODE,
130 DISPC_MGR_FLD_TCKENABLE,
131 DISPC_MGR_FLD_TCKSELECTION,
132 DISPC_MGR_FLD_CPR,
133 DISPC_MGR_FLD_FIFOHANDCHECK,
134 /* used to maintain a count of the above fields */
135 DISPC_MGR_FLD_NUM,
136};
137
138static const struct {
139 const char *name;
140 u32 vsync_irq;
141 u32 framedone_irq;
142 u32 sync_lost_irq;
143 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
144} mgr_desc[] = {
145 [OMAP_DSS_CHANNEL_LCD] = {
146 .name = "LCD",
147 .vsync_irq = DISPC_IRQ_VSYNC,
148 .framedone_irq = DISPC_IRQ_FRAMEDONE,
149 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
150 .reg_desc = {
151 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
152 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
153 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
154 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
155 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
156 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
157 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
158 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
159 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
160 },
161 },
162 [OMAP_DSS_CHANNEL_DIGIT] = {
163 .name = "DIGIT",
164 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200165 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530166 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
167 .reg_desc = {
168 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
169 [DISPC_MGR_FLD_STNTFT] = { },
170 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
171 [DISPC_MGR_FLD_TFTDATALINES] = { },
172 [DISPC_MGR_FLD_STALLMODE] = { },
173 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
174 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
175 [DISPC_MGR_FLD_CPR] = { },
176 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
177 },
178 },
179 [OMAP_DSS_CHANNEL_LCD2] = {
180 .name = "LCD2",
181 .vsync_irq = DISPC_IRQ_VSYNC2,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
194 },
195 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530196 [OMAP_DSS_CHANNEL_LCD3] = {
197 .name = "LCD3",
198 .vsync_irq = DISPC_IRQ_VSYNC3,
199 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
203 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
206 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
209 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
211 },
212 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530213};
214
Archit Taneja6e5264b2012-09-11 12:04:47 +0530215struct color_conv_coef {
216 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
217 int full_range;
218};
219
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530220static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
221static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200222
Archit Taneja55978cc2011-05-06 11:45:51 +0530223static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200224{
Archit Taneja55978cc2011-05-06 11:45:51 +0530225 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200226}
227
Archit Taneja55978cc2011-05-06 11:45:51 +0530228static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200229{
Archit Taneja55978cc2011-05-06 11:45:51 +0530230 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200231}
232
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530233static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
234{
235 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
236 return REG_GET(rfld.reg, rfld.high, rfld.low);
237}
238
239static void mgr_fld_write(enum omap_channel channel,
240 enum mgr_reg_fields regfld, int val) {
241 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
242 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
243}
244
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200245#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530246 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530248 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300250static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251{
Archit Tanejac6104b82011-08-05 19:06:02 +0530252 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200253
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300254 DSSDBG("dispc_save_context\n");
255
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256 SR(IRQENABLE);
257 SR(CONTROL);
258 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530260 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
261 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300262 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000263 if (dss_has_feature(FEAT_MGR_LCD2)) {
264 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000265 SR(CONFIG2);
266 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530267 if (dss_has_feature(FEAT_MGR_LCD3)) {
268 SR(CONTROL3);
269 SR(CONFIG3);
270 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
273 SR(DEFAULT_COLOR(i));
274 SR(TRANS_COLOR(i));
275 SR(SIZE_MGR(i));
276 if (i == OMAP_DSS_CHANNEL_DIGIT)
277 continue;
278 SR(TIMING_H(i));
279 SR(TIMING_V(i));
280 SR(POL_FREQ(i));
281 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282
Archit Tanejac6104b82011-08-05 19:06:02 +0530283 SR(DATA_CYCLE1(i));
284 SR(DATA_CYCLE2(i));
285 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300287 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530288 SR(CPR_COEF_R(i));
289 SR(CPR_COEF_G(i));
290 SR(CPR_COEF_B(i));
291 }
292 }
293
294 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
295 SR(OVL_BA0(i));
296 SR(OVL_BA1(i));
297 SR(OVL_POSITION(i));
298 SR(OVL_SIZE(i));
299 SR(OVL_ATTRIBUTES(i));
300 SR(OVL_FIFO_THRESHOLD(i));
301 SR(OVL_ROW_INC(i));
302 SR(OVL_PIXEL_INC(i));
303 if (dss_has_feature(FEAT_PRELOAD))
304 SR(OVL_PRELOAD(i));
305 if (i == OMAP_DSS_GFX) {
306 SR(OVL_WINDOW_SKIP(i));
307 SR(OVL_TABLE_BA(i));
308 continue;
309 }
310 SR(OVL_FIR(i));
311 SR(OVL_PICTURE_SIZE(i));
312 SR(OVL_ACCU0(i));
313 SR(OVL_ACCU1(i));
314
315 for (j = 0; j < 8; j++)
316 SR(OVL_FIR_COEF_H(i, j));
317
318 for (j = 0; j < 8; j++)
319 SR(OVL_FIR_COEF_HV(i, j));
320
321 for (j = 0; j < 5; j++)
322 SR(OVL_CONV_COEF(i, j));
323
324 if (dss_has_feature(FEAT_FIR_COEF_V)) {
325 for (j = 0; j < 8; j++)
326 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300327 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000328
Archit Tanejac6104b82011-08-05 19:06:02 +0530329 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
330 SR(OVL_BA0_UV(i));
331 SR(OVL_BA1_UV(i));
332 SR(OVL_FIR2(i));
333 SR(OVL_ACCU2_0(i));
334 SR(OVL_ACCU2_1(i));
335
336 for (j = 0; j < 8; j++)
337 SR(OVL_FIR_COEF_H2(i, j));
338
339 for (j = 0; j < 8; j++)
340 SR(OVL_FIR_COEF_HV2(i, j));
341
342 for (j = 0; j < 8; j++)
343 SR(OVL_FIR_COEF_V2(i, j));
344 }
345 if (dss_has_feature(FEAT_ATTR2))
346 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000347 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600349 if (dss_has_feature(FEAT_CORE_CLK_DIV))
350 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300351
Archit Tanejabdb736a2012-11-28 17:01:39 +0530352 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300353 dispc.ctx_valid = true;
354
355 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200356}
357
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300358static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359{
Archit Tanejac6104b82011-08-05 19:06:02 +0530360 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300361
362 DSSDBG("dispc_restore_context\n");
363
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300364 if (!dispc.ctx_valid)
365 return;
366
Archit Tanejabdb736a2012-11-28 17:01:39 +0530367 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300368
369 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
370 return;
371
372 DSSDBG("ctx_loss_count: saved %d, current %d\n",
373 dispc.ctx_loss_cnt, ctx);
374
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200375 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376 /*RR(CONTROL);*/
377 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200378 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530379 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
380 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300381 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530382 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000383 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530384 if (dss_has_feature(FEAT_MGR_LCD3))
385 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200386
Archit Tanejac6104b82011-08-05 19:06:02 +0530387 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
388 RR(DEFAULT_COLOR(i));
389 RR(TRANS_COLOR(i));
390 RR(SIZE_MGR(i));
391 if (i == OMAP_DSS_CHANNEL_DIGIT)
392 continue;
393 RR(TIMING_H(i));
394 RR(TIMING_V(i));
395 RR(POL_FREQ(i));
396 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530397
Archit Tanejac6104b82011-08-05 19:06:02 +0530398 RR(DATA_CYCLE1(i));
399 RR(DATA_CYCLE2(i));
400 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000401
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300402 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530403 RR(CPR_COEF_R(i));
404 RR(CPR_COEF_G(i));
405 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000407 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200408
Archit Tanejac6104b82011-08-05 19:06:02 +0530409 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
410 RR(OVL_BA0(i));
411 RR(OVL_BA1(i));
412 RR(OVL_POSITION(i));
413 RR(OVL_SIZE(i));
414 RR(OVL_ATTRIBUTES(i));
415 RR(OVL_FIFO_THRESHOLD(i));
416 RR(OVL_ROW_INC(i));
417 RR(OVL_PIXEL_INC(i));
418 if (dss_has_feature(FEAT_PRELOAD))
419 RR(OVL_PRELOAD(i));
420 if (i == OMAP_DSS_GFX) {
421 RR(OVL_WINDOW_SKIP(i));
422 RR(OVL_TABLE_BA(i));
423 continue;
424 }
425 RR(OVL_FIR(i));
426 RR(OVL_PICTURE_SIZE(i));
427 RR(OVL_ACCU0(i));
428 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200429
Archit Tanejac6104b82011-08-05 19:06:02 +0530430 for (j = 0; j < 8; j++)
431 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200432
Archit Tanejac6104b82011-08-05 19:06:02 +0530433 for (j = 0; j < 8; j++)
434 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 for (j = 0; j < 5; j++)
437 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 if (dss_has_feature(FEAT_FIR_COEF_V)) {
440 for (j = 0; j < 8; j++)
441 RR(OVL_FIR_COEF_V(i, j));
442 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443
Archit Tanejac6104b82011-08-05 19:06:02 +0530444 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
445 RR(OVL_BA0_UV(i));
446 RR(OVL_BA1_UV(i));
447 RR(OVL_FIR2(i));
448 RR(OVL_ACCU2_0(i));
449 RR(OVL_ACCU2_1(i));
450
451 for (j = 0; j < 8; j++)
452 RR(OVL_FIR_COEF_H2(i, j));
453
454 for (j = 0; j < 8; j++)
455 RR(OVL_FIR_COEF_HV2(i, j));
456
457 for (j = 0; j < 8; j++)
458 RR(OVL_FIR_COEF_V2(i, j));
459 }
460 if (dss_has_feature(FEAT_ATTR2))
461 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600464 if (dss_has_feature(FEAT_CORE_CLK_DIV))
465 RR(DIVISOR);
466
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200467 /* enable last, because LCD & DIGIT enable are here */
468 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000469 if (dss_has_feature(FEAT_MGR_LCD2))
470 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530471 if (dss_has_feature(FEAT_MGR_LCD3))
472 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200473 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300474 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200475
476 /*
477 * enable last so IRQs won't trigger before
478 * the context is fully restored
479 */
480 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300481
482 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483}
484
485#undef SR
486#undef RR
487
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300488int dispc_runtime_get(void)
489{
490 int r;
491
492 DSSDBG("dispc_runtime_get\n");
493
494 r = pm_runtime_get_sync(&dispc.pdev->dev);
495 WARN_ON(r < 0);
496 return r < 0 ? r : 0;
497}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200498EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300499
500void dispc_runtime_put(void)
501{
502 int r;
503
504 DSSDBG("dispc_runtime_put\n");
505
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200506 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300507 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200509EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300510
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200511u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
512{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530513 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200514}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200515EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200516
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200517u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
518{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200519 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
520 return 0;
521
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530522 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200523}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200524EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200525
Tomi Valkeinencb699202012-10-17 10:38:52 +0300526u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
527{
528 return mgr_desc[channel].sync_lost_irq;
529}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200530EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300531
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530532u32 dispc_wb_get_framedone_irq(void)
533{
534 return DISPC_IRQ_FRAMEDONEWB;
535}
536
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300537bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200538{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530539 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200541EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300543void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300545 WARN_ON(dispc_mgr_is_enabled(channel) == false);
546 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530548 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530550 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200552EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530554bool dispc_wb_go_busy(void)
555{
556 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
557}
558
559void dispc_wb_go(void)
560{
561 enum omap_plane plane = OMAP_DSS_WB;
562 bool enable, go;
563
564 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
565
566 if (!enable)
567 return;
568
569 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
570 if (go) {
571 DSSERR("GO bit not down for WB\n");
572 return;
573 }
574
575 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
576}
577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300578static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579{
Archit Taneja9b372c22011-05-06 11:45:49 +0530580 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581}
582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300583static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200584{
Archit Taneja9b372c22011-05-06 11:45:49 +0530585 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589{
Archit Taneja9b372c22011-05-06 11:45:49 +0530590 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200591}
592
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300593static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530594{
595 BUG_ON(plane == OMAP_DSS_GFX);
596
597 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
598}
599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300600static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
601 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530602{
603 BUG_ON(plane == OMAP_DSS_GFX);
604
605 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530609{
610 BUG_ON(plane == OMAP_DSS_GFX);
611
612 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
613}
614
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530615static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
616 int fir_vinc, int five_taps,
617 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530619 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620 int i;
621
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530622 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
623 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
625 for (i = 0; i < 8; i++) {
626 u32 h, hv;
627
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530628 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
629 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
630 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
631 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
632 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
633 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
634 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
635 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200636
Amber Jain0d66cbb2011-05-19 19:47:54 +0530637 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638 dispc_ovl_write_firh_reg(plane, i, h);
639 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firh2_reg(plane, i, h);
642 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530643 }
644
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200647 if (five_taps) {
648 for (i = 0; i < 8; i++) {
649 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530650 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
651 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530652 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300653 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530654 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300655 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200656 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657 }
658}
659
Archit Taneja6e5264b2012-09-11 12:04:47 +0530660
661static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
662 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
665
Archit Taneja6e5264b2012-09-11 12:04:47 +0530666 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671
Archit Taneja6e5264b2012-09-11 12:04:47 +0530672 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200673
674#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675}
676
Archit Taneja6e5264b2012-09-11 12:04:47 +0530677static void dispc_setup_color_conv_coef(void)
678{
679 int i;
680 int num_ovl = dss_feat_get_num_ovls();
681 int num_wb = dss_feat_get_num_wbs();
682 const struct color_conv_coef ctbl_bt601_5_ovl = {
683 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
684 };
685 const struct color_conv_coef ctbl_bt601_5_wb = {
686 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
687 };
688
689 for (i = 1; i < num_ovl; i++)
690 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
691
692 for (; i < num_wb; i++)
693 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
694}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300696static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Archit Taneja9b372c22011-05-06 11:45:49 +0530698 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200699}
700
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300701static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200702{
Archit Taneja9b372c22011-05-06 11:45:49 +0530703 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704}
705
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300706static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530707{
708 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
709}
710
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300711static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530712{
713 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
714}
715
Archit Tanejad79db852012-09-22 12:30:17 +0530716static void dispc_ovl_set_pos(enum omap_plane plane,
717 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200718{
Archit Tanejad79db852012-09-22 12:30:17 +0530719 u32 val;
720
721 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
722 return;
723
724 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530725
726 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727}
728
Archit Taneja78b687f2012-09-21 14:51:49 +0530729static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
730 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530733
Archit Taneja36d87d92012-07-28 22:59:03 +0530734 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530735 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
736 else
737 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200738}
739
Archit Taneja78b687f2012-09-21 14:51:49 +0530740static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
741 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200742{
743 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744
745 BUG_ON(plane == OMAP_DSS_GFX);
746
747 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530748
Archit Taneja36d87d92012-07-28 22:59:03 +0530749 if (plane == OMAP_DSS_WB)
750 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
751 else
752 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753}
754
Archit Taneja5b54ed32012-09-26 16:55:27 +0530755static void dispc_ovl_set_zorder(enum omap_plane plane,
756 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530757{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530758 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530759 return;
760
761 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
762}
763
764static void dispc_ovl_enable_zorder_planes(void)
765{
766 int i;
767
768 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
769 return;
770
771 for (i = 0; i < dss_feat_get_num_ovls(); i++)
772 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
773}
774
Archit Taneja5b54ed32012-09-26 16:55:27 +0530775static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
776 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100777{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100779 return;
780
Archit Taneja9b372c22011-05-06 11:45:49 +0530781 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100782}
783
Archit Taneja5b54ed32012-09-26 16:55:27 +0530784static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
785 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530787 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300788 int shift;
789
Archit Taneja5b54ed32012-09-26 16:55:27 +0530790 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100791 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530792
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300793 shift = shifts[plane];
794 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300797static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798{
Archit Taneja9b372c22011-05-06 11:45:49 +0530799 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200800}
801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300802static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803{
Archit Taneja9b372c22011-05-06 11:45:49 +0530804 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200805}
806
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300807static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200808 enum omap_color_mode color_mode)
809{
810 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530811 if (plane != OMAP_DSS_GFX) {
812 switch (color_mode) {
813 case OMAP_DSS_COLOR_NV12:
814 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530815 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530816 m = 0x1; break;
817 case OMAP_DSS_COLOR_RGBA16:
818 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530819 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530820 m = 0x4; break;
821 case OMAP_DSS_COLOR_ARGB16:
822 m = 0x5; break;
823 case OMAP_DSS_COLOR_RGB16:
824 m = 0x6; break;
825 case OMAP_DSS_COLOR_ARGB16_1555:
826 m = 0x7; break;
827 case OMAP_DSS_COLOR_RGB24U:
828 m = 0x8; break;
829 case OMAP_DSS_COLOR_RGB24P:
830 m = 0x9; break;
831 case OMAP_DSS_COLOR_YUV2:
832 m = 0xa; break;
833 case OMAP_DSS_COLOR_UYVY:
834 m = 0xb; break;
835 case OMAP_DSS_COLOR_ARGB32:
836 m = 0xc; break;
837 case OMAP_DSS_COLOR_RGBA32:
838 m = 0xd; break;
839 case OMAP_DSS_COLOR_RGBX32:
840 m = 0xe; break;
841 case OMAP_DSS_COLOR_XRGB16_1555:
842 m = 0xf; break;
843 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300844 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530845 }
846 } else {
847 switch (color_mode) {
848 case OMAP_DSS_COLOR_CLUT1:
849 m = 0x0; break;
850 case OMAP_DSS_COLOR_CLUT2:
851 m = 0x1; break;
852 case OMAP_DSS_COLOR_CLUT4:
853 m = 0x2; break;
854 case OMAP_DSS_COLOR_CLUT8:
855 m = 0x3; break;
856 case OMAP_DSS_COLOR_RGB12U:
857 m = 0x4; break;
858 case OMAP_DSS_COLOR_ARGB16:
859 m = 0x5; break;
860 case OMAP_DSS_COLOR_RGB16:
861 m = 0x6; break;
862 case OMAP_DSS_COLOR_ARGB16_1555:
863 m = 0x7; break;
864 case OMAP_DSS_COLOR_RGB24U:
865 m = 0x8; break;
866 case OMAP_DSS_COLOR_RGB24P:
867 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530868 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530869 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530870 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530871 m = 0xb; break;
872 case OMAP_DSS_COLOR_ARGB32:
873 m = 0xc; break;
874 case OMAP_DSS_COLOR_RGBA32:
875 m = 0xd; break;
876 case OMAP_DSS_COLOR_RGBX32:
877 m = 0xe; break;
878 case OMAP_DSS_COLOR_XRGB16_1555:
879 m = 0xf; break;
880 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300881 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530882 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883 }
884
Archit Taneja9b372c22011-05-06 11:45:49 +0530885 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886}
887
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530888static void dispc_ovl_configure_burst_type(enum omap_plane plane,
889 enum omap_dss_rotation_type rotation_type)
890{
891 if (dss_has_feature(FEAT_BURST_2D) == 0)
892 return;
893
894 if (rotation_type == OMAP_DSS_ROT_TILER)
895 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
896 else
897 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
898}
899
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300900void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901{
902 int shift;
903 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000904 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905
906 switch (plane) {
907 case OMAP_DSS_GFX:
908 shift = 8;
909 break;
910 case OMAP_DSS_VIDEO1:
911 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530912 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200913 shift = 16;
914 break;
915 default:
916 BUG();
917 return;
918 }
919
Archit Taneja9b372c22011-05-06 11:45:49 +0530920 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000921 if (dss_has_feature(FEAT_MGR_LCD2)) {
922 switch (channel) {
923 case OMAP_DSS_CHANNEL_LCD:
924 chan = 0;
925 chan2 = 0;
926 break;
927 case OMAP_DSS_CHANNEL_DIGIT:
928 chan = 1;
929 chan2 = 0;
930 break;
931 case OMAP_DSS_CHANNEL_LCD2:
932 chan = 0;
933 chan2 = 1;
934 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530935 case OMAP_DSS_CHANNEL_LCD3:
936 if (dss_has_feature(FEAT_MGR_LCD3)) {
937 chan = 0;
938 chan2 = 2;
939 } else {
940 BUG();
941 return;
942 }
943 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000944 default:
945 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300946 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000947 }
948
949 val = FLD_MOD(val, chan, shift, shift);
950 val = FLD_MOD(val, chan2, 31, 30);
951 } else {
952 val = FLD_MOD(val, channel, shift, shift);
953 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530954 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200955}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200956EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200957
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200958static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
959{
960 int shift;
961 u32 val;
962 enum omap_channel channel;
963
964 switch (plane) {
965 case OMAP_DSS_GFX:
966 shift = 8;
967 break;
968 case OMAP_DSS_VIDEO1:
969 case OMAP_DSS_VIDEO2:
970 case OMAP_DSS_VIDEO3:
971 shift = 16;
972 break;
973 default:
974 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300975 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200976 }
977
978 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
979
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530980 if (dss_has_feature(FEAT_MGR_LCD3)) {
981 if (FLD_GET(val, 31, 30) == 0)
982 channel = FLD_GET(val, shift, shift);
983 else if (FLD_GET(val, 31, 30) == 1)
984 channel = OMAP_DSS_CHANNEL_LCD2;
985 else
986 channel = OMAP_DSS_CHANNEL_LCD3;
987 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200988 if (FLD_GET(val, 31, 30) == 0)
989 channel = FLD_GET(val, shift, shift);
990 else
991 channel = OMAP_DSS_CHANNEL_LCD2;
992 } else {
993 channel = FLD_GET(val, shift, shift);
994 }
995
996 return channel;
997}
998
Archit Tanejad9ac7732012-09-22 12:38:19 +0530999void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1000{
1001 enum omap_plane plane = OMAP_DSS_WB;
1002
1003 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1004}
1005
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001006static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001007 enum omap_burst_size burst_size)
1008{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301009 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001012 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001013 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014}
1015
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001016static void dispc_configure_burst_sizes(void)
1017{
1018 int i;
1019 const int burst_size = BURST_SIZE_X8;
1020
1021 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001022 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001023 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001024}
1025
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001026static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001027{
1028 unsigned unit = dss_feat_get_burst_size_unit();
1029 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1030 return unit * 8;
1031}
1032
Mythri P Kd3862612011-03-11 18:02:49 +05301033void dispc_enable_gamma_table(bool enable)
1034{
1035 /*
1036 * This is partially implemented to support only disabling of
1037 * the gamma table.
1038 */
1039 if (enable) {
1040 DSSWARN("Gamma table enabling for TV not yet supported");
1041 return;
1042 }
1043
1044 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1045}
1046
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001047static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001048{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301049 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001050 return;
1051
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301052 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001053}
1054
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001055static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001056 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001057{
1058 u32 coef_r, coef_g, coef_b;
1059
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301060 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001061 return;
1062
1063 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1064 FLD_VAL(coefs->rb, 9, 0);
1065 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1066 FLD_VAL(coefs->gb, 9, 0);
1067 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1068 FLD_VAL(coefs->bb, 9, 0);
1069
1070 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1071 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1072 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1073}
1074
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001075static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001076{
1077 u32 val;
1078
1079 BUG_ON(plane == OMAP_DSS_GFX);
1080
Archit Taneja9b372c22011-05-06 11:45:49 +05301081 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301083 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084}
1085
Archit Tanejad79db852012-09-22 12:30:17 +05301086static void dispc_ovl_enable_replication(enum omap_plane plane,
1087 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301089 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001090 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091
Archit Tanejad79db852012-09-22 12:30:17 +05301092 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1093 return;
1094
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001095 shift = shifts[plane];
1096 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097}
1098
Archit Taneja8f366162012-04-16 12:53:44 +05301099static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301100 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301103
Archit Taneja33b89922012-11-14 13:50:15 +05301104 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1105 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1106
Archit Taneja702d1442011-05-06 11:45:50 +05301107 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108}
1109
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001110static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001113 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301114 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001115 u32 unit;
1116
1117 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118
Archit Tanejaa0acb552010-09-15 19:20:00 +05301119 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001121 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1122 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001123 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001124 dispc.fifo_size[fifo] = size;
1125
1126 /*
1127 * By default fifos are mapped directly to overlays, fifo 0 to
1128 * ovl 0, fifo 1 to ovl 1, etc.
1129 */
1130 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001132
1133 /*
1134 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1135 * causes problems with certain use cases, like using the tiler in 2D
1136 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1137 * giving GFX plane a larger fifo. WB but should work fine with a
1138 * smaller fifo.
1139 */
1140 if (dispc.feat->gfx_fifo_workaround) {
1141 u32 v;
1142
1143 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1144
1145 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1146 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1147 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1148 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1149
1150 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1151
1152 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1153 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1154 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155}
1156
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001157static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001159 int fifo;
1160 u32 size = 0;
1161
1162 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1163 if (dispc.fifo_assignment[fifo] == plane)
1164 size += dispc.fifo_size[fifo];
1165 }
1166
1167 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168}
1169
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001170void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301172 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001173 u32 unit;
1174
1175 unit = dss_feat_get_buffer_size_unit();
1176
1177 WARN_ON(low % unit != 0);
1178 WARN_ON(high % unit != 0);
1179
1180 low /= unit;
1181 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301182
Archit Taneja9b372c22011-05-06 11:45:49 +05301183 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1184 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1185
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001186 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301188 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001189 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301190 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001191 hi_start, hi_end) * unit,
1192 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193
Archit Taneja9b372c22011-05-06 11:45:49 +05301194 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301195 FLD_VAL(high, hi_start, hi_end) |
1196 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001197}
1198
1199void dispc_enable_fifomerge(bool enable)
1200{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001201 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1202 WARN_ON(enable);
1203 return;
1204 }
1205
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1207 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001210void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001211 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1212 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001213{
1214 /*
1215 * All sizes are in bytes. Both the buffer and burst are made of
1216 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1217 */
1218
1219 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001220 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1221 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001222
1223 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001224 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001225
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001226 if (use_fifomerge) {
1227 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001228 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001229 total_fifo_size += dispc_ovl_get_fifo_size(i);
1230 } else {
1231 total_fifo_size = ovl_fifo_size;
1232 }
1233
1234 /*
1235 * We use the same low threshold for both fifomerge and non-fifomerge
1236 * cases, but for fifomerge we calculate the high threshold using the
1237 * combined fifo size
1238 */
1239
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001240 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001241 *fifo_low = ovl_fifo_size - burst_size * 2;
1242 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301243 } else if (plane == OMAP_DSS_WB) {
1244 /*
1245 * Most optimal configuration for writeback is to push out data
1246 * to the interconnect the moment writeback pushes enough pixels
1247 * in the FIFO to form a burst
1248 */
1249 *fifo_low = 0;
1250 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001251 } else {
1252 *fifo_low = ovl_fifo_size - burst_size;
1253 *fifo_high = total_fifo_size - buf_unit;
1254 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001255}
1256
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001257static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301258 int hinc, int vinc,
1259 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001260{
1261 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262
Amber Jain0d66cbb2011-05-19 19:47:54 +05301263 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1264 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301265
Amber Jain0d66cbb2011-05-19 19:47:54 +05301266 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1267 &hinc_start, &hinc_end);
1268 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1269 &vinc_start, &vinc_end);
1270 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1271 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301272
Amber Jain0d66cbb2011-05-19 19:47:54 +05301273 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1274 } else {
1275 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1276 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1277 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001278}
1279
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001280static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001281{
1282 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301283 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284
Archit Taneja87a74842011-03-02 11:19:50 +05301285 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1286 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1287
1288 val = FLD_VAL(vaccu, vert_start, vert_end) |
1289 FLD_VAL(haccu, hor_start, hor_end);
1290
Archit Taneja9b372c22011-05-06 11:45:49 +05301291 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292}
1293
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001294static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295{
1296 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301297 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298
Archit Taneja87a74842011-03-02 11:19:50 +05301299 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1300 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1301
1302 val = FLD_VAL(vaccu, vert_start, vert_end) |
1303 FLD_VAL(haccu, hor_start, hor_end);
1304
Archit Taneja9b372c22011-05-06 11:45:49 +05301305 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306}
1307
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001308static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1309 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301310{
1311 u32 val;
1312
1313 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1314 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1315}
1316
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001317static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1318 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301319{
1320 u32 val;
1321
1322 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1323 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1324}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001325
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001326static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001327 u16 orig_width, u16 orig_height,
1328 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301329 bool five_taps, u8 rotation,
1330 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301332 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001333
Amber Jained14a3c2011-05-19 19:47:51 +05301334 fir_hinc = 1024 * orig_width / out_width;
1335 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001336
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301337 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1338 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001339 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301340}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001341
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301342static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1343 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1344 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1345{
1346 int h_accu2_0, h_accu2_1;
1347 int v_accu2_0, v_accu2_1;
1348 int chroma_hinc, chroma_vinc;
1349 int idx;
1350
1351 struct accu {
1352 s8 h0_m, h0_n;
1353 s8 h1_m, h1_n;
1354 s8 v0_m, v0_n;
1355 s8 v1_m, v1_n;
1356 };
1357
1358 const struct accu *accu_table;
1359 const struct accu *accu_val;
1360
1361 static const struct accu accu_nv12[4] = {
1362 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1363 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1364 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1365 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1366 };
1367
1368 static const struct accu accu_nv12_ilace[4] = {
1369 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1370 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1371 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1372 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1373 };
1374
1375 static const struct accu accu_yuv[4] = {
1376 { 0, 1, 0, 1, 0, 1, 0, 1 },
1377 { 0, 1, 0, 1, 0, 1, 0, 1 },
1378 { -1, 1, 0, 1, 0, 1, 0, 1 },
1379 { 0, 1, 0, 1, -1, 1, 0, 1 },
1380 };
1381
1382 switch (rotation) {
1383 case OMAP_DSS_ROT_0:
1384 idx = 0;
1385 break;
1386 case OMAP_DSS_ROT_90:
1387 idx = 1;
1388 break;
1389 case OMAP_DSS_ROT_180:
1390 idx = 2;
1391 break;
1392 case OMAP_DSS_ROT_270:
1393 idx = 3;
1394 break;
1395 default:
1396 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001397 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301398 }
1399
1400 switch (color_mode) {
1401 case OMAP_DSS_COLOR_NV12:
1402 if (ilace)
1403 accu_table = accu_nv12_ilace;
1404 else
1405 accu_table = accu_nv12;
1406 break;
1407 case OMAP_DSS_COLOR_YUV2:
1408 case OMAP_DSS_COLOR_UYVY:
1409 accu_table = accu_yuv;
1410 break;
1411 default:
1412 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001413 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301414 }
1415
1416 accu_val = &accu_table[idx];
1417
1418 chroma_hinc = 1024 * orig_width / out_width;
1419 chroma_vinc = 1024 * orig_height / out_height;
1420
1421 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1422 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1423 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1424 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1425
1426 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1427 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1428}
1429
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001430static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301431 u16 orig_width, u16 orig_height,
1432 u16 out_width, u16 out_height,
1433 bool ilace, bool five_taps,
1434 bool fieldmode, enum omap_color_mode color_mode,
1435 u8 rotation)
1436{
1437 int accu0 = 0;
1438 int accu1 = 0;
1439 u32 l;
1440
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001441 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301442 out_width, out_height, five_taps,
1443 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301444 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001445
Archit Taneja87a74842011-03-02 11:19:50 +05301446 /* RESIZEENABLE and VERTICALTAPS */
1447 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301448 l |= (orig_width != out_width) ? (1 << 5) : 0;
1449 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001450 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301451
1452 /* VRESIZECONF and HRESIZECONF */
1453 if (dss_has_feature(FEAT_RESIZECONF)) {
1454 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301455 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1456 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301457 }
1458
1459 /* LINEBUFFERSPLIT */
1460 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1461 l &= ~(0x1 << 22);
1462 l |= five_taps ? (1 << 22) : 0;
1463 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464
Archit Taneja9b372c22011-05-06 11:45:49 +05301465 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001466
1467 /*
1468 * field 0 = even field = bottom field
1469 * field 1 = odd field = top field
1470 */
1471 if (ilace && !fieldmode) {
1472 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001474 if (accu0 >= 1024/2) {
1475 accu1 = 1024/2;
1476 accu0 -= accu1;
1477 }
1478 }
1479
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001480 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1481 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482}
1483
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001484static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301485 u16 orig_width, u16 orig_height,
1486 u16 out_width, u16 out_height,
1487 bool ilace, bool five_taps,
1488 bool fieldmode, enum omap_color_mode color_mode,
1489 u8 rotation)
1490{
1491 int scale_x = out_width != orig_width;
1492 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301493 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301494
1495 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1496 return;
1497 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1498 color_mode != OMAP_DSS_COLOR_UYVY &&
1499 color_mode != OMAP_DSS_COLOR_NV12)) {
1500 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301501 if (plane != OMAP_DSS_WB)
1502 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301503 return;
1504 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001505
1506 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1507 out_height, ilace, color_mode, rotation);
1508
Amber Jain0d66cbb2011-05-19 19:47:54 +05301509 switch (color_mode) {
1510 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301511 if (chroma_upscale) {
1512 /* UV is subsampled by 2 horizontally and vertically */
1513 orig_height >>= 1;
1514 orig_width >>= 1;
1515 } else {
1516 /* UV is downsampled by 2 horizontally and vertically */
1517 orig_height <<= 1;
1518 orig_width <<= 1;
1519 }
1520
Amber Jain0d66cbb2011-05-19 19:47:54 +05301521 break;
1522 case OMAP_DSS_COLOR_YUV2:
1523 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301524 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301525 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301526 rotation == OMAP_DSS_ROT_180) {
1527 if (chroma_upscale)
1528 /* UV is subsampled by 2 horizontally */
1529 orig_width >>= 1;
1530 else
1531 /* UV is downsampled by 2 horizontally */
1532 orig_width <<= 1;
1533 }
1534
Amber Jain0d66cbb2011-05-19 19:47:54 +05301535 /* must use FIR for YUV422 if rotated */
1536 if (rotation != OMAP_DSS_ROT_0)
1537 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301538
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 break;
1540 default:
1541 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001542 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301543 }
1544
1545 if (out_width != orig_width)
1546 scale_x = true;
1547 if (out_height != orig_height)
1548 scale_y = true;
1549
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001550 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 out_width, out_height, five_taps,
1552 rotation, DISPC_COLOR_COMPONENT_UV);
1553
Archit Taneja2a5561b2012-07-16 16:37:45 +05301554 if (plane != OMAP_DSS_WB)
1555 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1556 (scale_x || scale_y) ? 1 : 0, 8, 8);
1557
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 /* set H scaling */
1559 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1560 /* set V scaling */
1561 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301562}
1563
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001564static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301565 u16 orig_width, u16 orig_height,
1566 u16 out_width, u16 out_height,
1567 bool ilace, bool five_taps,
1568 bool fieldmode, enum omap_color_mode color_mode,
1569 u8 rotation)
1570{
1571 BUG_ON(plane == OMAP_DSS_GFX);
1572
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001573 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 orig_width, orig_height,
1575 out_width, out_height,
1576 ilace, five_taps,
1577 fieldmode, color_mode,
1578 rotation);
1579
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001580 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301581 orig_width, orig_height,
1582 out_width, out_height,
1583 ilace, five_taps,
1584 fieldmode, color_mode,
1585 rotation);
1586}
1587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001588static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001589 bool mirroring, enum omap_color_mode color_mode)
1590{
Archit Taneja87a74842011-03-02 11:19:50 +05301591 bool row_repeat = false;
1592 int vidrot = 0;
1593
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001594 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1595 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001596
1597 if (mirroring) {
1598 switch (rotation) {
1599 case OMAP_DSS_ROT_0:
1600 vidrot = 2;
1601 break;
1602 case OMAP_DSS_ROT_90:
1603 vidrot = 1;
1604 break;
1605 case OMAP_DSS_ROT_180:
1606 vidrot = 0;
1607 break;
1608 case OMAP_DSS_ROT_270:
1609 vidrot = 3;
1610 break;
1611 }
1612 } else {
1613 switch (rotation) {
1614 case OMAP_DSS_ROT_0:
1615 vidrot = 0;
1616 break;
1617 case OMAP_DSS_ROT_90:
1618 vidrot = 1;
1619 break;
1620 case OMAP_DSS_ROT_180:
1621 vidrot = 2;
1622 break;
1623 case OMAP_DSS_ROT_270:
1624 vidrot = 3;
1625 break;
1626 }
1627 }
1628
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001629 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301630 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001631 else
Archit Taneja87a74842011-03-02 11:19:50 +05301632 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001633 }
Archit Taneja87a74842011-03-02 11:19:50 +05301634
Archit Taneja9b372c22011-05-06 11:45:49 +05301635 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301636 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301637 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1638 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001639}
1640
1641static int color_mode_to_bpp(enum omap_color_mode color_mode)
1642{
1643 switch (color_mode) {
1644 case OMAP_DSS_COLOR_CLUT1:
1645 return 1;
1646 case OMAP_DSS_COLOR_CLUT2:
1647 return 2;
1648 case OMAP_DSS_COLOR_CLUT4:
1649 return 4;
1650 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301651 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001652 return 8;
1653 case OMAP_DSS_COLOR_RGB12U:
1654 case OMAP_DSS_COLOR_RGB16:
1655 case OMAP_DSS_COLOR_ARGB16:
1656 case OMAP_DSS_COLOR_YUV2:
1657 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301658 case OMAP_DSS_COLOR_RGBA16:
1659 case OMAP_DSS_COLOR_RGBX16:
1660 case OMAP_DSS_COLOR_ARGB16_1555:
1661 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001662 return 16;
1663 case OMAP_DSS_COLOR_RGB24P:
1664 return 24;
1665 case OMAP_DSS_COLOR_RGB24U:
1666 case OMAP_DSS_COLOR_ARGB32:
1667 case OMAP_DSS_COLOR_RGBA32:
1668 case OMAP_DSS_COLOR_RGBX32:
1669 return 32;
1670 default:
1671 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001672 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001673 }
1674}
1675
1676static s32 pixinc(int pixels, u8 ps)
1677{
1678 if (pixels == 1)
1679 return 1;
1680 else if (pixels > 1)
1681 return 1 + (pixels - 1) * ps;
1682 else if (pixels < 0)
1683 return 1 - (-pixels + 1) * ps;
1684 else
1685 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001686 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001687}
1688
1689static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1690 u16 screen_width,
1691 u16 width, u16 height,
1692 enum omap_color_mode color_mode, bool fieldmode,
1693 unsigned int field_offset,
1694 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301695 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001696{
1697 u8 ps;
1698
1699 /* FIXME CLUT formats */
1700 switch (color_mode) {
1701 case OMAP_DSS_COLOR_CLUT1:
1702 case OMAP_DSS_COLOR_CLUT2:
1703 case OMAP_DSS_COLOR_CLUT4:
1704 case OMAP_DSS_COLOR_CLUT8:
1705 BUG();
1706 return;
1707 case OMAP_DSS_COLOR_YUV2:
1708 case OMAP_DSS_COLOR_UYVY:
1709 ps = 4;
1710 break;
1711 default:
1712 ps = color_mode_to_bpp(color_mode) / 8;
1713 break;
1714 }
1715
1716 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1717 width, height);
1718
1719 /*
1720 * field 0 = even field = bottom field
1721 * field 1 = odd field = top field
1722 */
1723 switch (rotation + mirror * 4) {
1724 case OMAP_DSS_ROT_0:
1725 case OMAP_DSS_ROT_180:
1726 /*
1727 * If the pixel format is YUV or UYVY divide the width
1728 * of the image by 2 for 0 and 180 degree rotation.
1729 */
1730 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1731 color_mode == OMAP_DSS_COLOR_UYVY)
1732 width = width >> 1;
1733 case OMAP_DSS_ROT_90:
1734 case OMAP_DSS_ROT_270:
1735 *offset1 = 0;
1736 if (field_offset)
1737 *offset0 = field_offset * screen_width * ps;
1738 else
1739 *offset0 = 0;
1740
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301741 *row_inc = pixinc(1 +
1742 (y_predecim * screen_width - x_predecim * width) +
1743 (fieldmode ? screen_width : 0), ps);
1744 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001745 break;
1746
1747 case OMAP_DSS_ROT_0 + 4:
1748 case OMAP_DSS_ROT_180 + 4:
1749 /* If the pixel format is YUV or UYVY divide the width
1750 * of the image by 2 for 0 degree and 180 degree
1751 */
1752 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1753 color_mode == OMAP_DSS_COLOR_UYVY)
1754 width = width >> 1;
1755 case OMAP_DSS_ROT_90 + 4:
1756 case OMAP_DSS_ROT_270 + 4:
1757 *offset1 = 0;
1758 if (field_offset)
1759 *offset0 = field_offset * screen_width * ps;
1760 else
1761 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301762 *row_inc = pixinc(1 -
1763 (y_predecim * screen_width + x_predecim * width) -
1764 (fieldmode ? screen_width : 0), ps);
1765 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001766 break;
1767
1768 default:
1769 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001770 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001771 }
1772}
1773
1774static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1775 u16 screen_width,
1776 u16 width, u16 height,
1777 enum omap_color_mode color_mode, bool fieldmode,
1778 unsigned int field_offset,
1779 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301780 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781{
1782 u8 ps;
1783 u16 fbw, fbh;
1784
1785 /* FIXME CLUT formats */
1786 switch (color_mode) {
1787 case OMAP_DSS_COLOR_CLUT1:
1788 case OMAP_DSS_COLOR_CLUT2:
1789 case OMAP_DSS_COLOR_CLUT4:
1790 case OMAP_DSS_COLOR_CLUT8:
1791 BUG();
1792 return;
1793 default:
1794 ps = color_mode_to_bpp(color_mode) / 8;
1795 break;
1796 }
1797
1798 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1799 width, height);
1800
1801 /* width & height are overlay sizes, convert to fb sizes */
1802
1803 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1804 fbw = width;
1805 fbh = height;
1806 } else {
1807 fbw = height;
1808 fbh = width;
1809 }
1810
1811 /*
1812 * field 0 = even field = bottom field
1813 * field 1 = odd field = top field
1814 */
1815 switch (rotation + mirror * 4) {
1816 case OMAP_DSS_ROT_0:
1817 *offset1 = 0;
1818 if (field_offset)
1819 *offset0 = *offset1 + field_offset * screen_width * ps;
1820 else
1821 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301822 *row_inc = pixinc(1 +
1823 (y_predecim * screen_width - fbw * x_predecim) +
1824 (fieldmode ? screen_width : 0), ps);
1825 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1826 color_mode == OMAP_DSS_COLOR_UYVY)
1827 *pix_inc = pixinc(x_predecim, 2 * ps);
1828 else
1829 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001830 break;
1831 case OMAP_DSS_ROT_90:
1832 *offset1 = screen_width * (fbh - 1) * ps;
1833 if (field_offset)
1834 *offset0 = *offset1 + field_offset * ps;
1835 else
1836 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301837 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1838 y_predecim + (fieldmode ? 1 : 0), ps);
1839 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840 break;
1841 case OMAP_DSS_ROT_180:
1842 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1843 if (field_offset)
1844 *offset0 = *offset1 - field_offset * screen_width * ps;
1845 else
1846 *offset0 = *offset1;
1847 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301848 (y_predecim * screen_width - fbw * x_predecim) -
1849 (fieldmode ? screen_width : 0), ps);
1850 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1851 color_mode == OMAP_DSS_COLOR_UYVY)
1852 *pix_inc = pixinc(-x_predecim, 2 * ps);
1853 else
1854 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855 break;
1856 case OMAP_DSS_ROT_270:
1857 *offset1 = (fbw - 1) * ps;
1858 if (field_offset)
1859 *offset0 = *offset1 - field_offset * ps;
1860 else
1861 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301862 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1863 y_predecim - (fieldmode ? 1 : 0), ps);
1864 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001865 break;
1866
1867 /* mirroring */
1868 case OMAP_DSS_ROT_0 + 4:
1869 *offset1 = (fbw - 1) * ps;
1870 if (field_offset)
1871 *offset0 = *offset1 + field_offset * screen_width * ps;
1872 else
1873 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301874 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001875 (fieldmode ? screen_width : 0),
1876 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301877 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1878 color_mode == OMAP_DSS_COLOR_UYVY)
1879 *pix_inc = pixinc(-x_predecim, 2 * ps);
1880 else
1881 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001882 break;
1883
1884 case OMAP_DSS_ROT_90 + 4:
1885 *offset1 = 0;
1886 if (field_offset)
1887 *offset0 = *offset1 + field_offset * ps;
1888 else
1889 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301890 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1891 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301893 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001894 break;
1895
1896 case OMAP_DSS_ROT_180 + 4:
1897 *offset1 = screen_width * (fbh - 1) * ps;
1898 if (field_offset)
1899 *offset0 = *offset1 - field_offset * screen_width * ps;
1900 else
1901 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301902 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001903 (fieldmode ? screen_width : 0),
1904 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301905 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1906 color_mode == OMAP_DSS_COLOR_UYVY)
1907 *pix_inc = pixinc(x_predecim, 2 * ps);
1908 else
1909 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001910 break;
1911
1912 case OMAP_DSS_ROT_270 + 4:
1913 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1914 if (field_offset)
1915 *offset0 = *offset1 - field_offset * ps;
1916 else
1917 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301918 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1919 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301921 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922 break;
1923
1924 default:
1925 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001926 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001927 }
1928}
1929
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301930static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1931 enum omap_color_mode color_mode, bool fieldmode,
1932 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1933 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1934{
1935 u8 ps;
1936
1937 switch (color_mode) {
1938 case OMAP_DSS_COLOR_CLUT1:
1939 case OMAP_DSS_COLOR_CLUT2:
1940 case OMAP_DSS_COLOR_CLUT4:
1941 case OMAP_DSS_COLOR_CLUT8:
1942 BUG();
1943 return;
1944 default:
1945 ps = color_mode_to_bpp(color_mode) / 8;
1946 break;
1947 }
1948
1949 DSSDBG("scrw %d, width %d\n", screen_width, width);
1950
1951 /*
1952 * field 0 = even field = bottom field
1953 * field 1 = odd field = top field
1954 */
1955 *offset1 = 0;
1956 if (field_offset)
1957 *offset0 = *offset1 + field_offset * screen_width * ps;
1958 else
1959 *offset0 = *offset1;
1960 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1961 (fieldmode ? screen_width : 0), ps);
1962 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1963 color_mode == OMAP_DSS_COLOR_UYVY)
1964 *pix_inc = pixinc(x_predecim, 2 * ps);
1965 else
1966 *pix_inc = pixinc(x_predecim, ps);
1967}
1968
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301969/*
1970 * This function is used to avoid synclosts in OMAP3, because of some
1971 * undocumented horizontal position and timing related limitations.
1972 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001973static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301974 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301975 u16 width, u16 height, u16 out_width, u16 out_height)
1976{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001977 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301978 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301979 static const u8 limits[3] = { 8, 10, 20 };
1980 u64 val, blank;
1981 int i;
1982
Archit Taneja81ab95b2012-05-08 15:53:20 +05301983 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301984
1985 i = 0;
1986 if (out_height < height)
1987 i++;
1988 if (out_width < width)
1989 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301990 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301991 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1992 if (blank <= limits[i])
1993 return -EINVAL;
1994
1995 /*
1996 * Pixel data should be prepared before visible display point starts.
1997 * So, atleast DS-2 lines must have already been fetched by DISPC
1998 * during nonactive - pos_x period.
1999 */
2000 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2001 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002002 val, max(0, ds - 2) * width);
2003 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302004 return -EINVAL;
2005
2006 /*
2007 * All lines need to be refilled during the nonactive period of which
2008 * only one line can be loaded during the active period. So, atleast
2009 * DS - 1 lines should be loaded during nonactive period.
2010 */
2011 val = div_u64((u64)nonactive * lclk, pclk);
2012 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002013 val, max(0, ds - 1) * width);
2014 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302015 return -EINVAL;
2016
2017 return 0;
2018}
2019
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002020static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302021 const struct omap_video_timings *mgr_timings, u16 width,
2022 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002023 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002024{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302025 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302026 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302028 if (height <= out_height && width <= out_width)
2029 return (unsigned long) pclk;
2030
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002031 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302032 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002033
2034 tmp = pclk * height * out_width;
2035 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302036 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002038 if (height > 2 * out_height) {
2039 if (ppl == out_width)
2040 return 0;
2041
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042 tmp = pclk * (height - 2 * out_height) * out_width;
2043 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302044 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 }
2046 }
2047
2048 if (width > out_width) {
2049 tmp = pclk * width;
2050 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302051 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052
2053 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302054 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 }
2056
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302057 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058}
2059
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002060static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302061 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302062{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302063 if (height > out_height && width > out_width)
2064 return pclk * 4;
2065 else
2066 return pclk * 2;
2067}
2068
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002069static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302070 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071{
2072 unsigned int hf, vf;
2073
2074 /*
2075 * FIXME how to determine the 'A' factor
2076 * for the no downscaling case ?
2077 */
2078
2079 if (width > 3 * out_width)
2080 hf = 4;
2081 else if (width > 2 * out_width)
2082 hf = 3;
2083 else if (width > out_width)
2084 hf = 2;
2085 else
2086 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087 if (height > out_height)
2088 vf = 2;
2089 else
2090 vf = 1;
2091
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302092 return pclk * vf * hf;
2093}
2094
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002095static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302096 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302097{
Archit Taneja8ba85302012-09-26 17:00:37 +05302098 /*
2099 * If the overlay/writeback is in mem to mem mode, there are no
2100 * downscaling limitations with respect to pixel clock, return 1 as
2101 * required core clock to represent that we have sufficient enough
2102 * core clock to do maximum downscaling
2103 */
2104 if (mem_to_mem)
2105 return 1;
2106
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302107 if (width > out_width)
2108 return DIV_ROUND_UP(pclk, out_width) * width;
2109 else
2110 return pclk;
2111}
2112
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002113static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302114 const struct omap_video_timings *mgr_timings,
2115 u16 width, u16 height, u16 out_width, u16 out_height,
2116 enum omap_color_mode color_mode, bool *five_taps,
2117 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302118 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302119{
2120 int error;
2121 u16 in_width, in_height;
2122 int min_factor = min(*decim_x, *decim_y);
2123 const int maxsinglelinewidth =
2124 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302125
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302126 *five_taps = false;
2127
2128 do {
2129 in_height = DIV_ROUND_UP(height, *decim_y);
2130 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002131 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302132 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302133 error = (in_width > maxsinglelinewidth || !*core_clk ||
2134 *core_clk > dispc_core_clk_rate());
2135 if (error) {
2136 if (*decim_x == *decim_y) {
2137 *decim_x = min_factor;
2138 ++*decim_y;
2139 } else {
2140 swap(*decim_x, *decim_y);
2141 if (*decim_x < *decim_y)
2142 ++*decim_x;
2143 }
2144 }
2145 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2146
2147 if (in_width > maxsinglelinewidth) {
2148 DSSERR("Cannot scale max input width exceeded");
2149 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302150 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302151 return 0;
2152}
2153
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002154static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302155 const struct omap_video_timings *mgr_timings,
2156 u16 width, u16 height, u16 out_width, u16 out_height,
2157 enum omap_color_mode color_mode, bool *five_taps,
2158 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302159 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302160{
2161 int error;
2162 u16 in_width, in_height;
2163 int min_factor = min(*decim_x, *decim_y);
2164 const int maxsinglelinewidth =
2165 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2166
2167 do {
2168 in_height = DIV_ROUND_UP(height, *decim_y);
2169 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002170 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302171 in_width, in_height, out_width, out_height, color_mode);
2172
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002173 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302174 pos_x, in_width, in_height, out_width,
2175 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302176
2177 if (in_width > maxsinglelinewidth)
2178 if (in_height > out_height &&
2179 in_height < out_height * 2)
2180 *five_taps = false;
2181 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002182 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302183 in_height, out_width, out_height,
2184 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302185
2186 error = (error || in_width > maxsinglelinewidth * 2 ||
2187 (in_width > maxsinglelinewidth && *five_taps) ||
2188 !*core_clk || *core_clk > dispc_core_clk_rate());
2189 if (error) {
2190 if (*decim_x == *decim_y) {
2191 *decim_x = min_factor;
2192 ++*decim_y;
2193 } else {
2194 swap(*decim_x, *decim_y);
2195 if (*decim_x < *decim_y)
2196 ++*decim_x;
2197 }
2198 }
2199 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2200
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002201 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2202 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302203 DSSERR("horizontal timing too tight\n");
2204 return -EINVAL;
2205 }
2206
2207 if (in_width > (maxsinglelinewidth * 2)) {
2208 DSSERR("Cannot setup scaling");
2209 DSSERR("width exceeds maximum width possible");
2210 return -EINVAL;
2211 }
2212
2213 if (in_width > maxsinglelinewidth && *five_taps) {
2214 DSSERR("cannot setup scaling with five taps");
2215 return -EINVAL;
2216 }
2217 return 0;
2218}
2219
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002220static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221 const struct omap_video_timings *mgr_timings,
2222 u16 width, u16 height, u16 out_width, u16 out_height,
2223 enum omap_color_mode color_mode, bool *five_taps,
2224 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302225 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302226{
2227 u16 in_width, in_width_max;
2228 int decim_x_min = *decim_x;
2229 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2230 const int maxsinglelinewidth =
2231 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302232 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302233
Archit Taneja5d501082012-11-07 11:45:02 +05302234 if (mem_to_mem) {
2235 in_width_max = out_width * maxdownscale;
2236 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302237 in_width_max = dispc_core_clk_rate() /
2238 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302239 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302240
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302241 *decim_x = DIV_ROUND_UP(width, in_width_max);
2242
2243 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2244 if (*decim_x > *x_predecim)
2245 return -EINVAL;
2246
2247 do {
2248 in_width = DIV_ROUND_UP(width, *decim_x);
2249 } while (*decim_x <= *x_predecim &&
2250 in_width > maxsinglelinewidth && ++*decim_x);
2251
2252 if (in_width > maxsinglelinewidth) {
2253 DSSERR("Cannot scale width exceeds max line width");
2254 return -EINVAL;
2255 }
2256
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002257 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302258 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302259 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002260}
2261
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002262static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302263 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302264 const struct omap_video_timings *mgr_timings,
2265 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302266 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302267 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302268 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302269{
Archit Taneja0373cac2011-09-08 13:25:17 +05302270 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302271 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302272 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302273 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302274
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002275 if (width == out_width && height == out_height)
2276 return 0;
2277
Archit Taneja5b54ed32012-09-26 16:55:27 +05302278 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002279 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302280
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002281 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302282 *x_predecim = *y_predecim = 1;
2283 } else {
2284 *x_predecim = max_decim_limit;
2285 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2286 dss_has_feature(FEAT_BURST_2D)) ?
2287 2 : max_decim_limit;
2288 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302289
2290 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2291 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2292 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2293 color_mode == OMAP_DSS_COLOR_CLUT8) {
2294 *x_predecim = 1;
2295 *y_predecim = 1;
2296 *five_taps = false;
2297 return 0;
2298 }
2299
2300 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2301 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2302
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302303 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302304 return -EINVAL;
2305
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302306 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302307 return -EINVAL;
2308
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002309 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302310 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302311 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2312 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302313 if (ret)
2314 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302315
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302316 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2317 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302318
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302319 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302320 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302321 "required core clk rate = %lu Hz, "
2322 "current core clk rate = %lu Hz\n",
2323 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302324 return -EINVAL;
2325 }
2326
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302327 *x_predecim = decim_x;
2328 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302329 return 0;
2330}
2331
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002332int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2333 const struct omap_overlay_info *oi,
2334 const struct omap_video_timings *timings,
2335 int *x_predecim, int *y_predecim)
2336{
2337 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2338 bool five_taps = true;
2339 bool fieldmode = 0;
2340 u16 in_height = oi->height;
2341 u16 in_width = oi->width;
2342 bool ilace = timings->interlace;
2343 u16 out_width, out_height;
2344 int pos_x = oi->pos_x;
2345 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2346 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2347
2348 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2349 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2350
2351 if (ilace && oi->height == out_height)
2352 fieldmode = 1;
2353
2354 if (ilace) {
2355 if (fieldmode)
2356 in_height /= 2;
2357 out_height /= 2;
2358
2359 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2360 in_height, out_height);
2361 }
2362
2363 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2364 return -EINVAL;
2365
2366 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2367 in_height, out_width, out_height, oi->color_mode,
2368 &five_taps, x_predecim, y_predecim, pos_x,
2369 oi->rotation_type, false);
2370}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002371EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002372
Archit Taneja84a880f2012-09-26 16:57:37 +05302373static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302374 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2375 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2376 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2377 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2378 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302379 bool replication, const struct omap_video_timings *mgr_timings,
2380 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002381{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302382 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002383 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302384 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385 unsigned offset0, offset1;
2386 s32 row_inc;
2387 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302388 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002389 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302390 u16 in_height = height;
2391 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302392 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302393 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002394 unsigned long pclk = dispc_plane_pclk_rate(plane);
2395 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002396
Archit Taneja84a880f2012-09-26 16:57:37 +05302397 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398 return -EINVAL;
2399
Archit Taneja84a880f2012-09-26 16:57:37 +05302400 out_width = out_width == 0 ? width : out_width;
2401 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404 fieldmode = 1;
2405
2406 if (ilace) {
2407 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302408 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302409 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302410 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411
2412 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302413 "out_height %d\n", in_height, pos_y,
2414 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002415 }
2416
Archit Taneja84a880f2012-09-26 16:57:37 +05302417 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302418 return -EINVAL;
2419
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002420 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302421 in_height, out_width, out_height, color_mode,
2422 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302423 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302424 if (r)
2425 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002426
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302427 in_width = DIV_ROUND_UP(in_width, x_predecim);
2428 in_height = DIV_ROUND_UP(in_height, y_predecim);
2429
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2431 color_mode == OMAP_DSS_COLOR_UYVY ||
2432 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302433 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002434
2435 if (ilace && !fieldmode) {
2436 /*
2437 * when downscaling the bottom field may have to start several
2438 * source lines below the top field. Unfortunately ACCUI
2439 * registers will only hold the fractional part of the offset
2440 * so the integer part must be added to the base address of the
2441 * bottom field.
2442 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302443 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444 field_offset = 0;
2445 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302446 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447 }
2448
2449 /* Fields are independent but interleaved in memory. */
2450 if (fieldmode)
2451 field_offset = 1;
2452
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002453 offset0 = 0;
2454 offset1 = 0;
2455 row_inc = 0;
2456 pix_inc = 0;
2457
Archit Taneja6be0d732012-11-07 11:45:04 +05302458 if (plane == OMAP_DSS_WB) {
2459 frame_width = out_width;
2460 frame_height = out_height;
2461 } else {
2462 frame_width = in_width;
2463 frame_height = height;
2464 }
2465
Archit Taneja84a880f2012-09-26 16:57:37 +05302466 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302467 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302468 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302469 &offset0, &offset1, &row_inc, &pix_inc,
2470 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302471 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302472 calc_dma_rotation_offset(rotation, mirror, screen_width,
2473 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302474 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302475 &offset0, &offset1, &row_inc, &pix_inc,
2476 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302478 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302479 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302480 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302481 &offset0, &offset1, &row_inc, &pix_inc,
2482 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002483
2484 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2485 offset0, offset1, row_inc, pix_inc);
2486
Archit Taneja84a880f2012-09-26 16:57:37 +05302487 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002488
Archit Taneja84a880f2012-09-26 16:57:37 +05302489 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302490
Archit Taneja84a880f2012-09-26 16:57:37 +05302491 dispc_ovl_set_ba0(plane, paddr + offset0);
2492 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493
Archit Taneja84a880f2012-09-26 16:57:37 +05302494 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2495 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2496 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302497 }
2498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002499 dispc_ovl_set_row_inc(plane, row_inc);
2500 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002501
Archit Taneja84a880f2012-09-26 16:57:37 +05302502 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302503 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002504
Archit Taneja84a880f2012-09-26 16:57:37 +05302505 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506
Archit Taneja78b687f2012-09-21 14:51:49 +05302507 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002508
Archit Taneja5b54ed32012-09-26 16:55:27 +05302509 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302510 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2511 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302512 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302513 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002514 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515 }
2516
Archit Taneja84a880f2012-09-26 16:57:37 +05302517 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
Archit Taneja84a880f2012-09-26 16:57:37 +05302519 dispc_ovl_set_zorder(plane, caps, zorder);
2520 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2521 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Tanejad79db852012-09-22 12:30:17 +05302523 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302524
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525 return 0;
2526}
2527
Archit Taneja84a880f2012-09-26 16:57:37 +05302528int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302529 bool replication, const struct omap_video_timings *mgr_timings,
2530 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302531{
2532 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002533 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302534 enum omap_channel channel;
2535
2536 channel = dispc_ovl_get_channel_out(plane);
2537
2538 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2539 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2540 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2541 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2542 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2543
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002544 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302545 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2546 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2547 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302548 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302549
2550 return r;
2551}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002552EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302553
Archit Taneja749feff2012-08-31 12:32:52 +05302554int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302555 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302556{
2557 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302558 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302559 enum omap_plane plane = OMAP_DSS_WB;
2560 const int pos_x = 0, pos_y = 0;
2561 const u8 zorder = 0, global_alpha = 0;
2562 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302563 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302564 int in_width = mgr_timings->x_res;
2565 int in_height = mgr_timings->y_res;
2566 enum omap_overlay_caps caps =
2567 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2568
2569 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2570 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2571 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2572 wi->mirror);
2573
2574 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2575 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2576 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2577 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302578 replication, mgr_timings, mem_to_mem);
2579
2580 switch (wi->color_mode) {
2581 case OMAP_DSS_COLOR_RGB16:
2582 case OMAP_DSS_COLOR_RGB24P:
2583 case OMAP_DSS_COLOR_ARGB16:
2584 case OMAP_DSS_COLOR_RGBA16:
2585 case OMAP_DSS_COLOR_RGB12U:
2586 case OMAP_DSS_COLOR_ARGB16_1555:
2587 case OMAP_DSS_COLOR_XRGB16_1555:
2588 case OMAP_DSS_COLOR_RGBX16:
2589 truncation = true;
2590 break;
2591 default:
2592 truncation = false;
2593 break;
2594 }
2595
2596 /* setup extra DISPC_WB_ATTRIBUTES */
2597 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2598 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2599 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2600 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302601
2602 return r;
2603}
2604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002605int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002607 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2608
Archit Taneja9b372c22011-05-06 11:45:49 +05302609 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002610
2611 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002613EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002615bool dispc_ovl_enabled(enum omap_plane plane)
2616{
2617 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2618}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002619EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002620
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002621void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002622{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302623 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2624 /* flush posted write */
2625 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002626}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002627EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002628
Tomi Valkeinen65398512012-10-10 11:44:17 +03002629bool dispc_mgr_is_enabled(enum omap_channel channel)
2630{
2631 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2632}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002633EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002634
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302635void dispc_wb_enable(bool enable)
2636{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002637 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302638}
2639
2640bool dispc_wb_is_enabled(void)
2641{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002642 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302643}
2644
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002645static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002647 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2648 return;
2649
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651}
2652
2653void dispc_lcd_enable_signal(bool enable)
2654{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002655 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2656 return;
2657
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659}
2660
2661void dispc_pck_free_enable(bool enable)
2662{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002663 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2664 return;
2665
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667}
2668
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002669static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302671 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002672}
2673
2674
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002675static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302677 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
2680void dispc_set_loadmode(enum omap_dss_load_mode mode)
2681{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002683}
2684
2685
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002686static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687{
Sumit Semwal8613b002010-12-02 11:27:09 +00002688 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689}
2690
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002691static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692 enum omap_dss_trans_key_type type,
2693 u32 trans_key)
2694{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302695 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696
Sumit Semwal8613b002010-12-02 11:27:09 +00002697 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698}
2699
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002700static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002701{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302702 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703}
Archit Taneja11354dd2011-09-26 11:47:29 +05302704
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002705static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2706 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707{
Archit Taneja11354dd2011-09-26 11:47:29 +05302708 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709 return;
2710
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711 if (ch == OMAP_DSS_CHANNEL_LCD)
2712 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002713 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715}
Archit Taneja11354dd2011-09-26 11:47:29 +05302716
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002717void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002718 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002719{
2720 dispc_mgr_set_default_color(channel, info->default_color);
2721 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2722 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2723 dispc_mgr_enable_alpha_fixed_zorder(channel,
2724 info->partial_alpha_enabled);
2725 if (dss_has_feature(FEAT_CPR)) {
2726 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2727 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2728 }
2729}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002730EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002732static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733{
2734 int code;
2735
2736 switch (data_lines) {
2737 case 12:
2738 code = 0;
2739 break;
2740 case 16:
2741 code = 1;
2742 break;
2743 case 18:
2744 code = 2;
2745 break;
2746 case 24:
2747 code = 3;
2748 break;
2749 default:
2750 BUG();
2751 return;
2752 }
2753
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302754 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002755}
2756
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002757static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758{
2759 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302760 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761
2762 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302763 case DSS_IO_PAD_MODE_RESET:
2764 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765 gpout1 = 0;
2766 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302767 case DSS_IO_PAD_MODE_RFBI:
2768 gpout0 = 1;
2769 gpout1 = 0;
2770 break;
2771 case DSS_IO_PAD_MODE_BYPASS:
2772 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773 gpout1 = 1;
2774 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775 default:
2776 BUG();
2777 return;
2778 }
2779
Archit Taneja569969d2011-08-22 17:41:57 +05302780 l = dispc_read_reg(DISPC_CONTROL);
2781 l = FLD_MOD(l, gpout0, 15, 15);
2782 l = FLD_MOD(l, gpout1, 16, 16);
2783 dispc_write_reg(DISPC_CONTROL, l);
2784}
2785
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002786static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302787{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302788 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789}
2790
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002791void dispc_mgr_set_lcd_config(enum omap_channel channel,
2792 const struct dss_lcd_mgr_config *config)
2793{
2794 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2795
2796 dispc_mgr_enable_stallmode(channel, config->stallmode);
2797 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2798
2799 dispc_mgr_set_clock_div(channel, &config->clock_info);
2800
2801 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2802
2803 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2804
2805 dispc_mgr_set_lcd_type_tft(channel);
2806}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002807EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002808
Archit Taneja8f366162012-04-16 12:53:44 +05302809static bool _dispc_mgr_size_ok(u16 width, u16 height)
2810{
Archit Taneja33b89922012-11-14 13:50:15 +05302811 return width <= dispc.feat->mgr_width_max &&
2812 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302813}
2814
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002815static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2816 int vsw, int vfp, int vbp)
2817{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302818 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2819 hfp < 1 || hfp > dispc.feat->hp_max ||
2820 hbp < 1 || hbp > dispc.feat->hp_max ||
2821 vsw < 1 || vsw > dispc.feat->sw_max ||
2822 vfp < 0 || vfp > dispc.feat->vp_max ||
2823 vbp < 0 || vbp > dispc.feat->vp_max)
2824 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002825 return true;
2826}
2827
Archit Tanejaca5ca692013-03-26 19:15:22 +05302828static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2829 unsigned long pclk)
2830{
2831 if (dss_mgr_is_lcd(channel))
2832 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2833 else
2834 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2835}
2836
Archit Taneja8f366162012-04-16 12:53:44 +05302837bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302838 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839{
Archit Taneja8f366162012-04-16 12:53:44 +05302840 bool timings_ok;
2841
2842 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2843
Archit Tanejaca5ca692013-03-26 19:15:22 +05302844 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
2845
2846 if (dss_mgr_is_lcd(channel)) {
2847 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2848 timings->hbp, timings->vsw, timings->vfp,
2849 timings->vbp);
2850 }
Archit Taneja8f366162012-04-16 12:53:44 +05302851
2852 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853}
2854
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002855static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302856 int hfp, int hbp, int vsw, int vfp, int vbp,
2857 enum omap_dss_signal_level vsync_level,
2858 enum omap_dss_signal_level hsync_level,
2859 enum omap_dss_signal_edge data_pclk_edge,
2860 enum omap_dss_signal_level de_level,
2861 enum omap_dss_signal_edge sync_pclk_edge)
2862
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863{
Archit Taneja655e2942012-06-21 10:37:43 +05302864 u32 timing_h, timing_v, l;
2865 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002866
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302867 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2868 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2869 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2870 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2871 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2872 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002874 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2875 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302876
2877 switch (data_pclk_edge) {
2878 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2879 ipc = false;
2880 break;
2881 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2882 ipc = true;
2883 break;
2884 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2885 default:
2886 BUG();
2887 }
2888
2889 switch (sync_pclk_edge) {
2890 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2891 onoff = false;
2892 rf = false;
2893 break;
2894 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2895 onoff = true;
2896 rf = false;
2897 break;
2898 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2899 onoff = true;
2900 rf = true;
2901 break;
2902 default:
2903 BUG();
2904 };
2905
2906 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2907 l |= FLD_VAL(onoff, 17, 17);
2908 l |= FLD_VAL(rf, 16, 16);
2909 l |= FLD_VAL(de_level, 15, 15);
2910 l |= FLD_VAL(ipc, 14, 14);
2911 l |= FLD_VAL(hsync_level, 13, 13);
2912 l |= FLD_VAL(vsync_level, 12, 12);
2913 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914}
2915
2916/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302917void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002918 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919{
2920 unsigned xtot, ytot;
2921 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302922 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002923
Archit Taneja2aefad42012-05-18 14:36:54 +05302924 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302925
Archit Taneja2aefad42012-05-18 14:36:54 +05302926 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302927 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002928 return;
2929 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302930
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302931 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302932 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302933 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2934 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302935
Archit Taneja2aefad42012-05-18 14:36:54 +05302936 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2937 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302938
2939 ht = (timings->pixel_clock * 1000) / xtot;
2940 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2941
2942 DSSDBG("pck %u\n", timings->pixel_clock);
2943 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302944 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302945 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2946 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2947 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948
Archit Tanejac51d9212012-04-16 12:53:43 +05302949 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302950 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302951 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302952 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302953 }
Archit Taneja8f366162012-04-16 12:53:44 +05302954
Archit Taneja2aefad42012-05-18 14:36:54 +05302955 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002957EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002959static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002960 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961{
2962 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002963 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002965 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002966 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967}
2968
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002969static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002970 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971{
2972 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002973 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002974 *lck_div = FLD_GET(l, 23, 16);
2975 *pck_div = FLD_GET(l, 7, 0);
2976}
2977
2978unsigned long dispc_fclk_rate(void)
2979{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002981 unsigned long r = 0;
2982
Taneja, Archit66534e82011-03-08 05:50:34 -06002983 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302984 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02002985 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06002986 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302987 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302988 dsidev = dsi_get_dsidev_from_id(0);
2989 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002990 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302991 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2992 dsidev = dsi_get_dsidev_from_id(1);
2993 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2994 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002995 default:
2996 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002997 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002998 }
2999
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000 return r;
3001}
3002
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003003unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303005 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003006 int lcd;
3007 unsigned long r;
3008 u32 l;
3009
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003010 if (dss_mgr_is_lcd(channel)) {
3011 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003013 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003015 switch (dss_get_lcd_clk_source(channel)) {
3016 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003017 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003018 break;
3019 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3020 dsidev = dsi_get_dsidev_from_id(0);
3021 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3022 break;
3023 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3024 dsidev = dsi_get_dsidev_from_id(1);
3025 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3026 break;
3027 default:
3028 BUG();
3029 return 0;
3030 }
3031
3032 return r / lcd;
3033 } else {
3034 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003035 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003036}
3037
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003038unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003039{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003041
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303042 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303043 int pcd;
3044 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003045
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303046 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303048 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003049
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303050 r = dispc_mgr_lclk_rate(channel);
3051
3052 return r / pcd;
3053 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303054 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303055
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303056 source = dss_get_hdmi_venc_clk_source();
3057
3058 switch (source) {
3059 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303060 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303061 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303062 return hdmi_get_pixel_clock();
3063 default:
3064 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003065 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303066 }
3067 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003068}
3069
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303070unsigned long dispc_core_clk_rate(void)
3071{
3072 int lcd;
3073 unsigned long fclk = dispc_fclk_rate();
3074
3075 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3076 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3077 else
3078 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3079
3080 return fclk / lcd;
3081}
3082
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303083static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3084{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003085 enum omap_channel channel;
3086
3087 if (plane == OMAP_DSS_WB)
3088 return 0;
3089
3090 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303091
3092 return dispc_mgr_pclk_rate(channel);
3093}
3094
3095static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3096{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003097 enum omap_channel channel;
3098
3099 if (plane == OMAP_DSS_WB)
3100 return 0;
3101
3102 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303103
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003104 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303105}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003106
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303107static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003108{
3109 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303110 enum omap_dss_clk_source lcd_clk_src;
3111
3112 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3113
3114 lcd_clk_src = dss_get_lcd_clk_source(channel);
3115
3116 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3117 dss_get_generic_clk_source_name(lcd_clk_src),
3118 dss_feat_get_clk_source_name(lcd_clk_src));
3119
3120 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3121
3122 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3123 dispc_mgr_lclk_rate(channel), lcd);
3124 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3125 dispc_mgr_pclk_rate(channel), pcd);
3126}
3127
3128void dispc_dump_clocks(struct seq_file *s)
3129{
3130 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003131 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303132 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003134 if (dispc_runtime_get())
3135 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003136
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003137 seq_printf(s, "- DISPC -\n");
3138
Archit Taneja067a57e2011-03-02 11:57:25 +05303139 seq_printf(s, "dispc fclk source = %s (%s)\n",
3140 dss_get_generic_clk_source_name(dispc_clk_src),
3141 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003142
3143 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003144
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003145 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3146 seq_printf(s, "- DISPC-CORE-CLK -\n");
3147 l = dispc_read_reg(DISPC_DIVISOR);
3148 lcd = FLD_GET(l, 23, 16);
3149
3150 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3151 (dispc_fclk_rate()/lcd), lcd);
3152 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003153
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303154 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003155
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303156 if (dss_has_feature(FEAT_MGR_LCD2))
3157 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3158 if (dss_has_feature(FEAT_MGR_LCD3))
3159 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003160
3161 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162}
3163
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003164static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303166 int i, j;
3167 const char *mgr_names[] = {
3168 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3169 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3170 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303171 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303172 };
3173 const char *ovl_names[] = {
3174 [OMAP_DSS_GFX] = "GFX",
3175 [OMAP_DSS_VIDEO1] = "VID1",
3176 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303177 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303178 };
3179 const char **p_names;
3180
Archit Taneja9b372c22011-05-06 11:45:49 +05303181#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003183 if (dispc_runtime_get())
3184 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185
Archit Taneja5010be82011-08-05 19:06:00 +05303186 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003187 DUMPREG(DISPC_REVISION);
3188 DUMPREG(DISPC_SYSCONFIG);
3189 DUMPREG(DISPC_SYSSTATUS);
3190 DUMPREG(DISPC_IRQSTATUS);
3191 DUMPREG(DISPC_IRQENABLE);
3192 DUMPREG(DISPC_CONTROL);
3193 DUMPREG(DISPC_CONFIG);
3194 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003195 DUMPREG(DISPC_LINE_STATUS);
3196 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303197 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3198 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003199 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003200 if (dss_has_feature(FEAT_MGR_LCD2)) {
3201 DUMPREG(DISPC_CONTROL2);
3202 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003203 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303204 if (dss_has_feature(FEAT_MGR_LCD3)) {
3205 DUMPREG(DISPC_CONTROL3);
3206 DUMPREG(DISPC_CONFIG3);
3207 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003208
Archit Taneja5010be82011-08-05 19:06:00 +05303209#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210
Archit Taneja5010be82011-08-05 19:06:00 +05303211#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303212#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003213 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303214 dispc_read_reg(DISPC_REG(i, r)))
3215
Archit Taneja4dd2da12011-08-05 19:06:01 +05303216 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303217
Archit Taneja4dd2da12011-08-05 19:06:01 +05303218 /* DISPC channel specific registers */
3219 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3220 DUMPREG(i, DISPC_DEFAULT_COLOR);
3221 DUMPREG(i, DISPC_TRANS_COLOR);
3222 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003223
Archit Taneja4dd2da12011-08-05 19:06:01 +05303224 if (i == OMAP_DSS_CHANNEL_DIGIT)
3225 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303226
Archit Taneja4dd2da12011-08-05 19:06:01 +05303227 DUMPREG(i, DISPC_DEFAULT_COLOR);
3228 DUMPREG(i, DISPC_TRANS_COLOR);
3229 DUMPREG(i, DISPC_TIMING_H);
3230 DUMPREG(i, DISPC_TIMING_V);
3231 DUMPREG(i, DISPC_POL_FREQ);
3232 DUMPREG(i, DISPC_DIVISORo);
3233 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303234
Archit Taneja4dd2da12011-08-05 19:06:01 +05303235 DUMPREG(i, DISPC_DATA_CYCLE1);
3236 DUMPREG(i, DISPC_DATA_CYCLE2);
3237 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003238
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003239 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303240 DUMPREG(i, DISPC_CPR_COEF_R);
3241 DUMPREG(i, DISPC_CPR_COEF_G);
3242 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003243 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003244 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245
Archit Taneja4dd2da12011-08-05 19:06:01 +05303246 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003247
Archit Taneja4dd2da12011-08-05 19:06:01 +05303248 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3249 DUMPREG(i, DISPC_OVL_BA0);
3250 DUMPREG(i, DISPC_OVL_BA1);
3251 DUMPREG(i, DISPC_OVL_POSITION);
3252 DUMPREG(i, DISPC_OVL_SIZE);
3253 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3254 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3255 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3256 DUMPREG(i, DISPC_OVL_ROW_INC);
3257 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3258 if (dss_has_feature(FEAT_PRELOAD))
3259 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003260
Archit Taneja4dd2da12011-08-05 19:06:01 +05303261 if (i == OMAP_DSS_GFX) {
3262 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3263 DUMPREG(i, DISPC_OVL_TABLE_BA);
3264 continue;
3265 }
3266
3267 DUMPREG(i, DISPC_OVL_FIR);
3268 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3269 DUMPREG(i, DISPC_OVL_ACCU0);
3270 DUMPREG(i, DISPC_OVL_ACCU1);
3271 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3272 DUMPREG(i, DISPC_OVL_BA0_UV);
3273 DUMPREG(i, DISPC_OVL_BA1_UV);
3274 DUMPREG(i, DISPC_OVL_FIR2);
3275 DUMPREG(i, DISPC_OVL_ACCU2_0);
3276 DUMPREG(i, DISPC_OVL_ACCU2_1);
3277 }
3278 if (dss_has_feature(FEAT_ATTR2))
3279 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3280 if (dss_has_feature(FEAT_PRELOAD))
3281 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303282 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283
Archit Taneja5010be82011-08-05 19:06:00 +05303284#undef DISPC_REG
3285#undef DUMPREG
3286
3287#define DISPC_REG(plane, name, i) name(plane, i)
3288#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303289 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003290 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303291 dispc_read_reg(DISPC_REG(plane, name, i)))
3292
Archit Taneja4dd2da12011-08-05 19:06:01 +05303293 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303294
Archit Taneja4dd2da12011-08-05 19:06:01 +05303295 /* start from OMAP_DSS_VIDEO1 */
3296 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3297 for (j = 0; j < 8; j++)
3298 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303299
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 for (j = 0; j < 8; j++)
3301 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303302
Archit Taneja4dd2da12011-08-05 19:06:01 +05303303 for (j = 0; j < 5; j++)
3304 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003305
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3307 for (j = 0; j < 8; j++)
3308 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3309 }
Amber Jainab5ca072011-05-19 19:47:53 +05303310
Archit Taneja4dd2da12011-08-05 19:06:01 +05303311 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3312 for (j = 0; j < 8; j++)
3313 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303314
Archit Taneja4dd2da12011-08-05 19:06:01 +05303315 for (j = 0; j < 8; j++)
3316 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303317
Archit Taneja4dd2da12011-08-05 19:06:01 +05303318 for (j = 0; j < 8; j++)
3319 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3320 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003321 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003322
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003323 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303324
3325#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326#undef DUMPREG
3327}
3328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303330void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331 struct dispc_clock_info *cinfo)
3332{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003333 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334 unsigned long best_pck;
3335 u16 best_ld, cur_ld;
3336 u16 best_pd, cur_pd;
3337
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003338 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3339 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3340
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341 best_pck = 0;
3342 best_ld = 0;
3343 best_pd = 0;
3344
3345 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3346 unsigned long lck = fck / cur_ld;
3347
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003348 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349 unsigned long pck = lck / cur_pd;
3350 long old_delta = abs(best_pck - req_pck);
3351 long new_delta = abs(pck - req_pck);
3352
3353 if (best_pck == 0 || new_delta < old_delta) {
3354 best_pck = pck;
3355 best_ld = cur_ld;
3356 best_pd = cur_pd;
3357
3358 if (pck == req_pck)
3359 goto found;
3360 }
3361
3362 if (pck < req_pck)
3363 break;
3364 }
3365
3366 if (lck / pcd_min < req_pck)
3367 break;
3368 }
3369
3370found:
3371 cinfo->lck_div = best_ld;
3372 cinfo->pck_div = best_pd;
3373 cinfo->lck = fck / cinfo->lck_div;
3374 cinfo->pck = cinfo->lck / cinfo->pck_div;
3375}
3376
3377/* calculate clock rates using dividers in cinfo */
3378int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3379 struct dispc_clock_info *cinfo)
3380{
3381 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3382 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003383 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003384 return -EINVAL;
3385
3386 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3387 cinfo->pck = cinfo->lck / cinfo->pck_div;
3388
3389 return 0;
3390}
3391
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303392void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003393 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003394{
3395 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3396 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3397
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003398 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003399}
3400
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003401int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003402 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003403{
3404 unsigned long fck;
3405
3406 fck = dispc_fclk_rate();
3407
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003408 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3409 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410
3411 cinfo->lck = fck / cinfo->lck_div;
3412 cinfo->pck = cinfo->lck / cinfo->pck_div;
3413
3414 return 0;
3415}
3416
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003417u32 dispc_read_irqstatus(void)
3418{
3419 return dispc_read_reg(DISPC_IRQSTATUS);
3420}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003421EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003422
3423void dispc_clear_irqstatus(u32 mask)
3424{
3425 dispc_write_reg(DISPC_IRQSTATUS, mask);
3426}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003427EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003428
3429u32 dispc_read_irqenable(void)
3430{
3431 return dispc_read_reg(DISPC_IRQENABLE);
3432}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003433EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003434
3435void dispc_write_irqenable(u32 mask)
3436{
3437 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3438
3439 /* clear the irqstatus for newly enabled irqs */
3440 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3441
3442 dispc_write_reg(DISPC_IRQENABLE, mask);
3443}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003444EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003445
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446void dispc_enable_sidle(void)
3447{
3448 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3449}
3450
3451void dispc_disable_sidle(void)
3452{
3453 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3454}
3455
3456static void _omap_dispc_initial_config(void)
3457{
3458 u32 l;
3459
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003460 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3461 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3462 l = dispc_read_reg(DISPC_DIVISOR);
3463 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3464 l = FLD_MOD(l, 1, 0, 0);
3465 l = FLD_MOD(l, 1, 23, 16);
3466 dispc_write_reg(DISPC_DIVISOR, l);
3467 }
3468
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003470 if (dss_has_feature(FEAT_FUNCGATED))
3471 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472
Archit Taneja6e5264b2012-09-11 12:04:47 +05303473 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003474
3475 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3476
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003477 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003478
3479 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303480
3481 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482}
3483
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303484static const struct dispc_features omap24xx_dispc_feats __initconst = {
3485 .sw_start = 5,
3486 .fp_start = 15,
3487 .bp_start = 27,
3488 .sw_max = 64,
3489 .vp_max = 255,
3490 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303491 .mgr_width_start = 10,
3492 .mgr_height_start = 26,
3493 .mgr_width_max = 2048,
3494 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303495 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303496 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3497 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003498 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003499 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303500};
3501
3502static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3503 .sw_start = 5,
3504 .fp_start = 15,
3505 .bp_start = 27,
3506 .sw_max = 64,
3507 .vp_max = 255,
3508 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303509 .mgr_width_start = 10,
3510 .mgr_height_start = 26,
3511 .mgr_width_max = 2048,
3512 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303513 .max_lcd_pclk = 173000000,
3514 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303515 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3516 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003517 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003518 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303519};
3520
3521static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3522 .sw_start = 7,
3523 .fp_start = 19,
3524 .bp_start = 31,
3525 .sw_max = 256,
3526 .vp_max = 4095,
3527 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303528 .mgr_width_start = 10,
3529 .mgr_height_start = 26,
3530 .mgr_width_max = 2048,
3531 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303532 .max_lcd_pclk = 173000000,
3533 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303534 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3535 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003536 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003537 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303538};
3539
3540static const struct dispc_features omap44xx_dispc_feats __initconst = {
3541 .sw_start = 7,
3542 .fp_start = 19,
3543 .bp_start = 31,
3544 .sw_max = 256,
3545 .vp_max = 4095,
3546 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303547 .mgr_width_start = 10,
3548 .mgr_height_start = 26,
3549 .mgr_width_max = 2048,
3550 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303551 .max_lcd_pclk = 170000000,
3552 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303553 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3554 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003555 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003556 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303557};
3558
Archit Taneja264236f2012-11-14 13:50:16 +05303559static const struct dispc_features omap54xx_dispc_feats __initconst = {
3560 .sw_start = 7,
3561 .fp_start = 19,
3562 .bp_start = 31,
3563 .sw_max = 256,
3564 .vp_max = 4095,
3565 .hp_max = 4096,
3566 .mgr_width_start = 11,
3567 .mgr_height_start = 27,
3568 .mgr_width_max = 4096,
3569 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303570 .max_lcd_pclk = 170000000,
3571 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303572 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3573 .calc_core_clk = calc_core_clk_44xx,
3574 .num_fifos = 5,
3575 .gfx_fifo_workaround = true,
3576};
3577
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003578static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303579{
3580 const struct dispc_features *src;
3581 struct dispc_features *dst;
3582
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003583 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303584 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003585 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303586 return -ENOMEM;
3587 }
3588
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003589 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003590 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303591 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003592 break;
3593
3594 case OMAPDSS_VER_OMAP34xx_ES1:
3595 src = &omap34xx_rev1_0_dispc_feats;
3596 break;
3597
3598 case OMAPDSS_VER_OMAP34xx_ES3:
3599 case OMAPDSS_VER_OMAP3630:
3600 case OMAPDSS_VER_AM35xx:
3601 src = &omap34xx_rev3_0_dispc_feats;
3602 break;
3603
3604 case OMAPDSS_VER_OMAP4430_ES1:
3605 case OMAPDSS_VER_OMAP4430_ES2:
3606 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303607 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003608 break;
3609
3610 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303611 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003612 break;
3613
3614 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303615 return -ENODEV;
3616 }
3617
3618 memcpy(dst, src, sizeof(*dst));
3619 dispc.feat = dst;
3620
3621 return 0;
3622}
3623
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003624int dispc_request_irq(irq_handler_t handler, void *dev_id)
3625{
3626 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3627 IRQF_SHARED, "OMAP DISPC", dev_id);
3628}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003629EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003630
3631void dispc_free_irq(void *dev_id)
3632{
3633 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3634}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003635EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003636
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003637/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003638static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003639{
3640 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003641 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003642 struct resource *dispc_mem;
3643
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003644 dispc.pdev = pdev;
3645
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003646 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303647 if (r)
3648 return r;
3649
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003650 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3651 if (!dispc_mem) {
3652 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003653 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003654 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003655
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003656 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3657 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003658 if (!dispc.base) {
3659 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003660 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003661 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003662
archit tanejaaffe3602011-02-23 08:41:03 +00003663 dispc.irq = platform_get_irq(dispc.pdev, 0);
3664 if (dispc.irq < 0) {
3665 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003666 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003667 }
3668
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003669 pm_runtime_enable(&pdev->dev);
3670
3671 r = dispc_runtime_get();
3672 if (r)
3673 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003674
3675 _omap_dispc_initial_config();
3676
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003677 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003678 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003679 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3680
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003681 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003682
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003683 dss_debugfs_create_file("dispc", dispc_dump_regs);
3684
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003685 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003686
3687err_runtime_get:
3688 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003689 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003690}
3691
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003692static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003693{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003694 pm_runtime_disable(&pdev->dev);
3695
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003696 return 0;
3697}
3698
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003699static int dispc_runtime_suspend(struct device *dev)
3700{
3701 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003702
3703 return 0;
3704}
3705
3706static int dispc_runtime_resume(struct device *dev)
3707{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003708 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003709
3710 return 0;
3711}
3712
3713static const struct dev_pm_ops dispc_pm_ops = {
3714 .runtime_suspend = dispc_runtime_suspend,
3715 .runtime_resume = dispc_runtime_resume,
3716};
3717
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003718static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003719 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003720 .driver = {
3721 .name = "omapdss_dispc",
3722 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003723 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003724 },
3725};
3726
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003727int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003728{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003729 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003730}
3731
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003732void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003733{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003734 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003735}