blob: e7ed1f7bb30211850cab4d698c125bf29c2624ca [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053072 unsigned long max_lcd_pclk;
73 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030074 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053075 const struct omap_video_timings *mgr_timings,
76 u16 width, u16 height, u16 out_width, u16 out_height,
77 enum omap_color_mode color_mode, bool *five_taps,
78 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030080 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053081 u16 width, u16 height, u16 out_width, u16 out_height,
82 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030083 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030084
85 /* swap GFX & WB fifos */
86 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020087
88 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
89 bool no_framedone_tv:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090};
91
Tomi Valkeinen42a69612012-08-22 16:56:57 +030092#define DISPC_MAX_NR_FIFOS 5
93
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000095 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020096 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030097
98 int ctx_loss_cnt;
99
archit tanejaaffe3602011-02-23 08:41:03 +0000100 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300102 u32 fifo_size[DISPC_MAX_NR_FIFOS];
103 /* maps which plane is using a fifo. fifo-id -> plane-id */
104 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200105
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300106 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200107 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200108
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530109 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110} dispc;
111
Amber Jain0d66cbb2011-05-19 19:47:54 +0530112enum omap_color_component {
113 /* used for all color formats for OMAP3 and earlier
114 * and for RGB and Y color component on OMAP4
115 */
116 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
117 /* used for UV component for
118 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
119 * color formats on OMAP4
120 */
121 DISPC_COLOR_COMPONENT_UV = 1 << 1,
122};
123
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530124enum mgr_reg_fields {
125 DISPC_MGR_FLD_ENABLE,
126 DISPC_MGR_FLD_STNTFT,
127 DISPC_MGR_FLD_GO,
128 DISPC_MGR_FLD_TFTDATALINES,
129 DISPC_MGR_FLD_STALLMODE,
130 DISPC_MGR_FLD_TCKENABLE,
131 DISPC_MGR_FLD_TCKSELECTION,
132 DISPC_MGR_FLD_CPR,
133 DISPC_MGR_FLD_FIFOHANDCHECK,
134 /* used to maintain a count of the above fields */
135 DISPC_MGR_FLD_NUM,
136};
137
138static const struct {
139 const char *name;
140 u32 vsync_irq;
141 u32 framedone_irq;
142 u32 sync_lost_irq;
143 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
144} mgr_desc[] = {
145 [OMAP_DSS_CHANNEL_LCD] = {
146 .name = "LCD",
147 .vsync_irq = DISPC_IRQ_VSYNC,
148 .framedone_irq = DISPC_IRQ_FRAMEDONE,
149 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
150 .reg_desc = {
151 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
152 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
153 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
154 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
155 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
156 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
157 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
158 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
159 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
160 },
161 },
162 [OMAP_DSS_CHANNEL_DIGIT] = {
163 .name = "DIGIT",
164 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200165 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530166 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
167 .reg_desc = {
168 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
169 [DISPC_MGR_FLD_STNTFT] = { },
170 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
171 [DISPC_MGR_FLD_TFTDATALINES] = { },
172 [DISPC_MGR_FLD_STALLMODE] = { },
173 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
174 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
175 [DISPC_MGR_FLD_CPR] = { },
176 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
177 },
178 },
179 [OMAP_DSS_CHANNEL_LCD2] = {
180 .name = "LCD2",
181 .vsync_irq = DISPC_IRQ_VSYNC2,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
194 },
195 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530196 [OMAP_DSS_CHANNEL_LCD3] = {
197 .name = "LCD3",
198 .vsync_irq = DISPC_IRQ_VSYNC3,
199 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
203 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
206 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
209 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
211 },
212 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530213};
214
Archit Taneja6e5264b2012-09-11 12:04:47 +0530215struct color_conv_coef {
216 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
217 int full_range;
218};
219
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530220static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
221static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200222
Archit Taneja55978cc2011-05-06 11:45:51 +0530223static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200224{
Archit Taneja55978cc2011-05-06 11:45:51 +0530225 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200226}
227
Archit Taneja55978cc2011-05-06 11:45:51 +0530228static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200229{
Archit Taneja55978cc2011-05-06 11:45:51 +0530230 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200231}
232
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530233static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
234{
235 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
236 return REG_GET(rfld.reg, rfld.high, rfld.low);
237}
238
239static void mgr_fld_write(enum omap_channel channel,
240 enum mgr_reg_fields regfld, int val) {
241 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
242 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
243}
244
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200245#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530246 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200247#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530248 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300250static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251{
Archit Tanejac6104b82011-08-05 19:06:02 +0530252 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200253
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300254 DSSDBG("dispc_save_context\n");
255
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256 SR(IRQENABLE);
257 SR(CONTROL);
258 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530260 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
261 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300262 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000263 if (dss_has_feature(FEAT_MGR_LCD2)) {
264 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000265 SR(CONFIG2);
266 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530267 if (dss_has_feature(FEAT_MGR_LCD3)) {
268 SR(CONTROL3);
269 SR(CONFIG3);
270 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
273 SR(DEFAULT_COLOR(i));
274 SR(TRANS_COLOR(i));
275 SR(SIZE_MGR(i));
276 if (i == OMAP_DSS_CHANNEL_DIGIT)
277 continue;
278 SR(TIMING_H(i));
279 SR(TIMING_V(i));
280 SR(POL_FREQ(i));
281 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282
Archit Tanejac6104b82011-08-05 19:06:02 +0530283 SR(DATA_CYCLE1(i));
284 SR(DATA_CYCLE2(i));
285 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300287 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530288 SR(CPR_COEF_R(i));
289 SR(CPR_COEF_G(i));
290 SR(CPR_COEF_B(i));
291 }
292 }
293
294 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
295 SR(OVL_BA0(i));
296 SR(OVL_BA1(i));
297 SR(OVL_POSITION(i));
298 SR(OVL_SIZE(i));
299 SR(OVL_ATTRIBUTES(i));
300 SR(OVL_FIFO_THRESHOLD(i));
301 SR(OVL_ROW_INC(i));
302 SR(OVL_PIXEL_INC(i));
303 if (dss_has_feature(FEAT_PRELOAD))
304 SR(OVL_PRELOAD(i));
305 if (i == OMAP_DSS_GFX) {
306 SR(OVL_WINDOW_SKIP(i));
307 SR(OVL_TABLE_BA(i));
308 continue;
309 }
310 SR(OVL_FIR(i));
311 SR(OVL_PICTURE_SIZE(i));
312 SR(OVL_ACCU0(i));
313 SR(OVL_ACCU1(i));
314
315 for (j = 0; j < 8; j++)
316 SR(OVL_FIR_COEF_H(i, j));
317
318 for (j = 0; j < 8; j++)
319 SR(OVL_FIR_COEF_HV(i, j));
320
321 for (j = 0; j < 5; j++)
322 SR(OVL_CONV_COEF(i, j));
323
324 if (dss_has_feature(FEAT_FIR_COEF_V)) {
325 for (j = 0; j < 8; j++)
326 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300327 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000328
Archit Tanejac6104b82011-08-05 19:06:02 +0530329 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
330 SR(OVL_BA0_UV(i));
331 SR(OVL_BA1_UV(i));
332 SR(OVL_FIR2(i));
333 SR(OVL_ACCU2_0(i));
334 SR(OVL_ACCU2_1(i));
335
336 for (j = 0; j < 8; j++)
337 SR(OVL_FIR_COEF_H2(i, j));
338
339 for (j = 0; j < 8; j++)
340 SR(OVL_FIR_COEF_HV2(i, j));
341
342 for (j = 0; j < 8; j++)
343 SR(OVL_FIR_COEF_V2(i, j));
344 }
345 if (dss_has_feature(FEAT_ATTR2))
346 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000347 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600349 if (dss_has_feature(FEAT_CORE_CLK_DIV))
350 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300351
Archit Tanejabdb736a2012-11-28 17:01:39 +0530352 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300353 dispc.ctx_valid = true;
354
355 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200356}
357
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300358static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359{
Archit Tanejac6104b82011-08-05 19:06:02 +0530360 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300361
362 DSSDBG("dispc_restore_context\n");
363
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300364 if (!dispc.ctx_valid)
365 return;
366
Archit Tanejabdb736a2012-11-28 17:01:39 +0530367 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300368
369 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
370 return;
371
372 DSSDBG("ctx_loss_count: saved %d, current %d\n",
373 dispc.ctx_loss_cnt, ctx);
374
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200375 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376 /*RR(CONTROL);*/
377 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200378 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530379 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
380 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300381 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530382 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000383 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530384 if (dss_has_feature(FEAT_MGR_LCD3))
385 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200386
Archit Tanejac6104b82011-08-05 19:06:02 +0530387 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
388 RR(DEFAULT_COLOR(i));
389 RR(TRANS_COLOR(i));
390 RR(SIZE_MGR(i));
391 if (i == OMAP_DSS_CHANNEL_DIGIT)
392 continue;
393 RR(TIMING_H(i));
394 RR(TIMING_V(i));
395 RR(POL_FREQ(i));
396 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530397
Archit Tanejac6104b82011-08-05 19:06:02 +0530398 RR(DATA_CYCLE1(i));
399 RR(DATA_CYCLE2(i));
400 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000401
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300402 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530403 RR(CPR_COEF_R(i));
404 RR(CPR_COEF_G(i));
405 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300406 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000407 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200408
Archit Tanejac6104b82011-08-05 19:06:02 +0530409 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
410 RR(OVL_BA0(i));
411 RR(OVL_BA1(i));
412 RR(OVL_POSITION(i));
413 RR(OVL_SIZE(i));
414 RR(OVL_ATTRIBUTES(i));
415 RR(OVL_FIFO_THRESHOLD(i));
416 RR(OVL_ROW_INC(i));
417 RR(OVL_PIXEL_INC(i));
418 if (dss_has_feature(FEAT_PRELOAD))
419 RR(OVL_PRELOAD(i));
420 if (i == OMAP_DSS_GFX) {
421 RR(OVL_WINDOW_SKIP(i));
422 RR(OVL_TABLE_BA(i));
423 continue;
424 }
425 RR(OVL_FIR(i));
426 RR(OVL_PICTURE_SIZE(i));
427 RR(OVL_ACCU0(i));
428 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200429
Archit Tanejac6104b82011-08-05 19:06:02 +0530430 for (j = 0; j < 8; j++)
431 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200432
Archit Tanejac6104b82011-08-05 19:06:02 +0530433 for (j = 0; j < 8; j++)
434 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 for (j = 0; j < 5; j++)
437 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 if (dss_has_feature(FEAT_FIR_COEF_V)) {
440 for (j = 0; j < 8; j++)
441 RR(OVL_FIR_COEF_V(i, j));
442 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443
Archit Tanejac6104b82011-08-05 19:06:02 +0530444 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
445 RR(OVL_BA0_UV(i));
446 RR(OVL_BA1_UV(i));
447 RR(OVL_FIR2(i));
448 RR(OVL_ACCU2_0(i));
449 RR(OVL_ACCU2_1(i));
450
451 for (j = 0; j < 8; j++)
452 RR(OVL_FIR_COEF_H2(i, j));
453
454 for (j = 0; j < 8; j++)
455 RR(OVL_FIR_COEF_HV2(i, j));
456
457 for (j = 0; j < 8; j++)
458 RR(OVL_FIR_COEF_V2(i, j));
459 }
460 if (dss_has_feature(FEAT_ATTR2))
461 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600464 if (dss_has_feature(FEAT_CORE_CLK_DIV))
465 RR(DIVISOR);
466
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200467 /* enable last, because LCD & DIGIT enable are here */
468 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000469 if (dss_has_feature(FEAT_MGR_LCD2))
470 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530471 if (dss_has_feature(FEAT_MGR_LCD3))
472 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200473 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300474 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200475
476 /*
477 * enable last so IRQs won't trigger before
478 * the context is fully restored
479 */
480 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300481
482 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483}
484
485#undef SR
486#undef RR
487
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300488int dispc_runtime_get(void)
489{
490 int r;
491
492 DSSDBG("dispc_runtime_get\n");
493
494 r = pm_runtime_get_sync(&dispc.pdev->dev);
495 WARN_ON(r < 0);
496 return r < 0 ? r : 0;
497}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200498EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300499
500void dispc_runtime_put(void)
501{
502 int r;
503
504 DSSDBG("dispc_runtime_put\n");
505
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200506 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300507 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200509EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300510
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200511u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
512{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530513 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200514}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200515EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200516
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200517u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
518{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200519 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
520 return 0;
521
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530522 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200523}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200524EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200525
Tomi Valkeinencb699202012-10-17 10:38:52 +0300526u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
527{
528 return mgr_desc[channel].sync_lost_irq;
529}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200530EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300531
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530532u32 dispc_wb_get_framedone_irq(void)
533{
534 return DISPC_IRQ_FRAMEDONEWB;
535}
536
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300537bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200538{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530539 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200541EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300543void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200544{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300545 WARN_ON(dispc_mgr_is_enabled(channel) == false);
546 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530548 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530550 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200552EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530554bool dispc_wb_go_busy(void)
555{
556 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
557}
558
559void dispc_wb_go(void)
560{
561 enum omap_plane plane = OMAP_DSS_WB;
562 bool enable, go;
563
564 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
565
566 if (!enable)
567 return;
568
569 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
570 if (go) {
571 DSSERR("GO bit not down for WB\n");
572 return;
573 }
574
575 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
576}
577
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300578static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579{
Archit Taneja9b372c22011-05-06 11:45:49 +0530580 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581}
582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300583static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200584{
Archit Taneja9b372c22011-05-06 11:45:49 +0530585 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589{
Archit Taneja9b372c22011-05-06 11:45:49 +0530590 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200591}
592
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300593static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530594{
595 BUG_ON(plane == OMAP_DSS_GFX);
596
597 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
598}
599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300600static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
601 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530602{
603 BUG_ON(plane == OMAP_DSS_GFX);
604
605 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
606}
607
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300608static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530609{
610 BUG_ON(plane == OMAP_DSS_GFX);
611
612 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
613}
614
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530615static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
616 int fir_vinc, int five_taps,
617 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530619 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620 int i;
621
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530622 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
623 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
625 for (i = 0; i < 8; i++) {
626 u32 h, hv;
627
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530628 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
629 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
630 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
631 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
632 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
633 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
634 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
635 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200636
Amber Jain0d66cbb2011-05-19 19:47:54 +0530637 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638 dispc_ovl_write_firh_reg(plane, i, h);
639 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firh2_reg(plane, i, h);
642 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530643 }
644
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200647 if (five_taps) {
648 for (i = 0; i < 8; i++) {
649 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530650 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
651 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530652 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300653 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530654 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300655 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200656 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657 }
658}
659
Archit Taneja6e5264b2012-09-11 12:04:47 +0530660
661static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
662 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
665
Archit Taneja6e5264b2012-09-11 12:04:47 +0530666 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
670 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671
Archit Taneja6e5264b2012-09-11 12:04:47 +0530672 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200673
674#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675}
676
Archit Taneja6e5264b2012-09-11 12:04:47 +0530677static void dispc_setup_color_conv_coef(void)
678{
679 int i;
680 int num_ovl = dss_feat_get_num_ovls();
681 int num_wb = dss_feat_get_num_wbs();
682 const struct color_conv_coef ctbl_bt601_5_ovl = {
683 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
684 };
685 const struct color_conv_coef ctbl_bt601_5_wb = {
686 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
687 };
688
689 for (i = 1; i < num_ovl; i++)
690 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
691
692 for (; i < num_wb; i++)
693 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
694}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300696static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Archit Taneja9b372c22011-05-06 11:45:49 +0530698 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200699}
700
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300701static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200702{
Archit Taneja9b372c22011-05-06 11:45:49 +0530703 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704}
705
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300706static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530707{
708 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
709}
710
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300711static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530712{
713 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
714}
715
Archit Tanejad79db852012-09-22 12:30:17 +0530716static void dispc_ovl_set_pos(enum omap_plane plane,
717 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200718{
Archit Tanejad79db852012-09-22 12:30:17 +0530719 u32 val;
720
721 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
722 return;
723
724 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530725
726 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727}
728
Archit Taneja78b687f2012-09-21 14:51:49 +0530729static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
730 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530733
Archit Taneja36d87d92012-07-28 22:59:03 +0530734 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530735 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
736 else
737 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200738}
739
Archit Taneja78b687f2012-09-21 14:51:49 +0530740static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
741 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200742{
743 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744
745 BUG_ON(plane == OMAP_DSS_GFX);
746
747 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530748
Archit Taneja36d87d92012-07-28 22:59:03 +0530749 if (plane == OMAP_DSS_WB)
750 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
751 else
752 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753}
754
Archit Taneja5b54ed32012-09-26 16:55:27 +0530755static void dispc_ovl_set_zorder(enum omap_plane plane,
756 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530757{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530758 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530759 return;
760
761 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
762}
763
764static void dispc_ovl_enable_zorder_planes(void)
765{
766 int i;
767
768 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
769 return;
770
771 for (i = 0; i < dss_feat_get_num_ovls(); i++)
772 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
773}
774
Archit Taneja5b54ed32012-09-26 16:55:27 +0530775static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
776 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100777{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100779 return;
780
Archit Taneja9b372c22011-05-06 11:45:49 +0530781 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100782}
783
Archit Taneja5b54ed32012-09-26 16:55:27 +0530784static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
785 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530787 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300788 int shift;
789
Archit Taneja5b54ed32012-09-26 16:55:27 +0530790 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100791 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530792
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300793 shift = shifts[plane];
794 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300797static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798{
Archit Taneja9b372c22011-05-06 11:45:49 +0530799 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200800}
801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300802static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803{
Archit Taneja9b372c22011-05-06 11:45:49 +0530804 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200805}
806
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300807static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200808 enum omap_color_mode color_mode)
809{
810 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530811 if (plane != OMAP_DSS_GFX) {
812 switch (color_mode) {
813 case OMAP_DSS_COLOR_NV12:
814 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530815 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530816 m = 0x1; break;
817 case OMAP_DSS_COLOR_RGBA16:
818 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530819 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530820 m = 0x4; break;
821 case OMAP_DSS_COLOR_ARGB16:
822 m = 0x5; break;
823 case OMAP_DSS_COLOR_RGB16:
824 m = 0x6; break;
825 case OMAP_DSS_COLOR_ARGB16_1555:
826 m = 0x7; break;
827 case OMAP_DSS_COLOR_RGB24U:
828 m = 0x8; break;
829 case OMAP_DSS_COLOR_RGB24P:
830 m = 0x9; break;
831 case OMAP_DSS_COLOR_YUV2:
832 m = 0xa; break;
833 case OMAP_DSS_COLOR_UYVY:
834 m = 0xb; break;
835 case OMAP_DSS_COLOR_ARGB32:
836 m = 0xc; break;
837 case OMAP_DSS_COLOR_RGBA32:
838 m = 0xd; break;
839 case OMAP_DSS_COLOR_RGBX32:
840 m = 0xe; break;
841 case OMAP_DSS_COLOR_XRGB16_1555:
842 m = 0xf; break;
843 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300844 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530845 }
846 } else {
847 switch (color_mode) {
848 case OMAP_DSS_COLOR_CLUT1:
849 m = 0x0; break;
850 case OMAP_DSS_COLOR_CLUT2:
851 m = 0x1; break;
852 case OMAP_DSS_COLOR_CLUT4:
853 m = 0x2; break;
854 case OMAP_DSS_COLOR_CLUT8:
855 m = 0x3; break;
856 case OMAP_DSS_COLOR_RGB12U:
857 m = 0x4; break;
858 case OMAP_DSS_COLOR_ARGB16:
859 m = 0x5; break;
860 case OMAP_DSS_COLOR_RGB16:
861 m = 0x6; break;
862 case OMAP_DSS_COLOR_ARGB16_1555:
863 m = 0x7; break;
864 case OMAP_DSS_COLOR_RGB24U:
865 m = 0x8; break;
866 case OMAP_DSS_COLOR_RGB24P:
867 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530868 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530869 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530870 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530871 m = 0xb; break;
872 case OMAP_DSS_COLOR_ARGB32:
873 m = 0xc; break;
874 case OMAP_DSS_COLOR_RGBA32:
875 m = 0xd; break;
876 case OMAP_DSS_COLOR_RGBX32:
877 m = 0xe; break;
878 case OMAP_DSS_COLOR_XRGB16_1555:
879 m = 0xf; break;
880 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300881 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530882 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883 }
884
Archit Taneja9b372c22011-05-06 11:45:49 +0530885 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886}
887
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530888static void dispc_ovl_configure_burst_type(enum omap_plane plane,
889 enum omap_dss_rotation_type rotation_type)
890{
891 if (dss_has_feature(FEAT_BURST_2D) == 0)
892 return;
893
894 if (rotation_type == OMAP_DSS_ROT_TILER)
895 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
896 else
897 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
898}
899
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300900void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901{
902 int shift;
903 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000904 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905
906 switch (plane) {
907 case OMAP_DSS_GFX:
908 shift = 8;
909 break;
910 case OMAP_DSS_VIDEO1:
911 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530912 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200913 shift = 16;
914 break;
915 default:
916 BUG();
917 return;
918 }
919
Archit Taneja9b372c22011-05-06 11:45:49 +0530920 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000921 if (dss_has_feature(FEAT_MGR_LCD2)) {
922 switch (channel) {
923 case OMAP_DSS_CHANNEL_LCD:
924 chan = 0;
925 chan2 = 0;
926 break;
927 case OMAP_DSS_CHANNEL_DIGIT:
928 chan = 1;
929 chan2 = 0;
930 break;
931 case OMAP_DSS_CHANNEL_LCD2:
932 chan = 0;
933 chan2 = 1;
934 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530935 case OMAP_DSS_CHANNEL_LCD3:
936 if (dss_has_feature(FEAT_MGR_LCD3)) {
937 chan = 0;
938 chan2 = 2;
939 } else {
940 BUG();
941 return;
942 }
943 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000944 default:
945 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300946 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000947 }
948
949 val = FLD_MOD(val, chan, shift, shift);
950 val = FLD_MOD(val, chan2, 31, 30);
951 } else {
952 val = FLD_MOD(val, channel, shift, shift);
953 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530954 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200955}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200956EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200957
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200958static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
959{
960 int shift;
961 u32 val;
962 enum omap_channel channel;
963
964 switch (plane) {
965 case OMAP_DSS_GFX:
966 shift = 8;
967 break;
968 case OMAP_DSS_VIDEO1:
969 case OMAP_DSS_VIDEO2:
970 case OMAP_DSS_VIDEO3:
971 shift = 16;
972 break;
973 default:
974 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300975 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200976 }
977
978 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
979
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530980 if (dss_has_feature(FEAT_MGR_LCD3)) {
981 if (FLD_GET(val, 31, 30) == 0)
982 channel = FLD_GET(val, shift, shift);
983 else if (FLD_GET(val, 31, 30) == 1)
984 channel = OMAP_DSS_CHANNEL_LCD2;
985 else
986 channel = OMAP_DSS_CHANNEL_LCD3;
987 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200988 if (FLD_GET(val, 31, 30) == 0)
989 channel = FLD_GET(val, shift, shift);
990 else
991 channel = OMAP_DSS_CHANNEL_LCD2;
992 } else {
993 channel = FLD_GET(val, shift, shift);
994 }
995
996 return channel;
997}
998
Archit Tanejad9ac7732012-09-22 12:38:19 +0530999void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1000{
1001 enum omap_plane plane = OMAP_DSS_WB;
1002
1003 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1004}
1005
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001006static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001007 enum omap_burst_size burst_size)
1008{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301009 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001012 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001013 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014}
1015
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001016static void dispc_configure_burst_sizes(void)
1017{
1018 int i;
1019 const int burst_size = BURST_SIZE_X8;
1020
1021 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001022 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001023 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001024}
1025
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001026static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001027{
1028 unsigned unit = dss_feat_get_burst_size_unit();
1029 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1030 return unit * 8;
1031}
1032
Mythri P Kd3862612011-03-11 18:02:49 +05301033void dispc_enable_gamma_table(bool enable)
1034{
1035 /*
1036 * This is partially implemented to support only disabling of
1037 * the gamma table.
1038 */
1039 if (enable) {
1040 DSSWARN("Gamma table enabling for TV not yet supported");
1041 return;
1042 }
1043
1044 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1045}
1046
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001047static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001048{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301049 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001050 return;
1051
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301052 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001053}
1054
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001055static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001056 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001057{
1058 u32 coef_r, coef_g, coef_b;
1059
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301060 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001061 return;
1062
1063 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1064 FLD_VAL(coefs->rb, 9, 0);
1065 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1066 FLD_VAL(coefs->gb, 9, 0);
1067 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1068 FLD_VAL(coefs->bb, 9, 0);
1069
1070 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1071 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1072 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1073}
1074
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001075static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001076{
1077 u32 val;
1078
1079 BUG_ON(plane == OMAP_DSS_GFX);
1080
Archit Taneja9b372c22011-05-06 11:45:49 +05301081 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001082 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301083 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084}
1085
Archit Tanejad79db852012-09-22 12:30:17 +05301086static void dispc_ovl_enable_replication(enum omap_plane plane,
1087 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301089 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001090 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091
Archit Tanejad79db852012-09-22 12:30:17 +05301092 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1093 return;
1094
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001095 shift = shifts[plane];
1096 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097}
1098
Archit Taneja8f366162012-04-16 12:53:44 +05301099static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301100 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001101{
1102 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301103
Archit Taneja33b89922012-11-14 13:50:15 +05301104 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1105 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1106
Archit Taneja702d1442011-05-06 11:45:50 +05301107 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108}
1109
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001110static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001113 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301114 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001115 u32 unit;
1116
1117 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118
Archit Tanejaa0acb552010-09-15 19:20:00 +05301119 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001121 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1122 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001123 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001124 dispc.fifo_size[fifo] = size;
1125
1126 /*
1127 * By default fifos are mapped directly to overlays, fifo 0 to
1128 * ovl 0, fifo 1 to ovl 1, etc.
1129 */
1130 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001132
1133 /*
1134 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1135 * causes problems with certain use cases, like using the tiler in 2D
1136 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1137 * giving GFX plane a larger fifo. WB but should work fine with a
1138 * smaller fifo.
1139 */
1140 if (dispc.feat->gfx_fifo_workaround) {
1141 u32 v;
1142
1143 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1144
1145 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1146 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1147 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1148 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1149
1150 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1151
1152 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1153 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1154 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155}
1156
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001157static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001159 int fifo;
1160 u32 size = 0;
1161
1162 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1163 if (dispc.fifo_assignment[fifo] == plane)
1164 size += dispc.fifo_size[fifo];
1165 }
1166
1167 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168}
1169
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001170void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301172 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001173 u32 unit;
1174
1175 unit = dss_feat_get_buffer_size_unit();
1176
1177 WARN_ON(low % unit != 0);
1178 WARN_ON(high % unit != 0);
1179
1180 low /= unit;
1181 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301182
Archit Taneja9b372c22011-05-06 11:45:49 +05301183 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1184 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1185
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001186 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301188 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001189 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301190 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001191 hi_start, hi_end) * unit,
1192 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193
Archit Taneja9b372c22011-05-06 11:45:49 +05301194 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301195 FLD_VAL(high, hi_start, hi_end) |
1196 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001197}
1198
1199void dispc_enable_fifomerge(bool enable)
1200{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001201 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1202 WARN_ON(enable);
1203 return;
1204 }
1205
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1207 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001210void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001211 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1212 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001213{
1214 /*
1215 * All sizes are in bytes. Both the buffer and burst are made of
1216 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1217 */
1218
1219 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001220 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1221 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001222
1223 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001224 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001225
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001226 if (use_fifomerge) {
1227 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001228 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001229 total_fifo_size += dispc_ovl_get_fifo_size(i);
1230 } else {
1231 total_fifo_size = ovl_fifo_size;
1232 }
1233
1234 /*
1235 * We use the same low threshold for both fifomerge and non-fifomerge
1236 * cases, but for fifomerge we calculate the high threshold using the
1237 * combined fifo size
1238 */
1239
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001240 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001241 *fifo_low = ovl_fifo_size - burst_size * 2;
1242 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301243 } else if (plane == OMAP_DSS_WB) {
1244 /*
1245 * Most optimal configuration for writeback is to push out data
1246 * to the interconnect the moment writeback pushes enough pixels
1247 * in the FIFO to form a burst
1248 */
1249 *fifo_low = 0;
1250 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001251 } else {
1252 *fifo_low = ovl_fifo_size - burst_size;
1253 *fifo_high = total_fifo_size - buf_unit;
1254 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001255}
1256
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001257static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301258 int hinc, int vinc,
1259 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001260{
1261 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262
Amber Jain0d66cbb2011-05-19 19:47:54 +05301263 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1264 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301265
Amber Jain0d66cbb2011-05-19 19:47:54 +05301266 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1267 &hinc_start, &hinc_end);
1268 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1269 &vinc_start, &vinc_end);
1270 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1271 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301272
Amber Jain0d66cbb2011-05-19 19:47:54 +05301273 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1274 } else {
1275 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1276 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1277 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001278}
1279
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001280static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001281{
1282 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301283 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284
Archit Taneja87a74842011-03-02 11:19:50 +05301285 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1286 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1287
1288 val = FLD_VAL(vaccu, vert_start, vert_end) |
1289 FLD_VAL(haccu, hor_start, hor_end);
1290
Archit Taneja9b372c22011-05-06 11:45:49 +05301291 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292}
1293
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001294static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295{
1296 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301297 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001298
Archit Taneja87a74842011-03-02 11:19:50 +05301299 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1300 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1301
1302 val = FLD_VAL(vaccu, vert_start, vert_end) |
1303 FLD_VAL(haccu, hor_start, hor_end);
1304
Archit Taneja9b372c22011-05-06 11:45:49 +05301305 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306}
1307
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001308static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1309 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301310{
1311 u32 val;
1312
1313 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1314 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1315}
1316
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001317static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1318 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301319{
1320 u32 val;
1321
1322 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1323 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1324}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001325
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001326static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001327 u16 orig_width, u16 orig_height,
1328 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301329 bool five_taps, u8 rotation,
1330 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301332 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001333
Amber Jained14a3c2011-05-19 19:47:51 +05301334 fir_hinc = 1024 * orig_width / out_width;
1335 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001336
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301337 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1338 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001339 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301340}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001341
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301342static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1343 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1344 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1345{
1346 int h_accu2_0, h_accu2_1;
1347 int v_accu2_0, v_accu2_1;
1348 int chroma_hinc, chroma_vinc;
1349 int idx;
1350
1351 struct accu {
1352 s8 h0_m, h0_n;
1353 s8 h1_m, h1_n;
1354 s8 v0_m, v0_n;
1355 s8 v1_m, v1_n;
1356 };
1357
1358 const struct accu *accu_table;
1359 const struct accu *accu_val;
1360
1361 static const struct accu accu_nv12[4] = {
1362 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1363 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1364 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1365 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1366 };
1367
1368 static const struct accu accu_nv12_ilace[4] = {
1369 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1370 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1371 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1372 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1373 };
1374
1375 static const struct accu accu_yuv[4] = {
1376 { 0, 1, 0, 1, 0, 1, 0, 1 },
1377 { 0, 1, 0, 1, 0, 1, 0, 1 },
1378 { -1, 1, 0, 1, 0, 1, 0, 1 },
1379 { 0, 1, 0, 1, -1, 1, 0, 1 },
1380 };
1381
1382 switch (rotation) {
1383 case OMAP_DSS_ROT_0:
1384 idx = 0;
1385 break;
1386 case OMAP_DSS_ROT_90:
1387 idx = 1;
1388 break;
1389 case OMAP_DSS_ROT_180:
1390 idx = 2;
1391 break;
1392 case OMAP_DSS_ROT_270:
1393 idx = 3;
1394 break;
1395 default:
1396 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001397 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301398 }
1399
1400 switch (color_mode) {
1401 case OMAP_DSS_COLOR_NV12:
1402 if (ilace)
1403 accu_table = accu_nv12_ilace;
1404 else
1405 accu_table = accu_nv12;
1406 break;
1407 case OMAP_DSS_COLOR_YUV2:
1408 case OMAP_DSS_COLOR_UYVY:
1409 accu_table = accu_yuv;
1410 break;
1411 default:
1412 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001413 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301414 }
1415
1416 accu_val = &accu_table[idx];
1417
1418 chroma_hinc = 1024 * orig_width / out_width;
1419 chroma_vinc = 1024 * orig_height / out_height;
1420
1421 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1422 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1423 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1424 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1425
1426 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1427 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1428}
1429
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001430static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301431 u16 orig_width, u16 orig_height,
1432 u16 out_width, u16 out_height,
1433 bool ilace, bool five_taps,
1434 bool fieldmode, enum omap_color_mode color_mode,
1435 u8 rotation)
1436{
1437 int accu0 = 0;
1438 int accu1 = 0;
1439 u32 l;
1440
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001441 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301442 out_width, out_height, five_taps,
1443 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301444 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001445
Archit Taneja87a74842011-03-02 11:19:50 +05301446 /* RESIZEENABLE and VERTICALTAPS */
1447 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301448 l |= (orig_width != out_width) ? (1 << 5) : 0;
1449 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001450 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301451
1452 /* VRESIZECONF and HRESIZECONF */
1453 if (dss_has_feature(FEAT_RESIZECONF)) {
1454 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301455 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1456 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301457 }
1458
1459 /* LINEBUFFERSPLIT */
1460 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1461 l &= ~(0x1 << 22);
1462 l |= five_taps ? (1 << 22) : 0;
1463 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464
Archit Taneja9b372c22011-05-06 11:45:49 +05301465 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001466
1467 /*
1468 * field 0 = even field = bottom field
1469 * field 1 = odd field = top field
1470 */
1471 if (ilace && !fieldmode) {
1472 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001474 if (accu0 >= 1024/2) {
1475 accu1 = 1024/2;
1476 accu0 -= accu1;
1477 }
1478 }
1479
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001480 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1481 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482}
1483
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001484static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301485 u16 orig_width, u16 orig_height,
1486 u16 out_width, u16 out_height,
1487 bool ilace, bool five_taps,
1488 bool fieldmode, enum omap_color_mode color_mode,
1489 u8 rotation)
1490{
1491 int scale_x = out_width != orig_width;
1492 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301493 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301494
1495 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1496 return;
1497 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1498 color_mode != OMAP_DSS_COLOR_UYVY &&
1499 color_mode != OMAP_DSS_COLOR_NV12)) {
1500 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301501 if (plane != OMAP_DSS_WB)
1502 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301503 return;
1504 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001505
1506 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1507 out_height, ilace, color_mode, rotation);
1508
Amber Jain0d66cbb2011-05-19 19:47:54 +05301509 switch (color_mode) {
1510 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301511 if (chroma_upscale) {
1512 /* UV is subsampled by 2 horizontally and vertically */
1513 orig_height >>= 1;
1514 orig_width >>= 1;
1515 } else {
1516 /* UV is downsampled by 2 horizontally and vertically */
1517 orig_height <<= 1;
1518 orig_width <<= 1;
1519 }
1520
Amber Jain0d66cbb2011-05-19 19:47:54 +05301521 break;
1522 case OMAP_DSS_COLOR_YUV2:
1523 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301524 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301525 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301526 rotation == OMAP_DSS_ROT_180) {
1527 if (chroma_upscale)
1528 /* UV is subsampled by 2 horizontally */
1529 orig_width >>= 1;
1530 else
1531 /* UV is downsampled by 2 horizontally */
1532 orig_width <<= 1;
1533 }
1534
Amber Jain0d66cbb2011-05-19 19:47:54 +05301535 /* must use FIR for YUV422 if rotated */
1536 if (rotation != OMAP_DSS_ROT_0)
1537 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301538
Amber Jain0d66cbb2011-05-19 19:47:54 +05301539 break;
1540 default:
1541 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001542 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301543 }
1544
1545 if (out_width != orig_width)
1546 scale_x = true;
1547 if (out_height != orig_height)
1548 scale_y = true;
1549
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001550 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 out_width, out_height, five_taps,
1552 rotation, DISPC_COLOR_COMPONENT_UV);
1553
Archit Taneja2a5561b2012-07-16 16:37:45 +05301554 if (plane != OMAP_DSS_WB)
1555 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1556 (scale_x || scale_y) ? 1 : 0, 8, 8);
1557
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 /* set H scaling */
1559 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1560 /* set V scaling */
1561 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301562}
1563
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001564static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301565 u16 orig_width, u16 orig_height,
1566 u16 out_width, u16 out_height,
1567 bool ilace, bool five_taps,
1568 bool fieldmode, enum omap_color_mode color_mode,
1569 u8 rotation)
1570{
1571 BUG_ON(plane == OMAP_DSS_GFX);
1572
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001573 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 orig_width, orig_height,
1575 out_width, out_height,
1576 ilace, five_taps,
1577 fieldmode, color_mode,
1578 rotation);
1579
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001580 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301581 orig_width, orig_height,
1582 out_width, out_height,
1583 ilace, five_taps,
1584 fieldmode, color_mode,
1585 rotation);
1586}
1587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001588static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301589 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001590 bool mirroring, enum omap_color_mode color_mode)
1591{
Archit Taneja87a74842011-03-02 11:19:50 +05301592 bool row_repeat = false;
1593 int vidrot = 0;
1594
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1596 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001597
1598 if (mirroring) {
1599 switch (rotation) {
1600 case OMAP_DSS_ROT_0:
1601 vidrot = 2;
1602 break;
1603 case OMAP_DSS_ROT_90:
1604 vidrot = 1;
1605 break;
1606 case OMAP_DSS_ROT_180:
1607 vidrot = 0;
1608 break;
1609 case OMAP_DSS_ROT_270:
1610 vidrot = 3;
1611 break;
1612 }
1613 } else {
1614 switch (rotation) {
1615 case OMAP_DSS_ROT_0:
1616 vidrot = 0;
1617 break;
1618 case OMAP_DSS_ROT_90:
1619 vidrot = 1;
1620 break;
1621 case OMAP_DSS_ROT_180:
1622 vidrot = 2;
1623 break;
1624 case OMAP_DSS_ROT_270:
1625 vidrot = 3;
1626 break;
1627 }
1628 }
1629
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001630 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301631 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001632 else
Archit Taneja87a74842011-03-02 11:19:50 +05301633 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001634 }
Archit Taneja87a74842011-03-02 11:19:50 +05301635
Archit Taneja9b372c22011-05-06 11:45:49 +05301636 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301637 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301638 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1639 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301640
1641 if (color_mode == OMAP_DSS_COLOR_NV12) {
1642 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1643 (rotation == OMAP_DSS_ROT_0 ||
1644 rotation == OMAP_DSS_ROT_180);
1645 /* DOUBLESTRIDE */
1646 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1647 }
1648
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001649}
1650
1651static int color_mode_to_bpp(enum omap_color_mode color_mode)
1652{
1653 switch (color_mode) {
1654 case OMAP_DSS_COLOR_CLUT1:
1655 return 1;
1656 case OMAP_DSS_COLOR_CLUT2:
1657 return 2;
1658 case OMAP_DSS_COLOR_CLUT4:
1659 return 4;
1660 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301661 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001662 return 8;
1663 case OMAP_DSS_COLOR_RGB12U:
1664 case OMAP_DSS_COLOR_RGB16:
1665 case OMAP_DSS_COLOR_ARGB16:
1666 case OMAP_DSS_COLOR_YUV2:
1667 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301668 case OMAP_DSS_COLOR_RGBA16:
1669 case OMAP_DSS_COLOR_RGBX16:
1670 case OMAP_DSS_COLOR_ARGB16_1555:
1671 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001672 return 16;
1673 case OMAP_DSS_COLOR_RGB24P:
1674 return 24;
1675 case OMAP_DSS_COLOR_RGB24U:
1676 case OMAP_DSS_COLOR_ARGB32:
1677 case OMAP_DSS_COLOR_RGBA32:
1678 case OMAP_DSS_COLOR_RGBX32:
1679 return 32;
1680 default:
1681 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001682 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001683 }
1684}
1685
1686static s32 pixinc(int pixels, u8 ps)
1687{
1688 if (pixels == 1)
1689 return 1;
1690 else if (pixels > 1)
1691 return 1 + (pixels - 1) * ps;
1692 else if (pixels < 0)
1693 return 1 - (-pixels + 1) * ps;
1694 else
1695 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001696 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001697}
1698
1699static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1700 u16 screen_width,
1701 u16 width, u16 height,
1702 enum omap_color_mode color_mode, bool fieldmode,
1703 unsigned int field_offset,
1704 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301705 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001706{
1707 u8 ps;
1708
1709 /* FIXME CLUT formats */
1710 switch (color_mode) {
1711 case OMAP_DSS_COLOR_CLUT1:
1712 case OMAP_DSS_COLOR_CLUT2:
1713 case OMAP_DSS_COLOR_CLUT4:
1714 case OMAP_DSS_COLOR_CLUT8:
1715 BUG();
1716 return;
1717 case OMAP_DSS_COLOR_YUV2:
1718 case OMAP_DSS_COLOR_UYVY:
1719 ps = 4;
1720 break;
1721 default:
1722 ps = color_mode_to_bpp(color_mode) / 8;
1723 break;
1724 }
1725
1726 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1727 width, height);
1728
1729 /*
1730 * field 0 = even field = bottom field
1731 * field 1 = odd field = top field
1732 */
1733 switch (rotation + mirror * 4) {
1734 case OMAP_DSS_ROT_0:
1735 case OMAP_DSS_ROT_180:
1736 /*
1737 * If the pixel format is YUV or UYVY divide the width
1738 * of the image by 2 for 0 and 180 degree rotation.
1739 */
1740 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1741 color_mode == OMAP_DSS_COLOR_UYVY)
1742 width = width >> 1;
1743 case OMAP_DSS_ROT_90:
1744 case OMAP_DSS_ROT_270:
1745 *offset1 = 0;
1746 if (field_offset)
1747 *offset0 = field_offset * screen_width * ps;
1748 else
1749 *offset0 = 0;
1750
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301751 *row_inc = pixinc(1 +
1752 (y_predecim * screen_width - x_predecim * width) +
1753 (fieldmode ? screen_width : 0), ps);
1754 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755 break;
1756
1757 case OMAP_DSS_ROT_0 + 4:
1758 case OMAP_DSS_ROT_180 + 4:
1759 /* If the pixel format is YUV or UYVY divide the width
1760 * of the image by 2 for 0 degree and 180 degree
1761 */
1762 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1763 color_mode == OMAP_DSS_COLOR_UYVY)
1764 width = width >> 1;
1765 case OMAP_DSS_ROT_90 + 4:
1766 case OMAP_DSS_ROT_270 + 4:
1767 *offset1 = 0;
1768 if (field_offset)
1769 *offset0 = field_offset * screen_width * ps;
1770 else
1771 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301772 *row_inc = pixinc(1 -
1773 (y_predecim * screen_width + x_predecim * width) -
1774 (fieldmode ? screen_width : 0), ps);
1775 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001776 break;
1777
1778 default:
1779 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001780 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 }
1782}
1783
1784static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1785 u16 screen_width,
1786 u16 width, u16 height,
1787 enum omap_color_mode color_mode, bool fieldmode,
1788 unsigned int field_offset,
1789 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301790 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001791{
1792 u8 ps;
1793 u16 fbw, fbh;
1794
1795 /* FIXME CLUT formats */
1796 switch (color_mode) {
1797 case OMAP_DSS_COLOR_CLUT1:
1798 case OMAP_DSS_COLOR_CLUT2:
1799 case OMAP_DSS_COLOR_CLUT4:
1800 case OMAP_DSS_COLOR_CLUT8:
1801 BUG();
1802 return;
1803 default:
1804 ps = color_mode_to_bpp(color_mode) / 8;
1805 break;
1806 }
1807
1808 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1809 width, height);
1810
1811 /* width & height are overlay sizes, convert to fb sizes */
1812
1813 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1814 fbw = width;
1815 fbh = height;
1816 } else {
1817 fbw = height;
1818 fbh = width;
1819 }
1820
1821 /*
1822 * field 0 = even field = bottom field
1823 * field 1 = odd field = top field
1824 */
1825 switch (rotation + mirror * 4) {
1826 case OMAP_DSS_ROT_0:
1827 *offset1 = 0;
1828 if (field_offset)
1829 *offset0 = *offset1 + field_offset * screen_width * ps;
1830 else
1831 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301832 *row_inc = pixinc(1 +
1833 (y_predecim * screen_width - fbw * x_predecim) +
1834 (fieldmode ? screen_width : 0), ps);
1835 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1836 color_mode == OMAP_DSS_COLOR_UYVY)
1837 *pix_inc = pixinc(x_predecim, 2 * ps);
1838 else
1839 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840 break;
1841 case OMAP_DSS_ROT_90:
1842 *offset1 = screen_width * (fbh - 1) * ps;
1843 if (field_offset)
1844 *offset0 = *offset1 + field_offset * ps;
1845 else
1846 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301847 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1848 y_predecim + (fieldmode ? 1 : 0), ps);
1849 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001850 break;
1851 case OMAP_DSS_ROT_180:
1852 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1853 if (field_offset)
1854 *offset0 = *offset1 - field_offset * screen_width * ps;
1855 else
1856 *offset0 = *offset1;
1857 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301858 (y_predecim * screen_width - fbw * x_predecim) -
1859 (fieldmode ? screen_width : 0), ps);
1860 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1861 color_mode == OMAP_DSS_COLOR_UYVY)
1862 *pix_inc = pixinc(-x_predecim, 2 * ps);
1863 else
1864 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001865 break;
1866 case OMAP_DSS_ROT_270:
1867 *offset1 = (fbw - 1) * ps;
1868 if (field_offset)
1869 *offset0 = *offset1 - field_offset * ps;
1870 else
1871 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301872 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1873 y_predecim - (fieldmode ? 1 : 0), ps);
1874 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001875 break;
1876
1877 /* mirroring */
1878 case OMAP_DSS_ROT_0 + 4:
1879 *offset1 = (fbw - 1) * ps;
1880 if (field_offset)
1881 *offset0 = *offset1 + field_offset * screen_width * ps;
1882 else
1883 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301884 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 (fieldmode ? screen_width : 0),
1886 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301887 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1888 color_mode == OMAP_DSS_COLOR_UYVY)
1889 *pix_inc = pixinc(-x_predecim, 2 * ps);
1890 else
1891 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892 break;
1893
1894 case OMAP_DSS_ROT_90 + 4:
1895 *offset1 = 0;
1896 if (field_offset)
1897 *offset0 = *offset1 + field_offset * ps;
1898 else
1899 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301900 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1901 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001902 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301903 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904 break;
1905
1906 case OMAP_DSS_ROT_180 + 4:
1907 *offset1 = screen_width * (fbh - 1) * ps;
1908 if (field_offset)
1909 *offset0 = *offset1 - field_offset * screen_width * ps;
1910 else
1911 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301912 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913 (fieldmode ? screen_width : 0),
1914 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301915 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1916 color_mode == OMAP_DSS_COLOR_UYVY)
1917 *pix_inc = pixinc(x_predecim, 2 * ps);
1918 else
1919 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920 break;
1921
1922 case OMAP_DSS_ROT_270 + 4:
1923 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1924 if (field_offset)
1925 *offset0 = *offset1 - field_offset * ps;
1926 else
1927 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301928 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1929 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001930 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301931 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932 break;
1933
1934 default:
1935 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001936 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001937 }
1938}
1939
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301940static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1941 enum omap_color_mode color_mode, bool fieldmode,
1942 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1943 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1944{
1945 u8 ps;
1946
1947 switch (color_mode) {
1948 case OMAP_DSS_COLOR_CLUT1:
1949 case OMAP_DSS_COLOR_CLUT2:
1950 case OMAP_DSS_COLOR_CLUT4:
1951 case OMAP_DSS_COLOR_CLUT8:
1952 BUG();
1953 return;
1954 default:
1955 ps = color_mode_to_bpp(color_mode) / 8;
1956 break;
1957 }
1958
1959 DSSDBG("scrw %d, width %d\n", screen_width, width);
1960
1961 /*
1962 * field 0 = even field = bottom field
1963 * field 1 = odd field = top field
1964 */
1965 *offset1 = 0;
1966 if (field_offset)
1967 *offset0 = *offset1 + field_offset * screen_width * ps;
1968 else
1969 *offset0 = *offset1;
1970 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1971 (fieldmode ? screen_width : 0), ps);
1972 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1973 color_mode == OMAP_DSS_COLOR_UYVY)
1974 *pix_inc = pixinc(x_predecim, 2 * ps);
1975 else
1976 *pix_inc = pixinc(x_predecim, ps);
1977}
1978
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301979/*
1980 * This function is used to avoid synclosts in OMAP3, because of some
1981 * undocumented horizontal position and timing related limitations.
1982 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001983static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301984 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301985 u16 width, u16 height, u16 out_width, u16 out_height)
1986{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001987 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301988 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301989 static const u8 limits[3] = { 8, 10, 20 };
1990 u64 val, blank;
1991 int i;
1992
Archit Taneja81ab95b2012-05-08 15:53:20 +05301993 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301994
1995 i = 0;
1996 if (out_height < height)
1997 i++;
1998 if (out_width < width)
1999 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302000 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302001 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2002 if (blank <= limits[i])
2003 return -EINVAL;
2004
2005 /*
2006 * Pixel data should be prepared before visible display point starts.
2007 * So, atleast DS-2 lines must have already been fetched by DISPC
2008 * during nonactive - pos_x period.
2009 */
2010 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2011 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002012 val, max(0, ds - 2) * width);
2013 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302014 return -EINVAL;
2015
2016 /*
2017 * All lines need to be refilled during the nonactive period of which
2018 * only one line can be loaded during the active period. So, atleast
2019 * DS - 1 lines should be loaded during nonactive period.
2020 */
2021 val = div_u64((u64)nonactive * lclk, pclk);
2022 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002023 val, max(0, ds - 1) * width);
2024 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302025 return -EINVAL;
2026
2027 return 0;
2028}
2029
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002030static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302031 const struct omap_video_timings *mgr_timings, u16 width,
2032 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002033 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002034{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302035 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302036 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302038 if (height <= out_height && width <= out_width)
2039 return (unsigned long) pclk;
2040
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302042 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043
2044 tmp = pclk * height * out_width;
2045 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302046 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002047
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002048 if (height > 2 * out_height) {
2049 if (ppl == out_width)
2050 return 0;
2051
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 tmp = pclk * (height - 2 * out_height) * out_width;
2053 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302054 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 }
2056 }
2057
2058 if (width > out_width) {
2059 tmp = pclk * width;
2060 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302061 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062
2063 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302064 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065 }
2066
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302067 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068}
2069
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002070static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302071 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302072{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302073 if (height > out_height && width > out_width)
2074 return pclk * 4;
2075 else
2076 return pclk * 2;
2077}
2078
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002079static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302080 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002081{
2082 unsigned int hf, vf;
2083
2084 /*
2085 * FIXME how to determine the 'A' factor
2086 * for the no downscaling case ?
2087 */
2088
2089 if (width > 3 * out_width)
2090 hf = 4;
2091 else if (width > 2 * out_width)
2092 hf = 3;
2093 else if (width > out_width)
2094 hf = 2;
2095 else
2096 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097 if (height > out_height)
2098 vf = 2;
2099 else
2100 vf = 1;
2101
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302102 return pclk * vf * hf;
2103}
2104
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002105static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302106 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302107{
Archit Taneja8ba85302012-09-26 17:00:37 +05302108 /*
2109 * If the overlay/writeback is in mem to mem mode, there are no
2110 * downscaling limitations with respect to pixel clock, return 1 as
2111 * required core clock to represent that we have sufficient enough
2112 * core clock to do maximum downscaling
2113 */
2114 if (mem_to_mem)
2115 return 1;
2116
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302117 if (width > out_width)
2118 return DIV_ROUND_UP(pclk, out_width) * width;
2119 else
2120 return pclk;
2121}
2122
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002123static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302124 const struct omap_video_timings *mgr_timings,
2125 u16 width, u16 height, u16 out_width, u16 out_height,
2126 enum omap_color_mode color_mode, bool *five_taps,
2127 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302128 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302129{
2130 int error;
2131 u16 in_width, in_height;
2132 int min_factor = min(*decim_x, *decim_y);
2133 const int maxsinglelinewidth =
2134 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302135
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302136 *five_taps = false;
2137
2138 do {
2139 in_height = DIV_ROUND_UP(height, *decim_y);
2140 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002141 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302142 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302143 error = (in_width > maxsinglelinewidth || !*core_clk ||
2144 *core_clk > dispc_core_clk_rate());
2145 if (error) {
2146 if (*decim_x == *decim_y) {
2147 *decim_x = min_factor;
2148 ++*decim_y;
2149 } else {
2150 swap(*decim_x, *decim_y);
2151 if (*decim_x < *decim_y)
2152 ++*decim_x;
2153 }
2154 }
2155 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2156
2157 if (in_width > maxsinglelinewidth) {
2158 DSSERR("Cannot scale max input width exceeded");
2159 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302160 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302161 return 0;
2162}
2163
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002164static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302165 const struct omap_video_timings *mgr_timings,
2166 u16 width, u16 height, u16 out_width, u16 out_height,
2167 enum omap_color_mode color_mode, bool *five_taps,
2168 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302169 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302170{
2171 int error;
2172 u16 in_width, in_height;
2173 int min_factor = min(*decim_x, *decim_y);
2174 const int maxsinglelinewidth =
2175 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2176
2177 do {
2178 in_height = DIV_ROUND_UP(height, *decim_y);
2179 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002180 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302181 in_width, in_height, out_width, out_height, color_mode);
2182
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002183 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302184 pos_x, in_width, in_height, out_width,
2185 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302186
2187 if (in_width > maxsinglelinewidth)
2188 if (in_height > out_height &&
2189 in_height < out_height * 2)
2190 *five_taps = false;
2191 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002192 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302193 in_height, out_width, out_height,
2194 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302195
2196 error = (error || in_width > maxsinglelinewidth * 2 ||
2197 (in_width > maxsinglelinewidth && *five_taps) ||
2198 !*core_clk || *core_clk > dispc_core_clk_rate());
2199 if (error) {
2200 if (*decim_x == *decim_y) {
2201 *decim_x = min_factor;
2202 ++*decim_y;
2203 } else {
2204 swap(*decim_x, *decim_y);
2205 if (*decim_x < *decim_y)
2206 ++*decim_x;
2207 }
2208 }
2209 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2210
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002211 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2212 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302213 DSSERR("horizontal timing too tight\n");
2214 return -EINVAL;
2215 }
2216
2217 if (in_width > (maxsinglelinewidth * 2)) {
2218 DSSERR("Cannot setup scaling");
2219 DSSERR("width exceeds maximum width possible");
2220 return -EINVAL;
2221 }
2222
2223 if (in_width > maxsinglelinewidth && *five_taps) {
2224 DSSERR("cannot setup scaling with five taps");
2225 return -EINVAL;
2226 }
2227 return 0;
2228}
2229
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002230static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302231 const struct omap_video_timings *mgr_timings,
2232 u16 width, u16 height, u16 out_width, u16 out_height,
2233 enum omap_color_mode color_mode, bool *five_taps,
2234 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302235 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302236{
2237 u16 in_width, in_width_max;
2238 int decim_x_min = *decim_x;
2239 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2240 const int maxsinglelinewidth =
2241 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302242 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302243
Archit Taneja5d501082012-11-07 11:45:02 +05302244 if (mem_to_mem) {
2245 in_width_max = out_width * maxdownscale;
2246 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302247 in_width_max = dispc_core_clk_rate() /
2248 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302249 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302250
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251 *decim_x = DIV_ROUND_UP(width, in_width_max);
2252
2253 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2254 if (*decim_x > *x_predecim)
2255 return -EINVAL;
2256
2257 do {
2258 in_width = DIV_ROUND_UP(width, *decim_x);
2259 } while (*decim_x <= *x_predecim &&
2260 in_width > maxsinglelinewidth && ++*decim_x);
2261
2262 if (in_width > maxsinglelinewidth) {
2263 DSSERR("Cannot scale width exceeds max line width");
2264 return -EINVAL;
2265 }
2266
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002267 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302268 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302269 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002270}
2271
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002272static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302273 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302274 const struct omap_video_timings *mgr_timings,
2275 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302276 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302277 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302278 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302279{
Archit Taneja0373cac2011-09-08 13:25:17 +05302280 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302281 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302282 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302283 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302284
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002285 if (width == out_width && height == out_height)
2286 return 0;
2287
Archit Taneja5b54ed32012-09-26 16:55:27 +05302288 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002289 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302290
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002291 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302292 *x_predecim = *y_predecim = 1;
2293 } else {
2294 *x_predecim = max_decim_limit;
2295 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2296 dss_has_feature(FEAT_BURST_2D)) ?
2297 2 : max_decim_limit;
2298 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302299
2300 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2301 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2302 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2303 color_mode == OMAP_DSS_COLOR_CLUT8) {
2304 *x_predecim = 1;
2305 *y_predecim = 1;
2306 *five_taps = false;
2307 return 0;
2308 }
2309
2310 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2311 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2312
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302313 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302314 return -EINVAL;
2315
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302316 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302317 return -EINVAL;
2318
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002319 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302320 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302321 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2322 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302323 if (ret)
2324 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302325
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302326 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2327 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302328
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302329 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302330 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302331 "required core clk rate = %lu Hz, "
2332 "current core clk rate = %lu Hz\n",
2333 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302334 return -EINVAL;
2335 }
2336
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302337 *x_predecim = decim_x;
2338 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302339 return 0;
2340}
2341
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002342int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2343 const struct omap_overlay_info *oi,
2344 const struct omap_video_timings *timings,
2345 int *x_predecim, int *y_predecim)
2346{
2347 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2348 bool five_taps = true;
2349 bool fieldmode = 0;
2350 u16 in_height = oi->height;
2351 u16 in_width = oi->width;
2352 bool ilace = timings->interlace;
2353 u16 out_width, out_height;
2354 int pos_x = oi->pos_x;
2355 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2356 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2357
2358 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2359 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2360
2361 if (ilace && oi->height == out_height)
2362 fieldmode = 1;
2363
2364 if (ilace) {
2365 if (fieldmode)
2366 in_height /= 2;
2367 out_height /= 2;
2368
2369 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2370 in_height, out_height);
2371 }
2372
2373 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2374 return -EINVAL;
2375
2376 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2377 in_height, out_width, out_height, oi->color_mode,
2378 &five_taps, x_predecim, y_predecim, pos_x,
2379 oi->rotation_type, false);
2380}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002381EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002382
Archit Taneja84a880f2012-09-26 16:57:37 +05302383static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302384 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2385 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2386 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2387 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2388 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302389 bool replication, const struct omap_video_timings *mgr_timings,
2390 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302392 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302394 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002395 unsigned offset0, offset1;
2396 s32 row_inc;
2397 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302398 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002399 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302400 u16 in_height = height;
2401 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302402 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302403 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002404 unsigned long pclk = dispc_plane_pclk_rate(plane);
2405 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002406
Archit Taneja84a880f2012-09-26 16:57:37 +05302407 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408 return -EINVAL;
2409
Archit Taneja84a880f2012-09-26 16:57:37 +05302410 out_width = out_width == 0 ? width : out_width;
2411 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002412
Archit Taneja84a880f2012-09-26 16:57:37 +05302413 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002414 fieldmode = 1;
2415
2416 if (ilace) {
2417 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302418 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302419 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302420 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421
2422 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302423 "out_height %d\n", in_height, pos_y,
2424 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002425 }
2426
Archit Taneja84a880f2012-09-26 16:57:37 +05302427 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302428 return -EINVAL;
2429
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002430 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302431 in_height, out_width, out_height, color_mode,
2432 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302433 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302434 if (r)
2435 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302437 in_width = DIV_ROUND_UP(in_width, x_predecim);
2438 in_height = DIV_ROUND_UP(in_height, y_predecim);
2439
Archit Taneja84a880f2012-09-26 16:57:37 +05302440 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2441 color_mode == OMAP_DSS_COLOR_UYVY ||
2442 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302443 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002444
2445 if (ilace && !fieldmode) {
2446 /*
2447 * when downscaling the bottom field may have to start several
2448 * source lines below the top field. Unfortunately ACCUI
2449 * registers will only hold the fractional part of the offset
2450 * so the integer part must be added to the base address of the
2451 * bottom field.
2452 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302453 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454 field_offset = 0;
2455 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302456 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457 }
2458
2459 /* Fields are independent but interleaved in memory. */
2460 if (fieldmode)
2461 field_offset = 1;
2462
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002463 offset0 = 0;
2464 offset1 = 0;
2465 row_inc = 0;
2466 pix_inc = 0;
2467
Archit Taneja6be0d732012-11-07 11:45:04 +05302468 if (plane == OMAP_DSS_WB) {
2469 frame_width = out_width;
2470 frame_height = out_height;
2471 } else {
2472 frame_width = in_width;
2473 frame_height = height;
2474 }
2475
Archit Taneja84a880f2012-09-26 16:57:37 +05302476 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302477 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302478 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302479 &offset0, &offset1, &row_inc, &pix_inc,
2480 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302481 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302482 calc_dma_rotation_offset(rotation, mirror, screen_width,
2483 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302484 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302485 &offset0, &offset1, &row_inc, &pix_inc,
2486 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002487 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302488 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302489 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302490 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302491 &offset0, &offset1, &row_inc, &pix_inc,
2492 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493
2494 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2495 offset0, offset1, row_inc, pix_inc);
2496
Archit Taneja84a880f2012-09-26 16:57:37 +05302497 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498
Archit Taneja84a880f2012-09-26 16:57:37 +05302499 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302500
Archit Taneja84a880f2012-09-26 16:57:37 +05302501 dispc_ovl_set_ba0(plane, paddr + offset0);
2502 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503
Archit Taneja84a880f2012-09-26 16:57:37 +05302504 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2505 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2506 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302507 }
2508
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002509 dispc_ovl_set_row_inc(plane, row_inc);
2510 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511
Archit Taneja84a880f2012-09-26 16:57:37 +05302512 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302513 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514
Archit Taneja84a880f2012-09-26 16:57:37 +05302515 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002516
Archit Taneja78b687f2012-09-21 14:51:49 +05302517 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
Archit Taneja5b54ed32012-09-26 16:55:27 +05302519 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302520 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2521 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302522 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302523 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002524 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525 }
2526
Archit Tanejac35eeb22013-03-26 19:15:24 +05302527 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2528 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002529
Archit Taneja84a880f2012-09-26 16:57:37 +05302530 dispc_ovl_set_zorder(plane, caps, zorder);
2531 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2532 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533
Archit Tanejad79db852012-09-22 12:30:17 +05302534 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302535
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536 return 0;
2537}
2538
Archit Taneja84a880f2012-09-26 16:57:37 +05302539int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302540 bool replication, const struct omap_video_timings *mgr_timings,
2541 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302542{
2543 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002544 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302545 enum omap_channel channel;
2546
2547 channel = dispc_ovl_get_channel_out(plane);
2548
2549 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2550 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2551 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2552 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2553 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2554
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002555 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302556 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2557 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2558 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302559 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302560
2561 return r;
2562}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002563EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302564
Archit Taneja749feff2012-08-31 12:32:52 +05302565int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302566 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302567{
2568 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302569 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302570 enum omap_plane plane = OMAP_DSS_WB;
2571 const int pos_x = 0, pos_y = 0;
2572 const u8 zorder = 0, global_alpha = 0;
2573 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302574 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302575 int in_width = mgr_timings->x_res;
2576 int in_height = mgr_timings->y_res;
2577 enum omap_overlay_caps caps =
2578 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2579
2580 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2581 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2582 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2583 wi->mirror);
2584
2585 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2586 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2587 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2588 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302589 replication, mgr_timings, mem_to_mem);
2590
2591 switch (wi->color_mode) {
2592 case OMAP_DSS_COLOR_RGB16:
2593 case OMAP_DSS_COLOR_RGB24P:
2594 case OMAP_DSS_COLOR_ARGB16:
2595 case OMAP_DSS_COLOR_RGBA16:
2596 case OMAP_DSS_COLOR_RGB12U:
2597 case OMAP_DSS_COLOR_ARGB16_1555:
2598 case OMAP_DSS_COLOR_XRGB16_1555:
2599 case OMAP_DSS_COLOR_RGBX16:
2600 truncation = true;
2601 break;
2602 default:
2603 truncation = false;
2604 break;
2605 }
2606
2607 /* setup extra DISPC_WB_ATTRIBUTES */
2608 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2609 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2610 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2611 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302612
2613 return r;
2614}
2615
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002616int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002617{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002618 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2619
Archit Taneja9b372c22011-05-06 11:45:49 +05302620 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002621
2622 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002624EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002626bool dispc_ovl_enabled(enum omap_plane plane)
2627{
2628 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2629}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002630EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002631
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002632void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002633{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302634 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2635 /* flush posted write */
2636 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002637}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002638EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002639
Tomi Valkeinen65398512012-10-10 11:44:17 +03002640bool dispc_mgr_is_enabled(enum omap_channel channel)
2641{
2642 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2643}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002644EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002645
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302646void dispc_wb_enable(bool enable)
2647{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002648 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302649}
2650
2651bool dispc_wb_is_enabled(void)
2652{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002653 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302654}
2655
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002656static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002657{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002658 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2659 return;
2660
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662}
2663
2664void dispc_lcd_enable_signal(bool enable)
2665{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002666 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2667 return;
2668
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670}
2671
2672void dispc_pck_free_enable(bool enable)
2673{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002674 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2675 return;
2676
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002680static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302682 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002683}
2684
2685
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002686static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302688 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689}
2690
2691void dispc_set_loadmode(enum omap_dss_load_mode mode)
2692{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694}
2695
2696
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002697static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698{
Sumit Semwal8613b002010-12-02 11:27:09 +00002699 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700}
2701
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002702static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703 enum omap_dss_trans_key_type type,
2704 u32 trans_key)
2705{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302706 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707
Sumit Semwal8613b002010-12-02 11:27:09 +00002708 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709}
2710
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002711static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302713 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714}
Archit Taneja11354dd2011-09-26 11:47:29 +05302715
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002716static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2717 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718{
Archit Taneja11354dd2011-09-26 11:47:29 +05302719 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720 return;
2721
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722 if (ch == OMAP_DSS_CHANNEL_LCD)
2723 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002724 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726}
Archit Taneja11354dd2011-09-26 11:47:29 +05302727
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002728void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002729 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002730{
2731 dispc_mgr_set_default_color(channel, info->default_color);
2732 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2733 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2734 dispc_mgr_enable_alpha_fixed_zorder(channel,
2735 info->partial_alpha_enabled);
2736 if (dss_has_feature(FEAT_CPR)) {
2737 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2738 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2739 }
2740}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002741EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002743static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744{
2745 int code;
2746
2747 switch (data_lines) {
2748 case 12:
2749 code = 0;
2750 break;
2751 case 16:
2752 code = 1;
2753 break;
2754 case 18:
2755 code = 2;
2756 break;
2757 case 24:
2758 code = 3;
2759 break;
2760 default:
2761 BUG();
2762 return;
2763 }
2764
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302765 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766}
2767
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002768static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769{
2770 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302771 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772
2773 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302774 case DSS_IO_PAD_MODE_RESET:
2775 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776 gpout1 = 0;
2777 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302778 case DSS_IO_PAD_MODE_RFBI:
2779 gpout0 = 1;
2780 gpout1 = 0;
2781 break;
2782 case DSS_IO_PAD_MODE_BYPASS:
2783 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784 gpout1 = 1;
2785 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 default:
2787 BUG();
2788 return;
2789 }
2790
Archit Taneja569969d2011-08-22 17:41:57 +05302791 l = dispc_read_reg(DISPC_CONTROL);
2792 l = FLD_MOD(l, gpout0, 15, 15);
2793 l = FLD_MOD(l, gpout1, 16, 16);
2794 dispc_write_reg(DISPC_CONTROL, l);
2795}
2796
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002797static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302798{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302799 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002800}
2801
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002802void dispc_mgr_set_lcd_config(enum omap_channel channel,
2803 const struct dss_lcd_mgr_config *config)
2804{
2805 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2806
2807 dispc_mgr_enable_stallmode(channel, config->stallmode);
2808 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2809
2810 dispc_mgr_set_clock_div(channel, &config->clock_info);
2811
2812 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2813
2814 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2815
2816 dispc_mgr_set_lcd_type_tft(channel);
2817}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002818EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002819
Archit Taneja8f366162012-04-16 12:53:44 +05302820static bool _dispc_mgr_size_ok(u16 width, u16 height)
2821{
Archit Taneja33b89922012-11-14 13:50:15 +05302822 return width <= dispc.feat->mgr_width_max &&
2823 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302824}
2825
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2827 int vsw, int vfp, int vbp)
2828{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302829 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2830 hfp < 1 || hfp > dispc.feat->hp_max ||
2831 hbp < 1 || hbp > dispc.feat->hp_max ||
2832 vsw < 1 || vsw > dispc.feat->sw_max ||
2833 vfp < 0 || vfp > dispc.feat->vp_max ||
2834 vbp < 0 || vbp > dispc.feat->vp_max)
2835 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002836 return true;
2837}
2838
Archit Tanejaca5ca692013-03-26 19:15:22 +05302839static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2840 unsigned long pclk)
2841{
2842 if (dss_mgr_is_lcd(channel))
2843 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2844 else
2845 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2846}
2847
Archit Taneja8f366162012-04-16 12:53:44 +05302848bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302849 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002850{
Archit Taneja8f366162012-04-16 12:53:44 +05302851 bool timings_ok;
2852
2853 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2854
Archit Tanejaca5ca692013-03-26 19:15:22 +05302855 timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
2856
2857 if (dss_mgr_is_lcd(channel)) {
2858 timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2859 timings->hbp, timings->vsw, timings->vfp,
2860 timings->vbp);
2861 }
Archit Taneja8f366162012-04-16 12:53:44 +05302862
2863 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864}
2865
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002866static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302867 int hfp, int hbp, int vsw, int vfp, int vbp,
2868 enum omap_dss_signal_level vsync_level,
2869 enum omap_dss_signal_level hsync_level,
2870 enum omap_dss_signal_edge data_pclk_edge,
2871 enum omap_dss_signal_level de_level,
2872 enum omap_dss_signal_edge sync_pclk_edge)
2873
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874{
Archit Taneja655e2942012-06-21 10:37:43 +05302875 u32 timing_h, timing_v, l;
2876 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302878 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2879 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2880 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2881 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2882 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2883 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002885 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2886 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302887
2888 switch (data_pclk_edge) {
2889 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2890 ipc = false;
2891 break;
2892 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2893 ipc = true;
2894 break;
2895 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2896 default:
2897 BUG();
2898 }
2899
2900 switch (sync_pclk_edge) {
2901 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2902 onoff = false;
2903 rf = false;
2904 break;
2905 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2906 onoff = true;
2907 rf = false;
2908 break;
2909 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2910 onoff = true;
2911 rf = true;
2912 break;
2913 default:
2914 BUG();
2915 };
2916
2917 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2918 l |= FLD_VAL(onoff, 17, 17);
2919 l |= FLD_VAL(rf, 16, 16);
2920 l |= FLD_VAL(de_level, 15, 15);
2921 l |= FLD_VAL(ipc, 14, 14);
2922 l |= FLD_VAL(hsync_level, 13, 13);
2923 l |= FLD_VAL(vsync_level, 12, 12);
2924 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925}
2926
2927/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302928void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002929 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930{
2931 unsigned xtot, ytot;
2932 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302933 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934
Archit Taneja2aefad42012-05-18 14:36:54 +05302935 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302936
Archit Taneja2aefad42012-05-18 14:36:54 +05302937 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302938 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002939 return;
2940 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302941
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302942 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302943 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302944 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2945 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302946
Archit Taneja2aefad42012-05-18 14:36:54 +05302947 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2948 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302949
2950 ht = (timings->pixel_clock * 1000) / xtot;
2951 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2952
2953 DSSDBG("pck %u\n", timings->pixel_clock);
2954 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302955 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302956 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2957 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2958 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959
Archit Tanejac51d9212012-04-16 12:53:43 +05302960 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302961 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302962 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302963 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302964 }
Archit Taneja8f366162012-04-16 12:53:44 +05302965
Archit Taneja2aefad42012-05-18 14:36:54 +05302966 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002968EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002970static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002971 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972{
2973 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002974 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002976 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978}
2979
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002980static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002981 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002982{
2983 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002984 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985 *lck_div = FLD_GET(l, 23, 16);
2986 *pck_div = FLD_GET(l, 7, 0);
2987}
2988
2989unsigned long dispc_fclk_rate(void)
2990{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002992 unsigned long r = 0;
2993
Taneja, Archit66534e82011-03-08 05:50:34 -06002994 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302995 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02002996 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06002997 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302998 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302999 dsidev = dsi_get_dsidev_from_id(0);
3000 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003001 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303002 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3003 dsidev = dsi_get_dsidev_from_id(1);
3004 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3005 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003006 default:
3007 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003008 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003009 }
3010
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011 return r;
3012}
3013
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003014unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303016 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017 int lcd;
3018 unsigned long r;
3019 u32 l;
3020
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003021 if (dss_mgr_is_lcd(channel)) {
3022 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003024 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003025
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003026 switch (dss_get_lcd_clk_source(channel)) {
3027 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003028 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003029 break;
3030 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3031 dsidev = dsi_get_dsidev_from_id(0);
3032 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3033 break;
3034 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3035 dsidev = dsi_get_dsidev_from_id(1);
3036 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3037 break;
3038 default:
3039 BUG();
3040 return 0;
3041 }
3042
3043 return r / lcd;
3044 } else {
3045 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003046 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047}
3048
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003049unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303053 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303054 int pcd;
3055 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303057 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003058
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303059 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303061 r = dispc_mgr_lclk_rate(channel);
3062
3063 return r / pcd;
3064 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303065 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303066
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303067 source = dss_get_hdmi_venc_clk_source();
3068
3069 switch (source) {
3070 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303071 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303072 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303073 return hdmi_get_pixel_clock();
3074 default:
3075 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003076 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303077 }
3078 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079}
3080
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303081unsigned long dispc_core_clk_rate(void)
3082{
3083 int lcd;
3084 unsigned long fclk = dispc_fclk_rate();
3085
3086 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3087 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3088 else
3089 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3090
3091 return fclk / lcd;
3092}
3093
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303094static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3095{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003096 enum omap_channel channel;
3097
3098 if (plane == OMAP_DSS_WB)
3099 return 0;
3100
3101 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303102
3103 return dispc_mgr_pclk_rate(channel);
3104}
3105
3106static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3107{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003108 enum omap_channel channel;
3109
3110 if (plane == OMAP_DSS_WB)
3111 return 0;
3112
3113 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303114
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003115 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303116}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003117
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303118static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003119{
3120 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303121 enum omap_dss_clk_source lcd_clk_src;
3122
3123 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3124
3125 lcd_clk_src = dss_get_lcd_clk_source(channel);
3126
3127 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3128 dss_get_generic_clk_source_name(lcd_clk_src),
3129 dss_feat_get_clk_source_name(lcd_clk_src));
3130
3131 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3132
3133 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3134 dispc_mgr_lclk_rate(channel), lcd);
3135 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3136 dispc_mgr_pclk_rate(channel), pcd);
3137}
3138
3139void dispc_dump_clocks(struct seq_file *s)
3140{
3141 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003142 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303143 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003145 if (dispc_runtime_get())
3146 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003148 seq_printf(s, "- DISPC -\n");
3149
Archit Taneja067a57e2011-03-02 11:57:25 +05303150 seq_printf(s, "dispc fclk source = %s (%s)\n",
3151 dss_get_generic_clk_source_name(dispc_clk_src),
3152 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153
3154 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003155
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003156 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3157 seq_printf(s, "- DISPC-CORE-CLK -\n");
3158 l = dispc_read_reg(DISPC_DIVISOR);
3159 lcd = FLD_GET(l, 23, 16);
3160
3161 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3162 (dispc_fclk_rate()/lcd), lcd);
3163 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003164
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303165 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003166
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303167 if (dss_has_feature(FEAT_MGR_LCD2))
3168 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3169 if (dss_has_feature(FEAT_MGR_LCD3))
3170 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003171
3172 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173}
3174
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003175static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303177 int i, j;
3178 const char *mgr_names[] = {
3179 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3180 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3181 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303182 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303183 };
3184 const char *ovl_names[] = {
3185 [OMAP_DSS_GFX] = "GFX",
3186 [OMAP_DSS_VIDEO1] = "VID1",
3187 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303188 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303189 };
3190 const char **p_names;
3191
Archit Taneja9b372c22011-05-06 11:45:49 +05303192#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003193
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003194 if (dispc_runtime_get())
3195 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196
Archit Taneja5010be82011-08-05 19:06:00 +05303197 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198 DUMPREG(DISPC_REVISION);
3199 DUMPREG(DISPC_SYSCONFIG);
3200 DUMPREG(DISPC_SYSSTATUS);
3201 DUMPREG(DISPC_IRQSTATUS);
3202 DUMPREG(DISPC_IRQENABLE);
3203 DUMPREG(DISPC_CONTROL);
3204 DUMPREG(DISPC_CONFIG);
3205 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206 DUMPREG(DISPC_LINE_STATUS);
3207 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303208 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3209 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003210 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003211 if (dss_has_feature(FEAT_MGR_LCD2)) {
3212 DUMPREG(DISPC_CONTROL2);
3213 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003214 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303215 if (dss_has_feature(FEAT_MGR_LCD3)) {
3216 DUMPREG(DISPC_CONTROL3);
3217 DUMPREG(DISPC_CONFIG3);
3218 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003219
Archit Taneja5010be82011-08-05 19:06:00 +05303220#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003221
Archit Taneja5010be82011-08-05 19:06:00 +05303222#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303223#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003224 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303225 dispc_read_reg(DISPC_REG(i, r)))
3226
Archit Taneja4dd2da12011-08-05 19:06:01 +05303227 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303228
Archit Taneja4dd2da12011-08-05 19:06:01 +05303229 /* DISPC channel specific registers */
3230 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3231 DUMPREG(i, DISPC_DEFAULT_COLOR);
3232 DUMPREG(i, DISPC_TRANS_COLOR);
3233 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003234
Archit Taneja4dd2da12011-08-05 19:06:01 +05303235 if (i == OMAP_DSS_CHANNEL_DIGIT)
3236 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303237
Archit Taneja4dd2da12011-08-05 19:06:01 +05303238 DUMPREG(i, DISPC_DEFAULT_COLOR);
3239 DUMPREG(i, DISPC_TRANS_COLOR);
3240 DUMPREG(i, DISPC_TIMING_H);
3241 DUMPREG(i, DISPC_TIMING_V);
3242 DUMPREG(i, DISPC_POL_FREQ);
3243 DUMPREG(i, DISPC_DIVISORo);
3244 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303245
Archit Taneja4dd2da12011-08-05 19:06:01 +05303246 DUMPREG(i, DISPC_DATA_CYCLE1);
3247 DUMPREG(i, DISPC_DATA_CYCLE2);
3248 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003249
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003250 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303251 DUMPREG(i, DISPC_CPR_COEF_R);
3252 DUMPREG(i, DISPC_CPR_COEF_G);
3253 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003254 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003255 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003256
Archit Taneja4dd2da12011-08-05 19:06:01 +05303257 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003258
Archit Taneja4dd2da12011-08-05 19:06:01 +05303259 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3260 DUMPREG(i, DISPC_OVL_BA0);
3261 DUMPREG(i, DISPC_OVL_BA1);
3262 DUMPREG(i, DISPC_OVL_POSITION);
3263 DUMPREG(i, DISPC_OVL_SIZE);
3264 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3265 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3266 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3267 DUMPREG(i, DISPC_OVL_ROW_INC);
3268 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3269 if (dss_has_feature(FEAT_PRELOAD))
3270 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271
Archit Taneja4dd2da12011-08-05 19:06:01 +05303272 if (i == OMAP_DSS_GFX) {
3273 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3274 DUMPREG(i, DISPC_OVL_TABLE_BA);
3275 continue;
3276 }
3277
3278 DUMPREG(i, DISPC_OVL_FIR);
3279 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3280 DUMPREG(i, DISPC_OVL_ACCU0);
3281 DUMPREG(i, DISPC_OVL_ACCU1);
3282 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3283 DUMPREG(i, DISPC_OVL_BA0_UV);
3284 DUMPREG(i, DISPC_OVL_BA1_UV);
3285 DUMPREG(i, DISPC_OVL_FIR2);
3286 DUMPREG(i, DISPC_OVL_ACCU2_0);
3287 DUMPREG(i, DISPC_OVL_ACCU2_1);
3288 }
3289 if (dss_has_feature(FEAT_ATTR2))
3290 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3291 if (dss_has_feature(FEAT_PRELOAD))
3292 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303293 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003294
Archit Taneja5010be82011-08-05 19:06:00 +05303295#undef DISPC_REG
3296#undef DUMPREG
3297
3298#define DISPC_REG(plane, name, i) name(plane, i)
3299#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003301 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303302 dispc_read_reg(DISPC_REG(plane, name, i)))
3303
Archit Taneja4dd2da12011-08-05 19:06:01 +05303304 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303305
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 /* start from OMAP_DSS_VIDEO1 */
3307 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3308 for (j = 0; j < 8; j++)
3309 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303310
Archit Taneja4dd2da12011-08-05 19:06:01 +05303311 for (j = 0; j < 8; j++)
3312 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303313
Archit Taneja4dd2da12011-08-05 19:06:01 +05303314 for (j = 0; j < 5; j++)
3315 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003316
Archit Taneja4dd2da12011-08-05 19:06:01 +05303317 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3318 for (j = 0; j < 8; j++)
3319 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3320 }
Amber Jainab5ca072011-05-19 19:47:53 +05303321
Archit Taneja4dd2da12011-08-05 19:06:01 +05303322 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3323 for (j = 0; j < 8; j++)
3324 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303325
Archit Taneja4dd2da12011-08-05 19:06:01 +05303326 for (j = 0; j < 8; j++)
3327 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303328
Archit Taneja4dd2da12011-08-05 19:06:01 +05303329 for (j = 0; j < 8; j++)
3330 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3331 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003332 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003334 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303335
3336#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337#undef DUMPREG
3338}
3339
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003340/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303341void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003342 struct dispc_clock_info *cinfo)
3343{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003344 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345 unsigned long best_pck;
3346 u16 best_ld, cur_ld;
3347 u16 best_pd, cur_pd;
3348
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003349 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3350 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3351
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352 best_pck = 0;
3353 best_ld = 0;
3354 best_pd = 0;
3355
3356 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3357 unsigned long lck = fck / cur_ld;
3358
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003359 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003360 unsigned long pck = lck / cur_pd;
3361 long old_delta = abs(best_pck - req_pck);
3362 long new_delta = abs(pck - req_pck);
3363
3364 if (best_pck == 0 || new_delta < old_delta) {
3365 best_pck = pck;
3366 best_ld = cur_ld;
3367 best_pd = cur_pd;
3368
3369 if (pck == req_pck)
3370 goto found;
3371 }
3372
3373 if (pck < req_pck)
3374 break;
3375 }
3376
3377 if (lck / pcd_min < req_pck)
3378 break;
3379 }
3380
3381found:
3382 cinfo->lck_div = best_ld;
3383 cinfo->pck_div = best_pd;
3384 cinfo->lck = fck / cinfo->lck_div;
3385 cinfo->pck = cinfo->lck / cinfo->pck_div;
3386}
3387
3388/* calculate clock rates using dividers in cinfo */
3389int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3390 struct dispc_clock_info *cinfo)
3391{
3392 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3393 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003394 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003395 return -EINVAL;
3396
3397 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3398 cinfo->pck = cinfo->lck / cinfo->pck_div;
3399
3400 return 0;
3401}
3402
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303403void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003404 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003405{
3406 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3407 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3408
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003409 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410}
3411
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003412int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003413 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003414{
3415 unsigned long fck;
3416
3417 fck = dispc_fclk_rate();
3418
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003419 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3420 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003421
3422 cinfo->lck = fck / cinfo->lck_div;
3423 cinfo->pck = cinfo->lck / cinfo->pck_div;
3424
3425 return 0;
3426}
3427
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003428u32 dispc_read_irqstatus(void)
3429{
3430 return dispc_read_reg(DISPC_IRQSTATUS);
3431}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003432EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003433
3434void dispc_clear_irqstatus(u32 mask)
3435{
3436 dispc_write_reg(DISPC_IRQSTATUS, mask);
3437}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003438EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003439
3440u32 dispc_read_irqenable(void)
3441{
3442 return dispc_read_reg(DISPC_IRQENABLE);
3443}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003444EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003445
3446void dispc_write_irqenable(u32 mask)
3447{
3448 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3449
3450 /* clear the irqstatus for newly enabled irqs */
3451 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3452
3453 dispc_write_reg(DISPC_IRQENABLE, mask);
3454}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003455EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003456
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003457void dispc_enable_sidle(void)
3458{
3459 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3460}
3461
3462void dispc_disable_sidle(void)
3463{
3464 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3465}
3466
3467static void _omap_dispc_initial_config(void)
3468{
3469 u32 l;
3470
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003471 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3472 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3473 l = dispc_read_reg(DISPC_DIVISOR);
3474 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3475 l = FLD_MOD(l, 1, 0, 0);
3476 l = FLD_MOD(l, 1, 23, 16);
3477 dispc_write_reg(DISPC_DIVISOR, l);
3478 }
3479
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003481 if (dss_has_feature(FEAT_FUNCGATED))
3482 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483
Archit Taneja6e5264b2012-09-11 12:04:47 +05303484 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485
3486 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3487
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003488 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003489
3490 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303491
3492 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003493}
3494
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303495static const struct dispc_features omap24xx_dispc_feats __initconst = {
3496 .sw_start = 5,
3497 .fp_start = 15,
3498 .bp_start = 27,
3499 .sw_max = 64,
3500 .vp_max = 255,
3501 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303502 .mgr_width_start = 10,
3503 .mgr_height_start = 26,
3504 .mgr_width_max = 2048,
3505 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303506 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303507 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3508 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003509 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003510 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303511};
3512
3513static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3514 .sw_start = 5,
3515 .fp_start = 15,
3516 .bp_start = 27,
3517 .sw_max = 64,
3518 .vp_max = 255,
3519 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303520 .mgr_width_start = 10,
3521 .mgr_height_start = 26,
3522 .mgr_width_max = 2048,
3523 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303524 .max_lcd_pclk = 173000000,
3525 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303526 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3527 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003528 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003529 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303530};
3531
3532static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3533 .sw_start = 7,
3534 .fp_start = 19,
3535 .bp_start = 31,
3536 .sw_max = 256,
3537 .vp_max = 4095,
3538 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303539 .mgr_width_start = 10,
3540 .mgr_height_start = 26,
3541 .mgr_width_max = 2048,
3542 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303543 .max_lcd_pclk = 173000000,
3544 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303545 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3546 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003547 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003548 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303549};
3550
3551static const struct dispc_features omap44xx_dispc_feats __initconst = {
3552 .sw_start = 7,
3553 .fp_start = 19,
3554 .bp_start = 31,
3555 .sw_max = 256,
3556 .vp_max = 4095,
3557 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303558 .mgr_width_start = 10,
3559 .mgr_height_start = 26,
3560 .mgr_width_max = 2048,
3561 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303562 .max_lcd_pclk = 170000000,
3563 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303564 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3565 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003566 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003567 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303568};
3569
Archit Taneja264236f2012-11-14 13:50:16 +05303570static const struct dispc_features omap54xx_dispc_feats __initconst = {
3571 .sw_start = 7,
3572 .fp_start = 19,
3573 .bp_start = 31,
3574 .sw_max = 256,
3575 .vp_max = 4095,
3576 .hp_max = 4096,
3577 .mgr_width_start = 11,
3578 .mgr_height_start = 27,
3579 .mgr_width_max = 4096,
3580 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303581 .max_lcd_pclk = 170000000,
3582 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303583 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3584 .calc_core_clk = calc_core_clk_44xx,
3585 .num_fifos = 5,
3586 .gfx_fifo_workaround = true,
3587};
3588
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003589static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303590{
3591 const struct dispc_features *src;
3592 struct dispc_features *dst;
3593
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003594 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303595 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003596 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303597 return -ENOMEM;
3598 }
3599
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003600 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003601 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303602 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003603 break;
3604
3605 case OMAPDSS_VER_OMAP34xx_ES1:
3606 src = &omap34xx_rev1_0_dispc_feats;
3607 break;
3608
3609 case OMAPDSS_VER_OMAP34xx_ES3:
3610 case OMAPDSS_VER_OMAP3630:
3611 case OMAPDSS_VER_AM35xx:
3612 src = &omap34xx_rev3_0_dispc_feats;
3613 break;
3614
3615 case OMAPDSS_VER_OMAP4430_ES1:
3616 case OMAPDSS_VER_OMAP4430_ES2:
3617 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303618 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003619 break;
3620
3621 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303622 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003623 break;
3624
3625 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303626 return -ENODEV;
3627 }
3628
3629 memcpy(dst, src, sizeof(*dst));
3630 dispc.feat = dst;
3631
3632 return 0;
3633}
3634
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003635int dispc_request_irq(irq_handler_t handler, void *dev_id)
3636{
3637 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3638 IRQF_SHARED, "OMAP DISPC", dev_id);
3639}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003640EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003641
3642void dispc_free_irq(void *dev_id)
3643{
3644 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3645}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003646EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003647
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003648/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003649static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003650{
3651 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003652 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003653 struct resource *dispc_mem;
3654
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003655 dispc.pdev = pdev;
3656
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003657 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303658 if (r)
3659 return r;
3660
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003661 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3662 if (!dispc_mem) {
3663 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003664 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003665 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003666
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003667 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3668 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003669 if (!dispc.base) {
3670 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003671 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003672 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003673
archit tanejaaffe3602011-02-23 08:41:03 +00003674 dispc.irq = platform_get_irq(dispc.pdev, 0);
3675 if (dispc.irq < 0) {
3676 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003677 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003678 }
3679
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003680 pm_runtime_enable(&pdev->dev);
3681
3682 r = dispc_runtime_get();
3683 if (r)
3684 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003685
3686 _omap_dispc_initial_config();
3687
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003688 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003689 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003690 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3691
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003692 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003693
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003694 dss_debugfs_create_file("dispc", dispc_dump_regs);
3695
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003696 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003697
3698err_runtime_get:
3699 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003700 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003701}
3702
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003703static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003704{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003705 pm_runtime_disable(&pdev->dev);
3706
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003707 return 0;
3708}
3709
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003710static int dispc_runtime_suspend(struct device *dev)
3711{
3712 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003713
3714 return 0;
3715}
3716
3717static int dispc_runtime_resume(struct device *dev)
3718{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003719 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003720
3721 return 0;
3722}
3723
3724static const struct dev_pm_ops dispc_pm_ops = {
3725 .runtime_suspend = dispc_runtime_suspend,
3726 .runtime_resume = dispc_runtime_resume,
3727};
3728
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003729static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003730 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003731 .driver = {
3732 .name = "omapdss_dispc",
3733 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003734 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003735 },
3736};
3737
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003738int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003739{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003740 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003741}
3742
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003743void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003744{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003745 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003746}