blob: f6c241fdc676a17cb054c550ee2a6b242f71e431 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000058#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020060#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010061#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
Chris Wilsond501b1d2016-04-13 17:35:02 +010065#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000066#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020067#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Daniel Vetter2388cd92017-05-15 09:11:48 +020083#define DRIVER_DATE "20170515"
84#define DRIVER_TIMESTAMP 1494832308
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
118static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
119{
120 uint_fixed_16_16_t fp;
121
122 WARN_ON(val >> 16);
123
124 fp.val = val << 16;
125 return fp;
126}
127
128static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
129{
130 return DIV_ROUND_UP(fp.val, 1 << 16);
131}
132
133static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
134{
135 return fp.val >> 16;
136}
137
138static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
139 uint_fixed_16_16_t min2)
140{
141 uint_fixed_16_16_t min;
142
143 min.val = min(min1.val, min2.val);
144 return min;
145}
146
147static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
148 uint_fixed_16_16_t max2)
149{
150 uint_fixed_16_16_t max;
151
152 max.val = max(max1.val, max2.val);
153 return max;
154}
155
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530156static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
157 uint_fixed_16_16_t d)
158{
159 return DIV_ROUND_UP(val.val, d.val);
160}
161
162static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
163 uint_fixed_16_16_t mul)
164{
165 uint64_t intermediate_val;
166 uint32_t result;
167
168 intermediate_val = (uint64_t) val * mul.val;
169 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
170 WARN_ON(intermediate_val >> 32);
171 result = clamp_t(uint32_t, intermediate_val, 0, ~0);
172 return result;
173}
174
175static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
176 uint_fixed_16_16_t mul)
177{
178 uint64_t intermediate_val;
179 uint_fixed_16_16_t fp;
180
181 intermediate_val = (uint64_t) val.val * mul.val;
182 intermediate_val = intermediate_val >> 16;
183 WARN_ON(intermediate_val >> 32);
184 fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
185 return fp;
186}
187
Kumar, Maheshafbc95c2017-05-17 17:28:20 +0530188static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530189{
190 uint_fixed_16_16_t fp, res;
191
192 fp = u32_to_fixed_16_16(val);
193 res.val = DIV_ROUND_UP(fp.val, d);
194 return res;
195}
196
Kumar, Maheshafbc95c2017-05-17 17:28:20 +0530197static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530198{
199 uint_fixed_16_16_t res;
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
204 WARN_ON(interm_val >> 32);
205 res.val = (uint32_t) interm_val;
206
207 return res;
208}
209
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530210static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
211 uint_fixed_16_16_t d)
212{
213 uint64_t interm_val;
214
215 interm_val = (uint64_t)val << 16;
216 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
217 WARN_ON(interm_val >> 32);
218 return clamp_t(uint32_t, interm_val, 0, ~0);
219}
220
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530221static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
222 uint_fixed_16_16_t mul)
223{
224 uint64_t intermediate_val;
225 uint_fixed_16_16_t fp;
226
227 intermediate_val = (uint64_t) val * mul.val;
228 WARN_ON(intermediate_val >> 32);
229 fp.val = (uint32_t) intermediate_val;
230 return fp;
231}
232
Jani Nikula42a8ca42015-08-27 16:23:30 +0300233static inline const char *yesno(bool v)
234{
235 return v ? "yes" : "no";
236}
237
Jani Nikula87ad3212016-01-14 12:53:34 +0200238static inline const char *onoff(bool v)
239{
240 return v ? "on" : "off";
241}
242
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000243static inline const char *enableddisabled(bool v)
244{
245 return v ? "enabled" : "disabled";
246}
247
Jesse Barnes317c35d2008-08-25 15:11:06 -0700248enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200249 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700250 PIPE_A = 0,
251 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800252 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200253 _PIPE_EDP,
254 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700255};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800256#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700257
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200258enum transcoder {
259 TRANSCODER_A = 0,
260 TRANSCODER_B,
261 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200262 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200263 TRANSCODER_DSI_A,
264 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200265 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200266};
Jani Nikulada205632016-03-15 21:51:10 +0200267
268static inline const char *transcoder_name(enum transcoder transcoder)
269{
270 switch (transcoder) {
271 case TRANSCODER_A:
272 return "A";
273 case TRANSCODER_B:
274 return "B";
275 case TRANSCODER_C:
276 return "C";
277 case TRANSCODER_EDP:
278 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200279 case TRANSCODER_DSI_A:
280 return "DSI A";
281 case TRANSCODER_DSI_C:
282 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200283 default:
284 return "<invalid>";
285 }
286}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200287
Jani Nikula4d1de972016-03-18 17:05:42 +0200288static inline bool transcoder_is_dsi(enum transcoder transcoder)
289{
290 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
291}
292
Damien Lespiau84139d12014-03-28 00:18:32 +0530293/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200294 * Global legacy plane identifier. Valid only for primary/sprite
295 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530296 */
Jesse Barnes80824002009-09-10 15:28:06 -0700297enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200298 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700299 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800300 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700301};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800302#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800303
Ville Syrjälä580503c2016-10-31 22:37:00 +0200304#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300305
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200306/*
307 * Per-pipe plane identifier.
308 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
309 * number of planes per CRTC. Not all platforms really have this many planes,
310 * which means some arrays of size I915_MAX_PLANES may have unused entries
311 * between the topmost sprite plane and the cursor plane.
312 *
313 * This is expected to be passed to various register macros
314 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
315 */
316enum plane_id {
317 PLANE_PRIMARY,
318 PLANE_SPRITE0,
319 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200320 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200321 PLANE_CURSOR,
322 I915_MAX_PLANES,
323};
324
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200325#define for_each_plane_id_on_crtc(__crtc, __p) \
326 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
327 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
328
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300329enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700330 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300331 PORT_A = 0,
332 PORT_B,
333 PORT_C,
334 PORT_D,
335 PORT_E,
336 I915_MAX_PORTS
337};
338#define port_name(p) ((p) + 'A')
339
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300340#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800341
342enum dpio_channel {
343 DPIO_CH0,
344 DPIO_CH1
345};
346
347enum dpio_phy {
348 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200349 DPIO_PHY1,
350 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800351};
352
Paulo Zanonib97186f2013-05-03 12:15:36 -0300353enum intel_display_power_domain {
354 POWER_DOMAIN_PIPE_A,
355 POWER_DOMAIN_PIPE_B,
356 POWER_DOMAIN_PIPE_C,
357 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
358 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
359 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
360 POWER_DOMAIN_TRANSCODER_A,
361 POWER_DOMAIN_TRANSCODER_B,
362 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300363 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200364 POWER_DOMAIN_TRANSCODER_DSI_A,
365 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100366 POWER_DOMAIN_PORT_DDI_A_LANES,
367 POWER_DOMAIN_PORT_DDI_B_LANES,
368 POWER_DOMAIN_PORT_DDI_C_LANES,
369 POWER_DOMAIN_PORT_DDI_D_LANES,
370 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200371 POWER_DOMAIN_PORT_DDI_A_IO,
372 POWER_DOMAIN_PORT_DDI_B_IO,
373 POWER_DOMAIN_PORT_DDI_C_IO,
374 POWER_DOMAIN_PORT_DDI_D_IO,
375 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200376 POWER_DOMAIN_PORT_DSI,
377 POWER_DOMAIN_PORT_CRT,
378 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300379 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200380 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300381 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000382 POWER_DOMAIN_AUX_A,
383 POWER_DOMAIN_AUX_B,
384 POWER_DOMAIN_AUX_C,
385 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100386 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100387 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300388 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300389
390 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300391};
392
393#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
394#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
395 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300396#define POWER_DOMAIN_TRANSCODER(tran) \
397 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
398 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300399
Egbert Eich1d843f92013-02-25 12:06:49 -0500400enum hpd_pin {
401 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500402 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
403 HPD_CRT,
404 HPD_SDVO_B,
405 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700406 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500407 HPD_PORT_B,
408 HPD_PORT_C,
409 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800410 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500411 HPD_NUM_PINS
412};
413
Jani Nikulac91711f2015-05-28 15:43:48 +0300414#define for_each_hpd_pin(__pin) \
415 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
416
Lyude317eaa92017-02-03 21:18:25 -0500417#define HPD_STORM_DEFAULT_THRESHOLD 5
418
Jani Nikula5fcece82015-05-27 15:03:42 +0300419struct i915_hotplug {
420 struct work_struct hotplug_work;
421
422 struct {
423 unsigned long last_jiffies;
424 int count;
425 enum {
426 HPD_ENABLED = 0,
427 HPD_DISABLED = 1,
428 HPD_MARK_DISABLED = 2
429 } state;
430 } stats[HPD_NUM_PINS];
431 u32 event_bits;
432 struct delayed_work reenable_work;
433
434 struct intel_digital_port *irq_port[I915_MAX_PORTS];
435 u32 long_port_mask;
436 u32 short_port_mask;
437 struct work_struct dig_port_work;
438
Lyude19625e82016-06-21 17:03:44 -0400439 struct work_struct poll_init_work;
440 bool poll_enabled;
441
Lyude317eaa92017-02-03 21:18:25 -0500442 unsigned int hpd_storm_threshold;
443
Jani Nikula5fcece82015-05-27 15:03:42 +0300444 /*
445 * if we get a HPD irq from DP and a HPD irq from non-DP
446 * the non-DP HPD could block the workqueue on a mode config
447 * mutex getting, that userspace may have taken. However
448 * userspace is waiting on the DP workqueue to run which is
449 * blocked behind the non-DP one.
450 */
451 struct workqueue_struct *dp_wq;
452};
453
Chris Wilson2a2d5482012-12-03 11:49:06 +0000454#define I915_GEM_GPU_DOMAINS \
455 (I915_GEM_DOMAIN_RENDER | \
456 I915_GEM_DOMAIN_SAMPLER | \
457 I915_GEM_DOMAIN_COMMAND | \
458 I915_GEM_DOMAIN_INSTRUCTION | \
459 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700460
Damien Lespiau055e3932014-08-18 13:49:10 +0100461#define for_each_pipe(__dev_priv, __p) \
462 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200463#define for_each_pipe_masked(__dev_priv, __p, __mask) \
464 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
465 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700466#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000467 for ((__p) = 0; \
468 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
469 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000470#define for_each_sprite(__dev_priv, __p, __s) \
471 for ((__s) = 0; \
472 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
473 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800474
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200475#define for_each_port_masked(__port, __ports_mask) \
476 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
477 for_each_if ((__ports_mask) & (1 << (__port)))
478
Damien Lespiaud79b8142014-05-13 23:32:23 +0100479#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100480 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100481
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300482#define for_each_intel_plane(dev, intel_plane) \
483 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100484 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300485 base.head)
486
Matt Roperc107acf2016-05-12 07:06:01 -0700487#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100488 list_for_each_entry(intel_plane, \
489 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700490 base.head) \
491 for_each_if ((plane_mask) & \
492 (1 << drm_plane_index(&intel_plane->base)))
493
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300494#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
495 list_for_each_entry(intel_plane, \
496 &(dev)->mode_config.plane_list, \
497 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200498 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300499
Chris Wilson91c8a322016-07-05 10:40:23 +0100500#define for_each_intel_crtc(dev, intel_crtc) \
501 list_for_each_entry(intel_crtc, \
502 &(dev)->mode_config.crtc_list, \
503 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100504
Chris Wilson91c8a322016-07-05 10:40:23 +0100505#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
506 list_for_each_entry(intel_crtc, \
507 &(dev)->mode_config.crtc_list, \
508 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700509 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
510
Damien Lespiaub2784e12014-08-05 11:29:37 +0100511#define for_each_intel_encoder(dev, intel_encoder) \
512 list_for_each_entry(intel_encoder, \
513 &(dev)->mode_config.encoder_list, \
514 base.head)
515
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100516#define for_each_intel_connector_iter(intel_connector, iter) \
517 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
518
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200519#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
520 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200521 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200522
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800523#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
524 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200525 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800526
Borun Fub04c5bd2014-07-12 10:02:27 +0530527#define for_each_power_domain(domain, mask) \
528 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200529 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530530
Imre Deak75ccb2e2017-02-17 17:39:43 +0200531#define for_each_power_well(__dev_priv, __power_well) \
532 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
533 (__power_well) - (__dev_priv)->power_domains.power_wells < \
534 (__dev_priv)->power_domains.power_well_count; \
535 (__power_well)++)
536
537#define for_each_power_well_rev(__dev_priv, __power_well) \
538 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
539 (__dev_priv)->power_domains.power_well_count - 1; \
540 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
541 (__power_well)--)
542
543#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
544 for_each_power_well(__dev_priv, __power_well) \
545 for_each_if ((__power_well)->domains & (__domain_mask))
546
547#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
548 for_each_power_well_rev(__dev_priv, __power_well) \
549 for_each_if ((__power_well)->domains & (__domain_mask))
550
Ville Syrjäläff32c542017-03-02 19:14:57 +0200551#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
552 for ((__i) = 0; \
553 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
554 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
555 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
556 (__i)++) \
557 for_each_if (plane_state)
558
Daniel Vettere7b903d2013-06-05 13:34:14 +0200559struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100560struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100561struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200562
Chris Wilsona6f766f2015-04-27 13:41:20 +0100563struct drm_i915_file_private {
564 struct drm_i915_private *dev_priv;
565 struct drm_file *file;
566
567 struct {
568 spinlock_t lock;
569 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100570/* 20ms is a fairly arbitrary limit (greater than the average frame time)
571 * chosen to prevent the CPU getting more than a frame ahead of the GPU
572 * (when using lax throttling for the frontbuffer). We also use it to
573 * offer free GPU waitboosts for severely congested workloads.
574 */
575#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100576 } mm;
577 struct idr context_idr;
578
Chris Wilson2e1b8732015-04-27 13:41:22 +0100579 struct intel_rps_client {
580 struct list_head link;
581 unsigned boosts;
582 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100583
Chris Wilsonc80ff162016-07-27 09:07:27 +0100584 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200585
586/* Client can have a maximum of 3 contexts banned before
587 * it is denied of creating new contexts. As one context
588 * ban needs 4 consecutive hangs, and more if there is
589 * progress in between, this is a last resort stop gap measure
590 * to limit the badly behaving clients access to gpu.
591 */
592#define I915_MAX_CLIENT_CONTEXT_BANS 3
593 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100594};
595
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100596/* Used by dp and fdi links */
597struct intel_link_m_n {
598 uint32_t tu;
599 uint32_t gmch_m;
600 uint32_t gmch_n;
601 uint32_t link_m;
602 uint32_t link_n;
603};
604
605void intel_link_compute_m_n(int bpp, int nlanes,
606 int pixel_clock, int link_clock,
607 struct intel_link_m_n *m_n);
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609/* Interface history:
610 *
611 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100612 * 1.2: Add Power Management
613 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100614 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000615 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000616 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
617 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 */
619#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000620#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621#define DRIVER_PATCHLEVEL 0
622
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623struct opregion_header;
624struct opregion_acpi;
625struct opregion_swsci;
626struct opregion_asle;
627
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100628struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000629 struct opregion_header *header;
630 struct opregion_acpi *acpi;
631 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300632 u32 swsci_gbda_sub_functions;
633 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000634 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200635 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200636 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200637 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000638 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200639 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100640};
Chris Wilson44834a62010-08-19 16:09:23 +0100641#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100642
Chris Wilson6ef3d422010-08-04 20:26:07 +0100643struct intel_overlay;
644struct intel_overlay_error_state;
645
yakui_zhao9b9d1722009-05-31 17:17:17 +0800646struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100647 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800648 u8 dvo_port;
649 u8 slave_addr;
650 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100651 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400652 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800653};
654
Jani Nikula7bd688c2013-11-08 16:48:56 +0200655struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200656struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100657struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200658struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000659struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100660struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661struct intel_limit;
662struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200663struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100664
Jesse Barnese70236a2009-09-21 10:42:27 -0700665struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200666 void (*get_cdclk)(struct drm_i915_private *dev_priv,
667 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200668 void (*set_cdclk)(struct drm_i915_private *dev_priv,
669 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200670 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100671 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800672 int (*compute_intermediate_wm)(struct drm_device *dev,
673 struct intel_crtc *intel_crtc,
674 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100675 void (*initial_watermarks)(struct intel_atomic_state *state,
676 struct intel_crtc_state *cstate);
677 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
678 struct intel_crtc_state *cstate);
679 void (*optimize_watermarks)(struct intel_atomic_state *state,
680 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700681 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200682 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200683 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100684 /* Returns the active state of the crtc, and if the crtc is active,
685 * fills out the pipe-config with the hw state. */
686 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200687 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000688 void (*get_initial_plane_config)(struct intel_crtc *,
689 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200690 int (*crtc_compute_clock)(struct intel_crtc *crtc,
691 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200692 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
693 struct drm_atomic_state *old_state);
694 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
695 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200696 void (*update_crtcs)(struct drm_atomic_state *state,
697 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200698 void (*audio_codec_enable)(struct drm_connector *connector,
699 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300700 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200701 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200702 void (*fdi_link_train)(struct intel_crtc *crtc,
703 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200704 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200705 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
706 struct drm_framebuffer *fb,
707 struct drm_i915_gem_object *obj,
708 struct drm_i915_gem_request *req,
709 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100710 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700711 /* clock updates for mode set */
712 /* cursor updates */
713 /* render clock increase/decrease */
714 /* display clock increase/decrease */
715 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000716
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200717 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
718 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700719};
720
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200721#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
722#define CSR_VERSION_MAJOR(version) ((version) >> 16)
723#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
724
Daniel Vettereb805622015-05-04 14:58:44 +0200725struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200726 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200727 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530728 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200729 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200730 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200731 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200732 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200733 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200734 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200735 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200736};
737
Joonas Lahtinen604db652016-10-05 13:50:16 +0300738#define DEV_INFO_FOR_EACH_FLAG(func) \
739 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200740 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200741 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300742 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200743 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800744 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300745 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300746 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800747 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300748 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300749 func(has_fbc); \
750 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800751 func(has_full_ppgtt); \
752 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300753 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300754 func(has_gmch_display); \
755 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300756 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300757 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300758 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300759 func(has_logical_ring_contexts); \
760 func(has_overlay); \
761 func(has_pipe_cxsr); \
762 func(has_pooled_eu); \
763 func(has_psr); \
764 func(has_rc6); \
765 func(has_rc6p); \
766 func(has_resource_streamer); \
767 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300768 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000769 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300770 func(cursor_needs_physical); \
771 func(hws_needs_physical); \
772 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800773 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200774
Imre Deak915490d2016-08-31 19:13:01 +0300775struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300776 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300777 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300778 u8 eu_total;
779 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300780 u8 min_eu_in_pool;
781 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
782 u8 subslice_7eu[3];
783 u8 has_slice_pg:1;
784 u8 has_subslice_pg:1;
785 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300786};
787
Imre Deak57ec1712016-08-31 19:13:05 +0300788static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
789{
790 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
791}
792
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200793/* Keep in gen based order, and chronological order within a gen */
794enum intel_platform {
795 INTEL_PLATFORM_UNINITIALIZED = 0,
796 INTEL_I830,
797 INTEL_I845G,
798 INTEL_I85X,
799 INTEL_I865G,
800 INTEL_I915G,
801 INTEL_I915GM,
802 INTEL_I945G,
803 INTEL_I945GM,
804 INTEL_G33,
805 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200806 INTEL_I965G,
807 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200808 INTEL_G45,
809 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200810 INTEL_IRONLAKE,
811 INTEL_SANDYBRIDGE,
812 INTEL_IVYBRIDGE,
813 INTEL_VALLEYVIEW,
814 INTEL_HASWELL,
815 INTEL_BROADWELL,
816 INTEL_CHERRYVIEW,
817 INTEL_SKYLAKE,
818 INTEL_BROXTON,
819 INTEL_KABYLAKE,
820 INTEL_GEMINILAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200821 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200822};
823
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500824struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200825 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100826 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100827 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000828 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530829 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100830 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100831 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200832 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700833 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100834 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300835#define DEFINE_FLAG(name) u8 name:1
836 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
837#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530838 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200839 /* Register offsets for the various display pipes and transcoders */
840 int pipe_offsets[I915_MAX_TRANSCODERS];
841 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200842 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300843 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600844
845 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300846 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000847
848 struct color_luts {
849 u16 degamma_lut_size;
850 u16 gamma_lut_size;
851 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500852};
853
Chris Wilson2bd160a2016-08-15 10:48:45 +0100854struct intel_display_error_state;
855
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000856struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100857 struct kref ref;
858 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100859 struct timeval boottime;
860 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100861
Chris Wilson9f267eb2016-10-12 10:05:19 +0100862 struct drm_i915_private *i915;
863
Chris Wilson2bd160a2016-08-15 10:48:45 +0100864 char error_msg[128];
865 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000866 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000867 bool wakelock;
868 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100869 int iommu;
870 u32 reset_count;
871 u32 suspend_count;
872 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000873 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100874
875 /* Generic register state */
876 u32 eir;
877 u32 pgtbl_er;
878 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000879 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100880 u32 ccid;
881 u32 derrmr;
882 u32 forcewake;
883 u32 error; /* gen6+ */
884 u32 err_int; /* gen7 */
885 u32 fault_data0; /* gen8, gen9 */
886 u32 fault_data1; /* gen8, gen9 */
887 u32 done_reg;
888 u32 gac_eco;
889 u32 gam_ecochk;
890 u32 gab_ctl;
891 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300892
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000893 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100894 u64 fence[I915_MAX_NUM_FENCES];
895 struct intel_overlay_error_state *overlay;
896 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100897 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530898 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100899
900 struct drm_i915_error_engine {
901 int engine_id;
902 /* Software tracked state */
903 bool waiting;
904 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200905 unsigned long hangcheck_timestamp;
906 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100907 enum intel_engine_hangcheck_action hangcheck_action;
908 struct i915_address_space *vm;
909 int num_requests;
910
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100911 /* position of active request inside the ring */
912 u32 rq_head, rq_post, rq_tail;
913
Chris Wilson2bd160a2016-08-15 10:48:45 +0100914 /* our own tracking of ring head and tail */
915 u32 cpu_ring_head;
916 u32 cpu_ring_tail;
917
918 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100919
920 /* Register state */
921 u32 start;
922 u32 tail;
923 u32 head;
924 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100925 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100926 u32 hws;
927 u32 ipeir;
928 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100929 u32 bbstate;
930 u32 instpm;
931 u32 instps;
932 u32 seqno;
933 u64 bbaddr;
934 u64 acthd;
935 u32 fault_reg;
936 u64 faddr;
937 u32 rc_psmi; /* sleep state */
938 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300939 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100940
Chris Wilson4fa60532017-01-29 09:24:33 +0000941 struct drm_i915_error_context {
942 char comm[TASK_COMM_LEN];
943 pid_t pid;
944 u32 handle;
945 u32 hw_id;
946 int ban_score;
947 int active;
948 int guilty;
949 } context;
950
Chris Wilson2bd160a2016-08-15 10:48:45 +0100951 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100952 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100953 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100954 int page_count;
955 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100956 u32 *pages[0];
957 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
958
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100959 struct drm_i915_error_object **user_bo;
960 long user_bo_count;
961
Chris Wilson2bd160a2016-08-15 10:48:45 +0100962 struct drm_i915_error_object *wa_ctx;
963
964 struct drm_i915_error_request {
965 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100966 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100967 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200968 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100969 u32 seqno;
970 u32 head;
971 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100972 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100973
974 struct drm_i915_error_waiter {
975 char comm[TASK_COMM_LEN];
976 pid_t pid;
977 u32 seqno;
978 } *waiters;
979
980 struct {
981 u32 gfx_mode;
982 union {
983 u64 pdp[4];
984 u32 pp_dir_base;
985 };
986 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100987 } engine[I915_NUM_ENGINES];
988
989 struct drm_i915_error_buffer {
990 u32 size;
991 u32 name;
992 u32 rseqno[I915_NUM_ENGINES], wseqno;
993 u64 gtt_offset;
994 u32 read_domains;
995 u32 write_domain;
996 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
997 u32 tiling:2;
998 u32 dirty:1;
999 u32 purgeable:1;
1000 u32 userptr:1;
1001 s32 engine:4;
1002 u32 cache_level:3;
1003 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1004 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1005 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1006};
1007
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001008enum i915_cache_level {
1009 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001010 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1011 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1012 caches, eg sampler/render caches, and the
1013 large Last-Level-Cache. LLC is coherent with
1014 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001015 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001016};
1017
Chris Wilson85fd4f52016-12-05 14:29:36 +00001018#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1019
Paulo Zanonia4001f12015-02-13 17:23:44 -02001020enum fb_op_origin {
1021 ORIGIN_GTT,
1022 ORIGIN_CPU,
1023 ORIGIN_CS,
1024 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001025 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001026};
1027
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001028struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001029 /* This is always the inner lock when overlapping with struct_mutex and
1030 * it's the outer lock when overlapping with stolen_lock. */
1031 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001032 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001033 unsigned int possible_framebuffer_bits;
1034 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001035 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001036 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001037
Ben Widawskyc4213882014-06-19 12:06:10 -07001038 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001039 struct drm_mm_node *compressed_llb;
1040
Rodrigo Vivida46f932014-08-01 02:04:45 -07001041 bool false_color;
1042
Paulo Zanonid029bca2015-10-15 10:44:46 -03001043 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001044 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001045
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001046 bool underrun_detected;
1047 struct work_struct underrun_work;
1048
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001049 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001050 struct i915_vma *vma;
1051
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001052 struct {
1053 unsigned int mode_flags;
1054 uint32_t hsw_bdw_pixel_rate;
1055 } crtc;
1056
1057 struct {
1058 unsigned int rotation;
1059 int src_w;
1060 int src_h;
1061 bool visible;
1062 } plane;
1063
1064 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001065 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001066 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001067 } fb;
1068 } state_cache;
1069
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001070 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001071 struct i915_vma *vma;
1072
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001073 struct {
1074 enum pipe pipe;
1075 enum plane plane;
1076 unsigned int fence_y_offset;
1077 } crtc;
1078
1079 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001080 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001081 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001082 } fb;
1083
1084 int cfb_size;
1085 } params;
1086
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001087 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001088 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001089 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001090 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001091 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001092
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001093 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001094};
1095
Chris Wilsonfe88d122016-12-31 11:20:12 +00001096/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301097 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1098 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1099 * parsing for same resolution.
1100 */
1101enum drrs_refresh_rate_type {
1102 DRRS_HIGH_RR,
1103 DRRS_LOW_RR,
1104 DRRS_MAX_RR, /* RR count */
1105};
1106
1107enum drrs_support_type {
1108 DRRS_NOT_SUPPORTED = 0,
1109 STATIC_DRRS_SUPPORT = 1,
1110 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301111};
1112
Daniel Vetter2807cf62014-07-11 10:30:11 -07001113struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301114struct i915_drrs {
1115 struct mutex mutex;
1116 struct delayed_work work;
1117 struct intel_dp *dp;
1118 unsigned busy_frontbuffer_bits;
1119 enum drrs_refresh_rate_type refresh_rate_type;
1120 enum drrs_support_type type;
1121};
1122
Rodrigo Vivia031d702013-10-03 16:15:06 -03001123struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001124 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001125 bool sink_support;
1126 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001127 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001128 bool active;
1129 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001130 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301131 bool psr2_support;
1132 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001133 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301134 bool y_cord_support;
1135 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301136 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001137};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001138
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001139enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001140 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001141 PCH_IBX, /* Ibexpeak PCH */
1142 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001143 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301144 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001145 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001146 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001147};
1148
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001149enum intel_sbi_destination {
1150 SBI_ICLK,
1151 SBI_MPHY,
1152};
1153
Jesse Barnesb690e962010-07-19 13:53:12 -07001154#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001155#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001156#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001157#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001158#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001159#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001160
Dave Airlie8be48d92010-03-30 05:34:14 +00001161struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001162struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001163
Daniel Vetterc2b91522012-02-14 22:37:19 +01001164struct intel_gmbus {
1165 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001166#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001167 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001168 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001169 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001170 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001171 struct drm_i915_private *dev_priv;
1172};
1173
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001174struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001175 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001176 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001177 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001178 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001179 u32 saveSWF0[16];
1180 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001181 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001182 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001183 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001184 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001185};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001186
Imre Deakddeea5b2014-05-05 15:19:56 +03001187struct vlv_s0ix_state {
1188 /* GAM */
1189 u32 wr_watermark;
1190 u32 gfx_prio_ctrl;
1191 u32 arb_mode;
1192 u32 gfx_pend_tlb0;
1193 u32 gfx_pend_tlb1;
1194 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1195 u32 media_max_req_count;
1196 u32 gfx_max_req_count;
1197 u32 render_hwsp;
1198 u32 ecochk;
1199 u32 bsd_hwsp;
1200 u32 blt_hwsp;
1201 u32 tlb_rd_addr;
1202
1203 /* MBC */
1204 u32 g3dctl;
1205 u32 gsckgctl;
1206 u32 mbctl;
1207
1208 /* GCP */
1209 u32 ucgctl1;
1210 u32 ucgctl3;
1211 u32 rcgctl1;
1212 u32 rcgctl2;
1213 u32 rstctl;
1214 u32 misccpctl;
1215
1216 /* GPM */
1217 u32 gfxpause;
1218 u32 rpdeuhwtc;
1219 u32 rpdeuc;
1220 u32 ecobus;
1221 u32 pwrdwnupctl;
1222 u32 rp_down_timeout;
1223 u32 rp_deucsw;
1224 u32 rcubmabdtmr;
1225 u32 rcedata;
1226 u32 spare2gh;
1227
1228 /* Display 1 CZ domain */
1229 u32 gt_imr;
1230 u32 gt_ier;
1231 u32 pm_imr;
1232 u32 pm_ier;
1233 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1234
1235 /* GT SA CZ domain */
1236 u32 tilectl;
1237 u32 gt_fifoctl;
1238 u32 gtlc_wake_ctrl;
1239 u32 gtlc_survive;
1240 u32 pmwgicz;
1241
1242 /* Display 2 CZ domain */
1243 u32 gu_ctl0;
1244 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001245 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001246 u32 clock_gate_dis2;
1247};
1248
Chris Wilsonbf225f22014-07-10 20:31:18 +01001249struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001250 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001251 u32 render_c0;
1252 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001253};
1254
Daniel Vetterc85aa882012-11-02 19:55:03 +01001255struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001256 /*
1257 * work, interrupts_enabled and pm_iir are protected by
1258 * dev_priv->irq_lock
1259 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001260 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001261 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001262 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001263
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001264 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301265 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301266
Ben Widawskyb39fb292014-03-19 18:31:11 -07001267 /* Frequencies are stored in potentially platform dependent multiples.
1268 * In other words, *_freq needs to be multiplied by X to be interesting.
1269 * Soft limits are those which are used for the dynamic reclocking done
1270 * by the driver (raise frequencies under heavy loads, and lower for
1271 * lighter loads). Hard limits are those imposed by the hardware.
1272 *
1273 * A distinction is made for overclocking, which is never enabled by
1274 * default, and is considered to be above the hard limit if it's
1275 * possible at all.
1276 */
1277 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1278 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1279 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1280 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1281 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001282 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001283 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001284 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1285 u8 rp1_freq; /* "less than" RP0 power/freqency */
1286 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001287 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001288
Chris Wilson8fb55192015-04-07 16:20:28 +01001289 u8 up_threshold; /* Current %busy required to uplock */
1290 u8 down_threshold; /* Current %busy required to downclock */
1291
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001292 int last_adj;
1293 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1294
Chris Wilson8d3afd72015-05-21 21:01:47 +01001295 spinlock_t client_lock;
1296 struct list_head clients;
1297 bool client_boost;
1298
Chris Wilsonc0951f02013-10-10 21:58:50 +01001299 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001300 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001301 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001302
Chris Wilsonbf225f22014-07-10 20:31:18 +01001303 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001304 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001305
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001306 /*
1307 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001308 * Must be taken after struct_mutex if nested. Note that
1309 * this lock may be held for long periods of time when
1310 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001311 */
1312 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001313};
1314
Daniel Vetter1a240d42012-11-29 22:18:51 +01001315/* defined intel_pm.c */
1316extern spinlock_t mchdev_lock;
1317
Daniel Vetterc85aa882012-11-02 19:55:03 +01001318struct intel_ilk_power_mgmt {
1319 u8 cur_delay;
1320 u8 min_delay;
1321 u8 max_delay;
1322 u8 fmax;
1323 u8 fstart;
1324
1325 u64 last_count1;
1326 unsigned long last_time1;
1327 unsigned long chipset_power;
1328 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001329 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001330 unsigned long gfx_power;
1331 u8 corr;
1332
1333 int c_m;
1334 int r_t;
1335};
1336
Imre Deakc6cb5822014-03-04 19:22:55 +02001337struct drm_i915_private;
1338struct i915_power_well;
1339
1340struct i915_power_well_ops {
1341 /*
1342 * Synchronize the well's hw state to match the current sw state, for
1343 * example enable/disable it based on the current refcount. Called
1344 * during driver init and resume time, possibly after first calling
1345 * the enable/disable handlers.
1346 */
1347 void (*sync_hw)(struct drm_i915_private *dev_priv,
1348 struct i915_power_well *power_well);
1349 /*
1350 * Enable the well and resources that depend on it (for example
1351 * interrupts located on the well). Called after the 0->1 refcount
1352 * transition.
1353 */
1354 void (*enable)(struct drm_i915_private *dev_priv,
1355 struct i915_power_well *power_well);
1356 /*
1357 * Disable the well and resources that depend on it. Called after
1358 * the 1->0 refcount transition.
1359 */
1360 void (*disable)(struct drm_i915_private *dev_priv,
1361 struct i915_power_well *power_well);
1362 /* Returns the hw enabled state. */
1363 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1364 struct i915_power_well *power_well);
1365};
1366
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001367/* Power well structure for haswell */
1368struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001369 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001370 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001371 /* power well enable/disable usage count */
1372 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001373 /* cached hw enabled state */
1374 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001375 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001376 /* unique identifier for this power well */
1377 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001378 /*
1379 * Arbitraty data associated with this power well. Platform and power
1380 * well specific.
1381 */
1382 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001383 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001384};
1385
Imre Deak83c00f52013-10-25 17:36:47 +03001386struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001387 /*
1388 * Power wells needed for initialization at driver init and suspend
1389 * time are on. They are kept on until after the first modeset.
1390 */
1391 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001392 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001393 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001394
Imre Deak83c00f52013-10-25 17:36:47 +03001395 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001396 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001397 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001398};
1399
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001400#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001401struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001402 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001403 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001404 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001405};
1406
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001407struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001408 /** Memory allocator for GTT stolen memory */
1409 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001410 /** Protects the usage of the GTT stolen memory allocator. This is
1411 * always the inner lock when overlapping with struct_mutex. */
1412 struct mutex stolen_lock;
1413
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001414 /** List of all objects in gtt_space. Used to restore gtt
1415 * mappings on resume */
1416 struct list_head bound_list;
1417 /**
1418 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001419 * are idle and not used by the GPU). These objects may or may
1420 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001421 */
1422 struct list_head unbound_list;
1423
Chris Wilson275f0392016-10-24 13:42:14 +01001424 /** List of all objects in gtt_space, currently mmaped by userspace.
1425 * All objects within this list must also be on bound_list.
1426 */
1427 struct list_head userfault_list;
1428
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001429 /**
1430 * List of objects which are pending destruction.
1431 */
1432 struct llist_head free_list;
1433 struct work_struct free_work;
1434
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001435 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001436 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001437
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001438 /** PPGTT used for aliasing the PPGTT with the GTT */
1439 struct i915_hw_ppgtt *aliasing_ppgtt;
1440
Chris Wilson2cfcd322014-05-20 08:28:43 +01001441 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001442 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001443 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001444
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001445 /** LRU list of objects with fence regs on them. */
1446 struct list_head fence_list;
1447
Chris Wilson94312822017-05-03 10:39:18 +01001448 u64 unordered_timeline;
1449
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001450 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001451 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001452
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001453 /** Bit 6 swizzling required for X tiling */
1454 uint32_t bit_6_swizzle_x;
1455 /** Bit 6 swizzling required for Y tiling */
1456 uint32_t bit_6_swizzle_y;
1457
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001458 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001459 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001460 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001461 u32 object_count;
1462};
1463
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001464struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001465 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001466 unsigned bytes;
1467 unsigned size;
1468 int err;
1469 u8 *buf;
1470 loff_t start;
1471 loff_t pos;
1472};
1473
Chris Wilsonb52992c2016-10-28 13:58:24 +01001474#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1475#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1476
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001477#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1478#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1479
Daniel Vetter99584db2012-11-14 17:14:04 +01001480struct i915_gpu_error {
1481 /* For hangcheck timer */
1482#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1483#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001484
Chris Wilson737b1502015-01-26 18:03:03 +02001485 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001486
1487 /* For reset and error_state handling. */
1488 spinlock_t lock;
1489 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001490 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001491
1492 unsigned long missed_irq_rings;
1493
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001494 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001495 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001496 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001497 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001498 *
Michel Thierry56306c62017-04-18 13:23:16 -07001499 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001500 * meaning that any waiters holding onto the struct_mutex should
1501 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001502 *
1503 * If reset is not completed succesfully, the I915_WEDGE bit is
1504 * set meaning that hardware is terminally sour and there is no
1505 * recovery. All waiters on the reset_queue will be woken when
1506 * that happens.
1507 *
1508 * This counter is used by the wait_seqno code to notice that reset
1509 * event happened and it needs to restart the entire ioctl (since most
1510 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001511 *
1512 * This is important for lock-free wait paths, where no contended lock
1513 * naturally enforces the correct ordering between the bail-out of the
1514 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001515 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001516 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001517
Chris Wilson8c185ec2017-03-16 17:13:02 +00001518 /**
1519 * flags: Control various stages of the GPU reset
1520 *
1521 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1522 * other users acquiring the struct_mutex. To do this we set the
1523 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1524 * and then check for that bit before acquiring the struct_mutex (in
1525 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1526 * secondary role in preventing two concurrent global reset attempts.
1527 *
1528 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1529 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1530 * but it may be held by some long running waiter (that we cannot
1531 * interrupt without causing trouble). Once we are ready to do the GPU
1532 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1533 * they already hold the struct_mutex and want to participate they can
1534 * inspect the bit and do the reset directly, otherwise the worker
1535 * waits for the struct_mutex.
1536 *
1537 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1538 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1539 * i915_gem_request_alloc(), this bit is checked and the sequence
1540 * aborted (with -EIO reported to userspace) if set.
1541 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001542 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001543#define I915_RESET_BACKOFF 0
1544#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001545#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001546
1547 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001548 * Waitqueue to signal when a hang is detected. Used to for waiters
1549 * to release the struct_mutex for the reset to procede.
1550 */
1551 wait_queue_head_t wait_queue;
1552
1553 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001554 * Waitqueue to signal when the reset has completed. Used by clients
1555 * that wait for dev_priv->mm.wedged to settle.
1556 */
1557 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001558
Chris Wilson094f9a52013-09-25 17:34:55 +01001559 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001560 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001561};
1562
Zhang Ruib8efb172013-02-05 15:41:53 +08001563enum modeset_restore {
1564 MODESET_ON_LID_OPEN,
1565 MODESET_DONE,
1566 MODESET_SUSPENDED,
1567};
1568
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001569#define DP_AUX_A 0x40
1570#define DP_AUX_B 0x10
1571#define DP_AUX_C 0x20
1572#define DP_AUX_D 0x30
1573
Xiong Zhang11c1b652015-08-17 16:04:04 +08001574#define DDC_PIN_B 0x05
1575#define DDC_PIN_C 0x04
1576#define DDC_PIN_D 0x06
1577
Paulo Zanoni6acab152013-09-12 17:06:24 -03001578struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001579 /*
1580 * This is an index in the HDMI/DVI DDI buffer translation table.
1581 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1582 * populate this field.
1583 */
1584#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001585 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001586
1587 uint8_t supports_dvi:1;
1588 uint8_t supports_hdmi:1;
1589 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001590 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001591
1592 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001593 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001594
1595 uint8_t dp_boost_level;
1596 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001597};
1598
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001599enum psr_lines_to_wait {
1600 PSR_0_LINES_TO_WAIT = 0,
1601 PSR_1_LINE_TO_WAIT,
1602 PSR_4_LINES_TO_WAIT,
1603 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301604};
1605
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001606struct intel_vbt_data {
1607 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1608 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1609
1610 /* Feature bits */
1611 unsigned int int_tv_support:1;
1612 unsigned int lvds_dither:1;
1613 unsigned int lvds_vbt:1;
1614 unsigned int int_crt_support:1;
1615 unsigned int lvds_use_ssc:1;
1616 unsigned int display_clock_mode:1;
1617 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001618 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001619 int lvds_ssc_freq;
1620 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1621
Pradeep Bhat83a72802014-03-28 10:14:57 +05301622 enum drrs_support_type drrs_type;
1623
Jani Nikula6aa23e62016-03-24 17:50:20 +02001624 struct {
1625 int rate;
1626 int lanes;
1627 int preemphasis;
1628 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001629 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001630 bool initialized;
1631 bool support;
1632 int bpp;
1633 struct edp_power_seq pps;
1634 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001635
Jani Nikulaf00076d2013-12-14 20:38:29 -02001636 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001637 bool full_link;
1638 bool require_aux_wakeup;
1639 int idle_frames;
1640 enum psr_lines_to_wait lines_to_wait;
1641 int tp1_wakeup_time;
1642 int tp2_tp3_wakeup_time;
1643 } psr;
1644
1645 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001646 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001647 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001648 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001649 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001650 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001651 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001652 } backlight;
1653
Shobhit Kumard17c5442013-08-27 15:12:25 +03001654 /* MIPI DSI */
1655 struct {
1656 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301657 struct mipi_config *config;
1658 struct mipi_pps_data *pps;
1659 u8 seq_version;
1660 u32 size;
1661 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001662 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001663 } dsi;
1664
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001665 int crt_ddc_pin;
1666
1667 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001668 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001669
1670 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001671 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001672};
1673
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001674enum intel_ddb_partitioning {
1675 INTEL_DDB_PART_1_2,
1676 INTEL_DDB_PART_5_6, /* IVB+ */
1677};
1678
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001679struct intel_wm_level {
1680 bool enable;
1681 uint32_t pri_val;
1682 uint32_t spr_val;
1683 uint32_t cur_val;
1684 uint32_t fbc_val;
1685};
1686
Imre Deak820c1982013-12-17 14:46:36 +02001687struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001688 uint32_t wm_pipe[3];
1689 uint32_t wm_lp[3];
1690 uint32_t wm_lp_spr[3];
1691 uint32_t wm_linetime[3];
1692 bool enable_fbc_wm;
1693 enum intel_ddb_partitioning partitioning;
1694};
1695
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001696struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001697 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001698 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001699};
1700
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001701struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001702 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001703 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001704 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001705};
1706
1707struct vlv_wm_ddl_values {
1708 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001709};
1710
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001711struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001712 struct g4x_pipe_wm pipe[3];
1713 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001714 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001715 uint8_t level;
1716 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001717};
1718
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001719struct g4x_wm_values {
1720 struct g4x_pipe_wm pipe[2];
1721 struct g4x_sr_wm sr;
1722 struct g4x_sr_wm hpll;
1723 bool cxsr;
1724 bool hpll_en;
1725 bool fbc_en;
1726};
1727
Damien Lespiauc1939242014-11-04 17:06:41 +00001728struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001729 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001730};
1731
1732static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1733{
Damien Lespiau16160e32014-11-04 17:06:53 +00001734 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001735}
1736
Damien Lespiau08db6652014-11-04 17:06:52 +00001737static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1738 const struct skl_ddb_entry *e2)
1739{
1740 if (e1->start == e2->start && e1->end == e2->end)
1741 return true;
1742
1743 return false;
1744}
1745
Damien Lespiauc1939242014-11-04 17:06:41 +00001746struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001747 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001748 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001749};
1750
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001751struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001752 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001753 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001754};
1755
1756struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001757 bool plane_en;
1758 uint16_t plane_res_b;
1759 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001760};
1761
Paulo Zanonic67a4702013-08-19 13:18:09 -03001762/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001763 * This struct helps tracking the state needed for runtime PM, which puts the
1764 * device in PCI D3 state. Notice that when this happens, nothing on the
1765 * graphics device works, even register access, so we don't get interrupts nor
1766 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001767 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001768 * Every piece of our code that needs to actually touch the hardware needs to
1769 * either call intel_runtime_pm_get or call intel_display_power_get with the
1770 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001771 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001772 * Our driver uses the autosuspend delay feature, which means we'll only really
1773 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001774 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001775 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001776 *
1777 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1778 * goes back to false exactly before we reenable the IRQs. We use this variable
1779 * to check if someone is trying to enable/disable IRQs while they're supposed
1780 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001781 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001782 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001783 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001784 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001785struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001786 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001787 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001788 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001789};
1790
Daniel Vetter926321d2013-10-16 13:30:34 +02001791enum intel_pipe_crc_source {
1792 INTEL_PIPE_CRC_SOURCE_NONE,
1793 INTEL_PIPE_CRC_SOURCE_PLANE1,
1794 INTEL_PIPE_CRC_SOURCE_PLANE2,
1795 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001796 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001797 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1798 INTEL_PIPE_CRC_SOURCE_TV,
1799 INTEL_PIPE_CRC_SOURCE_DP_B,
1800 INTEL_PIPE_CRC_SOURCE_DP_C,
1801 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001802 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001803 INTEL_PIPE_CRC_SOURCE_MAX,
1804};
1805
Shuang He8bf1e9f2013-10-15 18:55:27 +01001806struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001807 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001808 uint32_t crc[5];
1809};
1810
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001811#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001812struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001813 spinlock_t lock;
1814 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001815 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001816 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001817 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001818 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001819 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001820};
1821
Daniel Vetterf99d7062014-06-19 16:01:59 +02001822struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001823 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001824
1825 /*
1826 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1827 * scheduled flips.
1828 */
1829 unsigned busy_bits;
1830 unsigned flip_bits;
1831};
1832
Mika Kuoppala72253422014-10-07 17:21:26 +03001833struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001835 u32 value;
1836 /* bitmask representing WA bits */
1837 u32 mask;
1838};
1839
Arun Siluvery33136b02016-01-21 21:43:47 +00001840/*
1841 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1842 * allowing it for RCS as we don't foresee any requirement of having
1843 * a whitelist for other engines. When it is really required for
1844 * other engines then the limit need to be increased.
1845 */
1846#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001847
1848struct i915_workarounds {
1849 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1850 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001851 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001852};
1853
Yu Zhangcf9d2892015-02-10 19:05:47 +08001854struct i915_virtual_gpu {
1855 bool active;
1856};
1857
Matt Roperaa363132015-09-24 15:53:18 -07001858/* used in computing the new watermarks state */
1859struct intel_wm_config {
1860 unsigned int num_pipes_active;
1861 bool sprites_enabled;
1862 bool sprites_scaled;
1863};
1864
Robert Braggd7965152016-11-07 19:49:52 +00001865struct i915_oa_format {
1866 u32 format;
1867 int size;
1868};
1869
Robert Bragg8a3003d2016-11-07 19:49:51 +00001870struct i915_oa_reg {
1871 i915_reg_t addr;
1872 u32 value;
1873};
1874
Robert Braggeec688e2016-11-07 19:49:47 +00001875struct i915_perf_stream;
1876
Robert Bragg16d98b32016-12-07 21:40:33 +00001877/**
1878 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1879 */
Robert Braggeec688e2016-11-07 19:49:47 +00001880struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001881 /**
1882 * @enable: Enables the collection of HW samples, either in response to
1883 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1884 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001885 */
1886 void (*enable)(struct i915_perf_stream *stream);
1887
Robert Bragg16d98b32016-12-07 21:40:33 +00001888 /**
1889 * @disable: Disables the collection of HW samples, either in response
1890 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1891 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001892 */
1893 void (*disable)(struct i915_perf_stream *stream);
1894
Robert Bragg16d98b32016-12-07 21:40:33 +00001895 /**
1896 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001897 * once there is something ready to read() for the stream
1898 */
1899 void (*poll_wait)(struct i915_perf_stream *stream,
1900 struct file *file,
1901 poll_table *wait);
1902
Robert Bragg16d98b32016-12-07 21:40:33 +00001903 /**
1904 * @wait_unlocked: For handling a blocking read, wait until there is
1905 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001906 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001907 */
1908 int (*wait_unlocked)(struct i915_perf_stream *stream);
1909
Robert Bragg16d98b32016-12-07 21:40:33 +00001910 /**
1911 * @read: Copy buffered metrics as records to userspace
1912 * **buf**: the userspace, destination buffer
1913 * **count**: the number of bytes to copy, requested by userspace
1914 * **offset**: zero at the start of the read, updated as the read
1915 * proceeds, it represents how many bytes have been copied so far and
1916 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001917 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001918 * Copy as many buffered i915 perf samples and records for this stream
1919 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001920 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001921 * Only write complete records; returning -%ENOSPC if there isn't room
1922 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001923 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001924 * Return any error condition that results in a short read such as
1925 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1926 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001927 */
1928 int (*read)(struct i915_perf_stream *stream,
1929 char __user *buf,
1930 size_t count,
1931 size_t *offset);
1932
Robert Bragg16d98b32016-12-07 21:40:33 +00001933 /**
1934 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001935 *
1936 * The stream will always be disabled before this is called.
1937 */
1938 void (*destroy)(struct i915_perf_stream *stream);
1939};
1940
Robert Bragg16d98b32016-12-07 21:40:33 +00001941/**
1942 * struct i915_perf_stream - state for a single open stream FD
1943 */
Robert Braggeec688e2016-11-07 19:49:47 +00001944struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001945 /**
1946 * @dev_priv: i915 drm device
1947 */
Robert Braggeec688e2016-11-07 19:49:47 +00001948 struct drm_i915_private *dev_priv;
1949
Robert Bragg16d98b32016-12-07 21:40:33 +00001950 /**
1951 * @link: Links the stream into ``&drm_i915_private->streams``
1952 */
Robert Braggeec688e2016-11-07 19:49:47 +00001953 struct list_head link;
1954
Robert Bragg16d98b32016-12-07 21:40:33 +00001955 /**
1956 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1957 * properties given when opening a stream, representing the contents
1958 * of a single sample as read() by userspace.
1959 */
Robert Braggeec688e2016-11-07 19:49:47 +00001960 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001961
1962 /**
1963 * @sample_size: Considering the configured contents of a sample
1964 * combined with the required header size, this is the total size
1965 * of a single sample record.
1966 */
Robert Braggd7965152016-11-07 19:49:52 +00001967 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001968
Robert Bragg16d98b32016-12-07 21:40:33 +00001969 /**
1970 * @ctx: %NULL if measuring system-wide across all contexts or a
1971 * specific context that is being monitored.
1972 */
Robert Braggeec688e2016-11-07 19:49:47 +00001973 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001974
1975 /**
1976 * @enabled: Whether the stream is currently enabled, considering
1977 * whether the stream was opened in a disabled state and based
1978 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1979 */
Robert Braggeec688e2016-11-07 19:49:47 +00001980 bool enabled;
1981
Robert Bragg16d98b32016-12-07 21:40:33 +00001982 /**
1983 * @ops: The callbacks providing the implementation of this specific
1984 * type of configured stream.
1985 */
Robert Braggd7965152016-11-07 19:49:52 +00001986 const struct i915_perf_stream_ops *ops;
1987};
1988
Robert Bragg16d98b32016-12-07 21:40:33 +00001989/**
1990 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1991 */
Robert Braggd7965152016-11-07 19:49:52 +00001992struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001993 /**
1994 * @init_oa_buffer: Resets the head and tail pointers of the
1995 * circular buffer for periodic OA reports.
1996 *
1997 * Called when first opening a stream for OA metrics, but also may be
1998 * called in response to an OA buffer overflow or other error
1999 * condition.
2000 *
2001 * Note it may be necessary to clear the full OA buffer here as part of
2002 * maintaining the invariable that new reports must be written to
2003 * zeroed memory for us to be able to reliable detect if an expected
2004 * report has not yet landed in memory. (At least on Haswell the OA
2005 * buffer tail pointer is not synchronized with reports being visible
2006 * to the CPU)
2007 */
Robert Braggd7965152016-11-07 19:49:52 +00002008 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002009
2010 /**
2011 * @enable_metric_set: Applies any MUX configuration to set up the
2012 * Boolean and Custom (B/C) counters that are part of the counter
2013 * reports being sampled. May apply system constraints such as
2014 * disabling EU clock gating as required.
2015 */
Robert Braggd7965152016-11-07 19:49:52 +00002016 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002017
2018 /**
2019 * @disable_metric_set: Remove system constraints associated with using
2020 * the OA unit.
2021 */
Robert Braggd7965152016-11-07 19:49:52 +00002022 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002023
2024 /**
2025 * @oa_enable: Enable periodic sampling
2026 */
Robert Braggd7965152016-11-07 19:49:52 +00002027 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002028
2029 /**
2030 * @oa_disable: Disable periodic sampling
2031 */
Robert Braggd7965152016-11-07 19:49:52 +00002032 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002033
2034 /**
2035 * @read: Copy data from the circular OA buffer into a given userspace
2036 * buffer.
2037 */
Robert Braggd7965152016-11-07 19:49:52 +00002038 int (*read)(struct i915_perf_stream *stream,
2039 char __user *buf,
2040 size_t count,
2041 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002042
2043 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002044 * @oa_buffer_check: Check for OA buffer data + update tail
Robert Bragg16d98b32016-12-07 21:40:33 +00002045 *
2046 * This is either called via fops or the poll check hrtimer (atomic
2047 * ctx) without any locks taken.
2048 *
2049 * It's safe to read OA config state here unlocked, assuming that this
2050 * is only called while the stream is enabled, while the global OA
2051 * configuration can't be modified.
2052 *
2053 * Efficiency is more important than avoiding some false positives
2054 * here, which will be handled gracefully - likely resulting in an
2055 * %EAGAIN error for userspace.
2056 */
Robert Bragg0dd860c2017-05-11 16:43:28 +01002057 bool (*oa_buffer_check)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002058};
2059
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002060struct intel_cdclk_state {
2061 unsigned int cdclk, vco, ref;
2062};
2063
Jani Nikula77fec552014-03-31 14:27:22 +03002064struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002065 struct drm_device drm;
2066
Chris Wilsonefab6d82015-04-07 16:20:57 +01002067 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002068 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002069 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002070 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002071 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002072
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002073 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002074
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002075 void __iomem *regs;
2076
Chris Wilson907b28c2013-07-19 20:36:52 +01002077 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002078
Yu Zhangcf9d2892015-02-10 19:05:47 +08002079 struct i915_virtual_gpu vgpu;
2080
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002081 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002082
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002083 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002084 struct intel_guc guc;
2085
Daniel Vettereb805622015-05-04 14:58:44 +02002086 struct intel_csr csr;
2087
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002088 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002089
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002090 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2091 * controller on different i2c buses. */
2092 struct mutex gmbus_mutex;
2093
2094 /**
2095 * Base address of the gmbus and gpio block.
2096 */
2097 uint32_t gpio_mmio_base;
2098
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302099 /* MMIO base address for MIPI regs */
2100 uint32_t mipi_mmio_base;
2101
Ville Syrjälä443a3892015-11-11 20:34:15 +02002102 uint32_t psr_mmio_base;
2103
Imre Deak44cb7342016-08-10 14:07:29 +03002104 uint32_t pps_mmio_base;
2105
Daniel Vetter28c70f12012-12-01 13:53:45 +01002106 wait_queue_head_t gmbus_wait_queue;
2107
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002108 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002109 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302110 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002111 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002112
Daniel Vetterba8286f2014-09-11 07:43:25 +02002113 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002114 struct resource mch_res;
2115
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002116 /* protects the irq masks */
2117 spinlock_t irq_lock;
2118
Sourab Gupta84c33a62014-06-02 16:47:17 +05302119 /* protects the mmio flip data */
2120 spinlock_t mmio_flip_lock;
2121
Imre Deakf8b79e52014-03-04 19:23:07 +02002122 bool display_irqs_enabled;
2123
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002124 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2125 struct pm_qos_request pm_qos;
2126
Ville Syrjäläa5805162015-05-26 20:42:30 +03002127 /* Sideband mailbox protection */
2128 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129
2130 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002131 union {
2132 u32 irq_mask;
2133 u32 de_irq_mask[I915_MAX_PIPES];
2134 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002135 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302136 u32 pm_imr;
2137 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302138 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302139 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002140 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002141
Jani Nikula5fcece82015-05-27 15:03:42 +03002142 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002143 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302144 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002145 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002146 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002147
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002148 bool preserve_bios_swizzle;
2149
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002150 /* overlay */
2151 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002152
Jani Nikula58c68772013-11-08 16:48:54 +02002153 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002154 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002155
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002156 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002157 bool no_aux_handshake;
2158
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002159 /* protects panel power sequencer state */
2160 struct mutex pps_mutex;
2161
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002163 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2164
2165 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002166 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002167 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002168
Mika Kaholaadafdc62015-08-18 14:36:59 +03002169 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002170 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002171 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002172 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002173
Ville Syrjälä63911d72016-05-13 23:41:32 +03002174 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002175 /*
2176 * The current logical cdclk state.
2177 * See intel_atomic_state.cdclk.logical
2178 *
2179 * For reading holding any crtc lock is sufficient,
2180 * for writing must hold all of them.
2181 */
2182 struct intel_cdclk_state logical;
2183 /*
2184 * The current actual cdclk state.
2185 * See intel_atomic_state.cdclk.actual
2186 */
2187 struct intel_cdclk_state actual;
2188 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002189 struct intel_cdclk_state hw;
2190 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002191
Daniel Vetter645416f2013-09-02 16:22:25 +02002192 /**
2193 * wq - Driver workqueue for GEM.
2194 *
2195 * NOTE: Work items scheduled here are not allowed to grab any modeset
2196 * locks, for otherwise the flushing done in the pageflip code will
2197 * result in deadlocks.
2198 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002199 struct workqueue_struct *wq;
2200
2201 /* Display functions */
2202 struct drm_i915_display_funcs display;
2203
2204 /* PCH chipset type */
2205 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002206 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002207
2208 unsigned long quirks;
2209
Zhang Ruib8efb172013-02-05 15:41:53 +08002210 enum modeset_restore modeset_restore;
2211 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002212 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002213 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002214
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002215 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002216 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002217
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002218 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002219 DECLARE_HASHTABLE(mm_structs, 7);
2220 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002221
Chris Wilson5d1808e2016-04-28 09:56:51 +01002222 /* The hw wants to have a stable context identifier for the lifetime
2223 * of the context (for OA, PASID, faults, etc). This is limited
2224 * in execlists to 21 bits.
2225 */
2226 struct ida context_hw_ida;
2227#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2228
Daniel Vetter87813422012-05-02 11:49:32 +02002229 /* Kernel Modesetting */
2230
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002231 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2232 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233 wait_queue_head_t pending_flip_queue;
2234
Daniel Vetterc4597872013-10-21 21:04:07 +02002235#ifdef CONFIG_DEBUG_FS
2236 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2237#endif
2238
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002239 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002240 int num_shared_dpll;
2241 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002242 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002243
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002244 /*
2245 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2246 * Must be global rather than per dpll, because on some platforms
2247 * plls share registers.
2248 */
2249 struct mutex dpll_lock;
2250
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002251 unsigned int active_crtcs;
2252 unsigned int min_pixclk[I915_MAX_PIPES];
2253
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002254 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002255
Mika Kuoppala72253422014-10-07 17:21:26 +03002256 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002257
Daniel Vetterf99d7062014-06-19 16:01:59 +02002258 struct i915_frontbuffer_tracking fb_tracking;
2259
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002260 struct intel_atomic_helper {
2261 struct llist_head free_list;
2262 struct work_struct free_work;
2263 } atomic_helper;
2264
Jesse Barnes652c3932009-08-17 13:31:43 -07002265 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002266
Zhenyu Wangc48044112009-12-17 14:48:43 +08002267 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002268
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002269 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002270
Ben Widawsky59124502013-07-04 11:02:05 -07002271 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002272 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002273
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002274 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002275 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002276
Daniel Vetter20e4d402012-08-08 23:35:39 +02002277 /* ilk-only ips/rps state. Everything in here is protected by the global
2278 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002279 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002280
Imre Deak83c00f52013-10-25 17:36:47 +03002281 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002282
Rodrigo Vivia031d702013-10-03 16:15:06 -03002283 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002284
Daniel Vetter99584db2012-11-14 17:14:04 +01002285 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002286
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002287 struct drm_i915_gem_object *vlv_pctx;
2288
Daniel Vetter06957262015-08-10 13:34:08 +02002289#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002290 /* list of fbdev register on this device */
2291 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002292 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002293#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002294
2295 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002296 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002297
Imre Deak58fddc22015-01-08 17:54:14 +02002298 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002299 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002300 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002301 /**
2302 * av_mutex - mutex for audio/video sync
2303 *
2304 */
2305 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002306
Ben Widawskya33afea2013-09-17 21:12:45 -07002307 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002308
Damien Lespiau3e683202012-12-11 18:48:29 +00002309 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002310
Ville Syrjäläc2317752016-03-15 16:39:56 +02002311 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002312 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002313 /*
2314 * Shadows for CHV DPLL_MD regs to keep the state
2315 * checker somewhat working in the presence hardware
2316 * crappiness (can't read out DPLL_MD for pipes B & C).
2317 */
2318 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002319 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002320
Daniel Vetter842f1c82014-03-10 10:01:44 +01002321 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002322 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002323 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002324 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002325
Lyude656d1b82016-08-17 15:55:54 -04002326 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002327 I915_SAGV_UNKNOWN = 0,
2328 I915_SAGV_DISABLED,
2329 I915_SAGV_ENABLED,
2330 I915_SAGV_NOT_CONTROLLED
2331 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002332
Ville Syrjälä53615a52013-08-01 16:18:50 +03002333 struct {
2334 /*
2335 * Raw watermark latency values:
2336 * in 0.1us units for WM0,
2337 * in 0.5us units for WM1+.
2338 */
2339 /* primary */
2340 uint16_t pri_latency[5];
2341 /* sprite */
2342 uint16_t spr_latency[5];
2343 /* cursor */
2344 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002345 /*
2346 * Raw watermark memory latency values
2347 * for SKL for all 8 levels
2348 * in 1us units.
2349 */
2350 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002351
2352 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002353 union {
2354 struct ilk_wm_values hw;
2355 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002356 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002357 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002358 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002359
2360 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002361
2362 /*
2363 * Should be held around atomic WM register writing; also
2364 * protects * intel_crtc->wm.active and
2365 * cstate->wm.need_postvbl_update.
2366 */
2367 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002368
2369 /*
2370 * Set during HW readout of watermarks/DDB. Some platforms
2371 * need to know when we're still using BIOS-provided values
2372 * (which we don't fully trust).
2373 */
2374 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002375 } wm;
2376
Paulo Zanoni8a187452013-12-06 20:32:13 -02002377 struct i915_runtime_pm pm;
2378
Robert Braggeec688e2016-11-07 19:49:47 +00002379 struct {
2380 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002381
Robert Bragg442b8c02016-11-07 19:49:53 +00002382 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002383 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002384
Robert Braggeec688e2016-11-07 19:49:47 +00002385 struct mutex lock;
2386 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002387
Robert Braggd7965152016-11-07 19:49:52 +00002388 spinlock_t hook_lock;
2389
Robert Bragg8a3003d2016-11-07 19:49:51 +00002390 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002391 struct i915_perf_stream *exclusive_stream;
2392
2393 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002394
2395 struct hrtimer poll_check_timer;
2396 wait_queue_head_t poll_wq;
2397 bool pollin;
2398
Robert Bragg712122e2017-05-11 16:43:31 +01002399 /**
2400 * For rate limiting any notifications of spurious
2401 * invalid OA reports
2402 */
2403 struct ratelimit_state spurious_report_rs;
2404
Robert Braggd7965152016-11-07 19:49:52 +00002405 bool periodic;
2406 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00002407
2408 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002409
2410 const struct i915_oa_reg *mux_regs;
2411 int mux_regs_len;
2412 const struct i915_oa_reg *b_counter_regs;
2413 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002414
2415 struct {
2416 struct i915_vma *vma;
2417 u8 *vaddr;
2418 int format;
2419 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002420
2421 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002422 * Locks reads and writes to all head/tail state
2423 *
2424 * Consider: the head and tail pointer state
2425 * needs to be read consistently from a hrtimer
2426 * callback (atomic context) and read() fop
2427 * (user context) with tail pointer updates
2428 * happening in atomic context and head updates
2429 * in user context and the (unlikely)
2430 * possibility of read() errors needing to
2431 * reset all head/tail state.
2432 *
2433 * Note: Contention or performance aren't
2434 * currently a significant concern here
2435 * considering the relatively low frequency of
2436 * hrtimer callbacks (5ms period) and that
2437 * reads typically only happen in response to a
2438 * hrtimer event and likely complete before the
2439 * next callback.
2440 *
2441 * Note: This lock is not held *while* reading
2442 * and copying data to userspace so the value
2443 * of head observed in htrimer callbacks won't
2444 * represent any partial consumption of data.
2445 */
2446 spinlock_t ptr_lock;
2447
2448 /**
2449 * One 'aging' tail pointer and one 'aged'
2450 * tail pointer ready to used for reading.
2451 *
2452 * Initial values of 0xffffffff are invalid
2453 * and imply that an update is required
2454 * (and should be ignored by an attempted
2455 * read)
2456 */
2457 struct {
2458 u32 offset;
2459 } tails[2];
2460
2461 /**
2462 * Index for the aged tail ready to read()
2463 * data up to.
2464 */
2465 unsigned int aged_tail_idx;
2466
2467 /**
2468 * A monotonic timestamp for when the current
2469 * aging tail pointer was read; used to
2470 * determine when it is old enough to trust.
2471 */
2472 u64 aging_timestamp;
2473
2474 /**
Robert Braggf2790202017-05-11 16:43:26 +01002475 * Although we can always read back the head
2476 * pointer register, we prefer to avoid
2477 * trusting the HW state, just to avoid any
2478 * risk that some hardware condition could
2479 * somehow bump the head pointer unpredictably
2480 * and cause us to forward the wrong OA buffer
2481 * data to userspace.
2482 */
2483 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002484 } oa_buffer;
2485
2486 u32 gen7_latched_oastatus1;
2487
2488 struct i915_oa_ops ops;
2489 const struct i915_oa_format *oa_formats;
2490 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002491 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002492 } perf;
2493
Oscar Mateoa83014d2014-07-24 17:04:21 +01002494 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2495 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002496 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002497 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002498
Chris Wilson73cb9702016-10-28 13:58:46 +01002499 struct list_head timelines;
2500 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002501 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002502
Chris Wilson67d97da2016-07-04 08:08:31 +01002503 /**
2504 * Is the GPU currently considered idle, or busy executing
2505 * userspace requests? Whilst idle, we allow runtime power
2506 * management to power down the hardware and display clocks.
2507 * In order to reduce the effect on performance, there
2508 * is a slight delay before we do so.
2509 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002510 bool awake;
2511
2512 /**
2513 * We leave the user IRQ off as much as possible,
2514 * but this means that requests will finish and never
2515 * be retired once the system goes idle. Set a timer to
2516 * fire periodically while the ring is running. When it
2517 * fires, go retire requests.
2518 */
2519 struct delayed_work retire_work;
2520
2521 /**
2522 * When we detect an idle GPU, we want to turn on
2523 * powersaving features. So once we see that there
2524 * are no more requests outstanding and no more
2525 * arrive within a small period of time, we fire
2526 * off the idle_work.
2527 */
2528 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002529
2530 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002531 } gt;
2532
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002533 /* perform PHY state sanity checks? */
2534 bool chv_phy_assert[2];
2535
Mahesh Kumara3a89862016-12-01 21:19:34 +05302536 bool ipc_enabled;
2537
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002538 /* Used to save the pipe-to-encoder mapping for audio */
2539 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002540
Jerome Anandeef57322017-01-25 04:27:49 +05302541 /* necessary resource sharing with HDMI LPE audio driver. */
2542 struct {
2543 struct platform_device *platdev;
2544 int irq;
2545 } lpe_audio;
2546
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002547 /*
2548 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2549 * will be rejected. Instead look for a better place.
2550 */
Jani Nikula77fec552014-03-31 14:27:22 +03002551};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Chris Wilson2c1792a2013-08-01 18:39:55 +01002553static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2554{
Chris Wilson091387c2016-06-24 14:00:21 +01002555 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002556}
2557
David Weinehallc49d13e2016-08-22 13:32:42 +03002558static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002559{
David Weinehallc49d13e2016-08-22 13:32:42 +03002560 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002561}
2562
Alex Dai33a732f2015-08-12 15:43:36 +01002563static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2564{
2565 return container_of(guc, struct drm_i915_private, guc);
2566}
2567
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002568static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2569{
2570 return container_of(huc, struct drm_i915_private, huc);
2571}
2572
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002573/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302574#define for_each_engine(engine__, dev_priv__, id__) \
2575 for ((id__) = 0; \
2576 (id__) < I915_NUM_ENGINES; \
2577 (id__)++) \
2578 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002579
2580/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002581#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2582 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302583 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002584
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002585enum hdmi_force_audio {
2586 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2587 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2588 HDMI_AUDIO_AUTO, /* trust EDID */
2589 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2590};
2591
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002592#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002593
Daniel Vettera071fa02014-06-18 23:28:09 +02002594/*
2595 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302596 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002597 * doesn't mean that the hw necessarily already scans it out, but that any
2598 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2599 *
2600 * We have one bit per pipe and per scanout plane type.
2601 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302602#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2603#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002604#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2605 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2606#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302607 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2608#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2609 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002610#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302611 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002612#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302613 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002614
Dave Gordon85d12252016-05-20 11:54:06 +01002615/*
2616 * Optimised SGL iterator for GEM objects
2617 */
2618static __always_inline struct sgt_iter {
2619 struct scatterlist *sgp;
2620 union {
2621 unsigned long pfn;
2622 dma_addr_t dma;
2623 };
2624 unsigned int curr;
2625 unsigned int max;
2626} __sgt_iter(struct scatterlist *sgl, bool dma) {
2627 struct sgt_iter s = { .sgp = sgl };
2628
2629 if (s.sgp) {
2630 s.max = s.curr = s.sgp->offset;
2631 s.max += s.sgp->length;
2632 if (dma)
2633 s.dma = sg_dma_address(s.sgp);
2634 else
2635 s.pfn = page_to_pfn(sg_page(s.sgp));
2636 }
2637
2638 return s;
2639}
2640
Chris Wilson96d77632016-10-28 13:58:33 +01002641static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2642{
2643 ++sg;
2644 if (unlikely(sg_is_chain(sg)))
2645 sg = sg_chain_ptr(sg);
2646 return sg;
2647}
2648
Dave Gordon85d12252016-05-20 11:54:06 +01002649/**
Dave Gordon63d15322016-05-20 11:54:07 +01002650 * __sg_next - return the next scatterlist entry in a list
2651 * @sg: The current sg entry
2652 *
2653 * Description:
2654 * If the entry is the last, return NULL; otherwise, step to the next
2655 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2656 * otherwise just return the pointer to the current element.
2657 **/
2658static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2659{
2660#ifdef CONFIG_DEBUG_SG
2661 BUG_ON(sg->sg_magic != SG_MAGIC);
2662#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002663 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002664}
2665
2666/**
Dave Gordon85d12252016-05-20 11:54:06 +01002667 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2668 * @__dmap: DMA address (output)
2669 * @__iter: 'struct sgt_iter' (iterator state, internal)
2670 * @__sgt: sg_table to iterate over (input)
2671 */
2672#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2673 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2674 ((__dmap) = (__iter).dma + (__iter).curr); \
2675 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002676 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002677
2678/**
2679 * for_each_sgt_page - iterate over the pages of the given sg_table
2680 * @__pp: page pointer (output)
2681 * @__iter: 'struct sgt_iter' (iterator state, internal)
2682 * @__sgt: sg_table to iterate over (input)
2683 */
2684#define for_each_sgt_page(__pp, __iter, __sgt) \
2685 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2686 ((__pp) = (__iter).pfn == 0 ? NULL : \
2687 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2688 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002689 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002690
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002691static inline const struct intel_device_info *
2692intel_info(const struct drm_i915_private *dev_priv)
2693{
2694 return &dev_priv->info;
2695}
2696
2697#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002698
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002699#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002700#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002701
Jani Nikulae87a0052015-10-20 15:22:02 +03002702#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002703#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002704
2705#define GEN_FOREVER (0)
2706/*
2707 * Returns true if Gen is in inclusive range [Start, End].
2708 *
2709 * Use GEN_FOREVER for unbound start and or end.
2710 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002711#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002712 unsigned int __s = (s), __e = (e); \
2713 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2714 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2715 if ((__s) != GEN_FOREVER) \
2716 __s = (s) - 1; \
2717 if ((__e) == GEN_FOREVER) \
2718 __e = BITS_PER_LONG - 1; \
2719 else \
2720 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002721 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002722})
2723
Jani Nikulae87a0052015-10-20 15:22:02 +03002724/*
2725 * Return true if revision is in range [since,until] inclusive.
2726 *
2727 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2728 */
2729#define IS_REVID(p, since, until) \
2730 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2731
Jani Nikula06bcd842016-11-30 17:43:06 +02002732#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2733#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002734#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002735#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002736#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002737#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2738#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002739#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002740#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2741#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002742#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2743#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2744#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002745#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2746#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002747#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002748#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002749#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002750#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002751#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2752 INTEL_DEVID(dev_priv) == 0x0152 || \
2753 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002754#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2755#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2756#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2757#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2758#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2759#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2760#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2761#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002762#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002763#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2764 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2765#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2766 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2767 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2768 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002769/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002770#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2771 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2772#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2773 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2774#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2775 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2776#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2777 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002778/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002779#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2780 INTEL_DEVID(dev_priv) == 0x0A1E)
2781#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2782 INTEL_DEVID(dev_priv) == 0x1913 || \
2783 INTEL_DEVID(dev_priv) == 0x1916 || \
2784 INTEL_DEVID(dev_priv) == 0x1921 || \
2785 INTEL_DEVID(dev_priv) == 0x1926)
2786#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2787 INTEL_DEVID(dev_priv) == 0x1915 || \
2788 INTEL_DEVID(dev_priv) == 0x191E)
2789#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2790 INTEL_DEVID(dev_priv) == 0x5913 || \
2791 INTEL_DEVID(dev_priv) == 0x5916 || \
2792 INTEL_DEVID(dev_priv) == 0x5921 || \
2793 INTEL_DEVID(dev_priv) == 0x5926)
2794#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2795 INTEL_DEVID(dev_priv) == 0x5915 || \
2796 INTEL_DEVID(dev_priv) == 0x591E)
2797#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2798 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2799#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2800 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302801
Jani Nikulac007fb42016-10-31 12:18:28 +02002802#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002803
Jani Nikulaef712bb2015-10-20 15:22:00 +03002804#define SKL_REVID_A0 0x0
2805#define SKL_REVID_B0 0x1
2806#define SKL_REVID_C0 0x2
2807#define SKL_REVID_D0 0x3
2808#define SKL_REVID_E0 0x4
2809#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002810#define SKL_REVID_G0 0x6
2811#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002812
Jani Nikulae87a0052015-10-20 15:22:02 +03002813#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2814
Jani Nikulaef712bb2015-10-20 15:22:00 +03002815#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002816#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002817#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002818#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002819#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002820
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002821#define IS_BXT_REVID(dev_priv, since, until) \
2822 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002823
Mika Kuoppalac033a372016-06-07 17:18:55 +03002824#define KBL_REVID_A0 0x0
2825#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002826#define KBL_REVID_C0 0x2
2827#define KBL_REVID_D0 0x3
2828#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002829
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002830#define IS_KBL_REVID(dev_priv, since, until) \
2831 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002832
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002833#define GLK_REVID_A0 0x0
2834#define GLK_REVID_A1 0x1
2835
2836#define IS_GLK_REVID(dev_priv, since, until) \
2837 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2838
Jesse Barnes85436692011-04-06 12:11:14 -07002839/*
2840 * The genX designation typically refers to the render engine, so render
2841 * capability related checks should use IS_GEN, while display and other checks
2842 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2843 * chips, etc.).
2844 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002845#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2846#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2847#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2848#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2849#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2850#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2851#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2852#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002853
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002854#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002855#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2856#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002857
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002858#define ENGINE_MASK(id) BIT(id)
2859#define RENDER_RING ENGINE_MASK(RCS)
2860#define BSD_RING ENGINE_MASK(VCS)
2861#define BLT_RING ENGINE_MASK(BCS)
2862#define VEBOX_RING ENGINE_MASK(VECS)
2863#define BSD2_RING ENGINE_MASK(VCS2)
2864#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002865
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002866#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002867 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002868
2869#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2870#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2871#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2872#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2873
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002874#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2875#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2876#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002877#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2878 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002879
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002880#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002881
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002882#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2883 ((dev_priv)->info.has_logical_ring_contexts)
2884#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2885#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2886#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2887
2888#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2889#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2890 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002891
Daniel Vetterb45305f2012-12-17 16:21:27 +01002892/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002893#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002894
2895/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002896#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002897 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002898
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002899/*
2900 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2901 * even when in MSI mode. This results in spurious interrupt warnings if the
2902 * legacy irq no. is shared with another device. The kernel then disables that
2903 * interrupt source and so prevents the other device from working properly.
2904 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002905#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2906#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002907
Zou Nan haicae58522010-11-09 17:17:32 +08002908/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2909 * rows, which changed the alignment requirements and fence programming.
2910 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002911#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2912 !(IS_I915G(dev_priv) || \
2913 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002914#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2915#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002916
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002917#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2918#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2919#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03002920#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002921
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002922#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002923
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002924#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002925
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002926#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2927#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2928#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2929#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2930#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002931
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002932#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002933
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002934#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002935#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2936
Dave Gordon1a3d1892016-05-13 15:36:30 +01002937/*
2938 * For now, anything with a GuC requires uCode loading, and then supports
2939 * command submission once loaded. But these are logically independent
2940 * properties, so we have separate macros to test them.
2941 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002942#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2943#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2944#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002945#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002946
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002947#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002948
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002949#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002950
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002951#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2952#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2953#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2954#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2955#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2956#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302957#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2958#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002959#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002960#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002961#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002962#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002963
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002964#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2965#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2966#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2967#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002968#define HAS_PCH_LPT_LP(dev_priv) \
2969 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2970#define HAS_PCH_LPT_H(dev_priv) \
2971 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002972#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2973#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2974#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2975#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002976
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002977#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302978
Shashank Sharma6389dd82016-10-14 19:56:50 +05302979#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2980
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002981/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002982#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002983#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2984 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002985
Ben Widawskyc8735b02012-09-07 19:43:39 -07002986#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302987#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002988
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302989#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2990
Chris Wilson05394f32010-11-08 19:18:58 +00002991#include "i915_trace.h"
2992
Chris Wilson48f112f2016-06-24 14:07:14 +01002993static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2994{
2995#ifdef CONFIG_INTEL_IOMMU
2996 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2997 return true;
2998#endif
2999 return false;
3000}
3001
Chris Wilsonc0336662016-05-06 15:40:21 +01003002int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03003003 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01003004
Chris Wilson39df9192016-07-20 13:31:57 +01003005bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3006
Chris Wilson0673ad42016-06-24 14:00:22 +01003007/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02003008void __printf(3, 4)
3009__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3010 const char *fmt, ...);
3011
3012#define i915_report_error(dev_priv, fmt, ...) \
3013 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3014
Ben Widawskyc43b5632012-04-16 14:07:40 -07003015#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003016extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3017 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003018#else
3019#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003020#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003021extern const struct dev_pm_ops i915_pm_ops;
3022
3023extern int i915_driver_load(struct pci_dev *pdev,
3024 const struct pci_device_id *ent);
3025extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003026extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3027extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003028extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003029extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003030extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003031extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003032extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3033extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3034extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3035extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003036int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003037
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003038int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003039int intel_engines_init(struct drm_i915_private *dev_priv);
3040
Jani Nikula77913b32015-06-18 13:06:16 +03003041/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003042void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3043 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003044void intel_hpd_init(struct drm_i915_private *dev_priv);
3045void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3046void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003047bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003048bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3049void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003050
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003052static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3053{
3054 unsigned long delay;
3055
3056 if (unlikely(!i915.enable_hangcheck))
3057 return;
3058
3059 /* Don't continually defer the hangcheck so that it is always run at
3060 * least once after work has been scheduled on any ring. Otherwise,
3061 * we will ignore a hung ring if a second ring is kept busy.
3062 */
3063
3064 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3065 queue_delayed_work(system_long_wq,
3066 &dev_priv->gpu_error.hangcheck_work, delay);
3067}
3068
Mika Kuoppala58174462014-02-25 17:11:26 +02003069__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003070void i915_handle_error(struct drm_i915_private *dev_priv,
3071 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003072 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073
Daniel Vetterb9632912014-09-30 10:56:44 +02003074extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003075extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003076int intel_irq_install(struct drm_i915_private *dev_priv);
3077void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003078
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003079static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3080{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003081 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003082}
3083
Chris Wilsonc0336662016-05-06 15:40:21 +01003084static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003085{
Chris Wilsonc0336662016-05-06 15:40:21 +01003086 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003087}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003088
Keith Packard7c463582008-11-04 02:03:27 -08003089void
Jani Nikula50227e12014-03-31 14:27:21 +03003090i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003091 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003092
3093void
Jani Nikula50227e12014-03-31 14:27:21 +03003094i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003095 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003096
Imre Deakf8b79e52014-03-04 19:23:07 +02003097void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3098void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003099void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3100 uint32_t mask,
3101 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003102void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3103 uint32_t interrupt_mask,
3104 uint32_t enabled_irq_mask);
3105static inline void
3106ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3107{
3108 ilk_update_display_irq(dev_priv, bits, bits);
3109}
3110static inline void
3111ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3112{
3113 ilk_update_display_irq(dev_priv, bits, 0);
3114}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003115void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3116 enum pipe pipe,
3117 uint32_t interrupt_mask,
3118 uint32_t enabled_irq_mask);
3119static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3120 enum pipe pipe, uint32_t bits)
3121{
3122 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3123}
3124static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3125 enum pipe pipe, uint32_t bits)
3126{
3127 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3128}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003129void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3130 uint32_t interrupt_mask,
3131 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003132static inline void
3133ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3134{
3135 ibx_display_interrupt_update(dev_priv, bits, bits);
3136}
3137static inline void
3138ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3139{
3140 ibx_display_interrupt_update(dev_priv, bits, 0);
3141}
3142
Eric Anholt673a3942008-07-30 12:06:12 -07003143/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003144int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3145 struct drm_file *file_priv);
3146int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file_priv);
3148int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file_priv);
3150int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003152int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003154int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3155 struct drm_file *file_priv);
3156int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3157 struct drm_file *file_priv);
3158int i915_gem_execbuffer(struct drm_device *dev, void *data,
3159 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003160int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003162int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003164int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file);
3166int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003168int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003170int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3171 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003172int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3173 struct drm_file *file_priv);
3174int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003176void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003177int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3178 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003179int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3180 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003181int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3182 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003183void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003184int i915_gem_load_init(struct drm_i915_private *dev_priv);
3185void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003186void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003187int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003188int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3189
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003190void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003191void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003192void i915_gem_object_init(struct drm_i915_gem_object *obj,
3193 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003194struct drm_i915_gem_object *
3195i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3196struct drm_i915_gem_object *
3197i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3198 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003199void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003200void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003201
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003202static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3203{
3204 /* A single pass should suffice to release all the freed objects (along
3205 * most call paths) , but be a little more paranoid in that freeing
3206 * the objects does take a little amount of time, during which the rcu
3207 * callbacks could have added new objects into the freed list, and
3208 * armed the work again.
3209 */
3210 do {
3211 rcu_barrier();
3212 } while (flush_work(&i915->mm.free_work));
3213}
3214
Chris Wilson058d88c2016-08-15 10:49:06 +01003215struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003216i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3217 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003218 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003219 u64 alignment,
3220 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003221
Chris Wilsonaa653a62016-08-04 07:52:27 +01003222int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003223void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003224
Chris Wilson7c108fd2016-10-24 13:42:18 +01003225void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3226
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003227static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003228{
Chris Wilsonee286372015-04-07 16:20:25 +01003229 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003230}
Chris Wilsonee286372015-04-07 16:20:25 +01003231
Chris Wilson96d77632016-10-28 13:58:33 +01003232struct scatterlist *
3233i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3234 unsigned int n, unsigned int *offset);
3235
Dave Gordon033908a2015-12-10 18:51:23 +00003236struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003237i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3238 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003239
Chris Wilson96d77632016-10-28 13:58:33 +01003240struct page *
3241i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3242 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303243
Chris Wilson96d77632016-10-28 13:58:33 +01003244dma_addr_t
3245i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3246 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003247
Chris Wilson03ac84f2016-10-28 13:58:36 +01003248void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3249 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003250int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3251
3252static inline int __must_check
3253i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003254{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003255 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003256
Chris Wilson1233e2d2016-10-28 13:58:37 +01003257 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003258 return 0;
3259
3260 return __i915_gem_object_get_pages(obj);
3261}
3262
3263static inline void
3264__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3265{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003266 GEM_BUG_ON(!obj->mm.pages);
3267
Chris Wilson1233e2d2016-10-28 13:58:37 +01003268 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003269}
3270
3271static inline bool
3272i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3273{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003274 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003275}
3276
3277static inline void
3278__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3279{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003280 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3281 GEM_BUG_ON(!obj->mm.pages);
3282
Chris Wilson1233e2d2016-10-28 13:58:37 +01003283 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003284}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003285
Chris Wilson1233e2d2016-10-28 13:58:37 +01003286static inline void
3287i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003288{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003289 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003290}
3291
Chris Wilson548625e2016-11-01 12:11:34 +00003292enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3293 I915_MM_NORMAL = 0,
3294 I915_MM_SHRINKER
3295};
3296
3297void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3298 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003299void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003300
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003301enum i915_map_type {
3302 I915_MAP_WB = 0,
3303 I915_MAP_WC,
3304};
3305
Chris Wilson0a798eb2016-04-08 12:11:11 +01003306/**
3307 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003308 * @obj: the object to map into kernel address space
3309 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003310 *
3311 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3312 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003313 * the kernel address space. Based on the @type of mapping, the PTE will be
3314 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003315 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003316 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3317 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003318 *
Dave Gordon83052162016-04-12 14:46:16 +01003319 * Returns the pointer through which to access the mapped object, or an
3320 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003321 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003322void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3323 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003324
3325/**
3326 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003327 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003328 *
3329 * After pinning the object and mapping its pages, once you are finished
3330 * with your access, call i915_gem_object_unpin_map() to release the pin
3331 * upon the mapping. Once the pin count reaches zero, that mapping may be
3332 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003333 */
3334static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3335{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003336 i915_gem_object_unpin_pages(obj);
3337}
3338
Chris Wilson43394c72016-08-18 17:16:47 +01003339int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3340 unsigned int *needs_clflush);
3341int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3342 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003343#define CLFLUSH_BEFORE BIT(0)
3344#define CLFLUSH_AFTER BIT(1)
3345#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003346
3347static inline void
3348i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3349{
3350 i915_gem_object_unpin_pages(obj);
3351}
3352
Chris Wilson54cf91d2010-11-25 18:00:26 +00003353int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003354void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003355 struct drm_i915_gem_request *req,
3356 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003357int i915_gem_dumb_create(struct drm_file *file_priv,
3358 struct drm_device *dev,
3359 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003360int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3361 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003362int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003363
3364void i915_gem_track_fb(struct drm_i915_gem_object *old,
3365 struct drm_i915_gem_object *new,
3366 unsigned frontbuffer_bits);
3367
Chris Wilson73cb9702016-10-28 13:58:46 +01003368int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003369
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003370struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003371i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003372
Chris Wilson67d97da2016-07-04 08:08:31 +01003373void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303374
Chris Wilson8c185ec2017-03-16 17:13:02 +00003375static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003376{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003377 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3378}
3379
3380static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3381{
3382 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003383}
3384
3385static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3386{
Chris Wilson8af29b02016-09-09 14:11:47 +01003387 return unlikely(test_bit(I915_WEDGED, &error->flags));
3388}
3389
Chris Wilson8c185ec2017-03-16 17:13:02 +00003390static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003391{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003392 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003393}
3394
3395static inline u32 i915_reset_count(struct i915_gpu_error *error)
3396{
Chris Wilson8af29b02016-09-09 14:11:47 +01003397 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003398}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003399
Chris Wilson0e178ae2017-01-17 17:59:06 +02003400int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003401void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003402void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003403void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003404bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003405
Chris Wilson24145512017-01-24 11:01:35 +00003406void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003407int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3408int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003409void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003410void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003411int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3412 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003413int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3414void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003415int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003416int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3417 unsigned int flags,
3418 long timeout,
3419 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003420int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3421 unsigned int flags,
3422 int priority);
3423#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3424
Chris Wilson2e2f3512015-04-27 13:41:14 +01003425int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003426i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3427int __must_check
3428i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003429int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003430i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003431struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003432i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3433 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003434 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003435void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003436int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003437 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003438int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003439void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003440
Chris Wilsone4ffd172011-04-04 09:44:39 +01003441int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3442 enum i915_cache_level cache_level);
3443
Daniel Vetter1286ff72012-05-10 15:25:09 +02003444struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3445 struct dma_buf *dma_buf);
3446
3447struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3448 struct drm_gem_object *gem_obj, int flags);
3449
Daniel Vetter841cd772014-08-06 15:04:48 +02003450static inline struct i915_hw_ppgtt *
3451i915_vm_to_ppgtt(struct i915_address_space *vm)
3452{
Daniel Vetter841cd772014-08-06 15:04:48 +02003453 return container_of(vm, struct i915_hw_ppgtt, base);
3454}
3455
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003456/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003457int __must_check i915_vma_get_fence(struct i915_vma *vma);
3458int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003459
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003460void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003461void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003462
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003463void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003464void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3465 struct sg_table *pages);
3466void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3467 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003468
Chris Wilsonca585b52016-05-24 14:53:36 +01003469static inline struct i915_gem_context *
3470i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3471{
3472 struct i915_gem_context *ctx;
3473
Chris Wilson091387c2016-06-24 14:00:21 +01003474 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003475
3476 ctx = idr_find(&file_priv->context_idr, id);
3477 if (!ctx)
3478 return ERR_PTR(-ENOENT);
3479
3480 return ctx;
3481}
3482
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003483static inline struct i915_gem_context *
3484i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003485{
Chris Wilson691e6412014-04-09 09:07:36 +01003486 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003487 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003488}
3489
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003490static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003491{
Chris Wilson091387c2016-06-24 14:00:21 +01003492 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003493 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003494}
3495
Chris Wilson69df05e2016-12-18 15:37:21 +00003496static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3497{
Chris Wilsonbf519972016-12-19 10:13:57 +00003498 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3499
3500 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3501 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003502}
3503
Chris Wilson80b204b2016-10-28 13:58:58 +01003504static inline struct intel_timeline *
3505i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3506 struct intel_engine_cs *engine)
3507{
3508 struct i915_address_space *vm;
3509
3510 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3511 return &vm->timeline.engine[engine->id];
3512}
3513
Robert Braggeec688e2016-11-07 19:49:47 +00003514int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3515 struct drm_file *file);
3516
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003517/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003518int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003519 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003520 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003521 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003522 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003523int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3524 struct drm_mm_node *node,
3525 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003526int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003527
Ben Widawsky0260c422014-03-22 22:47:21 -07003528/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003529static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003530{
Chris Wilson600f4362016-08-18 17:16:40 +01003531 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003532 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003533 intel_gtt_chipset_flush();
3534}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003535
Chris Wilson9797fbf2012-04-24 15:47:39 +01003536/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003537int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3538 struct drm_mm_node *node, u64 size,
3539 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003540int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3541 struct drm_mm_node *node, u64 size,
3542 unsigned alignment, u64 start,
3543 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003544void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3545 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003546int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003547void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003548struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003549i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003550struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003551i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003552 u32 stolen_offset,
3553 u32 gtt_offset,
3554 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003555
Chris Wilson920cf412016-10-28 13:58:30 +01003556/* i915_gem_internal.c */
3557struct drm_i915_gem_object *
3558i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003559 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003560
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003561/* i915_gem_shrinker.c */
3562unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003563 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003564 unsigned flags);
3565#define I915_SHRINK_PURGEABLE 0x1
3566#define I915_SHRINK_UNBOUND 0x2
3567#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003568#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003569#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003570unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3571void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003572void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003573
3574
Eric Anholt673a3942008-07-30 12:06:12 -07003575/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003576static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003577{
Chris Wilson091387c2016-06-24 14:00:21 +01003578 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003579
3580 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003581 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003582}
3583
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003584u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3585 unsigned int tiling, unsigned int stride);
3586u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3587 unsigned int tiling, unsigned int stride);
3588
Ben Gamari20172632009-02-17 20:08:50 -05003589/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003590#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003591int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003592int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003593void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003594#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003595static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003596static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3597{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003598static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003599#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003600
3601/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003602#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3603
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003604__printf(2, 3)
3605void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003606int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003607 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003608int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003609 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003610 size_t count, loff_t pos);
3611static inline void i915_error_state_buf_release(
3612 struct drm_i915_error_state_buf *eb)
3613{
3614 kfree(eb->buf);
3615}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003616
3617struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003618void i915_capture_error_state(struct drm_i915_private *dev_priv,
3619 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003620 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003621
3622static inline struct i915_gpu_state *
3623i915_gpu_state_get(struct i915_gpu_state *gpu)
3624{
3625 kref_get(&gpu->ref);
3626 return gpu;
3627}
3628
3629void __i915_gpu_state_free(struct kref *kref);
3630static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3631{
3632 if (gpu)
3633 kref_put(&gpu->ref, __i915_gpu_state_free);
3634}
3635
3636struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3637void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003638
Chris Wilson98a2f412016-10-12 10:05:18 +01003639#else
3640
3641static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3642 u32 engine_mask,
3643 const char *error_msg)
3644{
3645}
3646
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003647static inline struct i915_gpu_state *
3648i915_first_error_state(struct drm_i915_private *i915)
3649{
3650 return NULL;
3651}
3652
3653static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003654{
3655}
3656
3657#endif
3658
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003659const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003660
Brad Volkin351e3db2014-02-18 10:15:46 -08003661/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003662int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003663void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003664void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003665int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3666 struct drm_i915_gem_object *batch_obj,
3667 struct drm_i915_gem_object *shadow_batch_obj,
3668 u32 batch_start_offset,
3669 u32 batch_len,
3670 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003671
Robert Braggeec688e2016-11-07 19:49:47 +00003672/* i915_perf.c */
3673extern void i915_perf_init(struct drm_i915_private *dev_priv);
3674extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003675extern void i915_perf_register(struct drm_i915_private *dev_priv);
3676extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003677
Jesse Barnes317c35d2008-08-25 15:11:06 -07003678/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003679extern int i915_save_state(struct drm_i915_private *dev_priv);
3680extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003681
Ben Widawsky0136db52012-04-10 21:17:01 -07003682/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003683void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3684void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003685
Jerome Anandeef57322017-01-25 04:27:49 +05303686/* intel_lpe_audio.c */
3687int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3688void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3689void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303690void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003691 enum pipe pipe, enum port port,
3692 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303693
Chris Wilsonf899fc62010-07-20 15:44:45 -07003694/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003695extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3696extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003697extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3698 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003699
Jani Nikula0184df42015-03-27 00:20:20 +02003700extern struct i2c_adapter *
3701intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003702extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3703extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003704static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003705{
3706 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3707}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003708extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003709
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003710/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003711void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003712bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003713bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003714bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003715bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003716bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003717bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003718bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303719bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3720 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303721bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3722 enum port port);
3723
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003724
Chris Wilson3b617962010-08-24 09:02:58 +01003725/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003726#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003727extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003728extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3729extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003730extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003731extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3732 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003733extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003734 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003735extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003736#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003737static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003738static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3739static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003740static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3741{
3742}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003743static inline int
3744intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3745{
3746 return 0;
3747}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003748static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003749intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003750{
3751 return 0;
3752}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003753static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003754{
3755 return -ENODEV;
3756}
Len Brown65e082c2008-10-24 17:18:10 -04003757#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003758
Jesse Barnes723bfd72010-10-07 16:01:13 -07003759/* intel_acpi.c */
3760#ifdef CONFIG_ACPI
3761extern void intel_register_dsm_handler(void);
3762extern void intel_unregister_dsm_handler(void);
3763#else
3764static inline void intel_register_dsm_handler(void) { return; }
3765static inline void intel_unregister_dsm_handler(void) { return; }
3766#endif /* CONFIG_ACPI */
3767
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003768/* intel_device_info.c */
3769static inline struct intel_device_info *
3770mkwrite_device_info(struct drm_i915_private *dev_priv)
3771{
3772 return (struct intel_device_info *)&dev_priv->info;
3773}
3774
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003775const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003776void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3777void intel_device_info_dump(struct drm_i915_private *dev_priv);
3778
Jesse Barnes79e53942008-11-07 14:24:08 -08003779/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003780extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003781extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003782extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003783extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003784extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003785extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003786extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3787 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003788extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003789extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3790extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003791extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003792extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003793extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003794extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003795 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003796
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003797int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3798 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003799
Chris Wilson6ef3d422010-08-04 20:26:07 +01003800/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003801extern struct intel_overlay_error_state *
3802intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003803extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3804 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003805
Chris Wilsonc0336662016-05-06 15:40:21 +01003806extern struct intel_display_error_state *
3807intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003808extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003809 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003810
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003811int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3812int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003813int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3814 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003815
3816/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303817u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003818int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003819u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003820u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3821void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003822u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3823void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3824u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3825void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003826u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3827void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003828u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3829void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003830u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3831 enum intel_sbi_destination destination);
3832void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3833 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303834u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3835void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003836
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003837/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003838void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003839 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003840void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3841 enum port port, u32 margin, u32 scale,
3842 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003843void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3844void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3845bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3846 enum dpio_phy phy);
3847bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3848 enum dpio_phy phy);
3849uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3850 uint8_t lane_count);
3851void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3852 uint8_t lane_lat_optim_mask);
3853uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3854
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003855void chv_set_phy_signal_level(struct intel_encoder *encoder,
3856 u32 deemph_reg_value, u32 margin_reg_value,
3857 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003858void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3859 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003860void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003861void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3862void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003863void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003864
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003865void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3866 u32 demph_reg_value, u32 preemph_reg_value,
3867 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003868void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003869void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003870void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003871
Ville Syrjälä616bc822015-01-23 21:04:25 +02003872int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3873int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003874u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3875 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303876
Ben Widawsky0b274482013-10-04 21:22:51 -07003877#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3878#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003879
Ben Widawsky0b274482013-10-04 21:22:51 -07003880#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3881#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3882#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3883#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003884
Ben Widawsky0b274482013-10-04 21:22:51 -07003885#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3886#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3887#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3888#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003889
Chris Wilson698b3132014-03-21 13:16:43 +00003890/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3891 * will be implemented using 2 32-bit writes in an arbitrary order with
3892 * an arbitrary delay between them. This can cause the hardware to
3893 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003894 * machine death. For this reason we do not support I915_WRITE64, or
3895 * dev_priv->uncore.funcs.mmio_writeq.
3896 *
3897 * When reading a 64-bit value as two 32-bit values, the delay may cause
3898 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3899 * occasionally a 64-bit register does not actualy support a full readq
3900 * and must be read using two 32-bit reads.
3901 *
3902 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003903 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003904#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003905
Chris Wilson50877442014-03-21 12:41:53 +00003906#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003907 u32 upper, lower, old_upper, loop = 0; \
3908 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003909 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003910 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003911 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003912 upper = I915_READ(upper_reg); \
3913 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003914 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003915
Zou Nan haicae58522010-11-09 17:17:32 +08003916#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3917#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3918
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003919#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003920static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003921 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003922{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003923 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003924}
3925
3926#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003927static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003928 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003929{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003930 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003931}
3932__raw_read(8, b)
3933__raw_read(16, w)
3934__raw_read(32, l)
3935__raw_read(64, q)
3936
3937__raw_write(8, b)
3938__raw_write(16, w)
3939__raw_write(32, l)
3940__raw_write(64, q)
3941
3942#undef __raw_read
3943#undef __raw_write
3944
Chris Wilsona6111f72015-04-07 16:21:02 +01003945/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003946 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003947 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003948 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003949 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003950 *
3951 * As an example, these accessors can possibly be used between:
3952 *
3953 * spin_lock_irq(&dev_priv->uncore.lock);
3954 * intel_uncore_forcewake_get__locked();
3955 *
3956 * and
3957 *
3958 * intel_uncore_forcewake_put__locked();
3959 * spin_unlock_irq(&dev_priv->uncore.lock);
3960 *
3961 *
3962 * Note: some registers may not need forcewake held, so
3963 * intel_uncore_forcewake_{get,put} can be omitted, see
3964 * intel_uncore_forcewake_for_reg().
3965 *
3966 * Certain architectures will die if the same cacheline is concurrently accessed
3967 * by different clients (e.g. on Ivybridge). Access to registers should
3968 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3969 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003970 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003971#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3972#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003973#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003974#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3975
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003976/* "Broadcast RGB" property */
3977#define INTEL_BROADCAST_RGB_AUTO 0
3978#define INTEL_BROADCAST_RGB_FULL 1
3979#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003980
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003981static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003982{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003983 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003984 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003985 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303986 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003987 else
3988 return VGACNTRL;
3989}
3990
Imre Deakdf977292013-05-21 20:03:17 +03003991static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3992{
3993 unsigned long j = msecs_to_jiffies(m);
3994
3995 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3996}
3997
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003998static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3999{
4000 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4001}
4002
Imre Deakdf977292013-05-21 20:03:17 +03004003static inline unsigned long
4004timespec_to_jiffies_timeout(const struct timespec *value)
4005{
4006 unsigned long j = timespec_to_jiffies(value);
4007
4008 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4009}
4010
Paulo Zanonidce56b32013-12-19 14:29:40 -02004011/*
4012 * If you need to wait X milliseconds between events A and B, but event B
4013 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4014 * when event A happened, then just before event B you call this function and
4015 * pass the timestamp as the first argument, and X as the second argument.
4016 */
4017static inline void
4018wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4019{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004020 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004021
4022 /*
4023 * Don't re-read the value of "jiffies" every time since it may change
4024 * behind our back and break the math.
4025 */
4026 tmp_jiffies = jiffies;
4027 target_jiffies = timestamp_jiffies +
4028 msecs_to_jiffies_timeout(to_wait_ms);
4029
4030 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004031 remaining_jiffies = target_jiffies - tmp_jiffies;
4032 while (remaining_jiffies)
4033 remaining_jiffies =
4034 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004035 }
4036}
Chris Wilson221fe792016-09-09 14:11:51 +01004037
4038static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004039__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004040{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004041 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004042 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004043
Chris Wilson309663a2017-02-23 07:44:07 +00004044 /* Note that the engine may have wrapped around the seqno, and
4045 * so our request->global_seqno will be ahead of the hardware,
4046 * even though it completed the request before wrapping. We catch
4047 * this by kicking all the waiters before resetting the seqno
4048 * in hardware, and also signal the fence.
4049 */
4050 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4051 return true;
4052
Chris Wilson754c9fd2017-02-23 07:44:14 +00004053 /* The request was dequeued before we were awoken. We check after
4054 * inspecting the hw to confirm that this was the same request
4055 * that generated the HWS update. The memory barriers within
4056 * the request execution are sufficient to ensure that a check
4057 * after reading the value from hw matches this request.
4058 */
4059 seqno = i915_gem_request_global_seqno(req);
4060 if (!seqno)
4061 return false;
4062
Chris Wilson7ec2c732016-07-01 17:23:22 +01004063 /* Before we do the heavier coherent read of the seqno,
4064 * check the value (hopefully) in the CPU cacheline.
4065 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004066 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004067 return true;
4068
Chris Wilson688e6c72016-07-01 17:23:15 +01004069 /* Ensure our read of the seqno is coherent so that we
4070 * do not "miss an interrupt" (i.e. if this is the last
4071 * request and the seqno write from the GPU is not visible
4072 * by the time the interrupt fires, we will see that the
4073 * request is incomplete and go back to sleep awaiting
4074 * another interrupt that will never come.)
4075 *
4076 * Strictly, we only need to do this once after an interrupt,
4077 * but it is easier and safer to do it every time the waiter
4078 * is woken.
4079 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004080 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004081 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004082 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004083
Chris Wilson3d5564e2016-07-01 17:23:23 +01004084 /* The ordering of irq_posted versus applying the barrier
4085 * is crucial. The clearing of the current irq_posted must
4086 * be visible before we perform the barrier operation,
4087 * such that if a subsequent interrupt arrives, irq_posted
4088 * is reasserted and our task rewoken (which causes us to
4089 * do another __i915_request_irq_complete() immediately
4090 * and reapply the barrier). Conversely, if the clear
4091 * occurs after the barrier, then an interrupt that arrived
4092 * whilst we waited on the barrier would not trigger a
4093 * barrier on the next pass, and the read may not see the
4094 * seqno update.
4095 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004096 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004097
4098 /* If we consume the irq, but we are no longer the bottom-half,
4099 * the real bottom-half may not have serialised their own
4100 * seqno check with the irq-barrier (i.e. may have inspected
4101 * the seqno before we believe it coherent since they see
4102 * irq_posted == false but we are still running).
4103 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004104 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004105 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004106 /* Note that if the bottom-half is changed as we
4107 * are sending the wake-up, the new bottom-half will
4108 * be woken by whomever made the change. We only have
4109 * to worry about when we steal the irq-posted for
4110 * ourself.
4111 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004112 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004113 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004114
Chris Wilson754c9fd2017-02-23 07:44:14 +00004115 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004116 return true;
4117 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004118
Chris Wilson688e6c72016-07-01 17:23:15 +01004119 return false;
4120}
4121
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004122void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4123bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4124
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004125/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4126 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4127 * perform the operation. To check beforehand, pass in the parameters to
4128 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4129 * you only need to pass in the minor offsets, page-aligned pointers are
4130 * always valid.
4131 *
4132 * For just checking for SSE4.1, in the foreknowledge that the future use
4133 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4134 */
4135#define i915_can_memcpy_from_wc(dst, src, len) \
4136 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4137
4138#define i915_has_memcpy_from_wc() \
4139 i915_memcpy_from_wc(NULL, NULL, 0)
4140
Chris Wilsonc58305a2016-08-19 16:54:28 +01004141/* i915_mm.c */
4142int remap_io_mapping(struct vm_area_struct *vma,
4143 unsigned long addr, unsigned long pfn, unsigned long size,
4144 struct io_mapping *iomap);
4145
Chris Wilsone59dc172017-02-22 11:40:45 +00004146static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4147{
4148 return (obj->cache_level != I915_CACHE_NONE ||
4149 HAS_LLC(to_i915(obj->base.dev)));
4150}
4151
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152#endif