blob: a9ffc8df241b08550ecab9ca6b5f0860795f9df3 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Joonas Lahtinene10fa552016-04-15 12:03:39 +030082#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
Joonas Lahtinen40006c42016-10-12 10:18:54 +030089/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +030090
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030091#define HPLLCC 0xc0 /* 85x only */
92#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070093#define GC_CLOCK_133_200 (0 << 0)
94#define GC_CLOCK_100_200 (1 << 0)
95#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030096#define GC_CLOCK_133_266 (3 << 0)
97#define GC_CLOCK_133_200_2 (4 << 0)
98#define GC_CLOCK_133_266_2 (5 << 0)
99#define GC_CLOCK_166_266 (6 << 0)
100#define GC_CLOCK_166_250 (7 << 0)
101
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300102#define I915_GDRST 0xc0 /* PCI config register */
103#define GRDOM_FULL (0 << 2)
104#define GRDOM_RENDER (1 << 2)
105#define GRDOM_MEDIA (3 << 2)
106#define GRDOM_MASK (3 << 2)
107#define GRDOM_RESET_STATUS (1 << 1)
108#define GRDOM_RESET_ENABLE (1 << 0)
109
110#define GCDGMBUS 0xcc
111
Jesse Barnesf97108d2010-01-29 11:27:07 -0800112#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700113#define GCFGC 0xf0 /* 915+ only */
114#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
115#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
116#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200117#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
118#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
119#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
120#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
121#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
122#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700123#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700124#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
125#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
126#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
127#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
128#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
129#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
130#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
131#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
132#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
133#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
134#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
135#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
136#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
137#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
138#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
139#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
140#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
141#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
142#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100143
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300144#define ASLE 0xe4
145#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700146
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300147#define SWSCI 0xe8
148#define SWSCI_SCISEL (1 << 15)
149#define SWSCI_GSSCIE (1 << 0)
150
151#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
152
Jesse Barnes585fb112008-07-29 11:54:06 -0700153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200154#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300155#define ILK_GRDOM_FULL (0<<1)
156#define ILK_GRDOM_RENDER (1<<1)
157#define ILK_GRDOM_MEDIA (3<<1)
158#define ILK_GRDOM_MASK (3<<1)
159#define ILK_GRDOM_RESET_ENABLE (1<<0)
160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700162#define GEN6_MBC_SNPCR_SHIFT 21
163#define GEN6_MBC_SNPCR_MASK (3<<21)
164#define GEN6_MBC_SNPCR_MAX (0<<21)
165#define GEN6_MBC_SNPCR_MED (1<<21)
166#define GEN6_MBC_SNPCR_LOW (2<<21)
167#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200169#define VLV_G3DCTL _MMIO(0x9024)
170#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200172#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100173#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
174#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
175#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
176#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
177#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200179#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800180#define GEN6_GRDOM_FULL (1 << 0)
181#define GEN6_GRDOM_RENDER (1 << 1)
182#define GEN6_GRDOM_MEDIA (1 << 2)
183#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200184#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100185#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200186#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800187
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100188#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
189#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
190#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100191#define PP_DIR_DCLV_2G 0xffffffff
192
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100193#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
194#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200196#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600197#define GEN8_RPCS_ENABLE (1 << 31)
198#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
199#define GEN8_RPCS_S_CNT_SHIFT 15
200#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
201#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
202#define GEN8_RPCS_SS_CNT_SHIFT 8
203#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
204#define GEN8_RPCS_EU_MAX_SHIFT 4
205#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
206#define GEN8_RPCS_EU_MIN_SHIFT 0
207#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200209#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000210#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100211#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100212#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700213#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100214#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
215#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300216#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
217#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
218#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
219#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
220#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100221
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300222#define GEN8_CONFIG0 _MMIO(0xD00)
223#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200225#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300226#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200227#define ECOBITS_PPGTT_CACHE64B (3<<8)
228#define ECOBITS_PPGTT_CACHE4B (0<<8)
229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200230#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200231#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200233#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300234#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
235#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
236#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
237#define GEN6_STOLEN_RESERVED_1M (0 << 4)
238#define GEN6_STOLEN_RESERVED_512K (1 << 4)
239#define GEN6_STOLEN_RESERVED_256K (2 << 4)
240#define GEN6_STOLEN_RESERVED_128K (3 << 4)
241#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
242#define GEN7_STOLEN_RESERVED_1M (0 << 5)
243#define GEN7_STOLEN_RESERVED_256K (1 << 5)
244#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
245#define GEN8_STOLEN_RESERVED_1M (0 << 7)
246#define GEN8_STOLEN_RESERVED_2M (1 << 7)
247#define GEN8_STOLEN_RESERVED_4M (2 << 7)
248#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200249
Jesse Barnes585fb112008-07-29 11:54:06 -0700250/* VGA stuff */
251
252#define VGA_ST01_MDA 0x3ba
253#define VGA_ST01_CGA 0x3da
254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200255#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define VGA_MSR_WRITE 0x3c2
257#define VGA_MSR_READ 0x3cc
258#define VGA_MSR_MEM_EN (1<<1)
259#define VGA_MSR_CGA_MODE (1<<0)
260
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300261#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100262#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300263#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700264
265#define VGA_AR_INDEX 0x3c0
266#define VGA_AR_VID_EN (1<<5)
267#define VGA_AR_DATA_WRITE 0x3c0
268#define VGA_AR_DATA_READ 0x3c1
269
270#define VGA_GR_INDEX 0x3ce
271#define VGA_GR_DATA 0x3cf
272/* GR05 */
273#define VGA_GR_MEM_READ_MODE_SHIFT 3
274#define VGA_GR_MEM_READ_MODE_PLANE 1
275/* GR06 */
276#define VGA_GR_MEM_MODE_MASK 0xc
277#define VGA_GR_MEM_MODE_SHIFT 2
278#define VGA_GR_MEM_A0000_AFFFF 0
279#define VGA_GR_MEM_A0000_BFFFF 1
280#define VGA_GR_MEM_B0000_B7FFF 2
281#define VGA_GR_MEM_B0000_BFFFF 3
282
283#define VGA_DACMASK 0x3c6
284#define VGA_DACRX 0x3c7
285#define VGA_DACWX 0x3c8
286#define VGA_DACDATA 0x3c9
287
288#define VGA_CR_INDEX_MDA 0x3b4
289#define VGA_CR_DATA_MDA 0x3b5
290#define VGA_CR_INDEX_CGA 0x3d4
291#define VGA_CR_DATA_CGA 0x3d5
292
293/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800294 * Instruction field definitions used by the command parser
295 */
296#define INSTR_CLIENT_SHIFT 29
297#define INSTR_CLIENT_MASK 0xE0000000
298#define INSTR_MI_CLIENT 0x0
299#define INSTR_BC_CLIENT 0x2
300#define INSTR_RC_CLIENT 0x3
301#define INSTR_SUBCLIENT_SHIFT 27
302#define INSTR_SUBCLIENT_MASK 0x18000000
303#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800304#define INSTR_26_TO_24_MASK 0x7000000
305#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800306
307/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700308 * Memory interface instructions used by the kernel
309 */
310#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800311/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
312#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700313
314#define MI_NOOP MI_INSTR(0, 0)
315#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
316#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200317#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700318#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
319#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
320#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
321#define MI_FLUSH MI_INSTR(0x04, 0)
322#define MI_READ_FLUSH (1 << 0)
323#define MI_EXE_FLUSH (1 << 1)
324#define MI_NO_WRITE_FLUSH (1 << 2)
325#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
326#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800327#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800328#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
329#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
330#define MI_ARB_ENABLE (1<<0)
331#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700332#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800333#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
334#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800335#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400336#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200337#define MI_OVERLAY_CONTINUE (0x0<<21)
338#define MI_OVERLAY_ON (0x1<<21)
339#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700340#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500341#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700342#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500343#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200344/* IVB has funny definitions for which plane to flip. */
345#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
346#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
347#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
348#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
349#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
350#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000351/* SKL ones */
352#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700361#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800362#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
363#define MI_SEMAPHORE_UPDATE (1<<21)
364#define MI_SEMAPHORE_COMPARE (1<<20)
365#define MI_SEMAPHORE_REGISTER (1<<18)
366#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
367#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
368#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
369#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
370#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
371#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
372#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
373#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
374#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
375#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
376#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
377#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100378#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
379#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800380#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
381#define MI_MM_SPACE_GTT (1<<8)
382#define MI_MM_SPACE_PHYSICAL (0<<8)
383#define MI_SAVE_EXT_STATE_EN (1<<3)
384#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800385#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800386#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300387#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
388#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700389#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
390#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700391#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
392#define MI_SEMAPHORE_POLL (1<<15)
393#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700394#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200395#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
396#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
397#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700398#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
399#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000400/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
401 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
402 * simply ignores the register load under certain conditions.
403 * - One can actually load arbitrary many arbitrary registers: Simply issue x
404 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
405 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100406#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100407#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100408#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
409#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800410#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000411#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700412#define MI_FLUSH_DW_STORE_INDEX (1<<21)
413#define MI_INVALIDATE_TLB (1<<18)
414#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800415#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800416#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700417#define MI_INVALIDATE_BSD (1<<7)
418#define MI_FLUSH_DW_USE_GTT (1<<2)
419#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100420#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
421#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700422#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100423#define MI_BATCH_NON_SECURE (1)
424/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800425#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100426#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800427#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700428#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100429#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700430#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300431#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200433#define MI_PREDICATE_SRC0 _MMIO(0x2400)
434#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
435#define MI_PREDICATE_SRC1 _MMIO(0x2408)
436#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200438#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300439#define LOWER_SLICE_ENABLED (1<<0)
440#define LOWER_SLICE_DISABLED (0<<0)
441
Jesse Barnes585fb112008-07-29 11:54:06 -0700442/*
443 * 3D instructions used by the kernel
444 */
445#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
446
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100447#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
448#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700449#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
450#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
451#define SC_UPDATE_SCISSOR (0x1<<1)
452#define SC_ENABLE_MASK (0x1<<0)
453#define SC_ENABLE (0x1<<0)
454#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
455#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
456#define SCI_YMIN_MASK (0xffff<<16)
457#define SCI_XMIN_MASK (0xffff<<0)
458#define SCI_YMAX_MASK (0xffff<<16)
459#define SCI_XMAX_MASK (0xffff<<0)
460#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
461#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
462#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
463#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
464#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
465#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
466#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
467#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
468#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100469
470#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
471#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700472#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
473#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100474#define BLT_WRITE_A (2<<20)
475#define BLT_WRITE_RGB (1<<20)
476#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700477#define BLT_DEPTH_8 (0<<24)
478#define BLT_DEPTH_16_565 (1<<24)
479#define BLT_DEPTH_16_1555 (2<<24)
480#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100481#define BLT_ROP_SRC_COPY (0xcc<<16)
482#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700483#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
484#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
485#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
486#define ASYNC_FLIP (1<<22)
487#define DISPLAY_PLANE_A (0<<20)
488#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300489#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100490#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200491#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800492#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800493#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200494#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700495#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000496#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200497#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800498#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200499#define PIPE_CONTROL_DEPTH_STALL (1<<13)
500#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200501#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200502#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
503#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
504#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
505#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700506#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100507#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200508#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
509#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
510#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200511#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200512#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700513#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700514
Brad Volkin3a6fa982014-02-18 10:15:47 -0800515/*
516 * Commands used only by the command parser
517 */
518#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
519#define MI_ARB_CHECK MI_INSTR(0x05, 0)
520#define MI_RS_CONTROL MI_INSTR(0x06, 0)
521#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
522#define MI_PREDICATE MI_INSTR(0x0C, 0)
523#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
524#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800525#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800526#define MI_URB_CLEAR MI_INSTR(0x19, 0)
527#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
528#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800529#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
530#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800531#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
532#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
533#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
534#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
535#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
536
537#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
538#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800539#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
540#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800541#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
542#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
543#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
544 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
545#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
546 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
547#define GFX_OP_3DSTATE_SO_DECL_LIST \
548 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
549
550#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
551 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
552#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
553 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
554#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
556#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
558#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
559 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
560
561#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
562
563#define COLOR_BLT ((0x2<<29)|(0x40<<22))
564#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100565
566/*
Brad Volkin5947de92014-02-18 10:15:50 -0800567 * Registers used only by the command parser
568 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200569#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200571#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
572#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
573#define HS_INVOCATION_COUNT _MMIO(0x2300)
574#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
575#define DS_INVOCATION_COUNT _MMIO(0x2308)
576#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
577#define IA_VERTICES_COUNT _MMIO(0x2310)
578#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
579#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
580#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
581#define VS_INVOCATION_COUNT _MMIO(0x2320)
582#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
583#define GS_INVOCATION_COUNT _MMIO(0x2328)
584#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
585#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
586#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
587#define CL_INVOCATION_COUNT _MMIO(0x2338)
588#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
589#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
590#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
591#define PS_INVOCATION_COUNT _MMIO(0x2348)
592#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
593#define PS_DEPTH_COUNT _MMIO(0x2350)
594#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800595
596/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200597#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
598#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800599
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200600#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
601#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200603#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
604#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
605#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
606#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
607#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
608#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200610#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
611#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
612#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700613
Jordan Justen1b850662016-03-06 23:30:29 -0800614/* There are the 16 64-bit CS General Purpose Registers */
615#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
616#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200618#define OACONTROL _MMIO(0x2360)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700619
Brad Volkin220375a2014-02-18 10:15:51 -0800620#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
621#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200622#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800623
Brad Volkin5947de92014-02-18 10:15:50 -0800624/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100625 * Reset registers
626 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200627#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100628#define DEBUG_RESET_FULL (1<<7)
629#define DEBUG_RESET_RENDER (1<<8)
630#define DEBUG_RESET_DISPLAY (1<<9)
631
Jesse Barnes57f350b2012-03-28 13:39:25 -0700632/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300633 * IOSF sideband
634 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200635#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300636#define IOSF_DEVFN_SHIFT 24
637#define IOSF_OPCODE_SHIFT 16
638#define IOSF_PORT_SHIFT 8
639#define IOSF_BYTE_ENABLES_SHIFT 4
640#define IOSF_BAR_SHIFT 1
641#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200642#define IOSF_PORT_BUNIT 0x03
643#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300644#define IOSF_PORT_NC 0x11
645#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300646#define IOSF_PORT_GPIO_NC 0x13
647#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200648#define IOSF_PORT_DPIO_2 0x1a
649#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200650#define IOSF_PORT_GPIO_SC 0x48
651#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200652#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200653#define CHV_IOSF_PORT_GPIO_N 0x13
654#define CHV_IOSF_PORT_GPIO_SE 0x48
655#define CHV_IOSF_PORT_GPIO_E 0xa8
656#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200657#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
658#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300659
Jesse Barnes30a970c2013-11-04 13:48:12 -0800660/* See configdb bunit SB addr map */
661#define BUNIT_REG_BISOC 0x11
662
Jesse Barnes30a970c2013-11-04 13:48:12 -0800663#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300664#define DSPFREQSTAT_SHIFT_CHV 24
665#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
666#define DSPFREQGUAR_SHIFT_CHV 8
667#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800668#define DSPFREQSTAT_SHIFT 30
669#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
670#define DSPFREQGUAR_SHIFT 14
671#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200672#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
673#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
674#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300675#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
676#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
677#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
678#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
679#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
680#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
681#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
682#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
683#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
684#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
685#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
686#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200687
688/* See the PUNIT HAS v0.8 for the below bits */
689enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100690 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200691 PUNIT_POWER_WELL_RENDER = 0,
692 PUNIT_POWER_WELL_MEDIA = 1,
693 PUNIT_POWER_WELL_DISP2D = 3,
694 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
695 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
696 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
697 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
698 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
699 PUNIT_POWER_WELL_DPIO_RX0 = 10,
700 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300701 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200702
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100703 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200704 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200705};
706
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000707enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100708 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000709 SKL_DISP_PW_MISC_IO,
710 SKL_DISP_PW_DDI_A_E,
711 SKL_DISP_PW_DDI_B,
712 SKL_DISP_PW_DDI_C,
713 SKL_DISP_PW_DDI_D,
714 SKL_DISP_PW_1 = 14,
715 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200716
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100717 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200718 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100719 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +0300720
721 BXT_DPIO_CMN_A,
722 BXT_DPIO_CMN_BC,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000723};
724
725#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
726#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
727
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800728#define PUNIT_REG_PWRGT_CTRL 0x60
729#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200730#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
731#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
732#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
733#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
734#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800735
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300736#define PUNIT_REG_GPU_LFM 0xd3
737#define PUNIT_REG_GPU_FREQ_REQ 0xd4
738#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200739#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300740#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300741#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400742#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300743
744#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
745#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
746
Deepak S095acd52015-01-17 11:05:59 +0530747#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
748#define FB_GFX_FREQ_FUSE_MASK 0xff
749#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
750#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
751#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
752
753#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
754#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
755
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200756#define PUNIT_REG_DDR_SETUP2 0x139
757#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
758#define FORCE_DDR_LOW_FREQ (1 << 1)
759#define FORCE_DDR_HIGH_FREQ (1 << 0)
760
Deepak S2b6b3a02014-05-27 15:59:30 +0530761#define PUNIT_GPU_STATUS_REG 0xdb
762#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
763#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
764#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
765#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
766
767#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
768#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
769#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
770
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300771#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
772#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
773#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
774#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
775#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
776#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
777#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
778#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
779#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
780#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
781
Deepak S3ef62342015-04-29 08:36:24 +0530782#define VLV_TURBO_SOC_OVERRIDE 0x04
783#define VLV_OVERRIDE_EN 1
784#define VLV_SOC_TDP_EN (1 << 1)
785#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
786#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
787
Deepak S31685c22014-07-03 17:33:01 -0400788#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400789
ymohanmabe4fc042013-08-27 23:40:56 +0300790/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800791#define CCK_FUSE_REG 0x8
792#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300793#define CCK_REG_DSI_PLL_FUSE 0x44
794#define CCK_REG_DSI_PLL_CONTROL 0x48
795#define DSI_PLL_VCO_EN (1 << 31)
796#define DSI_PLL_LDO_GATE (1 << 30)
797#define DSI_PLL_P1_POST_DIV_SHIFT 17
798#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
799#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
800#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
801#define DSI_PLL_MUX_MASK (3 << 9)
802#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
803#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
804#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
805#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
806#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
807#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
808#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
809#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
810#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
811#define DSI_PLL_LOCK (1 << 0)
812#define CCK_REG_DSI_PLL_DIVIDER 0x4c
813#define DSI_PLL_LFSR (1 << 31)
814#define DSI_PLL_FRACTION_EN (1 << 30)
815#define DSI_PLL_FRAC_COUNTER_SHIFT 27
816#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
817#define DSI_PLL_USYNC_CNT_SHIFT 18
818#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
819#define DSI_PLL_N1_DIV_SHIFT 16
820#define DSI_PLL_N1_DIV_MASK (3 << 16)
821#define DSI_PLL_M1_DIV_SHIFT 0
822#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300823#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200824#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -0800825#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200826#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +0300827#define CCK_TRUNK_FORCE_ON (1 << 17)
828#define CCK_TRUNK_FORCE_OFF (1 << 16)
829#define CCK_FREQUENCY_STATUS (0x1f << 8)
830#define CCK_FREQUENCY_STATUS_SHIFT 8
831#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300832
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +0300833/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300834#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300835
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200836#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700837#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
838#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
839#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700840#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700841
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800842#define DPIO_PHY(pipe) ((pipe) >> 1)
843#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
844
Daniel Vetter598fac62013-04-18 22:01:46 +0200845/*
846 * Per pipe/PLL DPIO regs
847 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800848#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700849#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200850#define DPIO_POST_DIV_DAC 0
851#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
852#define DPIO_POST_DIV_LVDS1 2
853#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700854#define DPIO_K_SHIFT (24) /* 4 bits */
855#define DPIO_P1_SHIFT (21) /* 3 bits */
856#define DPIO_P2_SHIFT (16) /* 5 bits */
857#define DPIO_N_SHIFT (12) /* 4 bits */
858#define DPIO_ENABLE_CALIBRATION (1<<11)
859#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
860#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800861#define _VLV_PLL_DW3_CH1 0x802c
862#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700863
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800864#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700865#define DPIO_REFSEL_OVERRIDE 27
866#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
867#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
868#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530869#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700870#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
871#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800872#define _VLV_PLL_DW5_CH1 0x8034
873#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700874
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800875#define _VLV_PLL_DW7_CH0 0x801c
876#define _VLV_PLL_DW7_CH1 0x803c
877#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700878
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800879#define _VLV_PLL_DW8_CH0 0x8040
880#define _VLV_PLL_DW8_CH1 0x8060
881#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200882
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800883#define VLV_PLL_DW9_BCAST 0xc044
884#define _VLV_PLL_DW9_CH0 0x8044
885#define _VLV_PLL_DW9_CH1 0x8064
886#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200887
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800888#define _VLV_PLL_DW10_CH0 0x8048
889#define _VLV_PLL_DW10_CH1 0x8068
890#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200891
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800892#define _VLV_PLL_DW11_CH0 0x804c
893#define _VLV_PLL_DW11_CH1 0x806c
894#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700895
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800896/* Spec for ref block start counts at DW10 */
897#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200898
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800899#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100900
Daniel Vetter598fac62013-04-18 22:01:46 +0200901/*
902 * Per DDI channel DPIO regs
903 */
904
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800905#define _VLV_PCS_DW0_CH0 0x8200
906#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200907#define DPIO_PCS_TX_LANE2_RESET (1<<16)
908#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300909#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
910#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800911#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200912
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300913#define _VLV_PCS01_DW0_CH0 0x200
914#define _VLV_PCS23_DW0_CH0 0x400
915#define _VLV_PCS01_DW0_CH1 0x2600
916#define _VLV_PCS23_DW0_CH1 0x2800
917#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
918#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
919
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800920#define _VLV_PCS_DW1_CH0 0x8204
921#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300922#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200923#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
924#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
925#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
926#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800927#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200928
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300929#define _VLV_PCS01_DW1_CH0 0x204
930#define _VLV_PCS23_DW1_CH0 0x404
931#define _VLV_PCS01_DW1_CH1 0x2604
932#define _VLV_PCS23_DW1_CH1 0x2804
933#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
934#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
935
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800936#define _VLV_PCS_DW8_CH0 0x8220
937#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300938#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
939#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800940#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200941
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800942#define _VLV_PCS01_DW8_CH0 0x0220
943#define _VLV_PCS23_DW8_CH0 0x0420
944#define _VLV_PCS01_DW8_CH1 0x2620
945#define _VLV_PCS23_DW8_CH1 0x2820
946#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
947#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200948
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800949#define _VLV_PCS_DW9_CH0 0x8224
950#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300951#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
952#define DPIO_PCS_TX2MARGIN_000 (0<<13)
953#define DPIO_PCS_TX2MARGIN_101 (1<<13)
954#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
955#define DPIO_PCS_TX1MARGIN_000 (0<<10)
956#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800957#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200958
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300959#define _VLV_PCS01_DW9_CH0 0x224
960#define _VLV_PCS23_DW9_CH0 0x424
961#define _VLV_PCS01_DW9_CH1 0x2624
962#define _VLV_PCS23_DW9_CH1 0x2824
963#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
964#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
965
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300966#define _CHV_PCS_DW10_CH0 0x8228
967#define _CHV_PCS_DW10_CH1 0x8428
968#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
969#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300970#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
971#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
972#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
973#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
974#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
975#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300976#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
977
Ville Syrjälä1966e592014-04-09 13:29:04 +0300978#define _VLV_PCS01_DW10_CH0 0x0228
979#define _VLV_PCS23_DW10_CH0 0x0428
980#define _VLV_PCS01_DW10_CH1 0x2628
981#define _VLV_PCS23_DW10_CH1 0x2828
982#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
983#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
984
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800985#define _VLV_PCS_DW11_CH0 0x822c
986#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300987#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300988#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
989#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
990#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800991#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200992
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300993#define _VLV_PCS01_DW11_CH0 0x022c
994#define _VLV_PCS23_DW11_CH0 0x042c
995#define _VLV_PCS01_DW11_CH1 0x262c
996#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300997#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
998#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300999
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001000#define _VLV_PCS01_DW12_CH0 0x0230
1001#define _VLV_PCS23_DW12_CH0 0x0430
1002#define _VLV_PCS01_DW12_CH1 0x2630
1003#define _VLV_PCS23_DW12_CH1 0x2830
1004#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1005#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1006
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001007#define _VLV_PCS_DW12_CH0 0x8230
1008#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001009#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1010#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1011#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1012#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1013#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001014#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001015
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001016#define _VLV_PCS_DW14_CH0 0x8238
1017#define _VLV_PCS_DW14_CH1 0x8438
1018#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001019
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001020#define _VLV_PCS_DW23_CH0 0x825c
1021#define _VLV_PCS_DW23_CH1 0x845c
1022#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001023
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001024#define _VLV_TX_DW2_CH0 0x8288
1025#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001026#define DPIO_SWING_MARGIN000_SHIFT 16
1027#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001028#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001029#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001030
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001031#define _VLV_TX_DW3_CH0 0x828c
1032#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001033/* The following bit for CHV phy */
1034#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001035#define DPIO_SWING_MARGIN101_SHIFT 16
1036#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001037#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1038
1039#define _VLV_TX_DW4_CH0 0x8290
1040#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001041#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1042#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001043#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1044#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001045#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1046
1047#define _VLV_TX3_DW4_CH0 0x690
1048#define _VLV_TX3_DW4_CH1 0x2a90
1049#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1050
1051#define _VLV_TX_DW5_CH0 0x8294
1052#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001053#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001054#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001055
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001056#define _VLV_TX_DW11_CH0 0x82ac
1057#define _VLV_TX_DW11_CH1 0x84ac
1058#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001059
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001060#define _VLV_TX_DW14_CH0 0x82b8
1061#define _VLV_TX_DW14_CH1 0x84b8
1062#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301063
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001064/* CHV dpPhy registers */
1065#define _CHV_PLL_DW0_CH0 0x8000
1066#define _CHV_PLL_DW0_CH1 0x8180
1067#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1068
1069#define _CHV_PLL_DW1_CH0 0x8004
1070#define _CHV_PLL_DW1_CH1 0x8184
1071#define DPIO_CHV_N_DIV_SHIFT 8
1072#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1073#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1074
1075#define _CHV_PLL_DW2_CH0 0x8008
1076#define _CHV_PLL_DW2_CH1 0x8188
1077#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1078
1079#define _CHV_PLL_DW3_CH0 0x800c
1080#define _CHV_PLL_DW3_CH1 0x818c
1081#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1082#define DPIO_CHV_FIRST_MOD (0 << 8)
1083#define DPIO_CHV_SECOND_MOD (1 << 8)
1084#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301085#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001086#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1087
1088#define _CHV_PLL_DW6_CH0 0x8018
1089#define _CHV_PLL_DW6_CH1 0x8198
1090#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1091#define DPIO_CHV_INT_COEFF_SHIFT 8
1092#define DPIO_CHV_PROP_COEFF_SHIFT 0
1093#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1094
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301095#define _CHV_PLL_DW8_CH0 0x8020
1096#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301097#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1098#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301099#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1100
1101#define _CHV_PLL_DW9_CH0 0x8024
1102#define _CHV_PLL_DW9_CH1 0x81A4
1103#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301104#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301105#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1106#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1107
Ville Syrjälä6669e392015-07-08 23:46:00 +03001108#define _CHV_CMN_DW0_CH0 0x8100
1109#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1110#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1111#define DPIO_ALLDL_POWERDOWN (1 << 1)
1112#define DPIO_ANYDL_POWERDOWN (1 << 0)
1113
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001114#define _CHV_CMN_DW5_CH0 0x8114
1115#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1116#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1117#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1118#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1119#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1120#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1121#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1122#define CHV_BUFLEFTENA1_MASK (3 << 22)
1123
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001124#define _CHV_CMN_DW13_CH0 0x8134
1125#define _CHV_CMN_DW0_CH1 0x8080
1126#define DPIO_CHV_S1_DIV_SHIFT 21
1127#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1128#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1129#define DPIO_CHV_K_DIV_SHIFT 4
1130#define DPIO_PLL_FREQLOCK (1 << 1)
1131#define DPIO_PLL_LOCK (1 << 0)
1132#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1133
1134#define _CHV_CMN_DW14_CH0 0x8138
1135#define _CHV_CMN_DW1_CH1 0x8084
1136#define DPIO_AFC_RECAL (1 << 14)
1137#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001138#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1139#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1140#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1141#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1142#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1143#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1144#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1145#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001146#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1147
Ville Syrjälä9197c882014-04-09 13:29:05 +03001148#define _CHV_CMN_DW19_CH0 0x814c
1149#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001150#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1151#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001152#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001153#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001154
Ville Syrjälä9197c882014-04-09 13:29:05 +03001155#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1156
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001157#define CHV_CMN_DW28 0x8170
1158#define DPIO_CL1POWERDOWNEN (1 << 23)
1159#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001160#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1161#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1162#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1163#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001164
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001165#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001166#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001167#define DPIO_LRC_BYPASS (1 << 3)
1168
1169#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1170 (lane) * 0x200 + (offset))
1171
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001172#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1173#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1174#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1175#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1176#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1177#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1178#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1179#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1180#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1181#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1182#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001183#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1184#define DPIO_FRC_LATENCY_SHFIT 8
1185#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1186#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301187
1188/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001189#define _BXT_PHY0_BASE 0x6C000
1190#define _BXT_PHY1_BASE 0x162000
1191#define BXT_PHY_BASE(phy) _PIPE((phy), _BXT_PHY0_BASE, \
1192 _BXT_PHY1_BASE)
1193
1194#define _BXT_PHY(phy, reg) \
1195 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1196
1197#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1198 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1199 (reg_ch1) - _BXT_PHY0_BASE))
1200#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1201 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301204#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1205
Imre Deake93da0a2016-06-13 16:44:37 +03001206#define _BXT_PHY_CTL_DDI_A 0x64C00
1207#define _BXT_PHY_CTL_DDI_B 0x64C10
1208#define _BXT_PHY_CTL_DDI_C 0x64C20
1209#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1210#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1211#define BXT_PHY_LANE_ENABLED (1 << 8)
1212#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1213 _BXT_PHY_CTL_DDI_B)
1214
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301215#define _PHY_CTL_FAMILY_EDP 0x64C80
1216#define _PHY_CTL_FAMILY_DDI 0x64C90
1217#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001218#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PIPE((phy), _PHY_CTL_FAMILY_DDI, \
1219 _PHY_CTL_FAMILY_EDP)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301220
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301221/* BXT PHY PLL registers */
1222#define _PORT_PLL_A 0x46074
1223#define _PORT_PLL_B 0x46078
1224#define _PORT_PLL_C 0x4607c
1225#define PORT_PLL_ENABLE (1 << 31)
1226#define PORT_PLL_LOCK (1 << 30)
1227#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001228#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301229
1230#define _PORT_PLL_EBB_0_A 0x162034
1231#define _PORT_PLL_EBB_0_B 0x6C034
1232#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001233#define PORT_PLL_P1_SHIFT 13
1234#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1235#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1236#define PORT_PLL_P2_SHIFT 8
1237#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1238#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001239#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1240 _PORT_PLL_EBB_0_B, \
1241 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301242
1243#define _PORT_PLL_EBB_4_A 0x162038
1244#define _PORT_PLL_EBB_4_B 0x6C038
1245#define _PORT_PLL_EBB_4_C 0x6C344
1246#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1247#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001248#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1249 _PORT_PLL_EBB_4_B, \
1250 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301251
1252#define _PORT_PLL_0_A 0x162100
1253#define _PORT_PLL_0_B 0x6C100
1254#define _PORT_PLL_0_C 0x6C380
1255/* PORT_PLL_0_A */
1256#define PORT_PLL_M2_MASK 0xFF
1257/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001258#define PORT_PLL_N_SHIFT 8
1259#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1260#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301261/* PORT_PLL_2_A */
1262#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1263/* PORT_PLL_3_A */
1264#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1265/* PORT_PLL_6_A */
1266#define PORT_PLL_PROP_COEFF_MASK 0xF
1267#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1268#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1269#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1270#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1271/* PORT_PLL_8_A */
1272#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301273/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001274#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1275#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301276/* PORT_PLL_10_A */
1277#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301278#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301279#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001280#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001281#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1282 _PORT_PLL_0_B, \
1283 _PORT_PLL_0_C)
1284#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1285 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301286
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301287/* BXT PHY common lane registers */
1288#define _PORT_CL1CM_DW0_A 0x162000
1289#define _PORT_CL1CM_DW0_BC 0x6C000
1290#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301291#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001292#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301293
1294#define _PORT_CL1CM_DW9_A 0x162024
1295#define _PORT_CL1CM_DW9_BC 0x6C024
1296#define IREF0RC_OFFSET_SHIFT 8
1297#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001298#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301299
1300#define _PORT_CL1CM_DW10_A 0x162028
1301#define _PORT_CL1CM_DW10_BC 0x6C028
1302#define IREF1RC_OFFSET_SHIFT 8
1303#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001304#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301305
1306#define _PORT_CL1CM_DW28_A 0x162070
1307#define _PORT_CL1CM_DW28_BC 0x6C070
1308#define OCL1_POWER_DOWN_EN (1 << 23)
1309#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1310#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001311#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301312
1313#define _PORT_CL1CM_DW30_A 0x162078
1314#define _PORT_CL1CM_DW30_BC 0x6C078
1315#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001316#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301317
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001318/* The spec defines this only for BXT PHY0, but lets assume that this
1319 * would exist for PHY1 too if it had a second channel.
1320 */
1321#define _PORT_CL2CM_DW6_A 0x162358
1322#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001323#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301324#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1325
1326/* BXT PHY Ref registers */
1327#define _PORT_REF_DW3_A 0x16218C
1328#define _PORT_REF_DW3_BC 0x6C18C
1329#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001330#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301331
1332#define _PORT_REF_DW6_A 0x162198
1333#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001334#define GRC_CODE_SHIFT 24
1335#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301336#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001337#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301338#define GRC_CODE_SLOW_SHIFT 8
1339#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1340#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001341#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301342
1343#define _PORT_REF_DW8_A 0x1621A0
1344#define _PORT_REF_DW8_BC 0x6C1A0
1345#define GRC_DIS (1 << 15)
1346#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001347#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301348
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301349/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301350#define _PORT_PCS_DW10_LN01_A 0x162428
1351#define _PORT_PCS_DW10_LN01_B 0x6C428
1352#define _PORT_PCS_DW10_LN01_C 0x6C828
1353#define _PORT_PCS_DW10_GRP_A 0x162C28
1354#define _PORT_PCS_DW10_GRP_B 0x6CC28
1355#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001356#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1357 _PORT_PCS_DW10_LN01_B, \
1358 _PORT_PCS_DW10_LN01_C)
1359#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1360 _PORT_PCS_DW10_GRP_B, \
1361 _PORT_PCS_DW10_GRP_C)
1362
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301363#define TX2_SWING_CALC_INIT (1 << 31)
1364#define TX1_SWING_CALC_INIT (1 << 30)
1365
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301366#define _PORT_PCS_DW12_LN01_A 0x162430
1367#define _PORT_PCS_DW12_LN01_B 0x6C430
1368#define _PORT_PCS_DW12_LN01_C 0x6C830
1369#define _PORT_PCS_DW12_LN23_A 0x162630
1370#define _PORT_PCS_DW12_LN23_B 0x6C630
1371#define _PORT_PCS_DW12_LN23_C 0x6CA30
1372#define _PORT_PCS_DW12_GRP_A 0x162c30
1373#define _PORT_PCS_DW12_GRP_B 0x6CC30
1374#define _PORT_PCS_DW12_GRP_C 0x6CE30
1375#define LANESTAGGER_STRAP_OVRD (1 << 6)
1376#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001377#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1378 _PORT_PCS_DW12_LN01_B, \
1379 _PORT_PCS_DW12_LN01_C)
1380#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1381 _PORT_PCS_DW12_LN23_B, \
1382 _PORT_PCS_DW12_LN23_C)
1383#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1384 _PORT_PCS_DW12_GRP_B, \
1385 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301386
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301387/* BXT PHY TX registers */
1388#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1389 ((lane) & 1) * 0x80)
1390
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301391#define _PORT_TX_DW2_LN0_A 0x162508
1392#define _PORT_TX_DW2_LN0_B 0x6C508
1393#define _PORT_TX_DW2_LN0_C 0x6C908
1394#define _PORT_TX_DW2_GRP_A 0x162D08
1395#define _PORT_TX_DW2_GRP_B 0x6CD08
1396#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001397#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1398 _PORT_TX_DW2_LN0_B, \
1399 _PORT_TX_DW2_LN0_C)
1400#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1401 _PORT_TX_DW2_GRP_B, \
1402 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301403#define MARGIN_000_SHIFT 16
1404#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1405#define UNIQ_TRANS_SCALE_SHIFT 8
1406#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1407
1408#define _PORT_TX_DW3_LN0_A 0x16250C
1409#define _PORT_TX_DW3_LN0_B 0x6C50C
1410#define _PORT_TX_DW3_LN0_C 0x6C90C
1411#define _PORT_TX_DW3_GRP_A 0x162D0C
1412#define _PORT_TX_DW3_GRP_B 0x6CD0C
1413#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001414#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1415 _PORT_TX_DW3_LN0_B, \
1416 _PORT_TX_DW3_LN0_C)
1417#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1418 _PORT_TX_DW3_GRP_B, \
1419 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301420#define SCALE_DCOMP_METHOD (1 << 26)
1421#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301422
1423#define _PORT_TX_DW4_LN0_A 0x162510
1424#define _PORT_TX_DW4_LN0_B 0x6C510
1425#define _PORT_TX_DW4_LN0_C 0x6C910
1426#define _PORT_TX_DW4_GRP_A 0x162D10
1427#define _PORT_TX_DW4_GRP_B 0x6CD10
1428#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001429#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1430 _PORT_TX_DW4_LN0_B, \
1431 _PORT_TX_DW4_LN0_C)
1432#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1433 _PORT_TX_DW4_GRP_B, \
1434 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301435#define DEEMPH_SHIFT 24
1436#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1437
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301438#define _PORT_TX_DW14_LN0_A 0x162538
1439#define _PORT_TX_DW14_LN0_B 0x6C538
1440#define _PORT_TX_DW14_LN0_C 0x6C938
1441#define LATENCY_OPTIM_SHIFT 30
1442#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001443#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1444 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1445 _PORT_TX_DW14_LN0_C) + \
1446 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301447
David Weinehallf8896f52015-06-25 11:11:03 +03001448/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001450/* SKL VccIO mask */
1451#define SKL_VCCIO_MASK 0x1
1452/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001453#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001454/* I_boost values */
1455#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1456#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1457/* Balance leg disable bits */
1458#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001459#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001460
Jesse Barnes585fb112008-07-29 11:54:06 -07001461/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001463 * [0-7] @ 0x2000 gen2,gen3
1464 * [8-15] @ 0x3000 945,g33,pnv
1465 *
1466 * [0-15] @ 0x3000 gen4,gen5
1467 *
1468 * [0-15] @ 0x100000 gen6,vlv,chv
1469 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001471#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472#define I830_FENCE_START_MASK 0x07f80000
1473#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001474#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475#define I830_FENCE_PITCH_SHIFT 4
1476#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001477#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001478#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001479#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480
1481#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001482#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001484#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1485#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486#define I965_FENCE_PITCH_SHIFT 2
1487#define I965_FENCE_TILING_Y_SHIFT 1
1488#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001489#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001491#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1492#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001493#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001494#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001495
Deepak S2b6b3a02014-05-27 15:59:30 +05301496
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001497/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001499#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001500#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001501#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1502#define TILECTL_BACKSNOOP_DIS (1 << 3)
1503
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001505 * Instruction and interrupt control regs
1506 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001507#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001508#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1509#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001510#define PGTBL_ER _MMIO(0x02024)
1511#define PRB0_BASE (0x2030-0x30)
1512#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1513#define PRB2_BASE (0x2050-0x30) /* gen3 */
1514#define SRB0_BASE (0x2100-0x30) /* gen2 */
1515#define SRB1_BASE (0x2110-0x30) /* gen2 */
1516#define SRB2_BASE (0x2120-0x30) /* 830 */
1517#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001518#define RENDER_RING_BASE 0x02000
1519#define BSD_RING_BASE 0x04000
1520#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001521#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001522#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001523#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001524#define RING_TAIL(base) _MMIO((base)+0x30)
1525#define RING_HEAD(base) _MMIO((base)+0x34)
1526#define RING_START(base) _MMIO((base)+0x38)
1527#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001528#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001529#define RING_SYNC_0(base) _MMIO((base)+0x40)
1530#define RING_SYNC_1(base) _MMIO((base)+0x44)
1531#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001532#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1533#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1534#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1535#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1536#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1537#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1538#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1539#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1540#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1541#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1542#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1543#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001544#define GEN6_NOSYNC INVALID_MMIO_REG
1545#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1546#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1547#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1548#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1549#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001550#define RESET_CTL_REQUEST_RESET (1 << 0)
1551#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001553#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001554#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555#define GEN7_WR_WATERMARK _MMIO(0x4028)
1556#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1557#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001558#define ARB_MODE_SWIZZLE_SNB (1<<4)
1559#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001560#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1561#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001562/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001564#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1566#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001569#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001570#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001571#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001572#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001573#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001574#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1575#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001576#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001577#define DONE_REG _MMIO(0x40b0)
1578#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1579#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1580#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1581#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1582#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1583#define RING_ACTHD(base) _MMIO((base)+0x74)
1584#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1585#define RING_NOPID(base) _MMIO((base)+0x94)
1586#define RING_IMR(base) _MMIO((base)+0xa8)
1587#define RING_HWSTAM(base) _MMIO((base)+0x98)
1588#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1589#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001590#define TAIL_ADDR 0x001FFFF8
1591#define HEAD_WRAP_COUNT 0xFFE00000
1592#define HEAD_WRAP_ONE 0x00200000
1593#define HEAD_ADDR 0x001FFFFC
1594#define RING_NR_PAGES 0x001FF000
1595#define RING_REPORT_MASK 0x00000006
1596#define RING_REPORT_64K 0x00000002
1597#define RING_REPORT_128K 0x00000004
1598#define RING_NO_REPORT 0x00000000
1599#define RING_VALID_MASK 0x00000001
1600#define RING_VALID 0x00000001
1601#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001602#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1603#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001604#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001605
Arun Siluvery33136b02016-01-21 21:43:47 +00001606#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1607#define RING_MAX_NONPRIV_SLOTS 12
1608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001609#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001610
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001611#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1612#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1613
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001614#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1615#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1616
Chris Wilson8168bd42010-11-11 17:54:52 +00001617#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001618#define PRB0_TAIL _MMIO(0x2030)
1619#define PRB0_HEAD _MMIO(0x2034)
1620#define PRB0_START _MMIO(0x2038)
1621#define PRB0_CTL _MMIO(0x203c)
1622#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1623#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1624#define PRB1_START _MMIO(0x2048) /* 915+ only */
1625#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001626#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001627#define IPEIR_I965 _MMIO(0x2064)
1628#define IPEHR_I965 _MMIO(0x2068)
1629#define GEN7_SC_INSTDONE _MMIO(0x7100)
1630#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1631#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03001632#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1633#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1634#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1635#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
1636#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001637#define RING_IPEIR(base) _MMIO((base)+0x64)
1638#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001639/*
1640 * On GEN4, only the render ring INSTDONE exists and has a different
1641 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001642 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001643 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001644#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1645#define RING_INSTPS(base) _MMIO((base)+0x70)
1646#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1647#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1648#define RING_INSTPM(base) _MMIO((base)+0xc0)
1649#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1650#define INSTPS _MMIO(0x2070) /* 965+ only */
1651#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1652#define ACTHD_I965 _MMIO(0x2074)
1653#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654#define HWS_ADDRESS_MASK 0xfffff000
1655#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001656#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001657#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001658#define IPEIR _MMIO(0x2088)
1659#define IPEHR _MMIO(0x208c)
1660#define GEN2_INSTDONE _MMIO(0x2090)
1661#define NOPID _MMIO(0x2094)
1662#define HWSTAM _MMIO(0x2098)
1663#define DMA_FADD_I8XX _MMIO(0x20d0)
1664#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001665#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001666#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1667#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1668#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1669#define RING_BBADDR(base) _MMIO((base)+0x140)
1670#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1671#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1672#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1673#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1674#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001676#define ERROR_GEN6 _MMIO(0x40a0)
1677#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03001678#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001679#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001680#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001681#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001682#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001683#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001684#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001685#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001686#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001687#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001688
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001689#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1690#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001693#define FPGA_DBG_RM_NOCLAIM (1<<31)
1694
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02001695#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1696#define CLAIM_ER_CLR (1 << 31)
1697#define CLAIM_ER_OVERFLOW (1 << 16)
1698#define CLAIM_ER_CTR_MASK 0xffff
1699
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001700#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001701/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001702#define DERRMR_PIPEA_SCANLINE (1<<0)
1703#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1704#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1705#define DERRMR_PIPEA_VBLANK (1<<3)
1706#define DERRMR_PIPEA_HBLANK (1<<5)
1707#define DERRMR_PIPEB_SCANLINE (1<<8)
1708#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1709#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1710#define DERRMR_PIPEB_VBLANK (1<<11)
1711#define DERRMR_PIPEB_HBLANK (1<<13)
1712/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1713#define DERRMR_PIPEC_SCANLINE (1<<14)
1714#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1715#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1716#define DERRMR_PIPEC_VBLANK (1<<21)
1717#define DERRMR_PIPEC_HBLANK (1<<22)
1718
Chris Wilson0f3b6842013-01-15 12:05:55 +00001719
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001720/* GM45+ chicken bits -- debug workaround bits that may be required
1721 * for various sorts of correct behavior. The top 16 bits of each are
1722 * the enables for writing to the corresponding low bit.
1723 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01001725#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001726#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001727/* Disables pipelining of read flushes past the SF-WIZ interface.
1728 * Required on all Ironlake steppings according to the B-Spec, but the
1729 * particular danger of not doing so is not specified.
1730 */
1731# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001732#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05001733#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001734#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001735#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1736#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001738#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001739# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001740# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001741# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301742# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001743# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001745#define GEN6_GT_MODE _MMIO(0x20d0)
1746#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001747#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1748#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1749#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1750#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001751#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001752#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001753#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1754#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001755
Tim Gorea8ab5ed2016-06-13 12:15:01 +01001756/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
1757#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
1758#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
1759
Tim Goreb1e429f2016-03-21 14:37:29 +00001760/* WaClearTdlStateAckDirtyBits */
1761#define GEN8_STATE_ACK _MMIO(0x20F0)
1762#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1763#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1764#define GEN9_STATE_ACK_TDL0 (1 << 12)
1765#define GEN9_STATE_ACK_TDL1 (1 << 13)
1766#define GEN9_STATE_ACK_TDL2 (1 << 14)
1767#define GEN9_STATE_ACK_TDL3 (1 << 15)
1768#define GEN9_SUBSLICE_TDL_ACK_BITS \
1769 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1770 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001772#define GFX_MODE _MMIO(0x2520)
1773#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01001774#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001775#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001776#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001777#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001778#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1779#define GFX_REPLAY_MODE (1<<11)
1780#define GFX_PSMI_GRANULARITY (1<<10)
1781#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001782#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783
Dave Gordon4df001d2015-08-12 15:43:42 +01001784#define GFX_FORWARD_VBLANK_MASK (3<<5)
1785#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1786#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1787#define GFX_FORWARD_VBLANK_COND (2<<5)
1788
Daniel Vettera7e806d2012-07-11 16:27:55 +02001789#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301790#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001791#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02001792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1794#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1795#define SCPD0 _MMIO(0x209c) /* 915+ only */
1796#define IER _MMIO(0x20a0)
1797#define IIR _MMIO(0x20a4)
1798#define IMR _MMIO(0x20a8)
1799#define ISR _MMIO(0x20ac)
1800#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001801#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001802#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001803#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1804#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1805#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1806#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1807#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1808#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1809#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301810#define VLV_PCBR_ADDR_SHIFT 12
1811
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001812#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001813#define EIR _MMIO(0x20b0)
1814#define EMR _MMIO(0x20b4)
1815#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001816#define GM45_ERROR_PAGE_TABLE (1<<5)
1817#define GM45_ERROR_MEM_PRIV (1<<4)
1818#define I915_ERROR_PAGE_TABLE (1<<4)
1819#define GM45_ERROR_CP_PRIV (1<<3)
1820#define I915_ERROR_MEMORY_REFRESH (1<<1)
1821#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001822#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08001823#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001824#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001825 will not assert AGPBUSY# and will only
1826 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001827#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001828#define INSTPM_TLB_INVALIDATE (1<<9)
1829#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001830#define ACTHD _MMIO(0x20c8)
1831#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03001832#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1833#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1834#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001835#define FW_BLC _MMIO(0x20d8)
1836#define FW_BLC2 _MMIO(0x20dc)
1837#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001838#define FW_BLC_SELF_EN_MASK (1<<31)
1839#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1840#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001841#define MM_BURST_LENGTH 0x00700000
1842#define MM_FIFO_WATERMARK 0x0001F000
1843#define LM_BURST_LENGTH 0x00000700
1844#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001845#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001846
1847/* Make render/texture TLB fetches lower priorty than associated data
1848 * fetches. This is not turned on by default
1849 */
1850#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1851
1852/* Isoch request wait on GTT enable (Display A/B/C streams).
1853 * Make isoch requests stall on the TLB update. May cause
1854 * display underruns (test mode only)
1855 */
1856#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1857
1858/* Block grant count for isoch requests when block count is
1859 * set to a finite value.
1860 */
1861#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1862#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1863#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1864#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1865#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1866
1867/* Enable render writes to complete in C2/C3/C4 power states.
1868 * If this isn't enabled, render writes are prevented in low
1869 * power states. That seems bad to me.
1870 */
1871#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1872
1873/* This acknowledges an async flip immediately instead
1874 * of waiting for 2TLB fetches.
1875 */
1876#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1877
1878/* Enables non-sequential data reads through arbiter
1879 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001880#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001881
1882/* Disable FSB snooping of cacheable write cycles from binner/render
1883 * command stream
1884 */
1885#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1886
1887/* Arbiter time slice for non-isoch streams */
1888#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1889#define MI_ARB_TIME_SLICE_1 (0 << 5)
1890#define MI_ARB_TIME_SLICE_2 (1 << 5)
1891#define MI_ARB_TIME_SLICE_4 (2 << 5)
1892#define MI_ARB_TIME_SLICE_6 (3 << 5)
1893#define MI_ARB_TIME_SLICE_8 (4 << 5)
1894#define MI_ARB_TIME_SLICE_10 (5 << 5)
1895#define MI_ARB_TIME_SLICE_14 (6 << 5)
1896#define MI_ARB_TIME_SLICE_16 (7 << 5)
1897
1898/* Low priority grace period page size */
1899#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1900#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1901
1902/* Disable display A/B trickle feed */
1903#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1904
1905/* Set display plane priority */
1906#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1907#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001909#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001910#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1911#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001913#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001914#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001915#define CM0_IZ_OPT_DISABLE (1<<6)
1916#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001917#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001918#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1919#define CM0_COLOR_EVICT_DISABLE (1<<3)
1920#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1921#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001922#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1923#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001924#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001925#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001926#define ECO_GATING_CX_ONLY (1<<3)
1927#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001929#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301930#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001931#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001932#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001933#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1934#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001935#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001937#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08001938#define GEN6_BLITTER_LOCK_SHIFT 16
1939#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001941#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00001942#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001943#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001944#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001945
Deepak S693d11c2015-01-16 20:42:16 +05301946/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001947#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001948#define CHV_FGT_DISABLE_SS0 (1 << 10)
1949#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301950#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1951#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1952#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1953#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1954#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1955#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1956#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1957#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001960#define GEN8_F2_SS_DIS_SHIFT 21
1961#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06001962#define GEN8_F2_S_ENA_SHIFT 25
1963#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1964
1965#define GEN9_F2_SS_DIS_SHIFT 20
1966#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001968#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001969#define GEN8_EU_DIS0_S0_MASK 0xffffff
1970#define GEN8_EU_DIS0_S1_SHIFT 24
1971#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001974#define GEN8_EU_DIS1_S1_MASK 0xffff
1975#define GEN8_EU_DIS1_S2_SHIFT 16
1976#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001978#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001979#define GEN8_EU_DIS2_S2_MASK 0xff
1980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001981#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001983#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01001984#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1985#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1986#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1987#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001988
Ben Widawskycc609d52013-05-28 19:22:29 -07001989/* On modern GEN architectures interrupt control consists of two sets
1990 * of registers. The first set pertains to the ring generating the
1991 * interrupt. The second control is for the functional block generating the
1992 * interrupt. These are PM, GT, DE, etc.
1993 *
1994 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1995 * GT interrupt bits, so we don't need to duplicate the defines.
1996 *
1997 * These defines should cover us well from SNB->HSW with minor exceptions
1998 * it can also work on ILK.
1999 */
2000#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2001#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2002#define GT_BLT_USER_INTERRUPT (1 << 22)
2003#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2004#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002005#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002006#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002007#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2008#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2009#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2010#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2011#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2012#define GT_RENDER_USER_INTERRUPT (1 << 0)
2013
Ben Widawsky12638c52013-05-28 19:22:31 -07002014#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2015#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2016
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002017#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002018 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002019 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002020
Ben Widawskycc609d52013-05-28 19:22:29 -07002021/* These are all the "old" interrupts */
2022#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002023
2024#define I915_PM_INTERRUPT (1<<31)
2025#define I915_ISP_INTERRUPT (1<<22)
2026#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2027#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002028#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002029#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002030#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2031#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002032#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2033#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002034#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002035#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002036#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002037#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002038#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002039#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002040#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002041#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002042#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002043#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002044#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002045#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002046#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002047#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002048#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2049#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2050#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2051#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2052#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002053#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2054#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002055#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002056#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002057#define I915_USER_INTERRUPT (1<<1)
2058#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002059#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002060
Jerome Anandeef57322017-01-25 04:27:49 +05302061#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2062#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002064#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002066#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002067#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002068#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002069#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2070#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2071#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2072#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002073#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002074#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2075#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2076#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2077#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2078#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2079#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2080#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2081#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2082
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002083/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002084 * Framebuffer compression (915+ only)
2085 */
2086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002087#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2088#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2089#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002090#define FBC_CTL_EN (1<<31)
2091#define FBC_CTL_PERIODIC (1<<30)
2092#define FBC_CTL_INTERVAL_SHIFT (16)
2093#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002094#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002095#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002096#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002097#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002098#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002099#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002100#define FBC_STAT_COMPRESSING (1<<31)
2101#define FBC_STAT_COMPRESSED (1<<30)
2102#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002103#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002105#define FBC_CTL_FENCE_DBL (0<<4)
2106#define FBC_CTL_IDLE_IMM (0<<2)
2107#define FBC_CTL_IDLE_FULL (1<<2)
2108#define FBC_CTL_IDLE_LINE (2<<2)
2109#define FBC_CTL_IDLE_DEBUG (3<<2)
2110#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002111#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002112#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2113#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002114
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002115#define FBC_STATUS2 _MMIO(0x43214)
2116#define IVB_FBC_COMPRESSION_MASK 0x7ff
2117#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002118
Jesse Barnes585fb112008-07-29 11:54:06 -07002119#define FBC_LL_SIZE (1536)
2120
Mika Kuoppala44fff992016-06-07 17:19:09 +03002121#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2122#define FBC_LLC_FULLY_OPEN (1<<30)
2123
Jesse Barnes74dff282009-09-14 15:39:40 -07002124/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002125#define DPFC_CB_BASE _MMIO(0x3200)
2126#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002127#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002128#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2129#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002130#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002131#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002132#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002133#define DPFC_SR_EN (1<<10)
2134#define DPFC_CTL_LIMIT_1X (0<<6)
2135#define DPFC_CTL_LIMIT_2X (1<<6)
2136#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002137#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002138#define DPFC_RECOMP_STALL_EN (1<<27)
2139#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2140#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2141#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2142#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002143#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002144#define DPFC_INVAL_SEG_SHIFT (16)
2145#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2146#define DPFC_COMP_SEG_SHIFT (0)
2147#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002148#define DPFC_STATUS2 _MMIO(0x3214)
2149#define DPFC_FENCE_YOFF _MMIO(0x3218)
2150#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002151#define DPFC_HT_MODIFY (1<<31)
2152
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002153/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002154#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2155#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002156#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002157/* The bit 28-8 is reserved */
2158#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002159#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2160#define ILK_DPFC_STATUS _MMIO(0x43210)
2161#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2162#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002163#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002164#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002165#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002166#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002167#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002169#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002170#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002171#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002172
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002173
Jesse Barnes585fb112008-07-29 11:54:06 -07002174/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002175 * Framebuffer compression for Sandybridge
2176 *
2177 * The following two registers are of type GTTMMADR
2178 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002180#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002181#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002182
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002183/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002184#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002186#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002187#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002189#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002190#define FBC_REND_NUKE (1<<2)
2191#define FBC_REND_CACHE_CLEAN (1<<1)
2192
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002193/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002194 * GPIO regs
2195 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002196#define GPIOA _MMIO(0x5010)
2197#define GPIOB _MMIO(0x5014)
2198#define GPIOC _MMIO(0x5018)
2199#define GPIOD _MMIO(0x501c)
2200#define GPIOE _MMIO(0x5020)
2201#define GPIOF _MMIO(0x5024)
2202#define GPIOG _MMIO(0x5028)
2203#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002204# define GPIO_CLOCK_DIR_MASK (1 << 0)
2205# define GPIO_CLOCK_DIR_IN (0 << 1)
2206# define GPIO_CLOCK_DIR_OUT (1 << 1)
2207# define GPIO_CLOCK_VAL_MASK (1 << 2)
2208# define GPIO_CLOCK_VAL_OUT (1 << 3)
2209# define GPIO_CLOCK_VAL_IN (1 << 4)
2210# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2211# define GPIO_DATA_DIR_MASK (1 << 8)
2212# define GPIO_DATA_DIR_IN (0 << 9)
2213# define GPIO_DATA_DIR_OUT (1 << 9)
2214# define GPIO_DATA_VAL_MASK (1 << 10)
2215# define GPIO_DATA_VAL_OUT (1 << 11)
2216# define GPIO_DATA_VAL_IN (1 << 12)
2217# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002219#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002220#define GMBUS_RATE_100KHZ (0<<8)
2221#define GMBUS_RATE_50KHZ (1<<8)
2222#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2223#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2224#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002225#define GMBUS_PIN_DISABLED 0
2226#define GMBUS_PIN_SSC 1
2227#define GMBUS_PIN_VGADDC 2
2228#define GMBUS_PIN_PANEL 3
2229#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2230#define GMBUS_PIN_DPC 4 /* HDMIC */
2231#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2232#define GMBUS_PIN_DPD 6 /* HDMID */
2233#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002234#define GMBUS_PIN_1_BXT 1
2235#define GMBUS_PIN_2_BXT 2
2236#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002237#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002238#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002239#define GMBUS_SW_CLR_INT (1<<31)
2240#define GMBUS_SW_RDY (1<<30)
2241#define GMBUS_ENT (1<<29) /* enable timeout */
2242#define GMBUS_CYCLE_NONE (0<<25)
2243#define GMBUS_CYCLE_WAIT (1<<25)
2244#define GMBUS_CYCLE_INDEX (2<<25)
2245#define GMBUS_CYCLE_STOP (4<<25)
2246#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002247#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002248#define GMBUS_SLAVE_INDEX_SHIFT 8
2249#define GMBUS_SLAVE_ADDR_SHIFT 1
2250#define GMBUS_SLAVE_READ (1<<0)
2251#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002252#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002253#define GMBUS_INUSE (1<<15)
2254#define GMBUS_HW_WAIT_PHASE (1<<14)
2255#define GMBUS_STALL_TIMEOUT (1<<13)
2256#define GMBUS_INT (1<<12)
2257#define GMBUS_HW_RDY (1<<11)
2258#define GMBUS_SATOER (1<<10)
2259#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002260#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2261#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002262#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2263#define GMBUS_NAK_EN (1<<3)
2264#define GMBUS_IDLE_EN (1<<2)
2265#define GMBUS_HW_WAIT_EN (1<<1)
2266#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002267#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002268#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002269
Jesse Barnes585fb112008-07-29 11:54:06 -07002270/*
2271 * Clock control & power management
2272 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002273#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2274#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2275#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002276#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002278#define VGA0 _MMIO(0x6000)
2279#define VGA1 _MMIO(0x6004)
2280#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002281#define VGA0_PD_P2_DIV_4 (1 << 7)
2282#define VGA0_PD_P1_DIV_2 (1 << 5)
2283#define VGA0_PD_P1_SHIFT 0
2284#define VGA0_PD_P1_MASK (0x1f << 0)
2285#define VGA1_PD_P2_DIV_4 (1 << 15)
2286#define VGA1_PD_P1_DIV_2 (1 << 13)
2287#define VGA1_PD_P1_SHIFT 8
2288#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002289#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002290#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2291#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002292#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002293#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002294#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002295#define DPLL_VGA_MODE_DIS (1 << 28)
2296#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2297#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2298#define DPLL_MODE_MASK (3 << 26)
2299#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2300#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2301#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2302#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2303#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2304#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002305#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002306#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002307#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002308#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2309#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002310#define DPLL_PORTC_READY_MASK (0xf << 4)
2311#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002312
Jesse Barnes585fb112008-07-29 11:54:06 -07002313#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002314
2315/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002316#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002317#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002318#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002319#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002320#define PHY_LDO_DELAY_0NS 0x0
2321#define PHY_LDO_DELAY_200NS 0x1
2322#define PHY_LDO_DELAY_600NS 0x2
2323#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002324#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002325#define PHY_CH_SU_PSR 0x1
2326#define PHY_CH_DEEP_PSR 0x7
2327#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2328#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002330#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002331#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2332#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002333
Jesse Barnes585fb112008-07-29 11:54:06 -07002334/*
2335 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2336 * this field (only one bit may be set).
2337 */
2338#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2339#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002340#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002341/* i830, required in DVO non-gang */
2342#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2343#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2344#define PLL_REF_INPUT_DREFCLK (0 << 13)
2345#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2346#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2347#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2348#define PLL_REF_INPUT_MASK (3 << 13)
2349#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002350/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002351# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2352# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2353# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2354# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2355# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2356
Jesse Barnes585fb112008-07-29 11:54:06 -07002357/*
2358 * Parallel to Serial Load Pulse phase selection.
2359 * Selects the phase for the 10X DPLL clock for the PCIe
2360 * digital display port. The range is 4 to 13; 10 or more
2361 * is just a flip delay. The default is 6
2362 */
2363#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2364#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2365/*
2366 * SDVO multiplier for 945G/GM. Not used on 965.
2367 */
2368#define SDVO_MULTIPLIER_MASK 0x000000ff
2369#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2370#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002371
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002372#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2373#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2374#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002375#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002376
Jesse Barnes585fb112008-07-29 11:54:06 -07002377/*
2378 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2379 *
2380 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2381 */
2382#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2383#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2384/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2385#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2386#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2387/*
2388 * SDVO/UDI pixel multiplier.
2389 *
2390 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2391 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2392 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2393 * dummy bytes in the datastream at an increased clock rate, with both sides of
2394 * the link knowing how many bytes are fill.
2395 *
2396 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2397 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2398 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2399 * through an SDVO command.
2400 *
2401 * This register field has values of multiplication factor minus 1, with
2402 * a maximum multiplier of 5 for SDVO.
2403 */
2404#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2405#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2406/*
2407 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2408 * This best be set to the default value (3) or the CRT won't work. No,
2409 * I don't entirely understand what this does...
2410 */
2411#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2412#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002413
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002414#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002416#define _FPA0 0x6040
2417#define _FPA1 0x6044
2418#define _FPB0 0x6048
2419#define _FPB1 0x604c
2420#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2421#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002422#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002423#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002424#define FP_N_DIV_SHIFT 16
2425#define FP_M1_DIV_MASK 0x00003f00
2426#define FP_M1_DIV_SHIFT 8
2427#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002428#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002429#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002430#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002431#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2432#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2433#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2434#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2435#define DPLLB_TEST_N_BYPASS (1 << 19)
2436#define DPLLB_TEST_M_BYPASS (1 << 18)
2437#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2438#define DPLLA_TEST_N_BYPASS (1 << 3)
2439#define DPLLA_TEST_M_BYPASS (1 << 2)
2440#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002441#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002442#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002443#define DSTATE_PLL_D3_OFF (1<<3)
2444#define DSTATE_GFX_CLOCK_GATING (1<<1)
2445#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002447# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2448# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2449# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2450# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2451# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2452# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2453# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2454# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2455# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2456# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2457# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2458# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2459# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2460# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2461# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2462# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2463# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2464# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2465# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2466# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2467# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2468# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2469# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2470# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2471# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2472# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2473# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2474# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002475/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002476 * This bit must be set on the 830 to prevent hangs when turning off the
2477 * overlay scaler.
2478 */
2479# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2480# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2481# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2482# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2483# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002485#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002486# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2487# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2488# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2489# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2490# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2491# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2492# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2493# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2494# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002495/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002496# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2497# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2498# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2499# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002500/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002501# define SV_CLOCK_GATE_DISABLE (1 << 0)
2502# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2503# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2504# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2505# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2506# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2507# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2508# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2509# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2510# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2511# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2512# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2513# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2514# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2515# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2516# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2517# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2518# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2519
2520# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002521/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002522# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2523# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2524# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2525# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2526# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2527# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002528/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002529# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2530# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2531# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2532# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2533# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2534# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2535# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2536# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2537# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2538# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2539# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2540# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2541# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2542# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2543# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2544# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2545# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2546# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2547# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002550#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2551#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2552#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002553
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002554#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002555#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002557#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2558#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002560#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002561#define FW_CSPWRDWNEN (1<<15)
2562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002563#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002566#define CDCLK_FREQ_SHIFT 4
2567#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2568#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002570#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002571#define PFI_CREDIT_63 (9 << 28) /* chv only */
2572#define PFI_CREDIT_31 (8 << 28) /* chv only */
2573#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2574#define PFI_CREDIT_RESEND (1 << 27)
2575#define VGA_FAST_MODE_DISABLE (1 << 14)
2576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002577#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002578
Jesse Barnes585fb112008-07-29 11:54:06 -07002579/*
2580 * Palette regs
2581 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002582#define PALETTE_A_OFFSET 0xa000
2583#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002584#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002585#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2586 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002587
Eric Anholt673a3942008-07-30 12:06:12 -07002588/* MCH MMIO space */
2589
2590/*
2591 * MCHBAR mirror.
2592 *
2593 * This mirrors the MCHBAR MMIO space whose location is determined by
2594 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2595 * every way. It is not accessible from the CP register read instructions.
2596 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002597 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2598 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002599 */
2600#define MCHBAR_MIRROR_BASE 0x10000
2601
Yuanhan Liu13982612010-12-15 15:42:31 +08002602#define MCHBAR_MIRROR_BASE_SNB 0x140000
2603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2605#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002606#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2607#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2608
Chris Wilson3ebecd02013-04-12 19:10:13 +01002609/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002610#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002611
Ville Syrjälä646b4262014-04-25 20:14:30 +03002612/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002613#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002614#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2615#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2616#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2617#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2618#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002619#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002620#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002621#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002622
Ville Syrjälä646b4262014-04-25 20:14:30 +03002623/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002624#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002625#define CSHRDDR3CTL_DDR3 (1 << 2)
2626
Ville Syrjälä646b4262014-04-25 20:14:30 +03002627/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002628#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2629#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002630
Ville Syrjälä646b4262014-04-25 20:14:30 +03002631/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002632#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2633#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2634#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002635#define MAD_DIMM_ECC_MASK (0x3 << 24)
2636#define MAD_DIMM_ECC_OFF (0x0 << 24)
2637#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2638#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2639#define MAD_DIMM_ECC_ON (0x3 << 24)
2640#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2641#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2642#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2643#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2644#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2645#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2646#define MAD_DIMM_A_SELECT (0x1 << 16)
2647/* DIMM sizes are in multiples of 256mb. */
2648#define MAD_DIMM_B_SIZE_SHIFT 8
2649#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2650#define MAD_DIMM_A_SIZE_SHIFT 0
2651#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2652
Ville Syrjälä646b4262014-04-25 20:14:30 +03002653/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002654#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002655#define MCH_SSKPD_WM0_MASK 0x3f
2656#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002657
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002658#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002659
Keith Packardb11248d2009-06-11 22:28:56 -07002660/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002662#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002663#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2664#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2665#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2666#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2667#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002668/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002669#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002670#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002671#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002672#define CLKCFG_MEM_533 (1 << 4)
2673#define CLKCFG_MEM_667 (2 << 4)
2674#define CLKCFG_MEM_800 (3 << 4)
2675#define CLKCFG_MEM_MASK (7 << 4)
2676
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002677#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2678#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03002679
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002680#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07002681#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002682#define TR1 _MMIO(0x11006)
2683#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002684#define TSFS_SLOPE_MASK 0x0000ff00
2685#define TSFS_SLOPE_SHIFT 8
2686#define TSFS_INTR_MASK 0x000000ff
2687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002688#define CRSTANDVID _MMIO(0x11100)
2689#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002690#define PXVFREQ_PX_MASK 0x7f000000
2691#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002692#define VIDFREQ_BASE _MMIO(0x11110)
2693#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2694#define VIDFREQ2 _MMIO(0x11114)
2695#define VIDFREQ3 _MMIO(0x11118)
2696#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002697#define VIDFREQ_P0_MASK 0x1f000000
2698#define VIDFREQ_P0_SHIFT 24
2699#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2700#define VIDFREQ_P0_CSCLK_SHIFT 20
2701#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2702#define VIDFREQ_P0_CRCLK_SHIFT 16
2703#define VIDFREQ_P1_MASK 0x00001f00
2704#define VIDFREQ_P1_SHIFT 8
2705#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2706#define VIDFREQ_P1_CSCLK_SHIFT 4
2707#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002708#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2709#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002710#define INTTOEXT_MAP3_SHIFT 24
2711#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2712#define INTTOEXT_MAP2_SHIFT 16
2713#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2714#define INTTOEXT_MAP1_SHIFT 8
2715#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2716#define INTTOEXT_MAP0_SHIFT 0
2717#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002719#define MEMCTL_CMD_MASK 0xe000
2720#define MEMCTL_CMD_SHIFT 13
2721#define MEMCTL_CMD_RCLK_OFF 0
2722#define MEMCTL_CMD_RCLK_ON 1
2723#define MEMCTL_CMD_CHFREQ 2
2724#define MEMCTL_CMD_CHVID 3
2725#define MEMCTL_CMD_VMMOFF 4
2726#define MEMCTL_CMD_VMMON 5
2727#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2728 when command complete */
2729#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2730#define MEMCTL_FREQ_SHIFT 8
2731#define MEMCTL_SFCAVM (1<<7)
2732#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002733#define MEMIHYST _MMIO(0x1117c)
2734#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002735#define MEMINT_RSEXIT_EN (1<<8)
2736#define MEMINT_CX_SUPR_EN (1<<7)
2737#define MEMINT_CONT_BUSY_EN (1<<6)
2738#define MEMINT_AVG_BUSY_EN (1<<5)
2739#define MEMINT_EVAL_CHG_EN (1<<4)
2740#define MEMINT_MON_IDLE_EN (1<<3)
2741#define MEMINT_UP_EVAL_EN (1<<2)
2742#define MEMINT_DOWN_EVAL_EN (1<<1)
2743#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002745#define MEM_RSEXIT_MASK 0xc000
2746#define MEM_RSEXIT_SHIFT 14
2747#define MEM_CONT_BUSY_MASK 0x3000
2748#define MEM_CONT_BUSY_SHIFT 12
2749#define MEM_AVG_BUSY_MASK 0x0c00
2750#define MEM_AVG_BUSY_SHIFT 10
2751#define MEM_EVAL_CHG_MASK 0x0300
2752#define MEM_EVAL_BUSY_SHIFT 8
2753#define MEM_MON_IDLE_MASK 0x00c0
2754#define MEM_MON_IDLE_SHIFT 6
2755#define MEM_UP_EVAL_MASK 0x0030
2756#define MEM_UP_EVAL_SHIFT 4
2757#define MEM_DOWN_EVAL_MASK 0x000c
2758#define MEM_DOWN_EVAL_SHIFT 2
2759#define MEM_SW_CMD_MASK 0x0003
2760#define MEM_INT_STEER_GFX 0
2761#define MEM_INT_STEER_CMR 1
2762#define MEM_INT_STEER_SMI 2
2763#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002765#define MEMINT_RSEXIT (1<<7)
2766#define MEMINT_CONT_BUSY (1<<6)
2767#define MEMINT_AVG_BUSY (1<<5)
2768#define MEMINT_EVAL_CHG (1<<4)
2769#define MEMINT_MON_IDLE (1<<3)
2770#define MEMINT_UP_EVAL (1<<2)
2771#define MEMINT_DOWN_EVAL (1<<1)
2772#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002773#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002774#define MEMMODE_BOOST_EN (1<<31)
2775#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2776#define MEMMODE_BOOST_FREQ_SHIFT 24
2777#define MEMMODE_IDLE_MODE_MASK 0x00030000
2778#define MEMMODE_IDLE_MODE_SHIFT 16
2779#define MEMMODE_IDLE_MODE_EVAL 0
2780#define MEMMODE_IDLE_MODE_CONT 1
2781#define MEMMODE_HWIDLE_EN (1<<15)
2782#define MEMMODE_SWMODE_EN (1<<14)
2783#define MEMMODE_RCLK_GATE (1<<13)
2784#define MEMMODE_HW_UPDATE (1<<12)
2785#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2786#define MEMMODE_FSTART_SHIFT 8
2787#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2788#define MEMMODE_FMAX_SHIFT 4
2789#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002790#define RCBMAXAVG _MMIO(0x1119c)
2791#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002792#define SWMEMCMD_RENDER_OFF (0 << 13)
2793#define SWMEMCMD_RENDER_ON (1 << 13)
2794#define SWMEMCMD_SWFREQ (2 << 13)
2795#define SWMEMCMD_TARVID (3 << 13)
2796#define SWMEMCMD_VRM_OFF (4 << 13)
2797#define SWMEMCMD_VRM_ON (5 << 13)
2798#define CMDSTS (1<<12)
2799#define SFCAVM (1<<11)
2800#define SWFREQ_MASK 0x0380 /* P0-7 */
2801#define SWFREQ_SHIFT 7
2802#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002803#define MEMSTAT_CTG _MMIO(0x111a0)
2804#define RCBMINAVG _MMIO(0x111a0)
2805#define RCUPEI _MMIO(0x111b0)
2806#define RCDNEI _MMIO(0x111b4)
2807#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08002808#define RS1EN (1<<31)
2809#define RS2EN (1<<30)
2810#define RS3EN (1<<29)
2811#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2812#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2813#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2814#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2815#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2816#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2817#define RSX_STATUS_MASK (7<<20)
2818#define RSX_STATUS_ON (0<<20)
2819#define RSX_STATUS_RC1 (1<<20)
2820#define RSX_STATUS_RC1E (2<<20)
2821#define RSX_STATUS_RS1 (3<<20)
2822#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2823#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2824#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2825#define RSX_STATUS_RSVD2 (7<<20)
2826#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2827#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2828#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2829#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2830#define RS1CONTSAV_MASK (3<<14)
2831#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2832#define RS1CONTSAV_RSVD (1<<14)
2833#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2834#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2835#define NORMSLEXLAT_MASK (3<<12)
2836#define SLOW_RS123 (0<<12)
2837#define SLOW_RS23 (1<<12)
2838#define SLOW_RS3 (2<<12)
2839#define NORMAL_RS123 (3<<12)
2840#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2841#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2842#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2843#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2844#define RS_CSTATE_MASK (3<<4)
2845#define RS_CSTATE_C367_RS1 (0<<4)
2846#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2847#define RS_CSTATE_RSVD (2<<4)
2848#define RS_CSTATE_C367_RS2 (3<<4)
2849#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2850#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002851#define VIDCTL _MMIO(0x111c0)
2852#define VIDSTS _MMIO(0x111c8)
2853#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2854#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002855#define MEMSTAT_VID_MASK 0x7f00
2856#define MEMSTAT_VID_SHIFT 8
2857#define MEMSTAT_PSTATE_MASK 0x00f8
2858#define MEMSTAT_PSTATE_SHIFT 3
2859#define MEMSTAT_MON_ACTV (1<<2)
2860#define MEMSTAT_SRC_CTL_MASK 0x0003
2861#define MEMSTAT_SRC_CTL_CORE 0
2862#define MEMSTAT_SRC_CTL_TRB 1
2863#define MEMSTAT_SRC_CTL_THM 2
2864#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002865#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2866#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2867#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07002868#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002869#define SDEW _MMIO(0x1124c)
2870#define CSIEW0 _MMIO(0x11250)
2871#define CSIEW1 _MMIO(0x11254)
2872#define CSIEW2 _MMIO(0x11258)
2873#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2874#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2875#define MCHAFE _MMIO(0x112c0)
2876#define CSIEC _MMIO(0x112e0)
2877#define DMIEC _MMIO(0x112e4)
2878#define DDREC _MMIO(0x112e8)
2879#define PEG0EC _MMIO(0x112ec)
2880#define PEG1EC _MMIO(0x112f0)
2881#define GFXEC _MMIO(0x112f4)
2882#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2883#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2884#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002885#define ECR_GPFE (1<<31)
2886#define ECR_IMONE (1<<30)
2887#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002888#define OGW0 _MMIO(0x11608)
2889#define OGW1 _MMIO(0x1160c)
2890#define EG0 _MMIO(0x11610)
2891#define EG1 _MMIO(0x11614)
2892#define EG2 _MMIO(0x11618)
2893#define EG3 _MMIO(0x1161c)
2894#define EG4 _MMIO(0x11620)
2895#define EG5 _MMIO(0x11624)
2896#define EG6 _MMIO(0x11628)
2897#define EG7 _MMIO(0x1162c)
2898#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2899#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2900#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002901#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002902#define CSIPLL0 _MMIO(0x12c10)
2903#define DDRMPLL1 _MMIO(0X12c20)
2904#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08002905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002906#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002907#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002909#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2910#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2911#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2912#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2913#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002914
Ville Syrjälä8a292d02016-04-20 16:43:56 +03002915/*
2916 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2917 * 8300) freezing up around GPU hangs. Looks as if even
2918 * scheduling/timer interrupts start misbehaving if the RPS
2919 * EI/thresholds are "bad", leading to a very sluggish or even
2920 * frozen machine.
2921 */
2922#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05302923#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302924#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302925#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302926 (IS_BROXTON(dev_priv) ? \
2927 INTERVAL_0_833_US(us) : \
2928 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302929 INTERVAL_1_28_US(us))
2930
Akash Goel52530cb2016-04-23 00:05:44 +05302931#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
2932#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
2933#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
2934#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
2935 (IS_BROXTON(dev_priv) ? \
2936 INTERVAL_0_833_TO_US(interval) : \
2937 INTERVAL_1_33_TO_US(interval)) : \
2938 INTERVAL_1_28_TO_US(interval))
2939
Jesse Barnes585fb112008-07-29 11:54:06 -07002940/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002941 * Logical Context regs
2942 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002943#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002944#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002945/*
2946 * Notes on SNB/IVB/VLV context size:
2947 * - Power context is saved elsewhere (LLC or stolen)
2948 * - Ring/execlist context is saved on SNB, not on IVB
2949 * - Extended context size already includes render context size
2950 * - We always need to follow the extended context size.
2951 * SNB BSpec has comments indicating that we should use the
2952 * render context size instead if execlists are disabled, but
2953 * based on empirical testing that's just nonsense.
2954 * - Pipelined/VF state is saved on SNB/IVB respectively
2955 * - GT1 size just indicates how much of render context
2956 * doesn't need saving on GT1
2957 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002958#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002959#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2960#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2961#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2962#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2963#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002964#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002965 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2966 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002967#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002968#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2969#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2970#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2971#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2972#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2973#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002974#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002975 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002976/* Haswell does have the CXT_SIZE register however it does not appear to be
2977 * valid. Now, docs explain in dwords what is in the context object. The full
2978 * size is 70720 bytes, however, the power context and execlist context will
2979 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002980 * on HSW) - so the final size, including the extra state required for the
2981 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002982 */
2983#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002984/* Same as Haswell, but 72064 bytes now. */
2985#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2986
Zhi Wangc01fc532016-06-16 08:07:02 -04002987enum {
2988 INTEL_ADVANCED_CONTEXT = 0,
2989 INTEL_LEGACY_32B_CONTEXT,
2990 INTEL_ADVANCED_AD_CONTEXT,
2991 INTEL_LEGACY_64B_CONTEXT
2992};
2993
2994#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
2995#define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
2996 INTEL_LEGACY_64B_CONTEXT : \
2997 INTEL_LEGACY_32B_CONTEXT)
2998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define CHV_CLK_CTL1 _MMIO(0x101100)
3000#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003001#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3002
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003003/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003004 * Overlay regs
3005 */
3006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003007#define OVADD _MMIO(0x30000)
3008#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003009#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003010#define OGAMC5 _MMIO(0x30010)
3011#define OGAMC4 _MMIO(0x30014)
3012#define OGAMC3 _MMIO(0x30018)
3013#define OGAMC2 _MMIO(0x3001c)
3014#define OGAMC1 _MMIO(0x30020)
3015#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003016
3017/*
Imre Deakd965e7a2015-12-01 10:23:52 +02003018 * GEN9 clock gating regs
3019 */
3020#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3021#define PWM2_GATING_DIS (1 << 14)
3022#define PWM1_GATING_DIS (1 << 13)
3023
3024/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003025 * Display engine regs
3026 */
3027
Shuang He8bf1e9f2013-10-15 18:55:27 +01003028/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003029#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003030#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003031/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003032#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3033#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3034#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003035/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003036#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3037#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3038#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3039/* embedded DP port on the north display block, reserved on ivb */
3040#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3041#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003042/* vlv source selection */
3043#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3044#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3045#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3046/* with DP port the pipe source is invalid */
3047#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3048#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3049#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3050/* gen3+ source selection */
3051#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3052#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3053#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3054/* with DP/TV port the pipe source is invalid */
3055#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3056#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3057#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3058#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3059#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3060/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003061#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003062
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003063#define _PIPE_CRC_RES_1_A_IVB 0x60064
3064#define _PIPE_CRC_RES_2_A_IVB 0x60068
3065#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3066#define _PIPE_CRC_RES_4_A_IVB 0x60070
3067#define _PIPE_CRC_RES_5_A_IVB 0x60074
3068
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003069#define _PIPE_CRC_RES_RED_A 0x60060
3070#define _PIPE_CRC_RES_GREEN_A 0x60064
3071#define _PIPE_CRC_RES_BLUE_A 0x60068
3072#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3073#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003074
3075/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003076#define _PIPE_CRC_RES_1_B_IVB 0x61064
3077#define _PIPE_CRC_RES_2_B_IVB 0x61068
3078#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3079#define _PIPE_CRC_RES_4_B_IVB 0x61070
3080#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003082#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3083#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3084#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3085#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3086#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3087#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003089#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3090#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3091#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3092#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3093#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003094
Jesse Barnes585fb112008-07-29 11:54:06 -07003095/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003096#define _HTOTAL_A 0x60000
3097#define _HBLANK_A 0x60004
3098#define _HSYNC_A 0x60008
3099#define _VTOTAL_A 0x6000c
3100#define _VBLANK_A 0x60010
3101#define _VSYNC_A 0x60014
3102#define _PIPEASRC 0x6001c
3103#define _BCLRPAT_A 0x60020
3104#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003105#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003106
3107/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003108#define _HTOTAL_B 0x61000
3109#define _HBLANK_B 0x61004
3110#define _HSYNC_B 0x61008
3111#define _VTOTAL_B 0x6100c
3112#define _VBLANK_B 0x61010
3113#define _VSYNC_B 0x61014
3114#define _PIPEBSRC 0x6101c
3115#define _BCLRPAT_B 0x61020
3116#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003117#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003118
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003119#define TRANSCODER_A_OFFSET 0x60000
3120#define TRANSCODER_B_OFFSET 0x61000
3121#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003122#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003123#define TRANSCODER_EDP_OFFSET 0x6f000
3124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003125#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003126 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3127 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003129#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3130#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3131#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3132#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3133#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3134#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3135#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3136#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3137#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3138#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003139
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003140/* VLV eDP PSR registers */
3141#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3142#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3143#define VLV_EDP_PSR_ENABLE (1<<0)
3144#define VLV_EDP_PSR_RESET (1<<1)
3145#define VLV_EDP_PSR_MODE_MASK (7<<2)
3146#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3147#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3148#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3149#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3150#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3151#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3152#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3153#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003154#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003155
3156#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3157#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3158#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3159#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3160#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003162
3163#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3164#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3165#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3166#define VLV_EDP_PSR_CURR_STATE_MASK 7
3167#define VLV_EDP_PSR_DISABLED (0<<0)
3168#define VLV_EDP_PSR_INACTIVE (1<<0)
3169#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3170#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3171#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3172#define VLV_EDP_PSR_EXIT (5<<0)
3173#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003174#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003175
Ben Widawskyed8546a2013-11-04 22:45:05 -08003176/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003177#define HSW_EDP_PSR_BASE 0x64800
3178#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003180#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003181#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003182#define EDP_PSR_LINK_STANDBY (1<<27)
3183#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3184#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3185#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3186#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3187#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3188#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3189#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3190#define EDP_PSR_TP1_TP2_SEL (0<<11)
3191#define EDP_PSR_TP1_TP3_SEL (1<<11)
3192#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3193#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3194#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3195#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3196#define EDP_PSR_TP1_TIME_500us (0<<4)
3197#define EDP_PSR_TP1_TIME_100us (1<<4)
3198#define EDP_PSR_TP1_TIME_2500us (2<<4)
3199#define EDP_PSR_TP1_TIME_0us (3<<4)
3200#define EDP_PSR_IDLE_FRAME_SHIFT 0
3201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003202#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3203#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003205#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003206#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003207#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3208#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3209#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3210#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3211#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3212#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3213#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3214#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3215#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3216#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3217#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3218#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3219#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3220#define EDP_PSR_STATUS_COUNT_SHIFT 16
3221#define EDP_PSR_STATUS_COUNT_MASK 0xf
3222#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3223#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3224#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3225#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3226#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3227#define EDP_PSR_STATUS_IDLE_MASK 0xf
3228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003229#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003230#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003231
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003232#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003233#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3234#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3235#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003237#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303238#define EDP_PSR2_ENABLE (1<<31)
3239#define EDP_SU_TRACK_ENABLE (1<<30)
3240#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3241#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3242#define EDP_PSR2_TP2_TIME_500 (0<<8)
3243#define EDP_PSR2_TP2_TIME_100 (1<<8)
3244#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3245#define EDP_PSR2_TP2_TIME_50 (3<<8)
3246#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3247#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3248#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3249#define EDP_PSR2_IDLE_MASK 0xf
3250
Jesse Barnes585fb112008-07-29 11:54:06 -07003251/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003252#define ADPA _MMIO(0x61100)
3253#define PCH_ADPA _MMIO(0xe1100)
3254#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003255
Jesse Barnes585fb112008-07-29 11:54:06 -07003256#define ADPA_DAC_ENABLE (1<<31)
3257#define ADPA_DAC_DISABLE 0
3258#define ADPA_PIPE_SELECT_MASK (1<<30)
3259#define ADPA_PIPE_A_SELECT 0
3260#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003261#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003262/* CPT uses bits 29:30 for pch transcoder select */
3263#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3264#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3265#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3266#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3267#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3268#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3269#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3270#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3271#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3272#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3273#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3274#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3275#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3276#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3277#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3278#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3279#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3280#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3281#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003282#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3283#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003284#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003285#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003286#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003287#define ADPA_HSYNC_CNTL_ENABLE 0
3288#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3289#define ADPA_VSYNC_ACTIVE_LOW 0
3290#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3291#define ADPA_HSYNC_ACTIVE_LOW 0
3292#define ADPA_DPMS_MASK (~(3<<10))
3293#define ADPA_DPMS_ON (0<<10)
3294#define ADPA_DPMS_SUSPEND (1<<10)
3295#define ADPA_DPMS_STANDBY (2<<10)
3296#define ADPA_DPMS_OFF (3<<10)
3297
Chris Wilson939fe4d2010-10-09 10:33:26 +01003298
Jesse Barnes585fb112008-07-29 11:54:06 -07003299/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003301#define PORTB_HOTPLUG_INT_EN (1 << 29)
3302#define PORTC_HOTPLUG_INT_EN (1 << 28)
3303#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003304#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3305#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3306#define TV_HOTPLUG_INT_EN (1 << 18)
3307#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003308#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3309 PORTC_HOTPLUG_INT_EN | \
3310 PORTD_HOTPLUG_INT_EN | \
3311 SDVOC_HOTPLUG_INT_EN | \
3312 SDVOB_HOTPLUG_INT_EN | \
3313 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003315#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3316/* must use period 64 on GM45 according to docs */
3317#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3318#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3319#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3320#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3321#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3322#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3323#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3324#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3325#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3326#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3327#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3328#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003330#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003331/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003332 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003333 *
3334 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3335 * Please check the detailed lore in the commit message for for experimental
3336 * evidence.
3337 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003338/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3339#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3340#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3341#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3342/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3343#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003344#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003345#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003346#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003347#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3348#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003349#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003350#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3351#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003352#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003353#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3354#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003355/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003356#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3357#define TV_HOTPLUG_INT_STATUS (1 << 10)
3358#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3359#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3360#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3361#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003362#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3363#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3364#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003365#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3366
Chris Wilson084b6122012-05-11 18:01:33 +01003367/* SDVO is different across gen3/4 */
3368#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3369#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003370/*
3371 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3372 * since reality corrobates that they're the same as on gen3. But keep these
3373 * bits here (and the comment!) to help any other lost wanderers back onto the
3374 * right tracks.
3375 */
Chris Wilson084b6122012-05-11 18:01:33 +01003376#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3377#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3378#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3379#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003380#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3381 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3382 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3383 PORTB_HOTPLUG_INT_STATUS | \
3384 PORTC_HOTPLUG_INT_STATUS | \
3385 PORTD_HOTPLUG_INT_STATUS)
3386
Egbert Eiche5868a32013-02-28 04:17:12 -05003387#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3388 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3389 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3390 PORTB_HOTPLUG_INT_STATUS | \
3391 PORTC_HOTPLUG_INT_STATUS | \
3392 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003393
Paulo Zanonic20cd312013-02-19 16:21:45 -03003394/* SDVO and HDMI port control.
3395 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003396#define _GEN3_SDVOB 0x61140
3397#define _GEN3_SDVOC 0x61160
3398#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3399#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003400#define GEN4_HDMIB GEN3_SDVOB
3401#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003402#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3403#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3404#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3405#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003406#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003407#define PCH_HDMIC _MMIO(0xe1150)
3408#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003409
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003410#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003411#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003412#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003413#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003414#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3415#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003416#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3417#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3418
Paulo Zanonic20cd312013-02-19 16:21:45 -03003419/* Gen 3 SDVO bits: */
3420#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003421#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3422#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003423#define SDVO_PIPE_B_SELECT (1 << 30)
3424#define SDVO_STALL_SELECT (1 << 29)
3425#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003426/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003427 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003428 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003429 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3430 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003431#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003432#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003433#define SDVO_PHASE_SELECT_MASK (15 << 19)
3434#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3435#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3436#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3437#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3438#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3439#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003440/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003441#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3442 SDVO_INTERRUPT_ENABLE)
3443#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3444
3445/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003446#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003447#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003448#define SDVO_ENCODING_SDVO (0 << 10)
3449#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003450#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3451#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003452#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003453#define SDVO_AUDIO_ENABLE (1 << 6)
3454/* VSYNC/HSYNC bits new with 965, default is to be set */
3455#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3456#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3457
3458/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003459#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003460#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3461
3462/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003463#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3464#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003465
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003466/* CHV SDVO/HDMI bits: */
3467#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3468#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3469
Jesse Barnes585fb112008-07-29 11:54:06 -07003470
3471/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472#define _DVOA 0x61120
3473#define DVOA _MMIO(_DVOA)
3474#define _DVOB 0x61140
3475#define DVOB _MMIO(_DVOB)
3476#define _DVOC 0x61160
3477#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003478#define DVO_ENABLE (1 << 31)
3479#define DVO_PIPE_B_SELECT (1 << 30)
3480#define DVO_PIPE_STALL_UNUSED (0 << 28)
3481#define DVO_PIPE_STALL (1 << 28)
3482#define DVO_PIPE_STALL_TV (2 << 28)
3483#define DVO_PIPE_STALL_MASK (3 << 28)
3484#define DVO_USE_VGA_SYNC (1 << 15)
3485#define DVO_DATA_ORDER_I740 (0 << 14)
3486#define DVO_DATA_ORDER_FP (1 << 14)
3487#define DVO_VSYNC_DISABLE (1 << 11)
3488#define DVO_HSYNC_DISABLE (1 << 10)
3489#define DVO_VSYNC_TRISTATE (1 << 9)
3490#define DVO_HSYNC_TRISTATE (1 << 8)
3491#define DVO_BORDER_ENABLE (1 << 7)
3492#define DVO_DATA_ORDER_GBRG (1 << 6)
3493#define DVO_DATA_ORDER_RGGB (0 << 6)
3494#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3495#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3496#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3497#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3498#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3499#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3500#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3501#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003502#define DVOA_SRCDIM _MMIO(0x61124)
3503#define DVOB_SRCDIM _MMIO(0x61144)
3504#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003505#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3506#define DVO_SRCDIM_VERTICAL_SHIFT 0
3507
3508/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003509#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003510/*
3511 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3512 * the DPLL semantics change when the LVDS is assigned to that pipe.
3513 */
3514#define LVDS_PORT_EN (1 << 31)
3515/* Selects pipe B for LVDS data. Must be set on pre-965. */
3516#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003517#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003518#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003519/* LVDS dithering flag on 965/g4x platform */
3520#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003521/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3522#define LVDS_VSYNC_POLARITY (1 << 21)
3523#define LVDS_HSYNC_POLARITY (1 << 20)
3524
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003525/* Enable border for unscaled (or aspect-scaled) display */
3526#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003527/*
3528 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3529 * pixel.
3530 */
3531#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3532#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3533#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3534/*
3535 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3536 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3537 * on.
3538 */
3539#define LVDS_A3_POWER_MASK (3 << 6)
3540#define LVDS_A3_POWER_DOWN (0 << 6)
3541#define LVDS_A3_POWER_UP (3 << 6)
3542/*
3543 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3544 * is set.
3545 */
3546#define LVDS_CLKB_POWER_MASK (3 << 4)
3547#define LVDS_CLKB_POWER_DOWN (0 << 4)
3548#define LVDS_CLKB_POWER_UP (3 << 4)
3549/*
3550 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3551 * setting for whether we are in dual-channel mode. The B3 pair will
3552 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3553 */
3554#define LVDS_B0B3_POWER_MASK (3 << 2)
3555#define LVDS_B0B3_POWER_DOWN (0 << 2)
3556#define LVDS_B0B3_POWER_UP (3 << 2)
3557
David Härdeman3c17fe42010-09-24 21:44:32 +02003558/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003559#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003560/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003561 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3562 * of the infoframe structure specified by CEA-861. */
3563#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003564#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003565#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003566/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003567#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003568#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003569#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003570#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003571#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3572#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003573#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003574#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3575#define VIDEO_DIP_SELECT_AVI (0 << 19)
3576#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3577#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003578#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003579#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3580#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3581#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003582#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003583/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003584#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3585#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003586#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003587#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3588#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003589#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003590
Jesse Barnes585fb112008-07-29 11:54:06 -07003591/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03003592#define PPS_BASE 0x61200
3593#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3594#define PCH_PPS_BASE 0xC7200
3595
3596#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3597 PPS_BASE + (reg) + \
3598 (pps_idx) * 0x100)
3599
3600#define _PP_STATUS 0x61200
3601#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3602#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07003603/*
3604 * Indicates that all dependencies of the panel are on:
3605 *
3606 * - PLL enabled
3607 * - pipe enabled
3608 * - LVDS/DVOB/DVOC on
3609 */
Imre Deak44cb7342016-08-10 14:07:29 +03003610#define PP_READY (1 << 30)
3611#define PP_SEQUENCE_NONE (0 << 28)
3612#define PP_SEQUENCE_POWER_UP (1 << 28)
3613#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3614#define PP_SEQUENCE_MASK (3 << 28)
3615#define PP_SEQUENCE_SHIFT 28
3616#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3617#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003618#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3619#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3620#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3621#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3622#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3623#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3624#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3625#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3626#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03003627
3628#define _PP_CONTROL 0x61204
3629#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
3630#define PANEL_UNLOCK_REGS (0xabcd << 16)
3631#define PANEL_UNLOCK_MASK (0xffff << 16)
3632#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
3633#define BXT_POWER_CYCLE_DELAY_SHIFT 4
3634#define EDP_FORCE_VDD (1 << 3)
3635#define EDP_BLC_ENABLE (1 << 2)
3636#define PANEL_POWER_RESET (1 << 1)
3637#define PANEL_POWER_OFF (0 << 0)
3638#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03003639
3640#define _PP_ON_DELAYS 0x61208
3641#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03003642#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03003643#define PANEL_PORT_SELECT_MASK (3 << 30)
3644#define PANEL_PORT_SELECT_LVDS (0 << 30)
3645#define PANEL_PORT_SELECT_DPA (1 << 30)
3646#define PANEL_PORT_SELECT_DPC (2 << 30)
3647#define PANEL_PORT_SELECT_DPD (3 << 30)
3648#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
3649#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
3650#define PANEL_POWER_UP_DELAY_SHIFT 16
3651#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
3652#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3653
3654#define _PP_OFF_DELAYS 0x6120C
3655#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
3656#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
3657#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3658#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
3659#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3660
3661#define _PP_DIVISOR 0x61210
3662#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
3663#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
3664#define PP_REFERENCE_DIVIDER_SHIFT 8
3665#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
3666#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07003667
3668/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003669#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003670#define PFIT_ENABLE (1 << 31)
3671#define PFIT_PIPE_MASK (3 << 29)
3672#define PFIT_PIPE_SHIFT 29
3673#define VERT_INTERP_DISABLE (0 << 10)
3674#define VERT_INTERP_BILINEAR (1 << 10)
3675#define VERT_INTERP_MASK (3 << 10)
3676#define VERT_AUTO_SCALE (1 << 9)
3677#define HORIZ_INTERP_DISABLE (0 << 6)
3678#define HORIZ_INTERP_BILINEAR (1 << 6)
3679#define HORIZ_INTERP_MASK (3 << 6)
3680#define HORIZ_AUTO_SCALE (1 << 5)
3681#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003682#define PFIT_FILTER_FUZZY (0 << 24)
3683#define PFIT_SCALING_AUTO (0 << 26)
3684#define PFIT_SCALING_PROGRAMMED (1 << 26)
3685#define PFIT_SCALING_PILLAR (2 << 26)
3686#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003688/* Pre-965 */
3689#define PFIT_VERT_SCALE_SHIFT 20
3690#define PFIT_VERT_SCALE_MASK 0xfff00000
3691#define PFIT_HORIZ_SCALE_SHIFT 4
3692#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3693/* 965+ */
3694#define PFIT_VERT_SCALE_SHIFT_965 16
3695#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3696#define PFIT_HORIZ_SCALE_SHIFT_965 0
3697#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003699#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003700
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003701#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3702#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003703#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3704 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003705
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003706#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3707#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003708#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3709 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003710
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003711#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3712#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3714 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003715
Jesse Barnes585fb112008-07-29 11:54:06 -07003716/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003717#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003718#define BLM_PWM_ENABLE (1 << 31)
3719#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3720#define BLM_PIPE_SELECT (1 << 29)
3721#define BLM_PIPE_SELECT_IVB (3 << 29)
3722#define BLM_PIPE_A (0 << 29)
3723#define BLM_PIPE_B (1 << 29)
3724#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003725#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3726#define BLM_TRANSCODER_B BLM_PIPE_B
3727#define BLM_TRANSCODER_C BLM_PIPE_C
3728#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003729#define BLM_PIPE(pipe) ((pipe) << 29)
3730#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3731#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3732#define BLM_PHASE_IN_ENABLE (1 << 25)
3733#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3734#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3735#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3736#define BLM_PHASE_IN_COUNT_SHIFT (8)
3737#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3738#define BLM_PHASE_IN_INCR_SHIFT (0)
3739#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003741/*
3742 * This is the most significant 15 bits of the number of backlight cycles in a
3743 * complete cycle of the modulated backlight control.
3744 *
3745 * The actual value is this field multiplied by two.
3746 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003747#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3748#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3749#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003750/*
3751 * This is the number of cycles out of the backlight modulation cycle for which
3752 * the backlight is on.
3753 *
3754 * This field must be no greater than the number of cycles in the complete
3755 * backlight modulation cycle.
3756 */
3757#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3758#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003759#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3760#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003762#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003763#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003764
Daniel Vetter7cf41602012-06-05 10:07:09 +02003765/* New registers for PCH-split platforms. Safe where new bits show up, the
3766 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003767#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3768#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003770#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003771
Daniel Vetter7cf41602012-06-05 10:07:09 +02003772/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3773 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003774#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003775#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003776#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3777#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003780#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003781#define UTIL_PIN_ENABLE (1 << 31)
3782
Sunil Kamath022e4e52015-09-30 22:34:57 +05303783#define UTIL_PIN_PIPE(x) ((x) << 29)
3784#define UTIL_PIN_PIPE_MASK (3 << 29)
3785#define UTIL_PIN_MODE_PWM (1 << 24)
3786#define UTIL_PIN_MODE_MASK (0xf << 24)
3787#define UTIL_PIN_POLARITY (1 << 22)
3788
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303789/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303790#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303791#define BXT_BLC_PWM_ENABLE (1 << 31)
3792#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303793#define _BXT_BLC_PWM_FREQ1 0xC8254
3794#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303795
Sunil Kamath022e4e52015-09-30 22:34:57 +05303796#define _BXT_BLC_PWM_CTL2 0xC8350
3797#define _BXT_BLC_PWM_FREQ2 0xC8354
3798#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003800#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303801 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003802#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303803 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003804#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303805 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003807#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003808#define PCH_GTC_ENABLE (1 << 31)
3809
Jesse Barnes585fb112008-07-29 11:54:06 -07003810/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003811#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003812/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003813# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003814/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003815# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003816/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003817# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003818/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003819# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003820/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003821# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003822/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003823# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3824# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003825/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003826# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003827/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003828# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003829/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003830# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003831/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003832# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003833/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003834# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003835/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003836# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003837/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003838# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003839/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003840# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003841/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003842# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003843/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003844 * Enables a fix for the 915GM only.
3845 *
3846 * Not sure what it does.
3847 */
3848# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003849/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003850# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003851# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003852/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003853# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003854/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003855# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003856/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003857# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003858/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003859# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003860/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003861# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003862/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003863# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003864/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003865# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003866/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003867# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003868/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003869# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003870/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003871 * This test mode forces the DACs to 50% of full output.
3872 *
3873 * This is used for load detection in combination with TVDAC_SENSE_MASK
3874 */
3875# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3876# define TV_TEST_MODE_MASK (7 << 0)
3877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003878#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003879# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003880/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003881 * Reports that DAC state change logic has reported change (RO).
3882 *
3883 * This gets cleared when TV_DAC_STATE_EN is cleared
3884*/
3885# define TVDAC_STATE_CHG (1 << 31)
3886# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003887/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003888# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003889/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003890# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003891/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003892# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003893/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003894 * Enables DAC state detection logic, for load-based TV detection.
3895 *
3896 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3897 * to off, for load detection to work.
3898 */
3899# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003900/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003901# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003902/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003903# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003904/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003905# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003906/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003907# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003908/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003909# define ENC_TVDAC_SLEW_FAST (1 << 6)
3910# define DAC_A_1_3_V (0 << 4)
3911# define DAC_A_1_1_V (1 << 4)
3912# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003913# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003914# define DAC_B_1_3_V (0 << 2)
3915# define DAC_B_1_1_V (1 << 2)
3916# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003917# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003918# define DAC_C_1_3_V (0 << 0)
3919# define DAC_C_1_1_V (1 << 0)
3920# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003921# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003922
Ville Syrjälä646b4262014-04-25 20:14:30 +03003923/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003924 * CSC coefficients are stored in a floating point format with 9 bits of
3925 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3926 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3927 * -1 (0x3) being the only legal negative value.
3928 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003929#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003930# define TV_RY_MASK 0x07ff0000
3931# define TV_RY_SHIFT 16
3932# define TV_GY_MASK 0x00000fff
3933# define TV_GY_SHIFT 0
3934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003935#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07003936# define TV_BY_MASK 0x07ff0000
3937# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003938/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003939 * Y attenuation for component video.
3940 *
3941 * Stored in 1.9 fixed point.
3942 */
3943# define TV_AY_MASK 0x000003ff
3944# define TV_AY_SHIFT 0
3945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003946#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003947# define TV_RU_MASK 0x07ff0000
3948# define TV_RU_SHIFT 16
3949# define TV_GU_MASK 0x000007ff
3950# define TV_GU_SHIFT 0
3951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003952#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003953# define TV_BU_MASK 0x07ff0000
3954# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003955/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003956 * U attenuation for component video.
3957 *
3958 * Stored in 1.9 fixed point.
3959 */
3960# define TV_AU_MASK 0x000003ff
3961# define TV_AU_SHIFT 0
3962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003963#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07003964# define TV_RV_MASK 0x0fff0000
3965# define TV_RV_SHIFT 16
3966# define TV_GV_MASK 0x000007ff
3967# define TV_GV_SHIFT 0
3968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003969#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003970# define TV_BV_MASK 0x07ff0000
3971# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003972/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003973 * V attenuation for component video.
3974 *
3975 * Stored in 1.9 fixed point.
3976 */
3977# define TV_AV_MASK 0x000007ff
3978# define TV_AV_SHIFT 0
3979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003980#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003981/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003982# define TV_BRIGHTNESS_MASK 0xff000000
3983# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003984/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003985# define TV_CONTRAST_MASK 0x00ff0000
3986# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003987/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003988# define TV_SATURATION_MASK 0x0000ff00
3989# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003990/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003991# define TV_HUE_MASK 0x000000ff
3992# define TV_HUE_SHIFT 0
3993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003994#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003995/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003996# define TV_BLACK_LEVEL_MASK 0x01ff0000
3997# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003998/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003999# define TV_BLANK_LEVEL_MASK 0x000001ff
4000# define TV_BLANK_LEVEL_SHIFT 0
4001
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004002#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004003/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004004# define TV_HSYNC_END_MASK 0x1fff0000
4005# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004006/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004007# define TV_HTOTAL_MASK 0x00001fff
4008# define TV_HTOTAL_SHIFT 0
4009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004010#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004011/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004012# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004013/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004014# define TV_HBURST_START_SHIFT 16
4015# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004016/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004017# define TV_HBURST_LEN_SHIFT 0
4018# define TV_HBURST_LEN_MASK 0x0001fff
4019
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004020#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004021/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004022# define TV_HBLANK_END_SHIFT 16
4023# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004024/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004025# define TV_HBLANK_START_SHIFT 0
4026# define TV_HBLANK_START_MASK 0x0001fff
4027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004028#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004029/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004030# define TV_NBR_END_SHIFT 16
4031# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004032/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004033# define TV_VI_END_F1_SHIFT 8
4034# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004035/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004036# define TV_VI_END_F2_SHIFT 0
4037# define TV_VI_END_F2_MASK 0x0000003f
4038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004039#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004040/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004041# define TV_VSYNC_LEN_MASK 0x07ff0000
4042# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004043/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004044 * number of half lines.
4045 */
4046# define TV_VSYNC_START_F1_MASK 0x00007f00
4047# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004048/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004049 * Offset of the start of vsync in field 2, measured in one less than the
4050 * number of half lines.
4051 */
4052# define TV_VSYNC_START_F2_MASK 0x0000007f
4053# define TV_VSYNC_START_F2_SHIFT 0
4054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004055#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004056/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004057# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004058/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004059# define TV_VEQ_LEN_MASK 0x007f0000
4060# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004061/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004062 * the number of half lines.
4063 */
4064# define TV_VEQ_START_F1_MASK 0x0007f00
4065# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004066/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004067 * Offset of the start of equalization in field 2, measured in one less than
4068 * the number of half lines.
4069 */
4070# define TV_VEQ_START_F2_MASK 0x000007f
4071# define TV_VEQ_START_F2_SHIFT 0
4072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004073#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004074/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004075 * Offset to start of vertical colorburst, measured in one less than the
4076 * number of lines from vertical start.
4077 */
4078# define TV_VBURST_START_F1_MASK 0x003f0000
4079# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004080/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004081 * Offset to the end of vertical colorburst, measured in one less than the
4082 * number of lines from the start of NBR.
4083 */
4084# define TV_VBURST_END_F1_MASK 0x000000ff
4085# define TV_VBURST_END_F1_SHIFT 0
4086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004087#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004088/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004089 * Offset to start of vertical colorburst, measured in one less than the
4090 * number of lines from vertical start.
4091 */
4092# define TV_VBURST_START_F2_MASK 0x003f0000
4093# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004094/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004095 * Offset to the end of vertical colorburst, measured in one less than the
4096 * number of lines from the start of NBR.
4097 */
4098# define TV_VBURST_END_F2_MASK 0x000000ff
4099# define TV_VBURST_END_F2_SHIFT 0
4100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004101#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004102/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004103 * Offset to start of vertical colorburst, measured in one less than the
4104 * number of lines from vertical start.
4105 */
4106# define TV_VBURST_START_F3_MASK 0x003f0000
4107# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004108/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004109 * Offset to the end of vertical colorburst, measured in one less than the
4110 * number of lines from the start of NBR.
4111 */
4112# define TV_VBURST_END_F3_MASK 0x000000ff
4113# define TV_VBURST_END_F3_SHIFT 0
4114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004116/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004117 * Offset to start of vertical colorburst, measured in one less than the
4118 * number of lines from vertical start.
4119 */
4120# define TV_VBURST_START_F4_MASK 0x003f0000
4121# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004122/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004123 * Offset to the end of vertical colorburst, measured in one less than the
4124 * number of lines from the start of NBR.
4125 */
4126# define TV_VBURST_END_F4_MASK 0x000000ff
4127# define TV_VBURST_END_F4_SHIFT 0
4128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004129#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004130/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004131# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004132/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004133# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004134/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004135# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004136/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004137# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004138/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004139# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004140/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004141# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004142/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004143# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004144/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004145# define TV_BURST_LEVEL_MASK 0x00ff0000
4146# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004147/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004148# define TV_SCDDA1_INC_MASK 0x00000fff
4149# define TV_SCDDA1_INC_SHIFT 0
4150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004152/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004153# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4154# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004155/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004156# define TV_SCDDA2_INC_MASK 0x00007fff
4157# define TV_SCDDA2_INC_SHIFT 0
4158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004159#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004160/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004161# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4162# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004163/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004164# define TV_SCDDA3_INC_MASK 0x00007fff
4165# define TV_SCDDA3_INC_SHIFT 0
4166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004167#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004168/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004169# define TV_XPOS_MASK 0x1fff0000
4170# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004171/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004172# define TV_YPOS_MASK 0x00000fff
4173# define TV_YPOS_SHIFT 0
4174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004175#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004176/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004177# define TV_XSIZE_MASK 0x1fff0000
4178# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004179/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004180 * Vertical size of the display window, measured in pixels.
4181 *
4182 * Must be even for interlaced modes.
4183 */
4184# define TV_YSIZE_MASK 0x00000fff
4185# define TV_YSIZE_SHIFT 0
4186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004187#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004188/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004189 * Enables automatic scaling calculation.
4190 *
4191 * If set, the rest of the registers are ignored, and the calculated values can
4192 * be read back from the register.
4193 */
4194# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004195/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004196 * Disables the vertical filter.
4197 *
4198 * This is required on modes more than 1024 pixels wide */
4199# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004200/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004201# define TV_VADAPT (1 << 28)
4202# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004203/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004204# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004205/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004206# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004207/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004208# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004209/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004210 * Sets the horizontal scaling factor.
4211 *
4212 * This should be the fractional part of the horizontal scaling factor divided
4213 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4214 *
4215 * (src width - 1) / ((oversample * dest width) - 1)
4216 */
4217# define TV_HSCALE_FRAC_MASK 0x00003fff
4218# define TV_HSCALE_FRAC_SHIFT 0
4219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004220#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004221/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004222 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4223 *
4224 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4225 */
4226# define TV_VSCALE_INT_MASK 0x00038000
4227# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004228/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004229 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4230 *
4231 * \sa TV_VSCALE_INT_MASK
4232 */
4233# define TV_VSCALE_FRAC_MASK 0x00007fff
4234# define TV_VSCALE_FRAC_SHIFT 0
4235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004236#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004237/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004238 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4239 *
4240 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4241 *
4242 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4243 */
4244# define TV_VSCALE_IP_INT_MASK 0x00038000
4245# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004246/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004247 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4248 *
4249 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4250 *
4251 * \sa TV_VSCALE_IP_INT_MASK
4252 */
4253# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4254# define TV_VSCALE_IP_FRAC_SHIFT 0
4255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004256#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004257# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004258/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004259 * Specifies which field to send the CC data in.
4260 *
4261 * CC data is usually sent in field 0.
4262 */
4263# define TV_CC_FID_MASK (1 << 27)
4264# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004265/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004266# define TV_CC_HOFF_MASK 0x03ff0000
4267# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004268/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004269# define TV_CC_LINE_MASK 0x0000003f
4270# define TV_CC_LINE_SHIFT 0
4271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004272#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004273# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004274/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004275# define TV_CC_DATA_2_MASK 0x007f0000
4276# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004277/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004278# define TV_CC_DATA_1_MASK 0x0000007f
4279# define TV_CC_DATA_1_SHIFT 0
4280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004281#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4282#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4283#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4284#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004285
Keith Packard040d87f2009-05-30 20:42:33 -07004286/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004287#define DP_A _MMIO(0x64000) /* eDP */
4288#define DP_B _MMIO(0x64100)
4289#define DP_C _MMIO(0x64200)
4290#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004292#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4293#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4294#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004295
Keith Packard040d87f2009-05-30 20:42:33 -07004296#define DP_PORT_EN (1 << 31)
4297#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004298#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004299#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4300#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004301
Keith Packard040d87f2009-05-30 20:42:33 -07004302/* Link training mode - select a suitable mode for each stage */
4303#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4304#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4305#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4306#define DP_LINK_TRAIN_OFF (3 << 28)
4307#define DP_LINK_TRAIN_MASK (3 << 28)
4308#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004309#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4310#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004311
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004312/* CPT Link training mode */
4313#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4314#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4315#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4316#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4317#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4318#define DP_LINK_TRAIN_SHIFT_CPT 8
4319
Keith Packard040d87f2009-05-30 20:42:33 -07004320/* Signal voltages. These are mostly controlled by the other end */
4321#define DP_VOLTAGE_0_4 (0 << 25)
4322#define DP_VOLTAGE_0_6 (1 << 25)
4323#define DP_VOLTAGE_0_8 (2 << 25)
4324#define DP_VOLTAGE_1_2 (3 << 25)
4325#define DP_VOLTAGE_MASK (7 << 25)
4326#define DP_VOLTAGE_SHIFT 25
4327
4328/* Signal pre-emphasis levels, like voltages, the other end tells us what
4329 * they want
4330 */
4331#define DP_PRE_EMPHASIS_0 (0 << 22)
4332#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4333#define DP_PRE_EMPHASIS_6 (2 << 22)
4334#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4335#define DP_PRE_EMPHASIS_MASK (7 << 22)
4336#define DP_PRE_EMPHASIS_SHIFT 22
4337
4338/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004339#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004340#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004341#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004342
4343/* Mystic DPCD version 1.1 special mode */
4344#define DP_ENHANCED_FRAMING (1 << 18)
4345
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004346/* eDP */
4347#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004348#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004349#define DP_PLL_FREQ_MASK (3 << 16)
4350
Ville Syrjälä646b4262014-04-25 20:14:30 +03004351/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004352#define DP_PORT_REVERSAL (1 << 15)
4353
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004354/* eDP */
4355#define DP_PLL_ENABLE (1 << 14)
4356
Ville Syrjälä646b4262014-04-25 20:14:30 +03004357/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004358#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4359
4360#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004361#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004362
Ville Syrjälä646b4262014-04-25 20:14:30 +03004363/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004364#define DP_COLOR_RANGE_16_235 (1 << 8)
4365
Ville Syrjälä646b4262014-04-25 20:14:30 +03004366/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004367#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4368
Ville Syrjälä646b4262014-04-25 20:14:30 +03004369/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004370#define DP_SYNC_VS_HIGH (1 << 4)
4371#define DP_SYNC_HS_HIGH (1 << 3)
4372
Ville Syrjälä646b4262014-04-25 20:14:30 +03004373/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004374#define DP_DETECTED (1 << 2)
4375
Ville Syrjälä646b4262014-04-25 20:14:30 +03004376/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004377 * signal sink for DDC etc. Max packet size supported
4378 * is 20 bytes in each direction, hence the 5 fixed
4379 * data registers
4380 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004381#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4382#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4383#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4384#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4385#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4386#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004387
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004388#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4389#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4390#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4391#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4392#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4393#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004394
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004395#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4396#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4397#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4398#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4399#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4400#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004401
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004402#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4403#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4404#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4405#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4406#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4407#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004409#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4410#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004411
4412#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4413#define DP_AUX_CH_CTL_DONE (1 << 30)
4414#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4415#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4416#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4417#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4418#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4419#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4420#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4421#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4422#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4423#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4424#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4425#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4426#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4427#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4428#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4429#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4430#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4431#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4432#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304433#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4434#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4435#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004436#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304437#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004438#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004439
4440/*
4441 * Computing GMCH M and N values for the Display Port link
4442 *
4443 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4444 *
4445 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4446 *
4447 * The GMCH value is used internally
4448 *
4449 * bytes_per_pixel is the number of bytes coming out of the plane,
4450 * which is after the LUTs, so we want the bytes for our color format.
4451 * For our current usage, this is always 3, one byte for R, G and B.
4452 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004453#define _PIPEA_DATA_M_G4X 0x70050
4454#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004455
4456/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004457#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004458#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004459#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004460
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004461#define DATA_LINK_M_N_MASK (0xffffff)
4462#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004463
Daniel Vettere3b95f12013-05-03 11:49:49 +02004464#define _PIPEA_DATA_N_G4X 0x70054
4465#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004466#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4467
4468/*
4469 * Computing Link M and N values for the Display Port link
4470 *
4471 * Link M / N = pixel_clock / ls_clk
4472 *
4473 * (the DP spec calls pixel_clock the 'strm_clk')
4474 *
4475 * The Link value is transmitted in the Main Stream
4476 * Attributes and VB-ID.
4477 */
4478
Daniel Vettere3b95f12013-05-03 11:49:49 +02004479#define _PIPEA_LINK_M_G4X 0x70060
4480#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004481#define PIPEA_DP_LINK_M_MASK (0xffffff)
4482
Daniel Vettere3b95f12013-05-03 11:49:49 +02004483#define _PIPEA_LINK_N_G4X 0x70064
4484#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004485#define PIPEA_DP_LINK_N_MASK (0xffffff)
4486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004487#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4488#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4489#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4490#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004491
Jesse Barnes585fb112008-07-29 11:54:06 -07004492/* Display & cursor control */
4493
4494/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004495#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004496#define DSL_LINEMASK_GEN2 0x00000fff
4497#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004498#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004499#define PIPECONF_ENABLE (1<<31)
4500#define PIPECONF_DISABLE 0
4501#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004502#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004503#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004504#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004505#define PIPECONF_SINGLE_WIDE 0
4506#define PIPECONF_PIPE_UNLOCKED 0
4507#define PIPECONF_PIPE_LOCKED (1<<25)
4508#define PIPECONF_PALETTE 0
4509#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004510#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004511#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004512#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004513/* Note that pre-gen3 does not support interlaced display directly. Panel
4514 * fitting must be disabled on pre-ilk for interlaced. */
4515#define PIPECONF_PROGRESSIVE (0 << 21)
4516#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4517#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4518#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4519#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4520/* Ironlake and later have a complete new set of values for interlaced. PFIT
4521 * means panel fitter required, PF means progressive fetch, DBL means power
4522 * saving pixel doubling. */
4523#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4524#define PIPECONF_INTERLACED_ILK (3 << 21)
4525#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4526#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004527#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304528#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004529#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304530#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004531#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004532#define PIPECONF_BPC_MASK (0x7 << 5)
4533#define PIPECONF_8BPC (0<<5)
4534#define PIPECONF_10BPC (1<<5)
4535#define PIPECONF_6BPC (2<<5)
4536#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004537#define PIPECONF_DITHER_EN (1<<4)
4538#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4539#define PIPECONF_DITHER_TYPE_SP (0<<2)
4540#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4541#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4542#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004543#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004544#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004545#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004546#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4547#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004548#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004549#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004550#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004551#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4552#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4553#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4554#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004555#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004556#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4557#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4558#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004559#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004560#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004561#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4562#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004563#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004564#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004565#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004566#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004567#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4568#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004569#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4570#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004571#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004572#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004573#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004574#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4575#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4576#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4577#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004578#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004579#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004580#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4581#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004582#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004583#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004584#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4585#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004586#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004587#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004588#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004589#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4590
Imre Deak755e9012014-02-10 18:42:47 +02004591#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4592#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4593
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004594#define PIPE_A_OFFSET 0x70000
4595#define PIPE_B_OFFSET 0x71000
4596#define PIPE_C_OFFSET 0x72000
4597#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004598/*
4599 * There's actually no pipe EDP. Some pipe registers have
4600 * simply shifted from the pipe to the transcoder, while
4601 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4602 * to access such registers in transcoder EDP.
4603 */
4604#define PIPE_EDP_OFFSET 0x7f000
4605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004606#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004607 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4608 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004610#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4611#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4612#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4613#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4614#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004615
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004616#define _PIPE_MISC_A 0x70030
4617#define _PIPE_MISC_B 0x71030
4618#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4619#define PIPEMISC_DITHER_8_BPC (0<<5)
4620#define PIPEMISC_DITHER_10_BPC (1<<5)
4621#define PIPEMISC_DITHER_6_BPC (2<<5)
4622#define PIPEMISC_DITHER_12_BPC (3<<5)
4623#define PIPEMISC_DITHER_ENABLE (1<<4)
4624#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4625#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004626#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004628#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004629#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004630#define PIPEB_HLINE_INT_EN (1<<28)
4631#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004632#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4633#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4634#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004635#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004636#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004637#define PIPEA_HLINE_INT_EN (1<<20)
4638#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004639#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4640#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004641#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004642#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4643#define PIPEC_HLINE_INT_EN (1<<12)
4644#define PIPEC_VBLANK_INT_EN (1<<11)
4645#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4646#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4647#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004649#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004650#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4651#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4652#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4653#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004654#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4655#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4656#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4657#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4658#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4659#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4660#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4661#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4662#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004663#define DPINVGTT_EN_MASK_CHV 0xfff0000
4664#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4665#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4666#define PLANEC_INVALID_GTT_STATUS (1<<9)
4667#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004668#define CURSORB_INVALID_GTT_STATUS (1<<7)
4669#define CURSORA_INVALID_GTT_STATUS (1<<6)
4670#define SPRITED_INVALID_GTT_STATUS (1<<5)
4671#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4672#define PLANEB_INVALID_GTT_STATUS (1<<3)
4673#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4674#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4675#define PLANEA_INVALID_GTT_STATUS (1<<0)
4676#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004677#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004679#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004680#define DSPARB_CSTART_MASK (0x7f << 7)
4681#define DSPARB_CSTART_SHIFT 7
4682#define DSPARB_BSTART_MASK (0x7f)
4683#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004684#define DSPARB_BEND_SHIFT 9 /* on 855 */
4685#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004686#define DSPARB_SPRITEA_SHIFT_VLV 0
4687#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4688#define DSPARB_SPRITEB_SHIFT_VLV 8
4689#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4690#define DSPARB_SPRITEC_SHIFT_VLV 16
4691#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4692#define DSPARB_SPRITED_SHIFT_VLV 24
4693#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004695#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4696#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4697#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4698#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4699#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4700#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4701#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4702#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4703#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4704#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4705#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4706#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004707#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004708#define DSPARB_SPRITEE_SHIFT_VLV 0
4709#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4710#define DSPARB_SPRITEF_SHIFT_VLV 8
4711#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004712
Ville Syrjälä0a560672014-06-11 16:51:18 +03004713/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004714#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004715#define DSPFW_SR_SHIFT 23
4716#define DSPFW_SR_MASK (0x1ff<<23)
4717#define DSPFW_CURSORB_SHIFT 16
4718#define DSPFW_CURSORB_MASK (0x3f<<16)
4719#define DSPFW_PLANEB_SHIFT 8
4720#define DSPFW_PLANEB_MASK (0x7f<<8)
4721#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4722#define DSPFW_PLANEA_SHIFT 0
4723#define DSPFW_PLANEA_MASK (0x7f<<0)
4724#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004725#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004726#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4727#define DSPFW_FBC_SR_SHIFT 28
4728#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4729#define DSPFW_FBC_HPLL_SR_SHIFT 24
4730#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4731#define DSPFW_SPRITEB_SHIFT (16)
4732#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4733#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4734#define DSPFW_CURSORA_SHIFT 8
4735#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004736#define DSPFW_PLANEC_OLD_SHIFT 0
4737#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004738#define DSPFW_SPRITEA_SHIFT 0
4739#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4740#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004741#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004742#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004743#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004744#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004745#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4746#define DSPFW_HPLL_CURSOR_SHIFT 16
4747#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004748#define DSPFW_HPLL_SR_SHIFT 0
4749#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4750
4751/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004752#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004753#define DSPFW_SPRITEB_WM1_SHIFT 16
4754#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4755#define DSPFW_CURSORA_WM1_SHIFT 8
4756#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4757#define DSPFW_SPRITEA_WM1_SHIFT 0
4758#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004759#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004760#define DSPFW_PLANEB_WM1_SHIFT 24
4761#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4762#define DSPFW_PLANEA_WM1_SHIFT 16
4763#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4764#define DSPFW_CURSORB_WM1_SHIFT 8
4765#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4766#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4767#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004768#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004769#define DSPFW_SR_WM1_SHIFT 0
4770#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004771#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4772#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004773#define DSPFW_SPRITED_WM1_SHIFT 24
4774#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4775#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004776#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004777#define DSPFW_SPRITEC_WM1_SHIFT 8
4778#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4779#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004780#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004781#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004782#define DSPFW_SPRITEF_WM1_SHIFT 24
4783#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4784#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004785#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004786#define DSPFW_SPRITEE_WM1_SHIFT 8
4787#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4788#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004789#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004790#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004791#define DSPFW_PLANEC_WM1_SHIFT 24
4792#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4793#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004794#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004795#define DSPFW_CURSORC_WM1_SHIFT 8
4796#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4797#define DSPFW_CURSORC_SHIFT 0
4798#define DSPFW_CURSORC_MASK (0x3f<<0)
4799
4800/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004801#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004802#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004803#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004804#define DSPFW_SPRITEF_HI_SHIFT 23
4805#define DSPFW_SPRITEF_HI_MASK (1<<23)
4806#define DSPFW_SPRITEE_HI_SHIFT 22
4807#define DSPFW_SPRITEE_HI_MASK (1<<22)
4808#define DSPFW_PLANEC_HI_SHIFT 21
4809#define DSPFW_PLANEC_HI_MASK (1<<21)
4810#define DSPFW_SPRITED_HI_SHIFT 20
4811#define DSPFW_SPRITED_HI_MASK (1<<20)
4812#define DSPFW_SPRITEC_HI_SHIFT 16
4813#define DSPFW_SPRITEC_HI_MASK (1<<16)
4814#define DSPFW_PLANEB_HI_SHIFT 12
4815#define DSPFW_PLANEB_HI_MASK (1<<12)
4816#define DSPFW_SPRITEB_HI_SHIFT 8
4817#define DSPFW_SPRITEB_HI_MASK (1<<8)
4818#define DSPFW_SPRITEA_HI_SHIFT 4
4819#define DSPFW_SPRITEA_HI_MASK (1<<4)
4820#define DSPFW_PLANEA_HI_SHIFT 0
4821#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004822#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004823#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004824#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004825#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4826#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4827#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4828#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4829#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4830#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4831#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4832#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4833#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4834#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4835#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4836#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4837#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4838#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4839#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4840#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4841#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4842#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004843
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004844/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004845#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004846#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304847#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004848#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004849#define DDL_PRECISION_HIGH (1<<7)
4850#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304851#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004853#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004854#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004855#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004856
Ville Syrjäläc2317752016-03-15 16:39:56 +02004857#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4858#define CBR_DPLLBMD_PIPE_C (1<<29)
4859#define CBR_DPLLBMD_PIPE_B (1<<18)
4860
Shaohua Li7662c8b2009-06-26 11:23:55 +08004861/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004862#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004863#define I915_FIFO_LINE_SIZE 64
4864#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004865
Jesse Barnesceb04242012-03-28 13:39:22 -07004866#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004867#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004868#define I965_FIFO_SIZE 512
4869#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004870#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004871#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004872#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004873
Jesse Barnesceb04242012-03-28 13:39:22 -07004874#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004875#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004876#define I915_MAX_WM 0x3f
4877
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004878#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4879#define PINEVIEW_FIFO_LINE_SIZE 64
4880#define PINEVIEW_MAX_WM 0x1ff
4881#define PINEVIEW_DFT_WM 0x3f
4882#define PINEVIEW_DFT_HPLLOFF_WM 0
4883#define PINEVIEW_GUARD_WM 10
4884#define PINEVIEW_CURSOR_FIFO 64
4885#define PINEVIEW_CURSOR_MAX_WM 0x3f
4886#define PINEVIEW_CURSOR_DFT_WM 0
4887#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004888
Jesse Barnesceb04242012-03-28 13:39:22 -07004889#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004890#define I965_CURSOR_FIFO 64
4891#define I965_CURSOR_MAX_WM 32
4892#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004893
Pradeep Bhatfae12672014-11-04 17:06:39 +00004894/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004895#define _CUR_WM_A_0 0x70140
4896#define _CUR_WM_B_0 0x71140
4897#define _PLANE_WM_1_A_0 0x70240
4898#define _PLANE_WM_1_B_0 0x71240
4899#define _PLANE_WM_2_A_0 0x70340
4900#define _PLANE_WM_2_B_0 0x71340
4901#define _PLANE_WM_TRANS_1_A_0 0x70268
4902#define _PLANE_WM_TRANS_1_B_0 0x71268
4903#define _PLANE_WM_TRANS_2_A_0 0x70368
4904#define _PLANE_WM_TRANS_2_B_0 0x71368
4905#define _CUR_WM_TRANS_A_0 0x70168
4906#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004907#define PLANE_WM_EN (1 << 31)
4908#define PLANE_WM_LINES_SHIFT 14
4909#define PLANE_WM_LINES_MASK 0x1f
4910#define PLANE_WM_BLOCKS_MASK 0x3ff
4911
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004912#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4914#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004915
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004916#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4917#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004918#define _PLANE_WM_BASE(pipe, plane) \
4919 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4920#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004921 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004922#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004923 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004924#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004925 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004926#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004927 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004928
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004929/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004930#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03004931#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004932#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004933#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004934#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004935#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004937#define WM0_PIPEB_ILK _MMIO(0x45104)
4938#define WM0_PIPEC_IVB _MMIO(0x45200)
4939#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004940#define WM1_LP_SR_EN (1<<31)
4941#define WM1_LP_LATENCY_SHIFT 24
4942#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004943#define WM1_LP_FBC_MASK (0xf<<20)
4944#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004945#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004946#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004947#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004948#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004949#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004950#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004951#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004952#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004953#define WM1S_LP_ILK _MMIO(0x45120)
4954#define WM2S_LP_IVB _MMIO(0x45124)
4955#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004956#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004957
Paulo Zanonicca32e92013-05-31 11:45:06 -03004958#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4959 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4960 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4961
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004962/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004963#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08004964#define MLTR_WM1_SHIFT 0
4965#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004966/* the unit of memory self-refresh latency time is 0.5us */
4967#define ILK_SRLT_MASK 0x3f
4968
Yuanhan Liu13982612010-12-15 15:42:31 +08004969
4970/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004971#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08004972#define SSKPD_WM_MASK 0x3f
4973#define SSKPD_WM0_SHIFT 0
4974#define SSKPD_WM1_SHIFT 8
4975#define SSKPD_WM2_SHIFT 16
4976#define SSKPD_WM3_SHIFT 24
4977
Jesse Barnes585fb112008-07-29 11:54:06 -07004978/*
4979 * The two pipe frame counter registers are not synchronized, so
4980 * reading a stable value is somewhat tricky. The following code
4981 * should work:
4982 *
4983 * do {
4984 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4985 * PIPE_FRAME_HIGH_SHIFT;
4986 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4987 * PIPE_FRAME_LOW_SHIFT);
4988 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4989 * PIPE_FRAME_HIGH_SHIFT);
4990 * } while (high1 != high2);
4991 * frame = (high1 << 8) | low1;
4992 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004993#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004994#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4995#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004996#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004997#define PIPE_FRAME_LOW_MASK 0xff000000
4998#define PIPE_FRAME_LOW_SHIFT 24
4999#define PIPE_PIXEL_MASK 0x00ffffff
5000#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005001/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005002#define _PIPEA_FRMCOUNT_G4X 0x70040
5003#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005004#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5005#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005006
5007/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005008#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005009/* Old style CUR*CNTR flags (desktop 8xx) */
5010#define CURSOR_ENABLE 0x80000000
5011#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005012#define CURSOR_STRIDE_SHIFT 28
5013#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005014#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005015#define CURSOR_FORMAT_SHIFT 24
5016#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5017#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5018#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5019#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5020#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5021#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5022/* New style CUR*CNTR flags */
5023#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005024#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305025#define CURSOR_MODE_128_32B_AX 0x02
5026#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005027#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305028#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5029#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005030#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005031#define MCURSOR_PIPE_SELECT (1 << 28)
5032#define MCURSOR_PIPE_A 0x00
5033#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005034#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005035#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005036#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005037#define _CURABASE 0x70084
5038#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005039#define CURSOR_POS_MASK 0x007FF
5040#define CURSOR_POS_SIGN 0x8000
5041#define CURSOR_X_SHIFT 0
5042#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005043#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005044#define _CURBCNTR 0x700c0
5045#define _CURBBASE 0x700c4
5046#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005047
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005048#define _CURBCNTR_IVB 0x71080
5049#define _CURBBASE_IVB 0x71084
5050#define _CURBPOS_IVB 0x71088
5051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005052#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005053 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5054 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005055
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005056#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5057#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5058#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5059
5060#define CURSOR_A_OFFSET 0x70080
5061#define CURSOR_B_OFFSET 0x700c0
5062#define CHV_CURSOR_C_OFFSET 0x700e0
5063#define IVB_CURSOR_B_OFFSET 0x71080
5064#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005065
Jesse Barnes585fb112008-07-29 11:54:06 -07005066/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005067#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005068#define DISPLAY_PLANE_ENABLE (1<<31)
5069#define DISPLAY_PLANE_DISABLE 0
5070#define DISPPLANE_GAMMA_ENABLE (1<<30)
5071#define DISPPLANE_GAMMA_DISABLE 0
5072#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005073#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005074#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005075#define DISPPLANE_BGRA555 (0x3<<26)
5076#define DISPPLANE_BGRX555 (0x4<<26)
5077#define DISPPLANE_BGRX565 (0x5<<26)
5078#define DISPPLANE_BGRX888 (0x6<<26)
5079#define DISPPLANE_BGRA888 (0x7<<26)
5080#define DISPPLANE_RGBX101010 (0x8<<26)
5081#define DISPPLANE_RGBA101010 (0x9<<26)
5082#define DISPPLANE_BGRX101010 (0xa<<26)
5083#define DISPPLANE_RGBX161616 (0xc<<26)
5084#define DISPPLANE_RGBX888 (0xe<<26)
5085#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005086#define DISPPLANE_STEREO_ENABLE (1<<25)
5087#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005088#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005089#define DISPPLANE_SEL_PIPE_SHIFT 24
5090#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005091#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005092#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005093#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5094#define DISPPLANE_SRC_KEY_DISABLE 0
5095#define DISPPLANE_LINE_DOUBLE (1<<20)
5096#define DISPPLANE_NO_LINE_DOUBLE 0
5097#define DISPPLANE_STEREO_POLARITY_FIRST 0
5098#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005099#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5100#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005101#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005102#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005103#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005104#define _DSPAADDR 0x70184
5105#define _DSPASTRIDE 0x70188
5106#define _DSPAPOS 0x7018C /* reserved */
5107#define _DSPASIZE 0x70190
5108#define _DSPASURF 0x7019C /* 965+ only */
5109#define _DSPATILEOFF 0x701A4 /* 965+ only */
5110#define _DSPAOFFSET 0x701A4 /* HSW */
5111#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005113#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5114#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5115#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5116#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5117#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5118#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5119#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5120#define DSPLINOFF(plane) DSPADDR(plane)
5121#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5122#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005123
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005124/* CHV pipe B blender and primary plane */
5125#define _CHV_BLEND_A 0x60a00
5126#define CHV_BLEND_LEGACY (0<<30)
5127#define CHV_BLEND_ANDROID (1<<30)
5128#define CHV_BLEND_MPO (2<<30)
5129#define CHV_BLEND_MASK (3<<30)
5130#define _CHV_CANVAS_A 0x60a04
5131#define _PRIMPOS_A 0x60a08
5132#define _PRIMSIZE_A 0x60a0c
5133#define _PRIMCNSTALPHA_A 0x60a10
5134#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005136#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5137#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5138#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5139#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5140#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005141
Armin Reese446f2542012-03-30 16:20:16 -07005142/* Display/Sprite base address macros */
5143#define DISP_BASEADDR_MASK (0xfffff000)
5144#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5145#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005146
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005147/*
5148 * VBIOS flags
5149 * gen2:
5150 * [00:06] alm,mgm
5151 * [10:16] all
5152 * [30:32] alm,mgm
5153 * gen3+:
5154 * [00:0f] all
5155 * [10:1f] all
5156 * [30:32] all
5157 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005158#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5159#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5160#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5161#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005162
5163/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005164#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5165#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5166#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005167#define _PIPEBFRAMEHIGH 0x71040
5168#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005169#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5170#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005171
Jesse Barnes585fb112008-07-29 11:54:06 -07005172
5173/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005174#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005175#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5176#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5177#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5178#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005179#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5180#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5181#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5182#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5183#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5184#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5185#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5186#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005187
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005188/* Sprite A control */
5189#define _DVSACNTR 0x72180
5190#define DVS_ENABLE (1<<31)
5191#define DVS_GAMMA_ENABLE (1<<30)
5192#define DVS_PIXFORMAT_MASK (3<<25)
5193#define DVS_FORMAT_YUV422 (0<<25)
5194#define DVS_FORMAT_RGBX101010 (1<<25)
5195#define DVS_FORMAT_RGBX888 (2<<25)
5196#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005197#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005198#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005199#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005200#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5201#define DVS_YUV_ORDER_YUYV (0<<16)
5202#define DVS_YUV_ORDER_UYVY (1<<16)
5203#define DVS_YUV_ORDER_YVYU (2<<16)
5204#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305205#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005206#define DVS_DEST_KEY (1<<2)
5207#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5208#define DVS_TILED (1<<10)
5209#define _DVSALINOFF 0x72184
5210#define _DVSASTRIDE 0x72188
5211#define _DVSAPOS 0x7218c
5212#define _DVSASIZE 0x72190
5213#define _DVSAKEYVAL 0x72194
5214#define _DVSAKEYMSK 0x72198
5215#define _DVSASURF 0x7219c
5216#define _DVSAKEYMAXVAL 0x721a0
5217#define _DVSATILEOFF 0x721a4
5218#define _DVSASURFLIVE 0x721ac
5219#define _DVSASCALE 0x72204
5220#define DVS_SCALE_ENABLE (1<<31)
5221#define DVS_FILTER_MASK (3<<29)
5222#define DVS_FILTER_MEDIUM (0<<29)
5223#define DVS_FILTER_ENHANCING (1<<29)
5224#define DVS_FILTER_SOFTENING (2<<29)
5225#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5226#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5227#define _DVSAGAMC 0x72300
5228
5229#define _DVSBCNTR 0x73180
5230#define _DVSBLINOFF 0x73184
5231#define _DVSBSTRIDE 0x73188
5232#define _DVSBPOS 0x7318c
5233#define _DVSBSIZE 0x73190
5234#define _DVSBKEYVAL 0x73194
5235#define _DVSBKEYMSK 0x73198
5236#define _DVSBSURF 0x7319c
5237#define _DVSBKEYMAXVAL 0x731a0
5238#define _DVSBTILEOFF 0x731a4
5239#define _DVSBSURFLIVE 0x731ac
5240#define _DVSBSCALE 0x73204
5241#define _DVSBGAMC 0x73300
5242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005243#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5244#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5245#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5246#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5247#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5248#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5249#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5250#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5251#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5252#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5253#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5254#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005255
5256#define _SPRA_CTL 0x70280
5257#define SPRITE_ENABLE (1<<31)
5258#define SPRITE_GAMMA_ENABLE (1<<30)
5259#define SPRITE_PIXFORMAT_MASK (7<<25)
5260#define SPRITE_FORMAT_YUV422 (0<<25)
5261#define SPRITE_FORMAT_RGBX101010 (1<<25)
5262#define SPRITE_FORMAT_RGBX888 (2<<25)
5263#define SPRITE_FORMAT_RGBX161616 (3<<25)
5264#define SPRITE_FORMAT_YUV444 (4<<25)
5265#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005266#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005267#define SPRITE_SOURCE_KEY (1<<22)
5268#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5269#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5270#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5271#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5272#define SPRITE_YUV_ORDER_YUYV (0<<16)
5273#define SPRITE_YUV_ORDER_UYVY (1<<16)
5274#define SPRITE_YUV_ORDER_YVYU (2<<16)
5275#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305276#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005277#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5278#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5279#define SPRITE_TILED (1<<10)
5280#define SPRITE_DEST_KEY (1<<2)
5281#define _SPRA_LINOFF 0x70284
5282#define _SPRA_STRIDE 0x70288
5283#define _SPRA_POS 0x7028c
5284#define _SPRA_SIZE 0x70290
5285#define _SPRA_KEYVAL 0x70294
5286#define _SPRA_KEYMSK 0x70298
5287#define _SPRA_SURF 0x7029c
5288#define _SPRA_KEYMAX 0x702a0
5289#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005290#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005291#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005292#define _SPRA_SCALE 0x70304
5293#define SPRITE_SCALE_ENABLE (1<<31)
5294#define SPRITE_FILTER_MASK (3<<29)
5295#define SPRITE_FILTER_MEDIUM (0<<29)
5296#define SPRITE_FILTER_ENHANCING (1<<29)
5297#define SPRITE_FILTER_SOFTENING (2<<29)
5298#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5299#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5300#define _SPRA_GAMC 0x70400
5301
5302#define _SPRB_CTL 0x71280
5303#define _SPRB_LINOFF 0x71284
5304#define _SPRB_STRIDE 0x71288
5305#define _SPRB_POS 0x7128c
5306#define _SPRB_SIZE 0x71290
5307#define _SPRB_KEYVAL 0x71294
5308#define _SPRB_KEYMSK 0x71298
5309#define _SPRB_SURF 0x7129c
5310#define _SPRB_KEYMAX 0x712a0
5311#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005312#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005313#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005314#define _SPRB_SCALE 0x71304
5315#define _SPRB_GAMC 0x71400
5316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005317#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5318#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5319#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5320#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5321#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5322#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5323#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5324#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5325#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5326#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5327#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5328#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5329#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5330#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005331
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005332#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005333#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005334#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005335#define SP_PIXFORMAT_MASK (0xf<<26)
5336#define SP_FORMAT_YUV422 (0<<26)
5337#define SP_FORMAT_BGR565 (5<<26)
5338#define SP_FORMAT_BGRX8888 (6<<26)
5339#define SP_FORMAT_BGRA8888 (7<<26)
5340#define SP_FORMAT_RGBX1010102 (8<<26)
5341#define SP_FORMAT_RGBA1010102 (9<<26)
5342#define SP_FORMAT_RGBX8888 (0xe<<26)
5343#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005344#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005345#define SP_SOURCE_KEY (1<<22)
5346#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5347#define SP_YUV_ORDER_YUYV (0<<16)
5348#define SP_YUV_ORDER_UYVY (1<<16)
5349#define SP_YUV_ORDER_YVYU (2<<16)
5350#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305351#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005352#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005353#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005354#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5355#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5356#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5357#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5358#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5359#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5360#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5361#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5362#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5363#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005364#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005365#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005366
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005367#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5368#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5369#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5370#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5371#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5372#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5373#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5374#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5375#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5376#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5377#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5378#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005380#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5381#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5382#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5383#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5384#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5385#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5386#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5387#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5388#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5389#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5390#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5391#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005392
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005393/*
5394 * CHV pipe B sprite CSC
5395 *
5396 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5397 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5398 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5399 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005400#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5401#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5402#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005403#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5404#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005406#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5407#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5408#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5409#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5410#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005411#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5412#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005414#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5415#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5416#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005417#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5418#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005420#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5421#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5422#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005423#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5424#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5425
Damien Lespiau70d21f02013-07-03 21:06:04 +01005426/* Skylake plane registers */
5427
5428#define _PLANE_CTL_1_A 0x70180
5429#define _PLANE_CTL_2_A 0x70280
5430#define _PLANE_CTL_3_A 0x70380
5431#define PLANE_CTL_ENABLE (1 << 31)
5432#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5433#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5434#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5435#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5436#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5437#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5438#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5439#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5440#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5441#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5442#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005443#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5444#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5445#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005446#define PLANE_CTL_ORDER_BGRX (0 << 20)
5447#define PLANE_CTL_ORDER_RGBX (1 << 20)
5448#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5449#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5450#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5451#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5452#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5453#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5454#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5455#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5456#define PLANE_CTL_TILED_MASK (0x7 << 10)
5457#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5458#define PLANE_CTL_TILED_X ( 1 << 10)
5459#define PLANE_CTL_TILED_Y ( 4 << 10)
5460#define PLANE_CTL_TILED_YF ( 5 << 10)
5461#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5462#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5463#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5464#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005465#define PLANE_CTL_ROTATE_MASK 0x3
5466#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305467#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005468#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305469#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005470#define _PLANE_STRIDE_1_A 0x70188
5471#define _PLANE_STRIDE_2_A 0x70288
5472#define _PLANE_STRIDE_3_A 0x70388
5473#define _PLANE_POS_1_A 0x7018c
5474#define _PLANE_POS_2_A 0x7028c
5475#define _PLANE_POS_3_A 0x7038c
5476#define _PLANE_SIZE_1_A 0x70190
5477#define _PLANE_SIZE_2_A 0x70290
5478#define _PLANE_SIZE_3_A 0x70390
5479#define _PLANE_SURF_1_A 0x7019c
5480#define _PLANE_SURF_2_A 0x7029c
5481#define _PLANE_SURF_3_A 0x7039c
5482#define _PLANE_OFFSET_1_A 0x701a4
5483#define _PLANE_OFFSET_2_A 0x702a4
5484#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005485#define _PLANE_KEYVAL_1_A 0x70194
5486#define _PLANE_KEYVAL_2_A 0x70294
5487#define _PLANE_KEYMSK_1_A 0x70198
5488#define _PLANE_KEYMSK_2_A 0x70298
5489#define _PLANE_KEYMAX_1_A 0x701a0
5490#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005491#define _PLANE_BUF_CFG_1_A 0x7027c
5492#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005493#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5494#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005495
5496#define _PLANE_CTL_1_B 0x71180
5497#define _PLANE_CTL_2_B 0x71280
5498#define _PLANE_CTL_3_B 0x71380
5499#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5500#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5501#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5502#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005503 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005504
5505#define _PLANE_STRIDE_1_B 0x71188
5506#define _PLANE_STRIDE_2_B 0x71288
5507#define _PLANE_STRIDE_3_B 0x71388
5508#define _PLANE_STRIDE_1(pipe) \
5509 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5510#define _PLANE_STRIDE_2(pipe) \
5511 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5512#define _PLANE_STRIDE_3(pipe) \
5513 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5514#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005515 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005516
5517#define _PLANE_POS_1_B 0x7118c
5518#define _PLANE_POS_2_B 0x7128c
5519#define _PLANE_POS_3_B 0x7138c
5520#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5521#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5522#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5523#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005524 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005525
5526#define _PLANE_SIZE_1_B 0x71190
5527#define _PLANE_SIZE_2_B 0x71290
5528#define _PLANE_SIZE_3_B 0x71390
5529#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5530#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5531#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5532#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005533 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005534
5535#define _PLANE_SURF_1_B 0x7119c
5536#define _PLANE_SURF_2_B 0x7129c
5537#define _PLANE_SURF_3_B 0x7139c
5538#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5539#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5540#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5541#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005542 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005543
5544#define _PLANE_OFFSET_1_B 0x711a4
5545#define _PLANE_OFFSET_2_B 0x712a4
5546#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5547#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5548#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005549 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005550
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005551#define _PLANE_KEYVAL_1_B 0x71194
5552#define _PLANE_KEYVAL_2_B 0x71294
5553#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5554#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5555#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005556 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005557
5558#define _PLANE_KEYMSK_1_B 0x71198
5559#define _PLANE_KEYMSK_2_B 0x71298
5560#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5561#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5562#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005563 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005564
5565#define _PLANE_KEYMAX_1_B 0x711a0
5566#define _PLANE_KEYMAX_2_B 0x712a0
5567#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5568#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5569#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005570 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005571
Damien Lespiau8211bd52014-11-04 17:06:44 +00005572#define _PLANE_BUF_CFG_1_B 0x7127c
5573#define _PLANE_BUF_CFG_2_B 0x7137c
5574#define _PLANE_BUF_CFG_1(pipe) \
5575 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5576#define _PLANE_BUF_CFG_2(pipe) \
5577 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5578#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005579 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005580
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005581#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5582#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5583#define _PLANE_NV12_BUF_CFG_1(pipe) \
5584 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5585#define _PLANE_NV12_BUF_CFG_2(pipe) \
5586 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5587#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005588 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005589
Damien Lespiau8211bd52014-11-04 17:06:44 +00005590/* SKL new cursor registers */
5591#define _CUR_BUF_CFG_A 0x7017c
5592#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005593#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005594
Jesse Barnes585fb112008-07-29 11:54:06 -07005595/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005596#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005597# define VGA_DISP_DISABLE (1 << 31)
5598# define VGA_2X_MODE (1 << 30)
5599# define VGA_PIPE_B_SELECT (1 << 29)
5600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005601#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005602
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005603/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005605#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005607#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005608#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5609#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5610#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5611#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5612#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5613#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5614#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5615#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5616#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5617#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005618
5619/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005620#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005621#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5622#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005624#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005625#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005626#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5627#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5628#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5629#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5630#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005632#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005633# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5634# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5635
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005636#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005637# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5638
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005639#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005640#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5641#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5642#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5643
5644
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005645#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005646#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005647#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005648#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005649
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005650#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005651#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005652#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005653#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005654
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005655#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005656#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005657#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005658#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005659
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005660#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005661#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005662#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005663#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005664
5665/* PIPEB timing regs are same start from 0x61000 */
5666
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005667#define _PIPEB_DATA_M1 0x61030
5668#define _PIPEB_DATA_N1 0x61034
5669#define _PIPEB_DATA_M2 0x61038
5670#define _PIPEB_DATA_N2 0x6103c
5671#define _PIPEB_LINK_M1 0x61040
5672#define _PIPEB_LINK_N1 0x61044
5673#define _PIPEB_LINK_M2 0x61048
5674#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005676#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5677#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5678#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5679#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5680#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5681#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5682#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5683#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005684
5685/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005686/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5687#define _PFA_CTL_1 0x68080
5688#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005689#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005690#define PF_PIPE_SEL_MASK_IVB (3<<29)
5691#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005692#define PF_FILTER_MASK (3<<23)
5693#define PF_FILTER_PROGRAMMED (0<<23)
5694#define PF_FILTER_MED_3x3 (1<<23)
5695#define PF_FILTER_EDGE_ENHANCE (2<<23)
5696#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005697#define _PFA_WIN_SZ 0x68074
5698#define _PFB_WIN_SZ 0x68874
5699#define _PFA_WIN_POS 0x68070
5700#define _PFB_WIN_POS 0x68870
5701#define _PFA_VSCALE 0x68084
5702#define _PFB_VSCALE 0x68884
5703#define _PFA_HSCALE 0x68090
5704#define _PFB_HSCALE 0x68890
5705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005706#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5707#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5708#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5709#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5710#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005711
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005712#define _PSA_CTL 0x68180
5713#define _PSB_CTL 0x68980
5714#define PS_ENABLE (1<<31)
5715#define _PSA_WIN_SZ 0x68174
5716#define _PSB_WIN_SZ 0x68974
5717#define _PSA_WIN_POS 0x68170
5718#define _PSB_WIN_POS 0x68970
5719
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005720#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5721#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5722#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005723
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005724/*
5725 * Skylake scalers
5726 */
5727#define _PS_1A_CTRL 0x68180
5728#define _PS_2A_CTRL 0x68280
5729#define _PS_1B_CTRL 0x68980
5730#define _PS_2B_CTRL 0x68A80
5731#define _PS_1C_CTRL 0x69180
5732#define PS_SCALER_EN (1 << 31)
5733#define PS_SCALER_MODE_MASK (3 << 28)
5734#define PS_SCALER_MODE_DYN (0 << 28)
5735#define PS_SCALER_MODE_HQ (1 << 28)
5736#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005737#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005738#define PS_FILTER_MASK (3 << 23)
5739#define PS_FILTER_MEDIUM (0 << 23)
5740#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5741#define PS_FILTER_BILINEAR (3 << 23)
5742#define PS_VERT3TAP (1 << 21)
5743#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5744#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5745#define PS_PWRUP_PROGRESS (1 << 17)
5746#define PS_V_FILTER_BYPASS (1 << 8)
5747#define PS_VADAPT_EN (1 << 7)
5748#define PS_VADAPT_MODE_MASK (3 << 5)
5749#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5750#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5751#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5752
5753#define _PS_PWR_GATE_1A 0x68160
5754#define _PS_PWR_GATE_2A 0x68260
5755#define _PS_PWR_GATE_1B 0x68960
5756#define _PS_PWR_GATE_2B 0x68A60
5757#define _PS_PWR_GATE_1C 0x69160
5758#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5759#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5760#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5761#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5762#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5763#define PS_PWR_GATE_SLPEN_8 0
5764#define PS_PWR_GATE_SLPEN_16 1
5765#define PS_PWR_GATE_SLPEN_24 2
5766#define PS_PWR_GATE_SLPEN_32 3
5767
5768#define _PS_WIN_POS_1A 0x68170
5769#define _PS_WIN_POS_2A 0x68270
5770#define _PS_WIN_POS_1B 0x68970
5771#define _PS_WIN_POS_2B 0x68A70
5772#define _PS_WIN_POS_1C 0x69170
5773
5774#define _PS_WIN_SZ_1A 0x68174
5775#define _PS_WIN_SZ_2A 0x68274
5776#define _PS_WIN_SZ_1B 0x68974
5777#define _PS_WIN_SZ_2B 0x68A74
5778#define _PS_WIN_SZ_1C 0x69174
5779
5780#define _PS_VSCALE_1A 0x68184
5781#define _PS_VSCALE_2A 0x68284
5782#define _PS_VSCALE_1B 0x68984
5783#define _PS_VSCALE_2B 0x68A84
5784#define _PS_VSCALE_1C 0x69184
5785
5786#define _PS_HSCALE_1A 0x68190
5787#define _PS_HSCALE_2A 0x68290
5788#define _PS_HSCALE_1B 0x68990
5789#define _PS_HSCALE_2B 0x68A90
5790#define _PS_HSCALE_1C 0x69190
5791
5792#define _PS_VPHASE_1A 0x68188
5793#define _PS_VPHASE_2A 0x68288
5794#define _PS_VPHASE_1B 0x68988
5795#define _PS_VPHASE_2B 0x68A88
5796#define _PS_VPHASE_1C 0x69188
5797
5798#define _PS_HPHASE_1A 0x68194
5799#define _PS_HPHASE_2A 0x68294
5800#define _PS_HPHASE_1B 0x68994
5801#define _PS_HPHASE_2B 0x68A94
5802#define _PS_HPHASE_1C 0x69194
5803
5804#define _PS_ECC_STAT_1A 0x681D0
5805#define _PS_ECC_STAT_2A 0x682D0
5806#define _PS_ECC_STAT_1B 0x689D0
5807#define _PS_ECC_STAT_2B 0x68AD0
5808#define _PS_ECC_STAT_1C 0x691D0
5809
5810#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005811#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005812 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5813 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005814#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005815 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5816 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005817#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005818 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5819 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005820#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005821 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5822 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005823#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005824 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5825 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005826#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005827 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5828 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005829#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005830 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5831 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005832#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005833 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5834 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005835#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005836 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005837 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005838
Zhenyu Wangb9055052009-06-05 15:38:38 +08005839/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005840#define _LGC_PALETTE_A 0x4a000
5841#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005842#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005843
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005844#define _GAMMA_MODE_A 0x4a480
5845#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005846#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005847#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005848#define GAMMA_MODE_MODE_8BIT (0 << 0)
5849#define GAMMA_MODE_MODE_10BIT (1 << 0)
5850#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005851#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5852
Damien Lespiau83372062015-10-30 17:53:32 +02005853/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005854#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005855#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5856#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005857#define CSR_SSP_BASE _MMIO(0x8F074)
5858#define CSR_HTP_SKL _MMIO(0x8F004)
5859#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005860#define CSR_LAST_WRITE_VALUE 0xc003b400
5861/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5862#define CSR_MMIO_START_RANGE 0x80000
5863#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005864#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5865#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5866#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02005867
Zhenyu Wangb9055052009-06-05 15:38:38 +08005868/* interrupts */
5869#define DE_MASTER_IRQ_CONTROL (1 << 31)
5870#define DE_SPRITEB_FLIP_DONE (1 << 29)
5871#define DE_SPRITEA_FLIP_DONE (1 << 28)
5872#define DE_PLANEB_FLIP_DONE (1 << 27)
5873#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005874#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005875#define DE_PCU_EVENT (1 << 25)
5876#define DE_GTT_FAULT (1 << 24)
5877#define DE_POISON (1 << 23)
5878#define DE_PERFORM_COUNTER (1 << 22)
5879#define DE_PCH_EVENT (1 << 21)
5880#define DE_AUX_CHANNEL_A (1 << 20)
5881#define DE_DP_A_HOTPLUG (1 << 19)
5882#define DE_GSE (1 << 18)
5883#define DE_PIPEB_VBLANK (1 << 15)
5884#define DE_PIPEB_EVEN_FIELD (1 << 14)
5885#define DE_PIPEB_ODD_FIELD (1 << 13)
5886#define DE_PIPEB_LINE_COMPARE (1 << 12)
5887#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005888#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005889#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5890#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005891#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005892#define DE_PIPEA_EVEN_FIELD (1 << 6)
5893#define DE_PIPEA_ODD_FIELD (1 << 5)
5894#define DE_PIPEA_LINE_COMPARE (1 << 4)
5895#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005896#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005897#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005898#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005899#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005900
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005901/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005902#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005903#define DE_GSE_IVB (1<<29)
5904#define DE_PCH_EVENT_IVB (1<<28)
5905#define DE_DP_A_HOTPLUG_IVB (1<<27)
5906#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005907#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5908#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5909#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005910#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005911#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005912#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005913#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5914#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005915#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005916#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005917#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005919#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005920#define MASTER_INTERRUPT_ENABLE (1<<31)
5921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005922#define DEISR _MMIO(0x44000)
5923#define DEIMR _MMIO(0x44004)
5924#define DEIIR _MMIO(0x44008)
5925#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005927#define GTISR _MMIO(0x44010)
5928#define GTIMR _MMIO(0x44014)
5929#define GTIIR _MMIO(0x44018)
5930#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005932#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005933#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5934#define GEN8_PCU_IRQ (1<<30)
5935#define GEN8_DE_PCH_IRQ (1<<23)
5936#define GEN8_DE_MISC_IRQ (1<<22)
5937#define GEN8_DE_PORT_IRQ (1<<20)
5938#define GEN8_DE_PIPE_C_IRQ (1<<18)
5939#define GEN8_DE_PIPE_B_IRQ (1<<17)
5940#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005941#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005942#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05305943#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03005944#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005945#define GEN8_GT_VCS2_IRQ (1<<3)
5946#define GEN8_GT_VCS1_IRQ (1<<2)
5947#define GEN8_GT_BCS_IRQ (1<<1)
5948#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005950#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5951#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5952#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5953#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005954
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05305955#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
5956#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
5957#define GEN9_GUC_DISPLAY_EVENT (1<<29)
5958#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
5959#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
5960#define GEN9_GUC_DB_RING_EVENT (1<<26)
5961#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
5962#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
5963#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
5964
Ben Widawskyabd58f02013-11-02 21:07:09 -07005965#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005966#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005967#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005968#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005969#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005970#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005972#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5973#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5974#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5975#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005976#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005977#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5978#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5979#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5980#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5981#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5982#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005983#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005984#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5985#define GEN8_PIPE_VSYNC (1 << 1)
5986#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005987#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005988#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005989#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5990#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5991#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005992#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005993#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5994#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5995#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005996#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005997#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5998 (GEN8_PIPE_CURSOR_FAULT | \
5999 GEN8_PIPE_SPRITE_FAULT | \
6000 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006001#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6002 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006003 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006004 GEN9_PIPE_PLANE3_FAULT | \
6005 GEN9_PIPE_PLANE2_FAULT | \
6006 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006007
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006008#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6009#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6010#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6011#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006012#define GEN9_AUX_CHANNEL_D (1 << 27)
6013#define GEN9_AUX_CHANNEL_C (1 << 26)
6014#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006015#define BXT_DE_PORT_HP_DDIC (1 << 5)
6016#define BXT_DE_PORT_HP_DDIB (1 << 4)
6017#define BXT_DE_PORT_HP_DDIA (1 << 3)
6018#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6019 BXT_DE_PORT_HP_DDIB | \
6020 BXT_DE_PORT_HP_DDIC)
6021#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306022#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006023#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006025#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6026#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6027#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6028#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006029#define GEN8_DE_MISC_GSE (1 << 27)
6030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006031#define GEN8_PCU_ISR _MMIO(0x444e0)
6032#define GEN8_PCU_IMR _MMIO(0x444e4)
6033#define GEN8_PCU_IIR _MMIO(0x444e8)
6034#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006037/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6038#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006039#define ILK_DPARB_GATE (1<<22)
6040#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006041#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006042#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6043#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6044#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006045#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006046#define ILK_HDCP_DISABLE (1 << 25)
6047#define ILK_eDP_A_DISABLE (1 << 24)
6048#define HSW_CDCLK_LIMIT (1 << 24)
6049#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006051#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006052#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6053#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6054#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6055#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6056#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006058#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006059# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6060# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006062#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006063#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006064#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006065#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006066
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006067#define CHICKEN_PAR2_1 _MMIO(0x42090)
6068#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6069
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006070#define _CHICKEN_PIPESL_1_A 0x420b0
6071#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006072#define HSW_FBCQ_DIS (1 << 22)
6073#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006074#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006076#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006077#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006078#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006079#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006080#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006081#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006082#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306083#define DBUF_POWER_REQUEST (1<<31)
6084#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006085#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006086#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6087#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006089#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006090
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006091#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6092#define MASK_WAKEMEM (1<<13)
6093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006094#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006095#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6096#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6097#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6098#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6099#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006100#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6101#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6102#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006103
Arun Siluverya78536e2016-01-21 21:43:53 +00006104#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6105#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006107#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006108#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006109#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006110
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006111#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006112#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006113#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6114
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006115/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006116#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006117# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006118# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006119#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006120# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006121# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006122# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006124#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006125# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6126# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006127
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006128#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006129#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006131#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006132#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006134#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006135/*
6136 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6137 * Using the formula in BSpec leads to a hang, while the formula here works
6138 * fine and matches the formulas for all other platforms. A BSpec change
6139 * request has been filed to clarify this.
6140 */
Imre Deak36579cb2016-05-03 15:54:20 +03006141#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6142#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006144#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006145#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006146#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006147#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6148#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006150#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006151#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006153#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006154#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006156#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006157#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006158#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006159
Ben Widawsky63801f22013-12-12 17:26:03 -08006160/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006161#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006162#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006163#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006164#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6165#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6166#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006167#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006168
Arun Siluvery3669ab62016-01-21 21:43:49 +00006169#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6170
Ben Widawsky38a39a72015-03-11 10:54:53 +02006171/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006172#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006173#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6174
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006175/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006176#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006177#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006179#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006180#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006182#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006183#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6184
Zhenyu Wangb9055052009-06-05 15:38:38 +08006185/* PCH */
6186
Adam Jackson23e81d62012-06-06 15:45:44 -04006187/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006188#define SDE_AUDIO_POWER_D (1 << 27)
6189#define SDE_AUDIO_POWER_C (1 << 26)
6190#define SDE_AUDIO_POWER_B (1 << 25)
6191#define SDE_AUDIO_POWER_SHIFT (25)
6192#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6193#define SDE_GMBUS (1 << 24)
6194#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6195#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6196#define SDE_AUDIO_HDCP_MASK (3 << 22)
6197#define SDE_AUDIO_TRANSB (1 << 21)
6198#define SDE_AUDIO_TRANSA (1 << 20)
6199#define SDE_AUDIO_TRANS_MASK (3 << 20)
6200#define SDE_POISON (1 << 19)
6201/* 18 reserved */
6202#define SDE_FDI_RXB (1 << 17)
6203#define SDE_FDI_RXA (1 << 16)
6204#define SDE_FDI_MASK (3 << 16)
6205#define SDE_AUXD (1 << 15)
6206#define SDE_AUXC (1 << 14)
6207#define SDE_AUXB (1 << 13)
6208#define SDE_AUX_MASK (7 << 13)
6209/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006210#define SDE_CRT_HOTPLUG (1 << 11)
6211#define SDE_PORTD_HOTPLUG (1 << 10)
6212#define SDE_PORTC_HOTPLUG (1 << 9)
6213#define SDE_PORTB_HOTPLUG (1 << 8)
6214#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006215#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6216 SDE_SDVOB_HOTPLUG | \
6217 SDE_PORTB_HOTPLUG | \
6218 SDE_PORTC_HOTPLUG | \
6219 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006220#define SDE_TRANSB_CRC_DONE (1 << 5)
6221#define SDE_TRANSB_CRC_ERR (1 << 4)
6222#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6223#define SDE_TRANSA_CRC_DONE (1 << 2)
6224#define SDE_TRANSA_CRC_ERR (1 << 1)
6225#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6226#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006227
6228/* south display engine interrupt: CPT/PPT */
6229#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6230#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6231#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6232#define SDE_AUDIO_POWER_SHIFT_CPT 29
6233#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6234#define SDE_AUXD_CPT (1 << 27)
6235#define SDE_AUXC_CPT (1 << 26)
6236#define SDE_AUXB_CPT (1 << 25)
6237#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006238#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006239#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006240#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6241#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6242#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006243#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006244#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006245#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006246 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006247 SDE_PORTD_HOTPLUG_CPT | \
6248 SDE_PORTC_HOTPLUG_CPT | \
6249 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006250#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6251 SDE_PORTD_HOTPLUG_CPT | \
6252 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006253 SDE_PORTB_HOTPLUG_CPT | \
6254 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006255#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006256#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006257#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6258#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6259#define SDE_FDI_RXC_CPT (1 << 8)
6260#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6261#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6262#define SDE_FDI_RXB_CPT (1 << 4)
6263#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6264#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6265#define SDE_FDI_RXA_CPT (1 << 0)
6266#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6267 SDE_AUDIO_CP_REQ_B_CPT | \
6268 SDE_AUDIO_CP_REQ_A_CPT)
6269#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6270 SDE_AUDIO_CP_CHG_B_CPT | \
6271 SDE_AUDIO_CP_CHG_A_CPT)
6272#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6273 SDE_FDI_RXB_CPT | \
6274 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006276#define SDEISR _MMIO(0xc4000)
6277#define SDEIMR _MMIO(0xc4004)
6278#define SDEIIR _MMIO(0xc4008)
6279#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006281#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006282#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006283#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6284#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6285#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006286#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006287
Zhenyu Wangb9055052009-06-05 15:38:38 +08006288/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006290#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306291#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006292#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6293#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6294#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6295#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006296#define PORTD_HOTPLUG_ENABLE (1 << 20)
6297#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6298#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6299#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6300#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6301#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6302#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006303#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6304#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6305#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006306#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306307#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006308#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6309#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6310#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6311#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6312#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6313#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006314#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6315#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6316#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006317#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306318#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006319#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6320#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6321#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6322#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6323#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6324#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006325#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6326#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6327#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306328#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6329 BXT_DDIB_HPD_INVERT | \
6330 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006332#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006333#define PORTE_HOTPLUG_ENABLE (1 << 4)
6334#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006335#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6336#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6337#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006339#define PCH_GPIOA _MMIO(0xc5010)
6340#define PCH_GPIOB _MMIO(0xc5014)
6341#define PCH_GPIOC _MMIO(0xc5018)
6342#define PCH_GPIOD _MMIO(0xc501c)
6343#define PCH_GPIOE _MMIO(0xc5020)
6344#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006346#define PCH_GMBUS0 _MMIO(0xc5100)
6347#define PCH_GMBUS1 _MMIO(0xc5104)
6348#define PCH_GMBUS2 _MMIO(0xc5108)
6349#define PCH_GMBUS3 _MMIO(0xc510c)
6350#define PCH_GMBUS4 _MMIO(0xc5110)
6351#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006352
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006353#define _PCH_DPLL_A 0xc6014
6354#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006355#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006356
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006357#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006358#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006359#define _PCH_FPA1 0xc6044
6360#define _PCH_FPB0 0xc6048
6361#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006362#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6363#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006365#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006367#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006368#define DREF_CONTROL_MASK 0x7fc3
6369#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6370#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6371#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6372#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6373#define DREF_SSC_SOURCE_DISABLE (0<<11)
6374#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006375#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006376#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6377#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6378#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006379#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006380#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6381#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006382#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006383#define DREF_SSC4_DOWNSPREAD (0<<6)
6384#define DREF_SSC4_CENTERSPREAD (1<<6)
6385#define DREF_SSC1_DISABLE (0<<1)
6386#define DREF_SSC1_ENABLE (1<<1)
6387#define DREF_SSC4_DISABLE (0)
6388#define DREF_SSC4_ENABLE (1)
6389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006390#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006391#define FDL_TP1_TIMER_SHIFT 12
6392#define FDL_TP1_TIMER_MASK (3<<12)
6393#define FDL_TP2_TIMER_SHIFT 10
6394#define FDL_TP2_TIMER_MASK (3<<10)
6395#define RAWCLK_FREQ_MASK 0x3ff
6396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006397#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006399#define PCH_SSC4_PARMS _MMIO(0xc6210)
6400#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006401
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006402#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006403#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006404#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006405#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006406
Zhenyu Wangb9055052009-06-05 15:38:38 +08006407/* transcoder */
6408
Daniel Vetter275f01b22013-05-03 11:49:47 +02006409#define _PCH_TRANS_HTOTAL_A 0xe0000
6410#define TRANS_HTOTAL_SHIFT 16
6411#define TRANS_HACTIVE_SHIFT 0
6412#define _PCH_TRANS_HBLANK_A 0xe0004
6413#define TRANS_HBLANK_END_SHIFT 16
6414#define TRANS_HBLANK_START_SHIFT 0
6415#define _PCH_TRANS_HSYNC_A 0xe0008
6416#define TRANS_HSYNC_END_SHIFT 16
6417#define TRANS_HSYNC_START_SHIFT 0
6418#define _PCH_TRANS_VTOTAL_A 0xe000c
6419#define TRANS_VTOTAL_SHIFT 16
6420#define TRANS_VACTIVE_SHIFT 0
6421#define _PCH_TRANS_VBLANK_A 0xe0010
6422#define TRANS_VBLANK_END_SHIFT 16
6423#define TRANS_VBLANK_START_SHIFT 0
6424#define _PCH_TRANS_VSYNC_A 0xe0014
6425#define TRANS_VSYNC_END_SHIFT 16
6426#define TRANS_VSYNC_START_SHIFT 0
6427#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006428
Daniel Vettere3b95f12013-05-03 11:49:49 +02006429#define _PCH_TRANSA_DATA_M1 0xe0030
6430#define _PCH_TRANSA_DATA_N1 0xe0034
6431#define _PCH_TRANSA_DATA_M2 0xe0038
6432#define _PCH_TRANSA_DATA_N2 0xe003c
6433#define _PCH_TRANSA_LINK_M1 0xe0040
6434#define _PCH_TRANSA_LINK_N1 0xe0044
6435#define _PCH_TRANSA_LINK_M2 0xe0048
6436#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006437
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006438/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006439#define _VIDEO_DIP_CTL_A 0xe0200
6440#define _VIDEO_DIP_DATA_A 0xe0208
6441#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006442#define GCP_COLOR_INDICATION (1 << 2)
6443#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6444#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006445
6446#define _VIDEO_DIP_CTL_B 0xe1200
6447#define _VIDEO_DIP_DATA_B 0xe1208
6448#define _VIDEO_DIP_GCP_B 0xe1210
6449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006450#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6451#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6452#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006453
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006454/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006455#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6456#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6457#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006458
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006459#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6460#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6461#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006462
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006463#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6464#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6465#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006466
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006467#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006468 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006469 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006470#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006471 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006472 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006473#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006474 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006475 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006476
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006477/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006478
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006479#define _HSW_VIDEO_DIP_CTL_A 0x60200
6480#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6481#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6482#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6483#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6484#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6485#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6486#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6487#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6488#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6489#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6490#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006491
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006492#define _HSW_VIDEO_DIP_CTL_B 0x61200
6493#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6494#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6495#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6496#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6497#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6498#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6499#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6500#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6501#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6502#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6503#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006505#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6506#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6507#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6508#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6509#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6510#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006512#define _HSW_STEREO_3D_CTL_A 0x70020
6513#define S3D_ENABLE (1<<31)
6514#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006515
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006516#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006517
Daniel Vetter275f01b22013-05-03 11:49:47 +02006518#define _PCH_TRANS_HTOTAL_B 0xe1000
6519#define _PCH_TRANS_HBLANK_B 0xe1004
6520#define _PCH_TRANS_HSYNC_B 0xe1008
6521#define _PCH_TRANS_VTOTAL_B 0xe100c
6522#define _PCH_TRANS_VBLANK_B 0xe1010
6523#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006524#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006526#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6527#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6528#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6529#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6530#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6531#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6532#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006533
Daniel Vettere3b95f12013-05-03 11:49:49 +02006534#define _PCH_TRANSB_DATA_M1 0xe1030
6535#define _PCH_TRANSB_DATA_N1 0xe1034
6536#define _PCH_TRANSB_DATA_M2 0xe1038
6537#define _PCH_TRANSB_DATA_N2 0xe103c
6538#define _PCH_TRANSB_LINK_M1 0xe1040
6539#define _PCH_TRANSB_LINK_N1 0xe1044
6540#define _PCH_TRANSB_LINK_M2 0xe1048
6541#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006543#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6544#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6545#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6546#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6547#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6548#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6549#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6550#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006551
Daniel Vetterab9412b2013-05-03 11:49:46 +02006552#define _PCH_TRANSACONF 0xf0008
6553#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006554#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6555#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006556#define TRANS_DISABLE (0<<31)
6557#define TRANS_ENABLE (1<<31)
6558#define TRANS_STATE_MASK (1<<30)
6559#define TRANS_STATE_DISABLE (0<<30)
6560#define TRANS_STATE_ENABLE (1<<30)
6561#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6562#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6563#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6564#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006565#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006566#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006567#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006568#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006569#define TRANS_8BPC (0<<5)
6570#define TRANS_10BPC (1<<5)
6571#define TRANS_6BPC (2<<5)
6572#define TRANS_12BPC (3<<5)
6573
Daniel Vetterce401412012-10-31 22:52:30 +01006574#define _TRANSA_CHICKEN1 0xf0060
6575#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006576#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006577#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006578#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006579#define _TRANSA_CHICKEN2 0xf0064
6580#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006581#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006582#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6583#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6584#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6585#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6586#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006587
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006588#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006589#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6590#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006591#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6592#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6593#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006594#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006595#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006596#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6597#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006598#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006599#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006601#define _FDI_RXA_CHICKEN 0xc200c
6602#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006603#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6604#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006605#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006607#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006608#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006609#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006610#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006611#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006612
Zhenyu Wangb9055052009-06-05 15:38:38 +08006613/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006614#define _FDI_TXA_CTL 0x60100
6615#define _FDI_TXB_CTL 0x61100
6616#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006617#define FDI_TX_DISABLE (0<<31)
6618#define FDI_TX_ENABLE (1<<31)
6619#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6620#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6621#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6622#define FDI_LINK_TRAIN_NONE (3<<28)
6623#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6624#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6625#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6626#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6627#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6628#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6629#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6630#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006631/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6632 SNB has different settings. */
6633/* SNB A-stepping */
6634#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6635#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6636#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6637#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6638/* SNB B-stepping */
6639#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6640#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6641#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6642#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6643#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006644#define FDI_DP_PORT_WIDTH_SHIFT 19
6645#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6646#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006647#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006648/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006649#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006650
6651/* Ivybridge has different bits for lolz */
6652#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6653#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6654#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6655#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6656
Zhenyu Wangb9055052009-06-05 15:38:38 +08006657/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006658#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006659#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006660#define FDI_SCRAMBLING_ENABLE (0<<7)
6661#define FDI_SCRAMBLING_DISABLE (1<<7)
6662
6663/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006664#define _FDI_RXA_CTL 0xf000c
6665#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006666#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006667#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006668/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006669#define FDI_FS_ERRC_ENABLE (1<<27)
6670#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006671#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006672#define FDI_8BPC (0<<16)
6673#define FDI_10BPC (1<<16)
6674#define FDI_6BPC (2<<16)
6675#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006676#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006677#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6678#define FDI_RX_PLL_ENABLE (1<<13)
6679#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6680#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6681#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6682#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6683#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006684#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006685/* CPT */
6686#define FDI_AUTO_TRAINING (1<<10)
6687#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6688#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6689#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6690#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6691#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006692
Paulo Zanoni04945642012-11-01 21:00:59 -02006693#define _FDI_RXA_MISC 0xf0010
6694#define _FDI_RXB_MISC 0xf1010
6695#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6696#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6697#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6698#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6699#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6700#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6701#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006702#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02006703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006704#define _FDI_RXA_TUSIZE1 0xf0030
6705#define _FDI_RXA_TUSIZE2 0xf0038
6706#define _FDI_RXB_TUSIZE1 0xf1030
6707#define _FDI_RXB_TUSIZE2 0xf1038
6708#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6709#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006710
6711/* FDI_RX interrupt register format */
6712#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6713#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6714#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6715#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6716#define FDI_RX_FS_CODE_ERR (1<<6)
6717#define FDI_RX_FE_CODE_ERR (1<<5)
6718#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6719#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6720#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6721#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6722#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006724#define _FDI_RXA_IIR 0xf0014
6725#define _FDI_RXA_IMR 0xf0018
6726#define _FDI_RXB_IIR 0xf1014
6727#define _FDI_RXB_IMR 0xf1018
6728#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6729#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006730
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006731#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6732#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006734#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006735#define LVDS_DETECTED (1 << 1)
6736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006737#define _PCH_DP_B 0xe4100
6738#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006739#define _PCH_DPB_AUX_CH_CTL 0xe4110
6740#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6741#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6742#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6743#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6744#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006746#define _PCH_DP_C 0xe4200
6747#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006748#define _PCH_DPC_AUX_CH_CTL 0xe4210
6749#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6750#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6751#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6752#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6753#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006755#define _PCH_DP_D 0xe4300
6756#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006757#define _PCH_DPD_AUX_CH_CTL 0xe4310
6758#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6759#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6760#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6761#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6762#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006764#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6765#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006766
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006767/* CPT */
6768#define PORT_TRANS_A_SEL_CPT 0
6769#define PORT_TRANS_B_SEL_CPT (1<<29)
6770#define PORT_TRANS_C_SEL_CPT (2<<29)
6771#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006772#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006773#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6774#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006775#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6776#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006777
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006778#define _TRANS_DP_CTL_A 0xe0300
6779#define _TRANS_DP_CTL_B 0xe1300
6780#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006781#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006782#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6783#define TRANS_DP_PORT_SEL_B (0<<29)
6784#define TRANS_DP_PORT_SEL_C (1<<29)
6785#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006786#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006787#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006788#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006789#define TRANS_DP_AUDIO_ONLY (1<<26)
6790#define TRANS_DP_ENH_FRAMING (1<<18)
6791#define TRANS_DP_8BPC (0<<9)
6792#define TRANS_DP_10BPC (1<<9)
6793#define TRANS_DP_6BPC (2<<9)
6794#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006795#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006796#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6797#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6798#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6799#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006800#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006801
6802/* SNB eDP training params */
6803/* SNB A-stepping */
6804#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6805#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6806#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6807#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6808/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006809#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6810#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6811#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6812#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6813#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006814#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6815
Keith Packard1a2eb462011-11-16 16:26:07 -08006816/* IVB */
6817#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6818#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6819#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6820#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6821#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6822#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006823#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006824
6825/* legacy values */
6826#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6827#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6828#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6829#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6830#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6831
6832#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6833
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006834#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03006835
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306836#define RC6_LOCATION _MMIO(0xD40)
6837#define RC6_CTX_IN_DRAM (1 << 0)
6838#define RC6_CTX_BASE _MMIO(0xD48)
6839#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6840#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6841#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6842#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6843#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6844#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6845#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006846#define FORCEWAKE _MMIO(0xA18C)
6847#define FORCEWAKE_VLV _MMIO(0x1300b0)
6848#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6849#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6850#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6851#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6852#define FORCEWAKE_ACK _MMIO(0x130090)
6853#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03006854#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6855#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6856#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006858#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03006859#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6860#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6861#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6862#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6864#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6865#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6866#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6867#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6868#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6869#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01006870#define FORCEWAKE_KERNEL 0x1
6871#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006872#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6873#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08006874#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006875#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05306876#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
6877#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
6878#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006880#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006881#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6882#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006883#define GT_FIFO_SBDROPERR (1<<6)
6884#define GT_FIFO_BLOBDROPERR (1<<5)
6885#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6886#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006887#define GT_FIFO_OVFERR (1<<2)
6888#define GT_FIFO_IAWRERR (1<<1)
6889#define GT_FIFO_IARDERR (1<<0)
6890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006891#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02006892#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006893#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306894#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6895#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006897#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006898#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03006899#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00006900#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03006901#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6902#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6903#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006905#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006906# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006907# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006908# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006909# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006911#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006912# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006913# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006914# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006915# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006916# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006917# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006919#define GEN6_UCGCTL3 _MMIO(0x9408)
Imre Deak9e72b462014-05-05 15:13:55 +03006920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006921#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006922#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03006923#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006925#define GEN6_RCGCTL1 _MMIO(0x9410)
6926#define GEN6_RCGCTL2 _MMIO(0x9414)
6927#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03006928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006929#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006930#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006931#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006932#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006933
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006934#define GEN6_GFXPAUSE _MMIO(0xA000)
6935#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00006936#define GEN6_TURBO_DISABLE (1<<31)
6937#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006938#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306939#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006940#define GEN6_OFFSET(x) ((x)<<19)
6941#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006942#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6943#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00006944#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6945#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6946#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6947#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6948#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006949#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006950#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006951#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6952#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6954#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6955#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006956#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006957#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306958#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006959#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006960#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306961#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006962#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00006963#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006964#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6965#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6966#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6967#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6968#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006969#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6970#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006971#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6972#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6973#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006974#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006975#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6977#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6978#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01006979#define GEN6_RP_EI_MASK 0xffffff
6980#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01006982#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006983#define GEN6_RP_PREV_UP _MMIO(0xA058)
6984#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01006985#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006986#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6987#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6988#define GEN6_RP_UP_EI _MMIO(0xA068)
6989#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6990#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6991#define GEN6_RPDEUHWTC _MMIO(0xA080)
6992#define GEN6_RPDEUC _MMIO(0xA084)
6993#define GEN6_RPDEUCSW _MMIO(0xA088)
6994#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03006995#define RC_SW_TARGET_STATE_SHIFT 16
6996#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006997#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6998#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6999#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7000#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7001#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7002#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7003#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7004#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7005#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7006#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7007#define VLV_RCEDATA _MMIO(0xA0BC)
7008#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7009#define GEN6_PMINTRMSK _MMIO(0xA168)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01007010#define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
Imre Deakfc619842016-06-29 19:13:55 +03007011#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007012#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7013#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7014#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7015#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307016#define GEN9_RENDER_PG_ENABLE (1<<0)
7017#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007018#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7019#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7020#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007021
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007022#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307023#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7024#define PIXEL_OVERLAP_CNT_SHIFT 30
7025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007026#define GEN6_PMISR _MMIO(0x44020)
7027#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7028#define GEN6_PMIIR _MMIO(0x44028)
7029#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007030#define GEN6_PM_MBOX_EVENT (1<<25)
7031#define GEN6_PM_THERMAL_EVENT (1<<24)
7032#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7033#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7034#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7035#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7036#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007037#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007038 GEN6_PM_RP_DOWN_THRESHOLD | \
7039 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007041#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007042#define GEN7_GT_SCRATCH_REG_NUM 8
7043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007044#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307045#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7046#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007048#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7049#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007050#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007051#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7052#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007053#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7054#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007055#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7056#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7057#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007059#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7060#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7061#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7062#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007064#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007065#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007066#define GEN6_PCODE_ERROR_MASK 0xFF
7067#define GEN6_PCODE_SUCCESS 0x0
7068#define GEN6_PCODE_ILLEGAL_CMD 0x1
7069#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7070#define GEN6_PCODE_TIMEOUT 0x3
7071#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7072#define GEN7_PCODE_TIMEOUT 0x2
7073#define GEN7_PCODE_ILLEGAL_DATA 0x3
7074#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007075#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7076#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007077#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7078#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007079#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007080#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7081#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7082#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7083#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7084#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007085#define SKL_PCODE_CDCLK_CONTROL 0x7
7086#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7087#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007088#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7089#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7090#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007091#define GEN6_PCODE_READ_D_COMP 0x10
7092#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307093#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007094#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007095#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007096#define GEN9_PCODE_SAGV_CONTROL 0x21
7097#define GEN9_SAGV_DISABLE 0x0
7098#define GEN9_SAGV_IS_DISABLED 0x1
7099#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007100#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007101#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007102#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007103#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007105#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007106#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7107#define GEN6_RCn_MASK 7
7108#define GEN6_RC0 0
7109#define GEN6_RC3 2
7110#define GEN6_RC6 3
7111#define GEN6_RC7 4
7112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007113#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007114#define GEN8_LSLICESTAT_MASK 0x7
7115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007116#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7117#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007118#define CHV_SS_PG_ENABLE (1<<1)
7119#define CHV_EU08_PG_ENABLE (1<<9)
7120#define CHV_EU19_PG_ENABLE (1<<17)
7121#define CHV_EU210_PG_ENABLE (1<<25)
7122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007123#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7124#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007125#define CHV_EU311_PG_ENABLE (1<<1)
7126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007127#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007128#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007129#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7132#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007133#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7134#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7135#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7136#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7137#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7138#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7139#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7140#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007142#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007143#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7144#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7145#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007146#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007148#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007149#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7150
Ben Widawskye3689192012-05-25 16:56:22 -07007151/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007152#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007153#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7154#define GEN7_PARITY_ERROR_VALID (1<<13)
7155#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7156#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7157#define GEN7_PARITY_ERROR_ROW(reg) \
7158 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7159#define GEN7_PARITY_ERROR_BANK(reg) \
7160 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7161#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7162 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7163#define GEN7_L3CDERRST1_ENABLE (1<<7)
7164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007165#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007166#define GEN7_L3LOG_SIZE 0x80
7167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007168#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7169#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007170#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007171#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007172#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007173#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007175#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007176#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007177#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007179#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007180#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007181#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007182#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007183
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007184#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7185#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007186#define DOP_CLOCK_GATING_DISABLE (1<<0)
7187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007188#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007189#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7190
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007191#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007192#define GEN8_ST_PO_DISABLE (1<<13)
7193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007194#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007195#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007196#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007197#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007198#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007200#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007201#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007202#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007203
Jani Nikulac46f1112014-10-27 16:26:52 +02007204/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007205#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007206#define INTEL_AUDIO_DEVCL 0x808629FB
7207#define INTEL_AUDIO_DEVBLC 0x80862801
7208#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007210#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007211#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7212#define G4X_ELDV_DEVCTG (1 << 14)
7213#define G4X_ELD_ADDR_MASK (0xf << 5)
7214#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007215#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007216
Jani Nikulac46f1112014-10-27 16:26:52 +02007217#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7218#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7220 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007221#define _IBX_AUD_CNTL_ST_A 0xE20B4
7222#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007223#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7224 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007225#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7226#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7227#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007228#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007229#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7230#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007231
Jani Nikulac46f1112014-10-27 16:26:52 +02007232#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7233#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007234#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007235#define _CPT_AUD_CNTL_ST_A 0xE50B4
7236#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007237#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7238#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007239
Jani Nikulac46f1112014-10-27 16:26:52 +02007240#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7241#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007242#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007243#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7244#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007245#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7246#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007247
Eric Anholtae662d32012-01-03 09:23:29 -08007248/* These are the 4 32-bit write offset registers for each stream
7249 * output buffer. It determines the offset from the
7250 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7251 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007252#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007253
Jani Nikulac46f1112014-10-27 16:26:52 +02007254#define _IBX_AUD_CONFIG_A 0xe2000
7255#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007256#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007257#define _CPT_AUD_CONFIG_A 0xe5000
7258#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007259#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007260#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7261#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007262#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007263
Wu Fengguangb6daa022012-01-06 14:41:31 -06007264#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7265#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7266#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007267#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007268#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007269#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007270#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7271#define AUD_CONFIG_N(n) \
7272 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7273 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007274#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007275#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7276#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7277#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7278#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7279#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7280#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7281#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7282#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7283#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7284#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7285#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007286#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7287
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007288/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007289#define _HSW_AUD_CONFIG_A 0x65000
7290#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007291#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007292
Jani Nikulac46f1112014-10-27 16:26:52 +02007293#define _HSW_AUD_MISC_CTRL_A 0x65010
7294#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007295#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007296
Libin Yang6014ac12016-10-25 17:54:18 +03007297#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7298#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7299#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7300#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7301#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7302#define AUD_CONFIG_M_MASK 0xfffff
7303
Jani Nikulac46f1112014-10-27 16:26:52 +02007304#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7305#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007306#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007307
7308/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007309#define _HSW_AUD_DIG_CNVT_1 0x65080
7310#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007311#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007312#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007313
Jani Nikulac46f1112014-10-27 16:26:52 +02007314#define _HSW_AUD_EDID_DATA_A 0x65050
7315#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007316#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007317
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007318#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7319#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007320#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7321#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7322#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7323#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007325#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007326#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7327
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007328/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7330#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7331#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7332#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007333#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7334#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007335#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007336#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7337#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007338#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007339#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007340
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007341/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007342#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007343#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7344#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7345#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7346#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7347
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307348/* Decoupled MMIO register pair for kernel driver */
7349#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7350#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7351#define GEN9_DECOUPLED_DW1_GO (1<<31)
7352#define GEN9_DECOUPLED_PD_SHIFT 28
7353#define GEN9_DECOUPLED_OP_SHIFT 24
7354
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007355/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007356#define _TRANS_DDI_FUNC_CTL_A 0x60400
7357#define _TRANS_DDI_FUNC_CTL_B 0x61400
7358#define _TRANS_DDI_FUNC_CTL_C 0x62400
7359#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007360#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007361
Paulo Zanoniad80a812012-10-24 16:06:19 -02007362#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007363/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007364#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007365#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007366#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7367#define TRANS_DDI_PORT_NONE (0<<28)
7368#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7369#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7370#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7371#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7372#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7373#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7374#define TRANS_DDI_BPC_MASK (7<<20)
7375#define TRANS_DDI_BPC_8 (0<<20)
7376#define TRANS_DDI_BPC_10 (1<<20)
7377#define TRANS_DDI_BPC_6 (2<<20)
7378#define TRANS_DDI_BPC_12 (3<<20)
7379#define TRANS_DDI_PVSYNC (1<<17)
7380#define TRANS_DDI_PHSYNC (1<<16)
7381#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7382#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7383#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7384#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7385#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007386#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007387#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007388
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007389/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007390#define _DP_TP_CTL_A 0x64040
7391#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007392#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007393#define DP_TP_CTL_ENABLE (1<<31)
7394#define DP_TP_CTL_MODE_SST (0<<27)
7395#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007396#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007397#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007398#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007399#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7400#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7401#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007402#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7403#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007404#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007405#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007406
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007407/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007408#define _DP_TP_STATUS_A 0x64044
7409#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007410#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007411#define DP_TP_STATUS_IDLE_DONE (1<<25)
7412#define DP_TP_STATUS_ACT_SENT (1<<24)
7413#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7414#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7415#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7416#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7417#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007418
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007419/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007420#define _DDI_BUF_CTL_A 0x64000
7421#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007422#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007423#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307424#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007425#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007426#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007427#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007428#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007429#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007430#define DDI_PORT_WIDTH_MASK (7 << 1)
7431#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007432#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7433
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007434/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007435#define _DDI_BUF_TRANS_A 0x64E00
7436#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007437#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007438#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007439#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007440
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007441/* Sideband Interface (SBI) is programmed indirectly, via
7442 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7443 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007444#define SBI_ADDR _MMIO(0xC6000)
7445#define SBI_DATA _MMIO(0xC6004)
7446#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007447#define SBI_CTL_DEST_ICLK (0x0<<16)
7448#define SBI_CTL_DEST_MPHY (0x1<<16)
7449#define SBI_CTL_OP_IORD (0x2<<8)
7450#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007451#define SBI_CTL_OP_CRRD (0x6<<8)
7452#define SBI_CTL_OP_CRWR (0x7<<8)
7453#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007454#define SBI_RESPONSE_SUCCESS (0x0<<1)
7455#define SBI_BUSY (0x1<<0)
7456#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007457
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007458/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007459#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007460#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007461#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7462#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007463#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007464#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7465#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007466#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007467#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007468#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007469#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007470#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007471#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007472#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007473#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007474#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007475#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7476#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007477#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007478#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007479#define SBI_GEN0 0x1f00
7480#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007481
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007482/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007483#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007484#define PIXCLK_GATE_UNGATE (1<<0)
7485#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007486
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007487/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007488#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007489#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007490#define SPLL_PLL_SSC (1<<28)
7491#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007492#define SPLL_PLL_LCPLL (3<<28)
7493#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007494#define SPLL_PLL_FREQ_810MHz (0<<26)
7495#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007496#define SPLL_PLL_FREQ_2700MHz (2<<26)
7497#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007498
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007499/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007500#define _WRPLL_CTL1 0x46040
7501#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007502#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007503#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007504#define WRPLL_PLL_SSC (1<<28)
7505#define WRPLL_PLL_NON_SSC (2<<28)
7506#define WRPLL_PLL_LCPLL (3<<28)
7507#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007508/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007509#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007510#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007511#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007512#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7513#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007514#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007515#define WRPLL_DIVIDER_FB_SHIFT 16
7516#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007517
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007518/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007519#define _PORT_CLK_SEL_A 0x46100
7520#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007521#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007522#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7523#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7524#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007525#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007526#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007527#define PORT_CLK_SEL_WRPLL1 (4<<29)
7528#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007529#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007530#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007531
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007532/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007533#define _TRANS_CLK_SEL_A 0x46140
7534#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007535#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007536/* For each transcoder, we need to select the corresponding port clock */
7537#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007538#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007539
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007540#define CDCLK_FREQ _MMIO(0x46200)
7541
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007542#define _TRANSA_MSA_MISC 0x60410
7543#define _TRANSB_MSA_MISC 0x61410
7544#define _TRANSC_MSA_MISC 0x62410
7545#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007546#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007547
Paulo Zanonic9809792012-10-23 18:30:00 -02007548#define TRANS_MSA_SYNC_CLK (1<<0)
7549#define TRANS_MSA_6_BPC (0<<5)
7550#define TRANS_MSA_8_BPC (1<<5)
7551#define TRANS_MSA_10_BPC (2<<5)
7552#define TRANS_MSA_12_BPC (3<<5)
7553#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007554
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007555/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007556#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007557#define LCPLL_PLL_DISABLE (1<<31)
7558#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007559#define LCPLL_CLK_FREQ_MASK (3<<26)
7560#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007561#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7562#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7563#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007564#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007565#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007566#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007567#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007568#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007569#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7570
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007571/*
7572 * SKL Clocks
7573 */
7574
7575/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007576#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007577#define CDCLK_FREQ_SEL_MASK (3<<26)
7578#define CDCLK_FREQ_450_432 (0<<26)
7579#define CDCLK_FREQ_540 (1<<26)
7580#define CDCLK_FREQ_337_308 (2<<26)
7581#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307582#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7583#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7584#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7585#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7586#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007587#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7588#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307589#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007590#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307591
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007592/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007593#define LCPLL1_CTL _MMIO(0x46010)
7594#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007595#define LCPLL_PLL_ENABLE (1<<31)
7596
7597/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007598#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007599#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7600#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007601#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7602#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7603#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007604#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007605#define DPLL_CTRL1_LINK_RATE_2700 0
7606#define DPLL_CTRL1_LINK_RATE_1350 1
7607#define DPLL_CTRL1_LINK_RATE_810 2
7608#define DPLL_CTRL1_LINK_RATE_1620 3
7609#define DPLL_CTRL1_LINK_RATE_1080 4
7610#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007611
7612/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007613#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007614#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007615#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007616#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007617#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007618#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7619
7620/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007621#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007622#define DPLL_LOCK(id) (1<<((id)*8))
7623
7624/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007625#define _DPLL1_CFGCR1 0x6C040
7626#define _DPLL2_CFGCR1 0x6C048
7627#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007628#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7629#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007630#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007631#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7632
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007633#define _DPLL1_CFGCR2 0x6C044
7634#define _DPLL2_CFGCR2 0x6C04C
7635#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007636#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007637#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7638#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007639#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007640#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007641#define DPLL_CFGCR2_KDIV_5 (0<<5)
7642#define DPLL_CFGCR2_KDIV_2 (1<<5)
7643#define DPLL_CFGCR2_KDIV_3 (2<<5)
7644#define DPLL_CFGCR2_KDIV_1 (3<<5)
7645#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007646#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007647#define DPLL_CFGCR2_PDIV_1 (0<<2)
7648#define DPLL_CFGCR2_PDIV_2 (1<<2)
7649#define DPLL_CFGCR2_PDIV_3 (2<<2)
7650#define DPLL_CFGCR2_PDIV_7 (4<<2)
7651#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7652
Lyudeda3b8912016-02-04 10:43:21 -05007653#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007654#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007655
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307656/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007657#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307658#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7659#define BXT_DE_PLL_RATIO_MASK 0xff
7660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007661#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307662#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7663#define BXT_DE_PLL_LOCK (1 << 30)
7664
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307665/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02007667#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307668#define DC_STATE_EN_UPTO_DC5 (1<<0)
7669#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307670#define DC_STATE_EN_UPTO_DC6 (2<<0)
7671#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007673#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02007674#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307675#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7676
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007677/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7678 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007679#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7680#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007681#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7682#define D_COMP_COMP_FORCE (1<<8)
7683#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007684
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007685/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007686#define _PIPE_WM_LINETIME_A 0x45270
7687#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007688#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007689#define PIPE_WM_LINETIME_MASK (0x1ff)
7690#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007691#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007692#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007693
7694/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007695#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007696#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7697#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02007698#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007699#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7700#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7701#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7702
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007703#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007704#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007706#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007707#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7708#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7709#define WM_DBG_DISALLOW_SPRITE (1<<2)
7710
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007711/* pipe CSC */
7712#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7713#define _PIPE_A_CSC_COEFF_BY 0x49014
7714#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7715#define _PIPE_A_CSC_COEFF_BU 0x4901c
7716#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7717#define _PIPE_A_CSC_COEFF_BV 0x49024
7718#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007719#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7720#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7721#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007722#define _PIPE_A_CSC_PREOFF_HI 0x49030
7723#define _PIPE_A_CSC_PREOFF_ME 0x49034
7724#define _PIPE_A_CSC_PREOFF_LO 0x49038
7725#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7726#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7727#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7728
7729#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7730#define _PIPE_B_CSC_COEFF_BY 0x49114
7731#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7732#define _PIPE_B_CSC_COEFF_BU 0x4911c
7733#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7734#define _PIPE_B_CSC_COEFF_BV 0x49124
7735#define _PIPE_B_CSC_MODE 0x49128
7736#define _PIPE_B_CSC_PREOFF_HI 0x49130
7737#define _PIPE_B_CSC_PREOFF_ME 0x49134
7738#define _PIPE_B_CSC_PREOFF_LO 0x49138
7739#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7740#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7741#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007743#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7744#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7745#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7746#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7747#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7748#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7749#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7750#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7751#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7752#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7753#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7754#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7755#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007756
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00007757/* pipe degamma/gamma LUTs on IVB+ */
7758#define _PAL_PREC_INDEX_A 0x4A400
7759#define _PAL_PREC_INDEX_B 0x4AC00
7760#define _PAL_PREC_INDEX_C 0x4B400
7761#define PAL_PREC_10_12_BIT (0 << 31)
7762#define PAL_PREC_SPLIT_MODE (1 << 31)
7763#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7764#define _PAL_PREC_DATA_A 0x4A404
7765#define _PAL_PREC_DATA_B 0x4AC04
7766#define _PAL_PREC_DATA_C 0x4B404
7767#define _PAL_PREC_GC_MAX_A 0x4A410
7768#define _PAL_PREC_GC_MAX_B 0x4AC10
7769#define _PAL_PREC_GC_MAX_C 0x4B410
7770#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7771#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7772#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7773
7774#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7775#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7776#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7777#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7778
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00007779/* pipe CSC & degamma/gamma LUTs on CHV */
7780#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7781#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7782#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7783#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7784#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7785#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7786#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7787#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7788#define CGM_PIPE_MODE_GAMMA (1 << 2)
7789#define CGM_PIPE_MODE_CSC (1 << 1)
7790#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7791
7792#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7793#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7794#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7795#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7796#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7797#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7798#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7799#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7800
7801#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7802#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7803#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7804#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7805#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7806#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7807#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7808#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7809
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007810/* MIPI DSI registers */
7811
7812#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007813#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03007814
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307815/* BXT MIPI clock controls */
7816#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007818#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307819#define BXT_MIPI1_DIV_SHIFT 26
7820#define BXT_MIPI2_DIV_SHIFT 10
7821#define BXT_MIPI_DIV_SHIFT(port) \
7822 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7823 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307824
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307825/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05307826#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7827#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307828#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7829 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7830 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05307831#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7832#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307833#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7834 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05307835 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7836#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7837 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7838/* RX upper control divider to select actual RX clock output from 8x */
7839#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7840#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7841#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7842 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7843 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7844#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7845#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7846#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7847 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7848 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7849#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7850 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7851/* 8/3X divider to select the actual 8/3X clock output from 8x */
7852#define BXT_MIPI1_8X_BY3_SHIFT 19
7853#define BXT_MIPI2_8X_BY3_SHIFT 3
7854#define BXT_MIPI_8X_BY3_SHIFT(port) \
7855 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7856 BXT_MIPI2_8X_BY3_SHIFT)
7857#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7858#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7859#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7860 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7861 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7862#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7863 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7864/* RX lower control divider to select actual RX clock output from 8x */
7865#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7866#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7867#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7868 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7869 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7870#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7871#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7872#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7873 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7874 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7875#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7876 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7877
7878#define RX_DIVIDER_BIT_1_2 0x3
7879#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307880
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307881/* BXT MIPI mode configure */
7882#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7883#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007884#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307885 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7886
7887#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7888#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007889#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307890 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7891
7892#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7893#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007894#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307895 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007897#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307898#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7899#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7900#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7901#define BXT_DSIC_16X_BY2 (1 << 10)
7902#define BXT_DSIC_16X_BY3 (2 << 10)
7903#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007904#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307905#define BXT_DSIA_16X_BY2 (1 << 8)
7906#define BXT_DSIA_16X_BY3 (2 << 8)
7907#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007908#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307909#define BXT_DSI_FREQ_SEL_SHIFT 8
7910#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7911
7912#define BXT_DSI_PLL_RATIO_MAX 0x7D
7913#define BXT_DSI_PLL_RATIO_MIN 0x22
7914#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05307915#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007917#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307918#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7919#define BXT_DSI_PLL_LOCKED (1 << 30)
7920
Jani Nikula3230bf12013-08-27 15:12:16 +03007921#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007922#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007923#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307924
7925 /* BXT port control */
7926#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7927#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007928#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307929
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007930#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007931#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7932#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307933#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007934#define DUAL_LINK_MODE_MASK (1 << 26)
7935#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7936#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007937#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007938#define FLOPPED_HSTX (1 << 23)
7939#define DE_INVERT (1 << 19) /* XXX */
7940#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7941#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7942#define AFE_LATCHOUT (1 << 17)
7943#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007944#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7945#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7946#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7947#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007948#define CSB_SHIFT 9
7949#define CSB_MASK (3 << 9)
7950#define CSB_20MHZ (0 << 9)
7951#define CSB_10MHZ (1 << 9)
7952#define CSB_40MHZ (2 << 9)
7953#define BANDGAP_MASK (1 << 8)
7954#define BANDGAP_PNW_CIRCUIT (0 << 8)
7955#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007956#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7957#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7958#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7959#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007960#define TEARING_EFFECT_MASK (3 << 2)
7961#define TEARING_EFFECT_OFF (0 << 2)
7962#define TEARING_EFFECT_DSI (1 << 2)
7963#define TEARING_EFFECT_GPIO (2 << 2)
7964#define LANE_CONFIGURATION_SHIFT 0
7965#define LANE_CONFIGURATION_MASK (3 << 0)
7966#define LANE_CONFIGURATION_4LANE (0 << 0)
7967#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7968#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7969
7970#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007971#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007972#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007973#define TEARING_EFFECT_DELAY_SHIFT 0
7974#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7975
7976/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307977#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007978
7979/* MIPI DSI Controller and D-PHY registers */
7980
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307981#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007982#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007983#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007984#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7985#define ULPS_STATE_MASK (3 << 1)
7986#define ULPS_STATE_ENTER (2 << 1)
7987#define ULPS_STATE_EXIT (1 << 1)
7988#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7989#define DEVICE_READY (1 << 0)
7990
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307991#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007992#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007993#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307994#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007995#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007996#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007997#define TEARING_EFFECT (1 << 31)
7998#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7999#define GEN_READ_DATA_AVAIL (1 << 29)
8000#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8001#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8002#define RX_PROT_VIOLATION (1 << 26)
8003#define RX_INVALID_TX_LENGTH (1 << 25)
8004#define ACK_WITH_NO_ERROR (1 << 24)
8005#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8006#define LP_RX_TIMEOUT (1 << 22)
8007#define HS_TX_TIMEOUT (1 << 21)
8008#define DPI_FIFO_UNDERRUN (1 << 20)
8009#define LOW_CONTENTION (1 << 19)
8010#define HIGH_CONTENTION (1 << 18)
8011#define TXDSI_VC_ID_INVALID (1 << 17)
8012#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8013#define TXCHECKSUM_ERROR (1 << 15)
8014#define TXECC_MULTIBIT_ERROR (1 << 14)
8015#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8016#define TXFALSE_CONTROL_ERROR (1 << 12)
8017#define RXDSI_VC_ID_INVALID (1 << 11)
8018#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8019#define RXCHECKSUM_ERROR (1 << 9)
8020#define RXECC_MULTIBIT_ERROR (1 << 8)
8021#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8022#define RXFALSE_CONTROL_ERROR (1 << 6)
8023#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8024#define RX_LP_TX_SYNC_ERROR (1 << 4)
8025#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8026#define RXEOT_SYNC_ERROR (1 << 2)
8027#define RXSOT_SYNC_ERROR (1 << 1)
8028#define RXSOT_ERROR (1 << 0)
8029
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308030#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008031#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008032#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008033#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8034#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8035#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8036#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8037#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8038#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8039#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8040#define VID_MODE_FORMAT_MASK (0xf << 7)
8041#define VID_MODE_NOT_SUPPORTED (0 << 7)
8042#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008043#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8044#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008045#define VID_MODE_FORMAT_RGB888 (4 << 7)
8046#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8047#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8048#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8049#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8050#define DATA_LANES_PRG_REG_SHIFT 0
8051#define DATA_LANES_PRG_REG_MASK (7 << 0)
8052
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308053#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008054#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008055#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008056#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8057
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308058#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008059#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008060#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008061#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8062
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308063#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008064#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008065#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008066#define TURN_AROUND_TIMEOUT_MASK 0x3f
8067
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308068#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008069#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008070#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008071#define DEVICE_RESET_TIMER_MASK 0xffff
8072
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308073#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008074#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008075#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008076#define VERTICAL_ADDRESS_SHIFT 16
8077#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8078#define HORIZONTAL_ADDRESS_SHIFT 0
8079#define HORIZONTAL_ADDRESS_MASK 0xffff
8080
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308081#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008082#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008083#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008084#define DBI_FIFO_EMPTY_HALF (0 << 0)
8085#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8086#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8087
8088/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308089#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008090#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008091#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008092
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308093#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008094#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008095#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008096
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308097#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008098#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008099#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008100
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308101#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008102#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008104
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308105#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008106#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008108
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308109#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008110#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008111#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008112
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308113#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008114#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008116
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308117#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008118#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008119#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308120
Jani Nikula3230bf12013-08-27 15:12:16 +03008121/* regs above are bits 15:0 */
8122
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308123#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008124#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008125#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008126#define DPI_LP_MODE (1 << 6)
8127#define BACKLIGHT_OFF (1 << 5)
8128#define BACKLIGHT_ON (1 << 4)
8129#define COLOR_MODE_OFF (1 << 3)
8130#define COLOR_MODE_ON (1 << 2)
8131#define TURN_ON (1 << 1)
8132#define SHUTDOWN (1 << 0)
8133
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308134#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008135#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008136#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008137#define COMMAND_BYTE_SHIFT 0
8138#define COMMAND_BYTE_MASK (0x3f << 0)
8139
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308140#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008141#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008142#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008143#define MASTER_INIT_TIMER_SHIFT 0
8144#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8145
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308146#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008147#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008148#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008149 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008150#define MAX_RETURN_PKT_SIZE_SHIFT 0
8151#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8152
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308153#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008154#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008155#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008156#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8157#define DISABLE_VIDEO_BTA (1 << 3)
8158#define IP_TG_CONFIG (1 << 2)
8159#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8160#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8161#define VIDEO_MODE_BURST (3 << 0)
8162
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308163#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008164#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008165#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008166#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8167#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008168#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8169#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8170#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8171#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8172#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8173#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8174#define CLOCKSTOP (1 << 1)
8175#define EOT_DISABLE (1 << 0)
8176
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308177#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008178#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008179#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008180#define LP_BYTECLK_SHIFT 0
8181#define LP_BYTECLK_MASK (0xffff << 0)
8182
8183/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308184#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008185#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008186#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008187
8188/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308189#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008190#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008191#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008192
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308193#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008194#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308196#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008197#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008198#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008199#define LONG_PACKET_WORD_COUNT_SHIFT 8
8200#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8201#define SHORT_PACKET_PARAM_SHIFT 8
8202#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8203#define VIRTUAL_CHANNEL_SHIFT 6
8204#define VIRTUAL_CHANNEL_MASK (3 << 6)
8205#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008206#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008207/* data type values, see include/video/mipi_display.h */
8208
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308209#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008210#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008211#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008212#define DPI_FIFO_EMPTY (1 << 28)
8213#define DBI_FIFO_EMPTY (1 << 27)
8214#define LP_CTRL_FIFO_EMPTY (1 << 26)
8215#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8216#define LP_CTRL_FIFO_FULL (1 << 24)
8217#define HS_CTRL_FIFO_EMPTY (1 << 18)
8218#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8219#define HS_CTRL_FIFO_FULL (1 << 16)
8220#define LP_DATA_FIFO_EMPTY (1 << 10)
8221#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8222#define LP_DATA_FIFO_FULL (1 << 8)
8223#define HS_DATA_FIFO_EMPTY (1 << 2)
8224#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8225#define HS_DATA_FIFO_FULL (1 << 0)
8226
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308227#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008228#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008229#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008230#define DBI_HS_LP_MODE_MASK (1 << 0)
8231#define DBI_LP_MODE (1 << 0)
8232#define DBI_HS_MODE (0 << 0)
8233
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308234#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008235#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008236#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008237#define EXIT_ZERO_COUNT_SHIFT 24
8238#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8239#define TRAIL_COUNT_SHIFT 16
8240#define TRAIL_COUNT_MASK (0x1f << 16)
8241#define CLK_ZERO_COUNT_SHIFT 8
8242#define CLK_ZERO_COUNT_MASK (0xff << 8)
8243#define PREPARE_COUNT_SHIFT 0
8244#define PREPARE_COUNT_MASK (0x3f << 0)
8245
8246/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308247#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008248#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008249#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008250
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008251#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8252#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8253#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008254#define LP_HS_SSW_CNT_SHIFT 16
8255#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8256#define HS_LP_PWR_SW_CNT_SHIFT 0
8257#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8258
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308259#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008260#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008261#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008262#define STOP_STATE_STALL_COUNTER_SHIFT 0
8263#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8264
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308265#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008266#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008267#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308268#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008269#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008270#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008271#define RX_CONTENTION_DETECTED (1 << 0)
8272
8273/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308274#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008275#define DBI_TYPEC_ENABLE (1 << 31)
8276#define DBI_TYPEC_WIP (1 << 30)
8277#define DBI_TYPEC_OPTION_SHIFT 28
8278#define DBI_TYPEC_OPTION_MASK (3 << 28)
8279#define DBI_TYPEC_FREQ_SHIFT 24
8280#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8281#define DBI_TYPEC_OVERRIDE (1 << 8)
8282#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8283#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8284
8285
8286/* MIPI adapter registers */
8287
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308288#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008289#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008290#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008291#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8292#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8293#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8294#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8295#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8296#define READ_REQUEST_PRIORITY_SHIFT 3
8297#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8298#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8299#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8300#define RGB_FLIP_TO_BGR (1 << 2)
8301
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008302#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308303#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308304#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308305
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308306#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008307#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008308#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008309#define DATA_MEM_ADDRESS_SHIFT 5
8310#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8311#define DATA_VALID (1 << 0)
8312
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308313#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008314#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008315#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008316#define DATA_LENGTH_SHIFT 0
8317#define DATA_LENGTH_MASK (0xfffff << 0)
8318
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308319#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008320#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008321#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008322#define COMMAND_MEM_ADDRESS_SHIFT 5
8323#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8324#define AUTO_PWG_ENABLE (1 << 2)
8325#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8326#define COMMAND_VALID (1 << 0)
8327
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308328#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008329#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008330#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008331#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8332#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8333
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308334#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008335#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008337
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308338#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008339#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008340#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008341#define READ_DATA_VALID(n) (1 << (n))
8342
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008343/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008344#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8345#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008346
Peter Antoine3bbaba02015-07-10 20:13:11 +03008347/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008348#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008350#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8351#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8352#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8353#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8354#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008355
Tim Gored5165eb2016-02-04 11:49:34 +00008356/* gamt regs */
8357#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8358#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8359#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8360#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8361#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8362
Jesse Barnes585fb112008-07-29 11:54:06 -07008363#endif /* _I915_REG_H_ */