blob: 3ca682f3c704b9746f0df38a077b4b28263432ec [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070026#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "debug.h"
31#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static int __init ath9k_init(void)
41{
42 return 0;
43}
44module_init(ath9k_init);
45
46static void __exit ath9k_exit(void)
47{
48 return;
49}
50module_exit(ath9k_exit);
51
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040052/* Private hardware callbacks */
53
54static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
55{
56 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
57}
58
Luis R. Rodriguez64773962010-04-15 17:38:17 -040059static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
60 struct ath9k_channel *chan)
61{
62 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
63}
64
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040065static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
66{
67 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
68 return;
69
70 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
71}
72
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040073static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
74{
75 /* You will not have this callback if using the old ANI */
76 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
77 return;
78
79 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
80}
81
Sujithf1dc5602008-10-29 10:16:30 +053082/********************/
83/* Helper Functions */
84/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070085
Ben Greear462e58f2012-04-12 10:04:00 -070086#ifdef CONFIG_ATH9K_DEBUGFS
87
88void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
89{
90 struct ath_softc *sc = common->priv;
91 if (sync_cause)
92 sc->debug.stats.istats.sync_cause_all++;
93 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
94 sc->debug.stats.istats.sync_rtc_irq++;
95 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
96 sc->debug.stats.istats.sync_mac_irq++;
97 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
98 sc->debug.stats.istats.eeprom_illegal_access++;
99 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
100 sc->debug.stats.istats.apb_timeout++;
101 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
102 sc->debug.stats.istats.pci_mode_conflict++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
104 sc->debug.stats.istats.host1_fatal++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
106 sc->debug.stats.istats.host1_perr++;
107 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
108 sc->debug.stats.istats.trcv_fifo_perr++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
110 sc->debug.stats.istats.radm_cpl_ep++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_dllp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_tlp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
116 sc->debug.stats.istats.radm_cpl_ecrc_err++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
118 sc->debug.stats.istats.radm_cpl_timeout++;
119 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
120 sc->debug.stats.istats.local_timeout++;
121 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
122 sc->debug.stats.istats.pm_access++;
123 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
124 sc->debug.stats.istats.mac_awake++;
125 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
126 sc->debug.stats.istats.mac_asleep++;
127 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
128 sc->debug.stats.istats.mac_sleep_access++;
129}
130#endif
131
132
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200133static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530134{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200136 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200137 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530138
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700139 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
140 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
141 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200142 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200144 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
146 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
147 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400148 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200149 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
150
Michal Nazarewiczbeae4162013-11-29 18:06:46 +0100151 if (chan) {
152 if (IS_CHAN_HT40(chan))
153 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200154 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700155 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200156 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700157 clockrate /= 4;
158 }
159
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200160 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530161}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700162
Sujithcbe61d82009-02-09 13:27:12 +0530163static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530164{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200165 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530166
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200167 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530168}
169
Sujith0caa7b12009-02-16 13:23:20 +0530170bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700171{
172 int i;
173
Sujith0caa7b12009-02-16 13:23:20 +0530174 BUG_ON(timeout < AH_TIME_QUANTUM);
175
176 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700177 if ((REG_READ(ah, reg) & mask) == val)
178 return true;
179
180 udelay(AH_TIME_QUANTUM);
181 }
Sujith04bd46382008-11-28 22:18:05 +0530182
Joe Perchesd2182b62011-12-15 14:55:53 -0800183 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800184 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
185 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530186
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700187 return false;
188}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400189EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200191void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
192 int hw_delay)
193{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200194 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200195
196 if (IS_CHAN_HALF_RATE(chan))
197 hw_delay *= 2;
198 else if (IS_CHAN_QUARTER_RATE(chan))
199 hw_delay *= 4;
200
201 udelay(hw_delay + BASE_ACTIVATE_DELAY);
202}
203
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100204void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100205 int column, unsigned int *writecnt)
206{
207 int r;
208
209 ENABLE_REGWRITE_BUFFER(ah);
210 for (r = 0; r < array->ia_rows; r++) {
211 REG_WRITE(ah, INI_RA(array, r, 0),
212 INI_RA(array, r, column));
213 DO_DELAY(*writecnt);
214 }
215 REGWRITE_BUFFER_FLUSH(ah);
216}
217
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700218u32 ath9k_hw_reverse_bits(u32 val, u32 n)
219{
220 u32 retval;
221 int i;
222
223 for (i = 0, retval = 0; i < n; i++) {
224 retval = (retval << 1) | (val & 1);
225 val >>= 1;
226 }
227 return retval;
228}
229
Sujithcbe61d82009-02-09 13:27:12 +0530230u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100231 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530232 u32 frameLen, u16 rateix,
233 bool shortPreamble)
234{
235 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530236
237 if (kbps == 0)
238 return 0;
239
Felix Fietkau545750d2009-11-23 22:21:01 +0100240 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530241 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530242 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100243 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime >>= 1;
245 numBits = frameLen << 3;
246 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
247 break;
Sujith46d14a52008-11-18 09:08:13 +0530248 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530249 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530250 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
251 numBits = OFDM_PLCP_BITS + (frameLen << 3);
252 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
253 txTime = OFDM_SIFS_TIME_QUARTER
254 + OFDM_PREAMBLE_TIME_QUARTER
255 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530256 } else if (ah->curchan &&
257 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530258 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
259 numBits = OFDM_PLCP_BITS + (frameLen << 3);
260 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
261 txTime = OFDM_SIFS_TIME_HALF +
262 OFDM_PREAMBLE_TIME_HALF
263 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
264 } else {
265 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
266 numBits = OFDM_PLCP_BITS + (frameLen << 3);
267 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
268 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
269 + (numSymbols * OFDM_SYMBOL_TIME);
270 }
271 break;
272 default:
Joe Perches38002762010-12-02 19:12:36 -0800273 ath_err(ath9k_hw_common(ah),
274 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530275 txTime = 0;
276 break;
277 }
278
279 return txTime;
280}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400281EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530282
Sujithcbe61d82009-02-09 13:27:12 +0530283void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530284 struct ath9k_channel *chan,
285 struct chan_centers *centers)
286{
287 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530288
289 if (!IS_CHAN_HT40(chan)) {
290 centers->ctl_center = centers->ext_center =
291 centers->synth_center = chan->channel;
292 return;
293 }
294
Felix Fietkau88969342013-10-11 23:30:53 +0200295 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530296 centers->synth_center =
297 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
298 extoff = 1;
299 } else {
300 centers->synth_center =
301 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
302 extoff = -1;
303 }
304
305 centers->ctl_center =
306 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700307 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530308 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700309 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530310}
311
312/******************/
313/* Chip Revisions */
314/******************/
315
Sujithcbe61d82009-02-09 13:27:12 +0530316static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530317{
318 u32 val;
319
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530320 switch (ah->hw_version.devid) {
321 case AR5416_AR9100_DEVID:
322 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
323 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200324 case AR9300_DEVID_AR9330:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
326 if (ah->get_mac_revision) {
327 ah->hw_version.macRev = ah->get_mac_revision();
328 } else {
329 val = REG_READ(ah, AR_SREV);
330 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
331 }
332 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530333 case AR9300_DEVID_AR9340:
334 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
335 val = REG_READ(ah, AR_SREV);
336 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
337 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200338 case AR9300_DEVID_QCA955X:
339 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
340 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530341 }
342
Sujithf1dc5602008-10-29 10:16:30 +0530343 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
344
345 if (val == 0xFF) {
346 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530347 ah->hw_version.macVersion =
348 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
349 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530350
Sujith Manoharan77fac462012-09-11 20:09:18 +0530351 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530352 ah->is_pciexpress = true;
353 else
354 ah->is_pciexpress = (val &
355 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530356 } else {
357 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530358 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530359
Sujithd535a422009-02-09 13:27:06 +0530360 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530361
Sujithd535a422009-02-09 13:27:06 +0530362 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530363 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530364 }
365}
366
Sujithf1dc5602008-10-29 10:16:30 +0530367/************************************/
368/* HW Attach, Detach, Init Routines */
369/************************************/
370
Sujithcbe61d82009-02-09 13:27:12 +0530371static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530372{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100373 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530374 return;
375
376 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
377 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
378 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
385
386 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
387}
388
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400389/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530390static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530391{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700392 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400393 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530394 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800395 static const u32 patternData[4] = {
396 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
397 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400398 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530399
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 if (!AR_SREV_9300_20_OR_LATER(ah)) {
401 loop_max = 2;
402 regAddr[1] = AR_PHY_BASE + (8 << 2);
403 } else
404 loop_max = 1;
405
406 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530407 u32 addr = regAddr[i];
408 u32 wrData, rdData;
409
410 regHold[i] = REG_READ(ah, addr);
411 for (j = 0; j < 0x100; j++) {
412 wrData = (j << 16) | j;
413 REG_WRITE(ah, addr, wrData);
414 rdData = REG_READ(ah, addr);
415 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800416 ath_err(common,
417 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
418 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530419 return false;
420 }
421 }
422 for (j = 0; j < 4; j++) {
423 wrData = patternData[j];
424 REG_WRITE(ah, addr, wrData);
425 rdData = REG_READ(ah, addr);
426 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800427 ath_err(common,
428 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
429 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530430 return false;
431 }
432 }
433 REG_WRITE(ah, regAddr[i], regHold[i]);
434 }
435 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530436
Sujithf1dc5602008-10-29 10:16:30 +0530437 return true;
438}
439
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700440static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Felix Fietkau689e7562012-04-12 22:35:56 +0200442 ah->config.dma_beacon_response_time = 1;
443 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530444 ah->config.ack_6mb = 0x0;
445 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530446 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Sujith0ce024c2009-12-14 14:57:00 +0530448 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400449
450 /*
451 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
452 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
453 * This means we use it for all AR5416 devices, and the few
454 * minor PCI AR9280 devices out there.
455 *
456 * Serialization is required because these devices do not handle
457 * well the case of two concurrent reads/writes due to the latency
458 * involved. During one read/write another read/write can be issued
459 * on another CPU while the previous read/write may still be working
460 * on our hardware, if we hit this case the hardware poops in a loop.
461 * We prevent this by serializing reads and writes.
462 *
463 * This issue is not present on PCI-Express devices or pre-AR5416
464 * devices (legacy, 802.11abg).
465 */
466 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700467 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468}
469
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700470static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700471{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700472 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
473
474 regulatory->country_code = CTRY_DEFAULT;
475 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700476
Sujithd535a422009-02-09 13:27:06 +0530477 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530478 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
Felix Fietkau16f24112010-06-12 17:22:32 +0200480 ah->sta_id1_defaults =
481 AR_STA_ID1_CRPT_MIC_ENABLE |
482 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100483 if (AR_SREV_9100(ah))
484 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530485 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530486 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200487 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100488 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489}
490
Sujithcbe61d82009-02-09 13:27:12 +0530491static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700493 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530494 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700495 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530496 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800497 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498
Sujithf1dc5602008-10-29 10:16:30 +0530499 sum = 0;
500 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400501 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530502 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700503 common->macaddr[2 * i] = eeval >> 8;
504 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 }
Sujithd8baa932009-03-30 15:28:25 +0530506 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530507 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 return 0;
510}
511
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700512static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700513{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530514 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 int ecode;
516
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530517 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530518 if (!ath9k_hw_chip_test(ah))
519 return -ENODEV;
520 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400522 if (!AR_SREV_9300_20_OR_LATER(ah)) {
523 ecode = ar9002_hw_rf_claim(ah);
524 if (ecode != 0)
525 return ecode;
526 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700528 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 if (ecode != 0)
530 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530531
Joe Perchesd2182b62011-12-15 14:55:53 -0800532 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800533 ah->eep_ops->get_eeprom_ver(ah),
534 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530535
Sujith Manoharane3233002013-06-03 09:19:26 +0530536 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530537
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530538 /*
539 * EEPROM needs to be initialized before we do this.
540 * This is required for regulatory compliance.
541 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530542 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530543 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
544 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530545 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
546 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530547 }
548 }
549
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700550 return 0;
551}
552
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100553static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700554{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100555 if (!AR_SREV_9300_20_OR_LATER(ah))
556 return ar9002_hw_attach_ops(ah);
557
558 ar9003_hw_attach_ops(ah);
559 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700560}
561
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400562/* Called for all hardware families */
563static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700564{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700565 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700566 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530568 ath9k_hw_read_revisions(ah);
569
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530570 /*
571 * Read back AR_WA into a permanent copy and set bits 14 and 17.
572 * We need to do this to avoid RMW of this register. We cannot
573 * read the reg when chip is asleep.
574 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530575 if (AR_SREV_9300_20_OR_LATER(ah)) {
576 ah->WARegVal = REG_READ(ah, AR_WA);
577 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
578 AR_WA_ASPM_TIMER_BASED_DISABLE);
579 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530580
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800582 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700583 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 }
585
Sujith Manoharana4a29542012-09-10 09:20:03 +0530586 if (AR_SREV_9565(ah)) {
587 ah->WARegVal |= AR_WA_BIT22;
588 REG_WRITE(ah, AR_WA, ah->WARegVal);
589 }
590
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400591 ath9k_hw_init_defaults(ah);
592 ath9k_hw_init_config(ah);
593
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100594 r = ath9k_hw_attach_ops(ah);
595 if (r)
596 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400597
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700598 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800599 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700600 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700601 }
602
Felix Fietkauf3eef642012-03-14 16:40:25 +0100603 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700604 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300605 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400606 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700607 ah->config.serialize_regmode =
608 SER_REG_MODE_ON;
609 } else {
610 ah->config.serialize_regmode =
611 SER_REG_MODE_OFF;
612 }
613 }
614
Joe Perchesd2182b62011-12-15 14:55:53 -0800615 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 ah->config.serialize_regmode);
617
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500618 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
619 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
620 else
621 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
622
Felix Fietkau6da5a722010-12-12 00:51:12 +0100623 switch (ah->hw_version.macVersion) {
624 case AR_SREV_VERSION_5416_PCI:
625 case AR_SREV_VERSION_5416_PCIE:
626 case AR_SREV_VERSION_9160:
627 case AR_SREV_VERSION_9100:
628 case AR_SREV_VERSION_9280:
629 case AR_SREV_VERSION_9285:
630 case AR_SREV_VERSION_9287:
631 case AR_SREV_VERSION_9271:
632 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200633 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100634 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530635 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530636 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200637 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530638 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100639 break;
640 default:
Joe Perches38002762010-12-02 19:12:36 -0800641 ath_err(common,
642 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
643 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700644 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700645 }
646
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200647 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200648 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400649 ah->is_pciexpress = false;
650
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700651 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700652 ath9k_hw_init_cal_settings(ah);
653
654 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400655 if (!AR_SREV_9300_20_OR_LATER(ah))
656 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700657
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200658 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700659 ath9k_hw_disablepcie(ah);
660
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700661 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700663 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664
665 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100666 r = ath9k_hw_fill_cap_info(ah);
667 if (r)
668 return r;
669
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700670 r = ath9k_hw_init_macaddr(ah);
671 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800672 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700673 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700674 }
675
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400676 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530677 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700678 else
Sujith2660b812009-02-09 13:27:26 +0530679 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680
Gabor Juhos88e641d2011-06-21 11:23:30 +0200681 if (AR_SREV_9330(ah))
682 ah->bb_watchdog_timeout_ms = 85;
683 else
684 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700685
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400686 common->state = ATH_HW_INITIALIZED;
687
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700688 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700689}
690
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400691int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530692{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400693 int ret;
694 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530695
Sujith Manoharan77fac462012-09-11 20:09:18 +0530696 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400697 switch (ah->hw_version.devid) {
698 case AR5416_DEVID_PCI:
699 case AR5416_DEVID_PCIE:
700 case AR5416_AR9100_DEVID:
701 case AR9160_DEVID_PCI:
702 case AR9280_DEVID_PCI:
703 case AR9280_DEVID_PCIE:
704 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400705 case AR9287_DEVID_PCI:
706 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400708 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800709 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200710 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530711 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200712 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700713 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530714 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530715 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530716 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 break;
718 default:
719 if (common->bus_ops->ath_bus_type == ATH_USB)
720 break;
Joe Perches38002762010-12-02 19:12:36 -0800721 ath_err(common, "Hardware device ID 0x%04x not supported\n",
722 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400723 return -EOPNOTSUPP;
724 }
Sujithf1dc5602008-10-29 10:16:30 +0530725
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400726 ret = __ath9k_hw_init(ah);
727 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800728 ath_err(common,
729 "Unable to initialize hardware; initialization status: %d\n",
730 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400731 return ret;
732 }
Sujithf1dc5602008-10-29 10:16:30 +0530733
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400734 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530735}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530737
Sujithcbe61d82009-02-09 13:27:12 +0530738static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530739{
Sujith7d0d0df2010-04-16 11:53:57 +0530740 ENABLE_REGWRITE_BUFFER(ah);
741
Sujithf1dc5602008-10-29 10:16:30 +0530742 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
743 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
744
745 REG_WRITE(ah, AR_QOS_NO_ACK,
746 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
747 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
748 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
749
750 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
751 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
752 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
753 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
754 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530755
756 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530757}
758
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530759u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530760{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530761 struct ath_common *common = ath9k_hw_common(ah);
762 int i = 0;
763
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100764 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
765 udelay(100);
766 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
767
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530768 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
769
Vivek Natarajanb1415812011-01-27 14:45:07 +0530770 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530771
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530772 if (WARN_ON_ONCE(i >= 100)) {
773 ath_err(common, "PLL4 meaurement not done\n");
774 break;
775 }
776
777 i++;
778 }
779
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100780 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781}
782EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
783
Sujithcbe61d82009-02-09 13:27:12 +0530784static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530785 struct ath9k_channel *chan)
786{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800787 u32 pll;
788
Sujith Manoharana4a29542012-09-10 09:20:03 +0530789 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530790 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
791 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
792 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
793 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
794 AR_CH0_DPLL2_KD, 0x40);
795 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
796 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530797
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530798 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
799 AR_CH0_BB_DPLL1_REFDIV, 0x5);
800 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
801 AR_CH0_BB_DPLL1_NINI, 0x58);
802 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
803 AR_CH0_BB_DPLL1_NFRAC, 0x0);
804
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
807 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
808 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
809 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
811
812 /* program BB PLL phase_shift to 0x6 */
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
814 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
815
816 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
817 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530818 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200819 } else if (AR_SREV_9330(ah)) {
820 u32 ddr_dpll2, pll_control2, kd;
821
822 if (ah->is_clk_25mhz) {
823 ddr_dpll2 = 0x18e82f01;
824 pll_control2 = 0xe04a3d;
825 kd = 0x1d;
826 } else {
827 ddr_dpll2 = 0x19e82f01;
828 pll_control2 = 0x886666;
829 kd = 0x3d;
830 }
831
832 /* program DDR PLL ki and kd value */
833 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
834
835 /* program DDR PLL phase_shift */
836 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
837 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
838
839 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
840 udelay(1000);
841
842 /* program refdiv, nint, frac to RTC register */
843 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
844
845 /* program BB PLL kd and ki value */
846 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
847 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
848
849 /* program BB PLL phase_shift */
850 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
851 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200852 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530853 u32 regval, pll2_divint, pll2_divfrac, refdiv;
854
855 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
856 udelay(1000);
857
858 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
859 udelay(100);
860
861 if (ah->is_clk_25mhz) {
862 pll2_divint = 0x54;
863 pll2_divfrac = 0x1eb85;
864 refdiv = 3;
865 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200866 if (AR_SREV_9340(ah)) {
867 pll2_divint = 88;
868 pll2_divfrac = 0;
869 refdiv = 5;
870 } else {
871 pll2_divint = 0x11;
872 pll2_divfrac = 0x26666;
873 refdiv = 1;
874 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530875 }
876
877 regval = REG_READ(ah, AR_PHY_PLL_MODE);
878 regval |= (0x1 << 16);
879 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
880 udelay(100);
881
882 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
883 (pll2_divint << 18) | pll2_divfrac);
884 udelay(100);
885
886 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200887 if (AR_SREV_9340(ah))
888 regval = (regval & 0x80071fff) | (0x1 << 30) |
889 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
890 else
891 regval = (regval & 0x80071fff) | (0x3 << 30) |
892 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530893 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
894 REG_WRITE(ah, AR_PHY_PLL_MODE,
895 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
896 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530897 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800898
899 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530900 if (AR_SREV_9565(ah))
901 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100902 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530903
Gabor Juhosfc05a312012-07-03 19:13:31 +0200904 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
905 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530906 udelay(1000);
907
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400908 /* Switch the core clock for ar9271 to 117Mhz */
909 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530910 udelay(500);
911 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400912 }
913
Sujithf1dc5602008-10-29 10:16:30 +0530914 udelay(RTC_PLL_SETTLE_DELAY);
915
916 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530917
Gabor Juhosfc05a312012-07-03 19:13:31 +0200918 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530919 if (ah->is_clk_25mhz) {
920 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
921 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
922 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
923 } else {
924 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
925 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
926 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
927 }
928 udelay(100);
929 }
Sujithf1dc5602008-10-29 10:16:30 +0530930}
931
Sujithcbe61d82009-02-09 13:27:12 +0530932static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800933 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530934{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530935 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400936 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530937 AR_IMR_TXURN |
938 AR_IMR_RXERR |
939 AR_IMR_RXORN |
940 AR_IMR_BCNMISC;
941
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200942 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530943 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
944
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400945 if (AR_SREV_9300_20_OR_LATER(ah)) {
946 imr_reg |= AR_IMR_RXOK_HP;
947 if (ah->config.rx_intr_mitigation)
948 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
949 else
950 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530951
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400952 } else {
953 if (ah->config.rx_intr_mitigation)
954 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
955 else
956 imr_reg |= AR_IMR_RXOK;
957 }
958
959 if (ah->config.tx_intr_mitigation)
960 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
961 else
962 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530963
Sujith7d0d0df2010-04-16 11:53:57 +0530964 ENABLE_REGWRITE_BUFFER(ah);
965
Pavel Roskin152d5302010-03-31 18:05:37 -0400966 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500967 ah->imrs2_reg |= AR_IMR_S2_GTT;
968 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530969
970 if (!AR_SREV_9100(ah)) {
971 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530972 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530973 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
974 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400975
Sujith7d0d0df2010-04-16 11:53:57 +0530976 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530977
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400978 if (AR_SREV_9300_20_OR_LATER(ah)) {
979 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
980 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
981 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
982 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
983 }
Sujithf1dc5602008-10-29 10:16:30 +0530984}
985
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700986static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
987{
988 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
989 val = min(val, (u32) 0xFFFF);
990 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
991}
992
Felix Fietkau0005baf2010-01-15 02:33:40 +0100993static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530994{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100995 u32 val = ath9k_hw_mac_to_clks(ah, us);
996 val = min(val, (u32) 0xFFFF);
997 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530998}
999
Felix Fietkau0005baf2010-01-15 02:33:40 +01001000static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301001{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001002 u32 val = ath9k_hw_mac_to_clks(ah, us);
1003 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1004 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1005}
1006
1007static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1008{
1009 u32 val = ath9k_hw_mac_to_clks(ah, us);
1010 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1011 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301012}
1013
Sujithcbe61d82009-02-09 13:27:12 +05301014static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
Sujithf1dc5602008-10-29 10:16:30 +05301016 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001017 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1018 tu);
Sujith2660b812009-02-09 13:27:26 +05301019 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301020 return false;
1021 } else {
1022 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301023 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301024 return true;
1025 }
1026}
1027
Felix Fietkau0005baf2010-01-15 02:33:40 +01001028void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301029{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001030 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001032 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001033 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001034 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001035 int rx_lat = 0, tx_lat = 0, eifs = 0;
1036 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001037
Joe Perchesd2182b62011-12-15 14:55:53 -08001038 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001039 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301040
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001041 if (!chan)
1042 return;
1043
Sujith2660b812009-02-09 13:27:26 +05301044 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001045 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001046
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301047 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1048 rx_lat = 41;
1049 else
1050 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001051 tx_lat = 54;
1052
Felix Fietkaue88e4862012-04-19 21:18:22 +02001053 if (IS_CHAN_5GHZ(chan))
1054 sifstime = 16;
1055 else
1056 sifstime = 10;
1057
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001058 if (IS_CHAN_HALF_RATE(chan)) {
1059 eifs = 175;
1060 rx_lat *= 2;
1061 tx_lat *= 2;
1062 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1063 tx_lat += 11;
1064
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001065 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001066 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001067 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001068 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1069 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301070 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001071 tx_lat *= 4;
1072 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1073 tx_lat += 22;
1074
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001075 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001076 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301079 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1080 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1081 reg = AR_USEC_ASYNC_FIFO;
1082 } else {
1083 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1084 common->clockrate;
1085 reg = REG_READ(ah, AR_USEC);
1086 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 rx_lat = MS(reg, AR_USEC_RX_LAT);
1088 tx_lat = MS(reg, AR_USEC_TX_LAT);
1089
1090 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001091 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001092
Felix Fietkaue239d852010-01-15 02:34:58 +01001093 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001094 slottime += 3 * ah->coverage_class;
1095 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001096 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001097
1098 /*
1099 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001100 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001101 * This was initially only meant to work around an issue with delayed
1102 * BA frames in some implementations, but it has been found to fix ACK
1103 * timeout issues in other cases as well.
1104 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001105 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001106 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001107 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001108 ctstimeout += 48 - sifstime - ah->slottime;
1109 }
1110
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001111 ath9k_hw_set_sifs_time(ah, sifstime);
1112 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001113 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001114 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301115 if (ah->globaltxtimeout != (u32) -1)
1116 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001117
1118 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1119 REG_RMW(ah, AR_USEC,
1120 (common->clockrate - 1) |
1121 SM(rx_lat, AR_USEC_RX_LAT) |
1122 SM(tx_lat, AR_USEC_TX_LAT),
1123 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1124
Sujithf1dc5602008-10-29 10:16:30 +05301125}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001126EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301127
Sujith285f2dd2010-01-08 10:36:07 +05301128void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001129{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001130 struct ath_common *common = ath9k_hw_common(ah);
1131
Sujith736b3a22010-03-17 14:25:24 +05301132 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001133 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001134
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001135 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001136}
Sujith285f2dd2010-01-08 10:36:07 +05301137EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001138
Sujithf1dc5602008-10-29 10:16:30 +05301139/*******/
1140/* INI */
1141/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001142
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001143u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001144{
1145 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1146
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001147 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001148 ctl |= CTL_11G;
1149 else
1150 ctl |= CTL_11A;
1151
1152 return ctl;
1153}
1154
Sujithf1dc5602008-10-29 10:16:30 +05301155/****************************************/
1156/* Reset and Channel Switching Routines */
1157/****************************************/
1158
Sujithcbe61d82009-02-09 13:27:12 +05301159static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301160{
Felix Fietkau57b32222010-04-15 17:39:22 -04001161 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001162 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301163
Sujith7d0d0df2010-04-16 11:53:57 +05301164 ENABLE_REGWRITE_BUFFER(ah);
1165
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001166 /*
1167 * set AHB_MODE not to do cacheline prefetches
1168 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001169 if (!AR_SREV_9300_20_OR_LATER(ah))
1170 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301171
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001172 /*
1173 * let mac dma reads be in 128 byte chunks
1174 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001175 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301176
Sujith7d0d0df2010-04-16 11:53:57 +05301177 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301178
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001179 /*
1180 * Restore TX Trigger Level to its pre-reset value.
1181 * The initial value depends on whether aggregation is enabled, and is
1182 * adjusted whenever underruns are detected.
1183 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001184 if (!AR_SREV_9300_20_OR_LATER(ah))
1185 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301186
Sujith7d0d0df2010-04-16 11:53:57 +05301187 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * let mac dma writes be in 128 byte chunks
1191 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001192 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301193
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001194 /*
1195 * Setup receive FIFO threshold to hold off TX activities
1196 */
Sujithf1dc5602008-10-29 10:16:30 +05301197 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1198
Felix Fietkau57b32222010-04-15 17:39:22 -04001199 if (AR_SREV_9300_20_OR_LATER(ah)) {
1200 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1201 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1202
1203 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1204 ah->caps.rx_status_len);
1205 }
1206
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001207 /*
1208 * reduce the number of usable entries in PCU TXBUF to avoid
1209 * wrap around issues.
1210 */
Sujithf1dc5602008-10-29 10:16:30 +05301211 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001212 /* For AR9285 the number of Fifos are reduced to half.
1213 * So set the usable tx buf size also to half to
1214 * avoid data/delimiter underruns
1215 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001216 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1217 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1218 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1219 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1220 } else {
1221 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301222 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001223
Felix Fietkau86c157b2013-05-23 12:20:56 +02001224 if (!AR_SREV_9271(ah))
1225 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1226
Sujith7d0d0df2010-04-16 11:53:57 +05301227 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301228
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001229 if (AR_SREV_9300_20_OR_LATER(ah))
1230 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301231}
1232
Sujithcbe61d82009-02-09 13:27:12 +05301233static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301234{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001235 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1236 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301237
Sujithf1dc5602008-10-29 10:16:30 +05301238 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001239 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001240 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301241 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1242 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001243 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001244 case NL80211_IFTYPE_AP:
1245 set |= AR_STA_ID1_STA_AP;
1246 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001247 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001248 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301249 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301250 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001251 if (!ah->is_monitoring)
1252 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301253 break;
Sujithf1dc5602008-10-29 10:16:30 +05301254 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001255 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301256}
1257
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001258void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1259 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001260{
1261 u32 coef_exp, coef_man;
1262
1263 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1264 if ((coef_scaled >> coef_exp) & 0x1)
1265 break;
1266
1267 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1268
1269 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1270
1271 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1272 *coef_exponent = coef_exp - 16;
1273}
1274
Sujithcbe61d82009-02-09 13:27:12 +05301275static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301276{
1277 u32 rst_flags;
1278 u32 tmpReg;
1279
Sujith70768492009-02-16 13:23:12 +05301280 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001281 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1282 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301283 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1284 }
1285
Sujith7d0d0df2010-04-16 11:53:57 +05301286 ENABLE_REGWRITE_BUFFER(ah);
1287
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001288 if (AR_SREV_9300_20_OR_LATER(ah)) {
1289 REG_WRITE(ah, AR_WA, ah->WARegVal);
1290 udelay(10);
1291 }
1292
Sujithf1dc5602008-10-29 10:16:30 +05301293 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1294 AR_RTC_FORCE_WAKE_ON_INT);
1295
1296 if (AR_SREV_9100(ah)) {
1297 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1298 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1299 } else {
1300 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001301 if (AR_SREV_9340(ah))
1302 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1303 else
1304 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1305 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1306
1307 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001308 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301309 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001310
1311 val = AR_RC_HOSTIF;
1312 if (!AR_SREV_9300_20_OR_LATER(ah))
1313 val |= AR_RC_AHB;
1314 REG_WRITE(ah, AR_RC, val);
1315
1316 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301317 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301318
1319 rst_flags = AR_RTC_RC_MAC_WARM;
1320 if (type == ATH9K_RESET_COLD)
1321 rst_flags |= AR_RTC_RC_MAC_COLD;
1322 }
1323
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001324 if (AR_SREV_9330(ah)) {
1325 int npend = 0;
1326 int i;
1327
1328 /* AR9330 WAR:
1329 * call external reset function to reset WMAC if:
1330 * - doing a cold reset
1331 * - we have pending frames in the TX queues
1332 */
1333
1334 for (i = 0; i < AR_NUM_QCU; i++) {
1335 npend = ath9k_hw_numtxpending(ah, i);
1336 if (npend)
1337 break;
1338 }
1339
1340 if (ah->external_reset &&
1341 (npend || type == ATH9K_RESET_COLD)) {
1342 int reset_err = 0;
1343
Joe Perchesd2182b62011-12-15 14:55:53 -08001344 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001345 "reset MAC via external reset\n");
1346
1347 reset_err = ah->external_reset();
1348 if (reset_err) {
1349 ath_err(ath9k_hw_common(ah),
1350 "External reset failed, err=%d\n",
1351 reset_err);
1352 return false;
1353 }
1354
1355 REG_WRITE(ah, AR_RTC_RESET, 1);
1356 }
1357 }
1358
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301359 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301360 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301361
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001362 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301363
1364 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301365
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301366 if (AR_SREV_9300_20_OR_LATER(ah))
1367 udelay(50);
1368 else if (AR_SREV_9100(ah))
1369 udelay(10000);
1370 else
1371 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301372
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001373 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301374 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001375 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301376 return false;
1377 }
1378
1379 if (!AR_SREV_9100(ah))
1380 REG_WRITE(ah, AR_RC, 0);
1381
Sujithf1dc5602008-10-29 10:16:30 +05301382 if (AR_SREV_9100(ah))
1383 udelay(50);
1384
1385 return true;
1386}
1387
Sujithcbe61d82009-02-09 13:27:12 +05301388static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301389{
Sujith7d0d0df2010-04-16 11:53:57 +05301390 ENABLE_REGWRITE_BUFFER(ah);
1391
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001392 if (AR_SREV_9300_20_OR_LATER(ah)) {
1393 REG_WRITE(ah, AR_WA, ah->WARegVal);
1394 udelay(10);
1395 }
1396
Sujithf1dc5602008-10-29 10:16:30 +05301397 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1398 AR_RTC_FORCE_WAKE_ON_INT);
1399
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001400 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301401 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1402
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001403 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301404
Sujith7d0d0df2010-04-16 11:53:57 +05301405 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301406
Sujith Manoharanafe36532013-12-18 09:53:25 +05301407 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001408
1409 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301410 REG_WRITE(ah, AR_RC, 0);
1411
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001412 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301413
1414 if (!ath9k_hw_wait(ah,
1415 AR_RTC_STATUS,
1416 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301417 AR_RTC_STATUS_ON,
1418 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001419 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301420 return false;
1421 }
1422
Sujithf1dc5602008-10-29 10:16:30 +05301423 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1424}
1425
Sujithcbe61d82009-02-09 13:27:12 +05301426static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301427{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301428 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301429
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001430 if (AR_SREV_9300_20_OR_LATER(ah)) {
1431 REG_WRITE(ah, AR_WA, ah->WARegVal);
1432 udelay(10);
1433 }
1434
Sujithf1dc5602008-10-29 10:16:30 +05301435 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1436 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1437
Felix Fietkauceb26a62012-10-03 21:07:51 +02001438 if (!ah->reset_power_on)
1439 type = ATH9K_RESET_POWER_ON;
1440
Sujithf1dc5602008-10-29 10:16:30 +05301441 switch (type) {
1442 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301443 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301444 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001445 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301446 break;
Sujithf1dc5602008-10-29 10:16:30 +05301447 case ATH9K_RESET_WARM:
1448 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset(ah, type);
1450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301455 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301456}
1457
Sujithcbe61d82009-02-09 13:27:12 +05301458static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301459 struct ath9k_channel *chan)
1460{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001461 int reset_type = ATH9K_RESET_WARM;
1462
1463 if (AR_SREV_9280(ah)) {
1464 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1465 reset_type = ATH9K_RESET_POWER_ON;
1466 else
1467 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001468 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1469 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1470 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001471
1472 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301473 return false;
1474
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001475 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301476 return false;
1477
Sujith2660b812009-02-09 13:27:26 +05301478 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001479
1480 if (AR_SREV_9330(ah))
1481 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301482 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301483
1484 return true;
1485}
1486
Sujithcbe61d82009-02-09 13:27:12 +05301487static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001488 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301489{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001490 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301491 struct ath9k_hw_capabilities *pCap = &ah->caps;
1492 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301493 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001494 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001495 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301496
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301497 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001498 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1499 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1500 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301501 }
Sujithf1dc5602008-10-29 10:16:30 +05301502
1503 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1504 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001505 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001506 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301507 return false;
1508 }
1509 }
1510
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001511 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001512 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301513 return false;
1514 }
1515
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301516 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301517 ath9k_hw_mark_phy_inactive(ah);
1518 udelay(5);
1519
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301520 if (band_switch)
1521 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301522
1523 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1524 ath_err(common, "Failed to do fast channel change\n");
1525 return false;
1526 }
1527 }
1528
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001529 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301530
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001531 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001532 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001533 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001534 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301535 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001536 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001537 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301538
Felix Fietkau81c507a2013-10-11 23:30:55 +02001539 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001540 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301541
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301542 if (band_switch || ini_reloaded)
1543 ah->eep_ops->set_board_values(ah, chan);
1544
1545 ath9k_hw_init_bb(ah, chan);
1546 ath9k_hw_rfbus_done(ah);
1547
1548 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301549 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301550 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301551 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301552 }
1553
Sujithf1dc5602008-10-29 10:16:30 +05301554 return true;
1555}
1556
Felix Fietkau691680b2011-03-19 13:55:38 +01001557static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1558{
1559 u32 gpio_mask = ah->gpio_mask;
1560 int i;
1561
1562 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1563 if (!(gpio_mask & 1))
1564 continue;
1565
1566 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1567 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1568 }
1569}
1570
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301571static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1572 int *hang_state, int *hang_pos)
1573{
1574 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1575 u32 chain_state, dcs_pos, i;
1576
1577 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1578 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1579 for (i = 0; i < 3; i++) {
1580 if (chain_state == dcu_chain_state[i]) {
1581 *hang_state = chain_state;
1582 *hang_pos = dcs_pos;
1583 return true;
1584 }
1585 }
1586 }
1587 return false;
1588}
1589
1590#define DCU_COMPLETE_STATE 1
1591#define DCU_COMPLETE_STATE_MASK 0x3
1592#define NUM_STATUS_READS 50
1593static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1594{
1595 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1596 u32 i, hang_pos, hang_state, num_state = 6;
1597
1598 comp_state = REG_READ(ah, AR_DMADBG_6);
1599
1600 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1601 ath_dbg(ath9k_hw_common(ah), RESET,
1602 "MAC Hang signature not found at DCU complete\n");
1603 return false;
1604 }
1605
1606 chain_state = REG_READ(ah, dcs_reg);
1607 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1608 goto hang_check_iter;
1609
1610 dcs_reg = AR_DMADBG_5;
1611 num_state = 4;
1612 chain_state = REG_READ(ah, dcs_reg);
1613 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1614 goto hang_check_iter;
1615
1616 ath_dbg(ath9k_hw_common(ah), RESET,
1617 "MAC Hang signature 1 not found\n");
1618 return false;
1619
1620hang_check_iter:
1621 ath_dbg(ath9k_hw_common(ah), RESET,
1622 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1623 chain_state, comp_state, hang_state, hang_pos);
1624
1625 for (i = 0; i < NUM_STATUS_READS; i++) {
1626 chain_state = REG_READ(ah, dcs_reg);
1627 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1628 comp_state = REG_READ(ah, AR_DMADBG_6);
1629
1630 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1631 DCU_COMPLETE_STATE) ||
1632 (chain_state != hang_state))
1633 return false;
1634 }
1635
1636 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1637
1638 return true;
1639}
1640
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301641void ath9k_hw_check_nav(struct ath_hw *ah)
1642{
1643 struct ath_common *common = ath9k_hw_common(ah);
1644 u32 val;
1645
1646 val = REG_READ(ah, AR_NAV);
1647 if (val != 0xdeadbeef && val > 0x7fff) {
1648 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1649 REG_WRITE(ah, AR_NAV, 0);
1650 }
1651}
1652EXPORT_SYMBOL(ath9k_hw_check_nav);
1653
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001654bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301655{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001656 int count = 50;
1657 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301658
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301659 if (AR_SREV_9300(ah))
1660 return !ath9k_hw_detect_mac_hang(ah);
1661
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001662 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001663 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301664
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001665 do {
1666 reg = REG_READ(ah, AR_OBS_BUS_1);
1667
1668 if ((reg & 0x7E7FFFEF) == 0x00702400)
1669 continue;
1670
1671 switch (reg & 0x7E000B00) {
1672 case 0x1E000000:
1673 case 0x52000B00:
1674 case 0x18000B00:
1675 continue;
1676 default:
1677 return true;
1678 }
1679 } while (count-- > 0);
1680
1681 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301682}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001683EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301684
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301685static void ath9k_hw_init_mfp(struct ath_hw *ah)
1686{
1687 /* Setup MFP options for CCMP */
1688 if (AR_SREV_9280_20_OR_LATER(ah)) {
1689 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1690 * frames when constructing CCMP AAD. */
1691 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1692 0xc7ff);
1693 ah->sw_mgmt_crypto = false;
1694 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1695 /* Disable hardware crypto for management frames */
1696 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1697 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1698 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1699 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1700 ah->sw_mgmt_crypto = true;
1701 } else {
1702 ah->sw_mgmt_crypto = true;
1703 }
1704}
1705
1706static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1707 u32 macStaId1, u32 saveDefAntenna)
1708{
1709 struct ath_common *common = ath9k_hw_common(ah);
1710
1711 ENABLE_REGWRITE_BUFFER(ah);
1712
Felix Fietkauecbbed32013-04-16 12:51:56 +02001713 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301714 | AR_STA_ID1_RTS_USE_DEF
1715 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001716 | ah->sta_id1_defaults,
1717 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301718 ath_hw_setbssidmask(common);
1719 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1720 ath9k_hw_write_associd(ah);
1721 REG_WRITE(ah, AR_ISR, ~0);
1722 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1723
1724 REGWRITE_BUFFER_FLUSH(ah);
1725
1726 ath9k_hw_set_operating_mode(ah, ah->opmode);
1727}
1728
1729static void ath9k_hw_init_queues(struct ath_hw *ah)
1730{
1731 int i;
1732
1733 ENABLE_REGWRITE_BUFFER(ah);
1734
1735 for (i = 0; i < AR_NUM_DCU; i++)
1736 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1737
1738 REGWRITE_BUFFER_FLUSH(ah);
1739
1740 ah->intr_txqs = 0;
1741 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1742 ath9k_hw_resettxqueue(ah, i);
1743}
1744
1745/*
1746 * For big endian systems turn on swapping for descriptors
1747 */
1748static void ath9k_hw_init_desc(struct ath_hw *ah)
1749{
1750 struct ath_common *common = ath9k_hw_common(ah);
1751
1752 if (AR_SREV_9100(ah)) {
1753 u32 mask;
1754 mask = REG_READ(ah, AR_CFG);
1755 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1756 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1757 mask);
1758 } else {
1759 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1760 REG_WRITE(ah, AR_CFG, mask);
1761 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1762 REG_READ(ah, AR_CFG));
1763 }
1764 } else {
1765 if (common->bus_ops->ath_bus_type == ATH_USB) {
1766 /* Configure AR9271 target WLAN */
1767 if (AR_SREV_9271(ah))
1768 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1769 else
1770 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1771 }
1772#ifdef __BIG_ENDIAN
1773 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1774 AR_SREV_9550(ah))
1775 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1776 else
1777 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1778#endif
1779 }
1780}
1781
Sujith Manoharancaed6572012-03-14 14:40:46 +05301782/*
1783 * Fast channel change:
1784 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301785 */
1786static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1787{
1788 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301789 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301790 int ret;
1791
1792 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1793 goto fail;
1794
1795 if (ah->chip_fullsleep)
1796 goto fail;
1797
1798 if (!ah->curchan)
1799 goto fail;
1800
1801 if (chan->channel == ah->curchan->channel)
1802 goto fail;
1803
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001804 if ((ah->curchan->channelFlags | chan->channelFlags) &
1805 (CHANNEL_HALF | CHANNEL_QUARTER))
1806 goto fail;
1807
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301808 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001809 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301810 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001811 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001812 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001813 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301814
1815 if (!ath9k_hw_check_alive(ah))
1816 goto fail;
1817
1818 /*
1819 * For AR9462, make sure that calibration data for
1820 * re-using are present.
1821 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301822 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301823 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1824 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1825 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301826 goto fail;
1827
1828 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1829 ah->curchan->channel, chan->channel);
1830
1831 ret = ath9k_hw_channel_change(ah, chan);
1832 if (!ret)
1833 goto fail;
1834
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301835 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301836 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301837
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301838 ath9k_hw_loadnf(ah, ah->curchan);
1839 ath9k_hw_start_nfcal(ah, true);
1840
Sujith Manoharancaed6572012-03-14 14:40:46 +05301841 if (AR_SREV_9271(ah))
1842 ar9002_hw_load_ani_reg(ah, chan);
1843
1844 return 0;
1845fail:
1846 return -EINVAL;
1847}
1848
Sujithcbe61d82009-02-09 13:27:12 +05301849int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301850 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001852 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau09d8e312013-11-18 20:14:43 +01001853 struct timespec ts;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001854 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 u32 saveDefAntenna;
1856 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301857 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001858 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301859 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301860 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301861 bool save_fullsleep = ah->chip_fullsleep;
1862
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301863 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301864 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1865 if (start_mci_reset)
1866 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301867 }
1868
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001869 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001870 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871
Sujith Manoharancaed6572012-03-14 14:40:46 +05301872 if (ah->curchan && !ah->chip_fullsleep)
1873 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001875 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301876 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001877 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001878 /* Operating channel changed, reset channel calibration data */
1879 memset(caldata, 0, sizeof(*caldata));
1880 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001881 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301882 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001883 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001884 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001885
Sujith Manoharancaed6572012-03-14 14:40:46 +05301886 if (fastcc) {
1887 r = ath9k_hw_do_fastcc(ah, chan);
1888 if (!r)
1889 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890 }
1891
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301892 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301893 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301894
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1896 if (saveDefAntenna == 0)
1897 saveDefAntenna = 1;
1898
1899 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1900
Felix Fietkau09d8e312013-11-18 20:14:43 +01001901 /* Save TSF before chip reset, a cold reset clears it */
1902 tsf = ath9k_hw_gettsf64(ah);
1903 getrawmonotonic(&ts);
1904 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000;
Sujith46fe7822009-09-17 09:25:25 +05301905
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001906 saveLedState = REG_READ(ah, AR_CFG_LED) &
1907 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1908 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1909
1910 ath9k_hw_mark_phy_inactive(ah);
1911
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001912 ah->paprd_table_write_done = false;
1913
Sujith05020d22010-03-17 14:25:23 +05301914 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001915 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1916 REG_WRITE(ah,
1917 AR9271_RESET_POWER_DOWN_CONTROL,
1918 AR9271_RADIO_RF_RST);
1919 udelay(50);
1920 }
1921
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001923 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001924 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001925 }
1926
Sujith05020d22010-03-17 14:25:23 +05301927 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001928 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1929 ah->htc_reset_init = false;
1930 REG_WRITE(ah,
1931 AR9271_RESET_POWER_DOWN_CONTROL,
1932 AR9271_GATE_MAC_CTL);
1933 udelay(50);
1934 }
1935
Sujith46fe7822009-09-17 09:25:25 +05301936 /* Restore TSF */
Felix Fietkau09d8e312013-11-18 20:14:43 +01001937 getrawmonotonic(&ts);
1938 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000 - usec;
1939 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301940
Felix Fietkau7a370812010-09-22 12:34:52 +02001941 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301942 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943
Sujithe9141f72010-06-01 15:14:10 +05301944 if (!AR_SREV_9300_20_OR_LATER(ah))
1945 ar9002_hw_enable_async_fifo(ah);
1946
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001947 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001948 if (r)
1949 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001951 ath9k_hw_set_rfmode(ah, chan);
1952
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301953 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301954 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1955
Felix Fietkauf860d522010-06-30 02:07:48 +02001956 /*
1957 * Some AR91xx SoC devices frequently fail to accept TSF writes
1958 * right after the chip reset. When that happens, write a new
1959 * value after the initvals have been applied, with an offset
1960 * based on measured time difference
1961 */
1962 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1963 tsf += 1500;
1964 ath9k_hw_settsf64(ah, tsf);
1965 }
1966
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301967 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001968
Felix Fietkau81c507a2013-10-11 23:30:55 +02001969 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001970 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301971 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001972
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301973 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301974
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001975 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001976 if (r)
1977 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001979 ath9k_hw_set_clockrate(ah);
1980
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301981 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301982 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001983 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 ath9k_hw_init_qos(ah);
1985
Sujith2660b812009-02-09 13:27:26 +05301986 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001987 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301988
Felix Fietkau0005baf2010-01-15 02:33:40 +01001989 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001991 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1992 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1993 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1994 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1995 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1996 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1997 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301998 }
1999
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002000 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001
2002 ath9k_hw_set_dma(ah);
2003
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302004 if (!ath9k_hw_mci_is_enabled(ah))
2005 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006
Sujith0ce024c2009-12-14 14:57:00 +05302007 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2009 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2010 }
2011
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002012 if (ah->config.tx_intr_mitigation) {
2013 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2014 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2015 }
2016
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 ath9k_hw_init_bb(ah, chan);
2018
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302019 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05302020 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
2021 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302022 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002023 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002024 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302026 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302027 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302028
Sujith7d0d0df2010-04-16 11:53:57 +05302029 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002031 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2033
Sujith7d0d0df2010-04-16 11:53:57 +05302034 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302035
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302036 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302038 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302039 ath9k_hw_btcoex_enable(ah);
2040
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302041 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302042 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302043
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302044 ath9k_hw_loadnf(ah, chan);
2045 ath9k_hw_start_nfcal(ah, true);
2046
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302047 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002048 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302049 ar9003_hw_disable_phy_restart(ah);
2050 }
2051
Felix Fietkau691680b2011-03-19 13:55:38 +01002052 ath9k_hw_apply_gpio_override(ah);
2053
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302054 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302055 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2056
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002057 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002058}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002059EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002060
Sujithf1dc5602008-10-29 10:16:30 +05302061/******************************/
2062/* Power Management (Chipset) */
2063/******************************/
2064
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002065/*
2066 * Notify Power Mgt is disabled in self-generated frames.
2067 * If requested, force chip to sleep.
2068 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302069static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302070{
2071 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302072
Sujith Manoharana4a29542012-09-10 09:20:03 +05302073 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302074 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2075 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2076 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077 /* xxx Required for WLAN only case ? */
2078 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2079 udelay(100);
2080 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302081
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 /*
2083 * Clear the RTC force wake bit to allow the
2084 * mac to go to sleep.
2085 */
2086 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302087
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302088 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302089 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302090
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302091 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2092 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2093
2094 /* Shutdown chip. Active low */
2095 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2096 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2097 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302098 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002099
2100 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002101 if (AR_SREV_9300_20_OR_LATER(ah))
2102 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103}
2104
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002105/*
2106 * Notify Power Management is enabled in self-generating
2107 * frames. If request, set power mode of chip to
2108 * auto/normal. Duration in units of 128us (1/8 TU).
2109 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002111{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302112 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302113
Sujithf1dc5602008-10-29 10:16:30 +05302114 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2117 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2118 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2119 AR_RTC_FORCE_WAKE_ON_INT);
2120 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302121
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302122 /* When chip goes into network sleep, it could be waken
2123 * up by MCI_INT interrupt caused by BT's HW messages
2124 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2125 * rate (~100us). This will cause chip to leave and
2126 * re-enter network sleep mode frequently, which in
2127 * consequence will have WLAN MCI HW to generate lots of
2128 * SYS_WAKING and SYS_SLEEPING messages which will make
2129 * BT CPU to busy to process.
2130 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302131 if (ath9k_hw_mci_is_enabled(ah))
2132 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2133 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302134 /*
2135 * Clear the RTC force wake bit to allow the
2136 * mac to go to sleep.
2137 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302138 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302139
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302140 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302141 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302142 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002143
2144 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2145 if (AR_SREV_9300_20_OR_LATER(ah))
2146 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302147}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302149static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302150{
2151 u32 val;
2152 int i;
2153
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002154 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2155 if (AR_SREV_9300_20_OR_LATER(ah)) {
2156 REG_WRITE(ah, AR_WA, ah->WARegVal);
2157 udelay(10);
2158 }
2159
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302160 if ((REG_READ(ah, AR_RTC_STATUS) &
2161 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2162 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302163 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 if (!AR_SREV_9300_20_OR_LATER(ah))
2166 ath9k_hw_init_pll(ah, NULL);
2167 }
2168 if (AR_SREV_9100(ah))
2169 REG_SET_BIT(ah, AR_RTC_RESET,
2170 AR_RTC_RESET_EN);
2171
2172 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2173 AR_RTC_FORCE_WAKE_EN);
2174 udelay(50);
2175
2176 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2177 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2178 if (val == AR_RTC_STATUS_ON)
2179 break;
2180 udelay(50);
2181 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2182 AR_RTC_FORCE_WAKE_EN);
2183 }
2184 if (i == 0) {
2185 ath_err(ath9k_hw_common(ah),
2186 "Failed to wakeup in %uus\n",
2187 POWER_UP_TIME / 20);
2188 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189 }
2190
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302191 if (ath9k_hw_mci_is_enabled(ah))
2192 ar9003_mci_set_power_awake(ah);
2193
Sujithf1dc5602008-10-29 10:16:30 +05302194 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2195
2196 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197}
2198
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002199bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302200{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002201 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302202 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302203 static const char *modes[] = {
2204 "AWAKE",
2205 "FULL-SLEEP",
2206 "NETWORK SLEEP",
2207 "UNDEFINED"
2208 };
Sujithf1dc5602008-10-29 10:16:30 +05302209
Gabor Juhoscbdec972009-07-24 17:27:22 +02002210 if (ah->power_mode == mode)
2211 return status;
2212
Joe Perchesd2182b62011-12-15 14:55:53 -08002213 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002214 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302215
2216 switch (mode) {
2217 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302218 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302219 break;
2220 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302221 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302222 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302223
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302224 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302225 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302226 break;
2227 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302228 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302229 break;
2230 default:
Joe Perches38002762010-12-02 19:12:36 -08002231 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302232 return false;
2233 }
Sujith2660b812009-02-09 13:27:26 +05302234 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302235
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002236 /*
2237 * XXX: If this warning never comes up after a while then
2238 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2239 * ath9k_hw_setpower() return type void.
2240 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302241
2242 if (!(ah->ah_flags & AH_UNPLUGGED))
2243 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002244
Sujithf1dc5602008-10-29 10:16:30 +05302245 return status;
2246}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002247EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302248
Sujithf1dc5602008-10-29 10:16:30 +05302249/*******************/
2250/* Beacon Handling */
2251/*******************/
2252
Sujithcbe61d82009-02-09 13:27:12 +05302253void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255 int flags = 0;
2256
Sujith7d0d0df2010-04-16 11:53:57 +05302257 ENABLE_REGWRITE_BUFFER(ah);
2258
Sujith2660b812009-02-09 13:27:26 +05302259 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002260 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261 REG_SET_BIT(ah, AR_TXCFG,
2262 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002263 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002264 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002265 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2266 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2267 TU_TO_USEC(ah->config.dma_beacon_response_time));
2268 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2269 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 flags |=
2271 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2272 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002273 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002274 ath_dbg(ath9k_hw_common(ah), BEACON,
2275 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002276 return;
2277 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 }
2279
Felix Fietkaudd347f22011-03-22 21:54:17 +01002280 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2281 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2282 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283
Sujith7d0d0df2010-04-16 11:53:57 +05302284 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302285
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2287}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002288EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289
Sujithcbe61d82009-02-09 13:27:12 +05302290void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302291 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292{
2293 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302294 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002295 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296
Sujith7d0d0df2010-04-16 11:53:57 +05302297 ENABLE_REGWRITE_BUFFER(ah);
2298
Felix Fietkau4ed15762013-12-14 18:03:44 +01002299 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2300 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2301 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Sujith7d0d0df2010-04-16 11:53:57 +05302303 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302304
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305 REG_RMW_FIELD(ah, AR_RSSI_THR,
2306 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2307
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302308 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309
2310 if (bs->bs_sleepduration > beaconintval)
2311 beaconintval = bs->bs_sleepduration;
2312
2313 dtimperiod = bs->bs_dtimperiod;
2314 if (bs->bs_sleepduration > dtimperiod)
2315 dtimperiod = bs->bs_sleepduration;
2316
2317 if (beaconintval == dtimperiod)
2318 nextTbtt = bs->bs_nextdtim;
2319 else
2320 nextTbtt = bs->bs_nexttbtt;
2321
Joe Perchesd2182b62011-12-15 14:55:53 -08002322 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2323 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2324 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2325 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002326
Sujith7d0d0df2010-04-16 11:53:57 +05302327 ENABLE_REGWRITE_BUFFER(ah);
2328
Felix Fietkau4ed15762013-12-14 18:03:44 +01002329 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2330 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331
2332 REG_WRITE(ah, AR_SLEEP1,
2333 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2334 | AR_SLEEP1_ASSUME_DTIM);
2335
Sujith60b67f52008-08-07 10:52:38 +05302336 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2338 else
2339 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2340
2341 REG_WRITE(ah, AR_SLEEP2,
2342 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2343
Felix Fietkau4ed15762013-12-14 18:03:44 +01002344 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2345 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346
Sujith7d0d0df2010-04-16 11:53:57 +05302347 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302348
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349 REG_SET_BIT(ah, AR_TIMER_MODE,
2350 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2351 AR_DTIM_TIMER_EN);
2352
Sujith4af9cf42009-02-12 10:06:47 +05302353 /* TSF Out of Range Threshold */
2354 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002356EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002357
Sujithf1dc5602008-10-29 10:16:30 +05302358/*******************/
2359/* HW Capabilities */
2360/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002361
Felix Fietkau60540692011-07-19 08:46:44 +02002362static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2363{
2364 eeprom_chainmask &= chip_chainmask;
2365 if (eeprom_chainmask)
2366 return eeprom_chainmask;
2367 else
2368 return chip_chainmask;
2369}
2370
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002371/**
2372 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2373 * @ah: the atheros hardware data structure
2374 *
2375 * We enable DFS support upstream on chipsets which have passed a series
2376 * of tests. The testing requirements are going to be documented. Desired
2377 * test requirements are documented at:
2378 *
2379 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2380 *
2381 * Once a new chipset gets properly tested an individual commit can be used
2382 * to document the testing for DFS for that chipset.
2383 */
2384static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2385{
2386
2387 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002388 /* for temporary testing DFS with 9280 */
2389 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002390 /* AR9580 will likely be our first target to get testing on */
2391 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002392 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002393 default:
2394 return false;
2395 }
2396}
2397
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002398int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002399{
Sujith2660b812009-02-09 13:27:26 +05302400 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002401 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002402 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002403 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002404
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302405 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002406 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407
Sujithf74df6f2009-02-09 13:27:24 +05302408 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002409 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302410
Sujith2660b812009-02-09 13:27:26 +05302411 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302412 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002413 if (regulatory->current_rd == 0x64 ||
2414 regulatory->current_rd == 0x65)
2415 regulatory->current_rd += 5;
2416 else if (regulatory->current_rd == 0x41)
2417 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002418 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2419 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420 }
Sujithdc2222a2008-08-14 13:26:55 +05302421
Sujithf74df6f2009-02-09 13:27:24 +05302422 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002423 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002424 ath_err(common,
2425 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002426 return -EINVAL;
2427 }
2428
Felix Fietkaud4659912010-10-14 16:02:39 +02002429 if (eeval & AR5416_OPFLAGS_11A)
2430 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002431
Felix Fietkaud4659912010-10-14 16:02:39 +02002432 if (eeval & AR5416_OPFLAGS_11G)
2433 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302434
Sujith Manoharane41db612012-09-10 09:20:12 +05302435 if (AR_SREV_9485(ah) ||
2436 AR_SREV_9285(ah) ||
2437 AR_SREV_9330(ah) ||
2438 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002439 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302440 else if (AR_SREV_9462(ah))
2441 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002442 else if (!AR_SREV_9280_20_OR_LATER(ah))
2443 chip_chainmask = 7;
2444 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2445 chip_chainmask = 3;
2446 else
2447 chip_chainmask = 7;
2448
Sujithf74df6f2009-02-09 13:27:24 +05302449 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002450 /*
2451 * For AR9271 we will temporarilly uses the rx chainmax as read from
2452 * the EEPROM.
2453 */
Sujith8147f5d2009-02-20 15:13:23 +05302454 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002455 !(eeval & AR5416_OPFLAGS_11A) &&
2456 !(AR_SREV_9271(ah)))
2457 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302458 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002459 else if (AR_SREV_9100(ah))
2460 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302461 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002462 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302463 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302464
Felix Fietkau60540692011-07-19 08:46:44 +02002465 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2466 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002467 ah->txchainmask = pCap->tx_chainmask;
2468 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002469
Felix Fietkau7a370812010-09-22 12:34:52 +02002470 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302471
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002472 /* enable key search for every frame in an aggregate */
2473 if (AR_SREV_9300_20_OR_LATER(ah))
2474 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2475
Bruno Randolfce2220d2010-09-17 11:36:25 +09002476 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2477
Felix Fietkau0db156e2011-03-23 20:57:29 +01002478 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302479 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2480 else
2481 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2482
Sujith5b5fa352010-03-17 14:25:15 +05302483 if (AR_SREV_9271(ah))
2484 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302485 else if (AR_DEVID_7010(ah))
2486 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302487 else if (AR_SREV_9300_20_OR_LATER(ah))
2488 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2489 else if (AR_SREV_9287_11_OR_LATER(ah))
2490 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002491 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302492 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002493 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302494 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2495 else
2496 pCap->num_gpio_pins = AR_NUM_GPIO;
2497
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302498 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302499 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302500 else
Sujithf1dc5602008-10-29 10:16:30 +05302501 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302502
Johannes Berg74e13062013-07-03 20:55:38 +02002503#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302504 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2505 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2506 ah->rfkill_gpio =
2507 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2508 ah->rfkill_polarity =
2509 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302510
2511 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2512 }
2513#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002514 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302515 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2516 else
2517 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302518
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302519 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302520 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2521 else
2522 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2523
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002524 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002525 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302526 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002527 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2528
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002529 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2530 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2531 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002532 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002533 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002534 } else {
2535 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002536 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002537 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002538 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002539
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002540 if (AR_SREV_9300_20_OR_LATER(ah))
2541 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2542
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002543 if (AR_SREV_9300_20_OR_LATER(ah))
2544 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2545
Felix Fietkaua42acef2010-09-22 12:34:54 +02002546 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002547 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2548
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302549 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002550 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2551 ant_div_ctl1 =
2552 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302553 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002554 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302555 ath_info(common, "Enable LNA combining\n");
2556 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002557 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302558 }
2559
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302560 if (AR_SREV_9300_20_OR_LATER(ah)) {
2561 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2562 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2563 }
2564
Sujith Manoharan06236e52012-09-16 08:07:12 +05302565 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302566 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302567 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302568 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302569 ath_info(common, "Enable LNA combining\n");
2570 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302571 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002572
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002573 if (ath9k_hw_dfs_tested(ah))
2574 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2575
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002576 tx_chainmask = pCap->tx_chainmask;
2577 rx_chainmask = pCap->rx_chainmask;
2578 while (tx_chainmask || rx_chainmask) {
2579 if (tx_chainmask & BIT(0))
2580 pCap->max_txchains++;
2581 if (rx_chainmask & BIT(0))
2582 pCap->max_rxchains++;
2583
2584 tx_chainmask >>= 1;
2585 rx_chainmask >>= 1;
2586 }
2587
Sujith Manoharana4a29542012-09-10 09:20:03 +05302588 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302589 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2590 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2591
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302592 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302593 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302594 }
2595
Sujith Manoharan846e4382013-06-03 09:19:24 +05302596 if (AR_SREV_9462(ah))
2597 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302598
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302599 if (AR_SREV_9300_20_OR_LATER(ah) &&
2600 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2601 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2602
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302603 /*
2604 * Fast channel change across bands is available
2605 * only for AR9462 and AR9565.
2606 */
2607 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2608 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2609
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002610 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002611}
2612
Sujithf1dc5602008-10-29 10:16:30 +05302613/****************************/
2614/* GPIO / RFKILL / Antennae */
2615/****************************/
2616
Sujithcbe61d82009-02-09 13:27:12 +05302617static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302618 u32 gpio, u32 type)
2619{
2620 int addr;
2621 u32 gpio_shift, tmp;
2622
2623 if (gpio > 11)
2624 addr = AR_GPIO_OUTPUT_MUX3;
2625 else if (gpio > 5)
2626 addr = AR_GPIO_OUTPUT_MUX2;
2627 else
2628 addr = AR_GPIO_OUTPUT_MUX1;
2629
2630 gpio_shift = (gpio % 6) * 5;
2631
2632 if (AR_SREV_9280_20_OR_LATER(ah)
2633 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2634 REG_RMW(ah, addr, (type << gpio_shift),
2635 (0x1f << gpio_shift));
2636 } else {
2637 tmp = REG_READ(ah, addr);
2638 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2639 tmp &= ~(0x1f << gpio_shift);
2640 tmp |= (type << gpio_shift);
2641 REG_WRITE(ah, addr, tmp);
2642 }
2643}
2644
Sujithcbe61d82009-02-09 13:27:12 +05302645void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302646{
2647 u32 gpio_shift;
2648
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002649 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302650
Sujith88c1f4f2010-06-30 14:46:31 +05302651 if (AR_DEVID_7010(ah)) {
2652 gpio_shift = gpio;
2653 REG_RMW(ah, AR7010_GPIO_OE,
2654 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2655 (AR7010_GPIO_OE_MASK << gpio_shift));
2656 return;
2657 }
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujith88c1f4f2010-06-30 14:46:31 +05302659 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302660 REG_RMW(ah,
2661 AR_GPIO_OE_OUT,
2662 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2663 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2664}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002665EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302666
Sujithcbe61d82009-02-09 13:27:12 +05302667u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302668{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302669#define MS_REG_READ(x, y) \
2670 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2671
Sujith2660b812009-02-09 13:27:26 +05302672 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302673 return 0xffffffff;
2674
Sujith88c1f4f2010-06-30 14:46:31 +05302675 if (AR_DEVID_7010(ah)) {
2676 u32 val;
2677 val = REG_READ(ah, AR7010_GPIO_IN);
2678 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2679 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002680 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2681 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002682 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302683 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002684 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302685 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002686 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302687 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002688 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302689 return MS_REG_READ(AR928X, gpio) != 0;
2690 else
2691 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302692}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002693EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302694
Sujithcbe61d82009-02-09 13:27:12 +05302695void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302696 u32 ah_signal_type)
2697{
2698 u32 gpio_shift;
2699
Sujith88c1f4f2010-06-30 14:46:31 +05302700 if (AR_DEVID_7010(ah)) {
2701 gpio_shift = gpio;
2702 REG_RMW(ah, AR7010_GPIO_OE,
2703 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2704 (AR7010_GPIO_OE_MASK << gpio_shift));
2705 return;
2706 }
2707
Sujithf1dc5602008-10-29 10:16:30 +05302708 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302709 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302710 REG_RMW(ah,
2711 AR_GPIO_OE_OUT,
2712 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2713 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2714}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002715EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302716
Sujithcbe61d82009-02-09 13:27:12 +05302717void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302718{
Sujith88c1f4f2010-06-30 14:46:31 +05302719 if (AR_DEVID_7010(ah)) {
2720 val = val ? 0 : 1;
2721 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2722 AR_GPIO_BIT(gpio));
2723 return;
2724 }
2725
Sujith5b5fa352010-03-17 14:25:15 +05302726 if (AR_SREV_9271(ah))
2727 val = ~val;
2728
Sujithf1dc5602008-10-29 10:16:30 +05302729 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2730 AR_GPIO_BIT(gpio));
2731}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002732EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302733
Sujithcbe61d82009-02-09 13:27:12 +05302734void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302735{
2736 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2737}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002738EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302739
Sujithf1dc5602008-10-29 10:16:30 +05302740/*********************/
2741/* General Operation */
2742/*********************/
2743
Sujithcbe61d82009-02-09 13:27:12 +05302744u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302745{
2746 u32 bits = REG_READ(ah, AR_RX_FILTER);
2747 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2748
2749 if (phybits & AR_PHY_ERR_RADAR)
2750 bits |= ATH9K_RX_FILTER_PHYRADAR;
2751 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2752 bits |= ATH9K_RX_FILTER_PHYERR;
2753
2754 return bits;
2755}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002756EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302757
Sujithcbe61d82009-02-09 13:27:12 +05302758void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302759{
2760 u32 phybits;
2761
Sujith7d0d0df2010-04-16 11:53:57 +05302762 ENABLE_REGWRITE_BUFFER(ah);
2763
Sujith Manoharana4a29542012-09-10 09:20:03 +05302764 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302765 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2766
Sujith7ea310b2009-09-03 12:08:43 +05302767 REG_WRITE(ah, AR_RX_FILTER, bits);
2768
Sujithf1dc5602008-10-29 10:16:30 +05302769 phybits = 0;
2770 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2771 phybits |= AR_PHY_ERR_RADAR;
2772 if (bits & ATH9K_RX_FILTER_PHYERR)
2773 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2774 REG_WRITE(ah, AR_PHY_ERR, phybits);
2775
2776 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002777 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302778 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002779 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302780
2781 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302782}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002783EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302784
Sujithcbe61d82009-02-09 13:27:12 +05302785bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302786{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302787 if (ath9k_hw_mci_is_enabled(ah))
2788 ar9003_mci_bt_gain_ctrl(ah);
2789
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302790 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2791 return false;
2792
2793 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002794 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302795 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302796}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002797EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302798
Sujithcbe61d82009-02-09 13:27:12 +05302799bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302800{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002801 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302802 return false;
2803
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302804 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2805 return false;
2806
2807 ath9k_hw_init_pll(ah, NULL);
2808 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302809}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002810EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302811
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002812static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302813{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002814 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002815
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002816 if (IS_CHAN_2GHZ(chan))
2817 gain_param = EEP_ANTENNA_GAIN_2G;
2818 else
2819 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302820
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002821 return ah->eep_ops->get_eeprom(ah, gain_param);
2822}
2823
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002824void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2825 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002826{
2827 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2828 struct ieee80211_channel *channel;
2829 int chan_pwr, new_pwr, max_gain;
2830 int ant_gain, ant_reduction = 0;
2831
2832 if (!chan)
2833 return;
2834
2835 channel = chan->chan;
2836 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2837 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2838 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2839
2840 ant_gain = get_antenna_gain(ah, chan);
2841 if (ant_gain > max_gain)
2842 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302843
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002844 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002845 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002846 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002847}
2848
2849void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2850{
2851 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2852 struct ath9k_channel *chan = ah->curchan;
2853 struct ieee80211_channel *channel = chan->chan;
2854
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002855 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002856 if (test)
2857 channel->max_power = MAX_RATE_POWER / 2;
2858
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002859 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002860
2861 if (test)
2862 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302863}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002864EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302865
Sujithcbe61d82009-02-09 13:27:12 +05302866void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302867{
Sujith2660b812009-02-09 13:27:26 +05302868 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302869}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002870EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302871
Sujithcbe61d82009-02-09 13:27:12 +05302872void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302873{
2874 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2875 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2876}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002877EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302878
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002879void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302880{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002881 struct ath_common *common = ath9k_hw_common(ah);
2882
2883 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2884 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2885 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302886}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002887EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302888
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002889#define ATH9K_MAX_TSF_READ 10
2890
Sujithcbe61d82009-02-09 13:27:12 +05302891u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302892{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002893 u32 tsf_lower, tsf_upper1, tsf_upper2;
2894 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302895
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002896 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2897 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2898 tsf_lower = REG_READ(ah, AR_TSF_L32);
2899 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2900 if (tsf_upper2 == tsf_upper1)
2901 break;
2902 tsf_upper1 = tsf_upper2;
2903 }
Sujithf1dc5602008-10-29 10:16:30 +05302904
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002905 WARN_ON( i == ATH9K_MAX_TSF_READ );
2906
2907 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302908}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002909EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302910
Sujithcbe61d82009-02-09 13:27:12 +05302911void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002912{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002913 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002914 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002915}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002916EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002917
Sujithcbe61d82009-02-09 13:27:12 +05302918void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302919{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002920 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2921 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002922 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002923 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002924
Sujithf1dc5602008-10-29 10:16:30 +05302925 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002926}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002927EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002928
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302929void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002930{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302931 if (set)
Sujith2660b812009-02-09 13:27:26 +05302932 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002933 else
Sujith2660b812009-02-09 13:27:26 +05302934 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002935}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002936EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002937
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002938void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939{
Sujithf1dc5602008-10-29 10:16:30 +05302940 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002941
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002942 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302943 macmode = AR_2040_JOINED_RX_CLEAR;
2944 else
2945 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002946
Sujithf1dc5602008-10-29 10:16:30 +05302947 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002948}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302949
2950/* HW Generic timers configuration */
2951
2952static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2953{
2954 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2955 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2956 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2957 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2958 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2959 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2960 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2961 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2962 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2963 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2964 AR_NDP2_TIMER_MODE, 0x0002},
2965 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2966 AR_NDP2_TIMER_MODE, 0x0004},
2967 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2968 AR_NDP2_TIMER_MODE, 0x0008},
2969 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2970 AR_NDP2_TIMER_MODE, 0x0010},
2971 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2972 AR_NDP2_TIMER_MODE, 0x0020},
2973 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2974 AR_NDP2_TIMER_MODE, 0x0040},
2975 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2976 AR_NDP2_TIMER_MODE, 0x0080}
2977};
2978
2979/* HW generic timer primitives */
2980
Felix Fietkaudd347f22011-03-22 21:54:17 +01002981u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302982{
2983 return REG_READ(ah, AR_TSF_L32);
2984}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002985EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986
2987struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2988 void (*trigger)(void *),
2989 void (*overflow)(void *),
2990 void *arg,
2991 u8 timer_index)
2992{
2993 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2994 struct ath_gen_timer *timer;
2995
Felix Fietkauc67ce332013-12-14 18:03:38 +01002996 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2997 (timer_index >= ATH_MAX_GEN_TIMER))
2998 return NULL;
2999
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303000 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003001 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303002 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303003
3004 /* allocate a hardware generic timer slot */
3005 timer_table->timers[timer_index] = timer;
3006 timer->index = timer_index;
3007 timer->trigger = trigger;
3008 timer->overflow = overflow;
3009 timer->arg = arg;
3010
3011 return timer;
3012}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003013EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303014
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003015void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3016 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01003017 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003018 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303019{
3020 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003021 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
Felix Fietkauc67ce332013-12-14 18:03:38 +01003023 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303024
3025 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026 * Program generic timer registers
3027 */
3028 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3029 timer_next);
3030 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3031 timer_period);
3032 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3033 gen_tmr_configuration[timer->index].mode_mask);
3034
Sujith Manoharana4a29542012-09-10 09:20:03 +05303035 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303036 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303037 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303038 * to use. But we still follow the old rule, 0 - 7 use tsf and
3039 * 8 - 15 use tsf2.
3040 */
3041 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3042 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3043 (1 << timer->index));
3044 else
3045 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3046 (1 << timer->index));
3047 }
3048
Felix Fietkauc67ce332013-12-14 18:03:38 +01003049 if (timer->trigger)
3050 mask |= SM(AR_GENTMR_BIT(timer->index),
3051 AR_IMR_S5_GENTIMER_TRIG);
3052 if (timer->overflow)
3053 mask |= SM(AR_GENTMR_BIT(timer->index),
3054 AR_IMR_S5_GENTIMER_THRESH);
3055
3056 REG_SET_BIT(ah, AR_IMR_S5, mask);
3057
3058 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3059 ah->imask |= ATH9K_INT_GENTIMER;
3060 ath9k_hw_set_interrupts(ah);
3061 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003063EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303064
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003065void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066{
3067 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3068
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303069 /* Clear generic timer enable bits. */
3070 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3071 gen_tmr_configuration[timer->index].mode_mask);
3072
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303073 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3074 /*
3075 * Need to switch back to TSF if it was using TSF2.
3076 */
3077 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3078 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3079 (1 << timer->index));
3080 }
3081 }
3082
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303083 /* Disable both trigger and thresh interrupt masks */
3084 REG_CLR_BIT(ah, AR_IMR_S5,
3085 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3086 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3087
Felix Fietkauc67ce332013-12-14 18:03:38 +01003088 timer_table->timer_mask &= ~BIT(timer->index);
3089
3090 if (timer_table->timer_mask == 0) {
3091 ah->imask &= ~ATH9K_INT_GENTIMER;
3092 ath9k_hw_set_interrupts(ah);
3093 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303094}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003095EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303096
3097void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3098{
3099 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3100
3101 /* free the hardware generic timer slot */
3102 timer_table->timers[timer->index] = NULL;
3103 kfree(timer);
3104}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003105EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303106
3107/*
3108 * Generic Timer Interrupts handling
3109 */
3110void ath_gen_timer_isr(struct ath_hw *ah)
3111{
3112 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3113 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003114 unsigned long trigger_mask, thresh_mask;
3115 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116
3117 /* get hardware generic timer interrupt status */
3118 trigger_mask = ah->intr_gen_timer_trigger;
3119 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003120 trigger_mask &= timer_table->timer_mask;
3121 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303122
3123 trigger_mask &= ~thresh_mask;
3124
Felix Fietkauc67ce332013-12-14 18:03:38 +01003125 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303126 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003127 if (!timer)
3128 continue;
3129 if (!timer->overflow)
3130 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303131 timer->overflow(timer->arg);
3132 }
3133
Felix Fietkauc67ce332013-12-14 18:03:38 +01003134 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303135 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003136 if (!timer)
3137 continue;
3138 if (!timer->trigger)
3139 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303140 timer->trigger(timer->arg);
3141 }
3142}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003143EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003144
Sujith05020d22010-03-17 14:25:23 +05303145/********/
3146/* HTC */
3147/********/
3148
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003149static struct {
3150 u32 version;
3151 const char * name;
3152} ath_mac_bb_names[] = {
3153 /* Devices with external radios */
3154 { AR_SREV_VERSION_5416_PCI, "5416" },
3155 { AR_SREV_VERSION_5416_PCIE, "5418" },
3156 { AR_SREV_VERSION_9100, "9100" },
3157 { AR_SREV_VERSION_9160, "9160" },
3158 /* Single-chip solutions */
3159 { AR_SREV_VERSION_9280, "9280" },
3160 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003161 { AR_SREV_VERSION_9287, "9287" },
3162 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003163 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003164 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003165 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303166 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303167 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003168 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303169 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003170};
3171
3172/* For devices with external radios */
3173static struct {
3174 u16 version;
3175 const char * name;
3176} ath_rf_names[] = {
3177 { 0, "5133" },
3178 { AR_RAD5133_SREV_MAJOR, "5133" },
3179 { AR_RAD5122_SREV_MAJOR, "5122" },
3180 { AR_RAD2133_SREV_MAJOR, "2133" },
3181 { AR_RAD2122_SREV_MAJOR, "2122" }
3182};
3183
3184/*
3185 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3186 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003187static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003188{
3189 int i;
3190
3191 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3192 if (ath_mac_bb_names[i].version == mac_bb_version) {
3193 return ath_mac_bb_names[i].name;
3194 }
3195 }
3196
3197 return "????";
3198}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003199
3200/*
3201 * Return the RF name. "????" is returned if the RF is unknown.
3202 * Used for devices with external radios.
3203 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003204static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003205{
3206 int i;
3207
3208 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3209 if (ath_rf_names[i].version == rf_version) {
3210 return ath_rf_names[i].name;
3211 }
3212 }
3213
3214 return "????";
3215}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003216
3217void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3218{
3219 int used;
3220
3221 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003222 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003223 used = scnprintf(hw_name, len,
3224 "Atheros AR%s Rev:%x",
3225 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3226 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003227 }
3228 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003229 used = scnprintf(hw_name, len,
3230 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3231 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3232 ah->hw_version.macRev,
3233 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3234 & AR_RADIO_SREV_MAJOR)),
3235 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003236 }
3237
3238 hw_name[used] = '\0';
3239}
3240EXPORT_SYMBOL(ath9k_hw_name);