blob: d160bdb4d29be34933dea13e9a2939d4b2df28ca [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243}
244
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100246 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000247 * @priv: driver private structure
248 * Description: this function is to exit and disable EEE in case of
249 * LPI state is true. This is called by the xmit.
250 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251void stmmac_disable_eee_mode(struct stmmac_priv *priv)
252{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500253 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 del_timer_sync(&priv->eee_ctrl_timer);
255 priv->tx_path_in_lpi_mode = false;
256}
257
258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100259 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * @arg : data hook
261 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000262 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000263 * then MAC Transmitter can be moved to LPI state.
264 */
265static void stmmac_eee_ctrl_timer(unsigned long arg)
266{
267 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
268
269 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200270 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271}
272
273/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000275 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000276 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100277 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
278 * can also manage EEE, this function enable the LPI state and start related
279 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 */
281bool stmmac_eee_init(struct stmmac_priv *priv)
282{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200283 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100284 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285 bool ret = false;
286
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200287 /* Using PCS we cannot dial with the phy registers at this stage
288 * so we do not support extra feature like EEE.
289 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200290 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
291 (priv->hw->pcs == STMMAC_PCS_TBI) ||
292 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200300 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100308 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200332 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
LABBE Corentin38ddc592016-11-16 20:09:39 +0100337 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345 * @entry : descriptor index to be used.
346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000352 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
356 void *desc = NULL;
357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
365 if (priv->adv_ts)
366 desc = (priv->dma_etx + entry);
367 else
368 desc = (priv->dma_tx + entry);
369
370 /* check tx tstamp status */
371 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
372 return;
373
374 /* get the valid tstamp */
375 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
376
377 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
378 shhwtstamp.hwtstamp = ns_to_ktime(ns);
379 /* pass tstamp to stack */
380 skb_tstamp_tx(skb, &shhwtstamp);
381
382 return;
383}
384
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100385/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000386 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387 * @entry : descriptor index to be used.
388 * @skb : the socket buffer
389 * Description :
390 * This function will read received packet's timestamp from the descriptor
391 * and pass it to stack. It also perform some sanity checks.
392 */
393static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000394 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395{
396 struct skb_shared_hwtstamps *shhwtstamp = NULL;
397 u64 ns;
398 void *desc = NULL;
399
400 if (!priv->hwts_rx_en)
401 return;
402
403 if (priv->adv_ts)
404 desc = (priv->dma_erx + entry);
405 else
406 desc = (priv->dma_rx + entry);
407
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000408 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000409 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
410 return;
411
412 /* get valid tstamp */
413 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
414 shhwtstamp = skb_hwtstamps(skb);
415 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
416 shhwtstamp->hwtstamp = ns_to_ktime(ns);
417}
418
419/**
420 * stmmac_hwtstamp_ioctl - control hardware timestamping.
421 * @dev: device pointer.
422 * @ifr: An IOCTL specefic structure, that can contain a pointer to
423 * a proprietary structure used to pass information to the driver.
424 * Description:
425 * This function configures the MAC to enable/disable both outgoing(TX)
426 * and incoming(RX) packets time stamping based on user input.
427 * Return Value:
428 * 0 on success and an appropriate -ve integer on failure.
429 */
430static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
431{
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200434 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435 u64 temp = 0;
436 u32 ptp_v2 = 0;
437 u32 tstamp_all = 0;
438 u32 ptp_over_ipv4_udp = 0;
439 u32 ptp_over_ipv6_udp = 0;
440 u32 ptp_over_ethernet = 0;
441 u32 snap_type_sel = 0;
442 u32 ts_master_en = 0;
443 u32 ts_event_en = 0;
444 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800445 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446
447 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
448 netdev_alert(priv->dev, "No support for HW time stamping\n");
449 priv->hwts_tx_en = 0;
450 priv->hwts_rx_en = 0;
451
452 return -EOPNOTSUPP;
453 }
454
455 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000456 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457 return -EFAULT;
458
LABBE Corentin38ddc592016-11-16 20:09:39 +0100459 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
460 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 /* reserved for future extensions */
463 if (config.flags)
464 return -EINVAL;
465
Ben Hutchings5f3da322013-11-14 00:43:41 +0000466 if (config.tx_type != HWTSTAMP_TX_OFF &&
467 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469
470 if (priv->adv_ts) {
471 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000473 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 config.rx_filter = HWTSTAMP_FILTER_NONE;
475 break;
476
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000478 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
480 /* take time stamp for all event messages */
481 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
482
483 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
484 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
485 break;
486
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
490 /* take time stamp for SYNC messages only */
491 ts_event_en = PTP_TCR_TSEVNTENA;
492
493 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
494 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
495 break;
496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000498 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
500 /* take time stamp for Delay_Req messages only */
501 ts_master_en = PTP_TCR_TSMSTRENA;
502 ts_event_en = PTP_TCR_TSEVNTENA;
503
504 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
505 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
506 break;
507
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000509 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
511 ptp_v2 = PTP_TCR_TSVER2ENA;
512 /* take time stamp for all event messages */
513 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
514
515 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
516 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
517 break;
518
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000520 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
522 ptp_v2 = PTP_TCR_TSVER2ENA;
523 /* take time stamp for SYNC messages only */
524 ts_event_en = PTP_TCR_TSEVNTENA;
525
526 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
527 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
528 break;
529
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000531 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
533 ptp_v2 = PTP_TCR_TSVER2ENA;
534 /* take time stamp for Delay_Req messages only */
535 ts_master_en = PTP_TCR_TSMSTRENA;
536 ts_event_en = PTP_TCR_TSEVNTENA;
537
538 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
539 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
540 break;
541
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000543 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
545 ptp_v2 = PTP_TCR_TSVER2ENA;
546 /* take time stamp for all event messages */
547 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
548
549 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
550 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
551 ptp_over_ethernet = PTP_TCR_TSIPENA;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
557 ptp_v2 = PTP_TCR_TSVER2ENA;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 ptp_over_ethernet = PTP_TCR_TSIPENA;
564 break;
565
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000567 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
569 ptp_v2 = PTP_TCR_TSVER2ENA;
570 /* take time stamp for Delay_Req messages only */
571 ts_master_en = PTP_TCR_TSMSTRENA;
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 ptp_over_ethernet = PTP_TCR_TSIPENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_ALL;
582 tstamp_all = PTP_TCR_TSENALL;
583 break;
584
585 default:
586 return -ERANGE;
587 }
588 } else {
589 switch (config.rx_filter) {
590 case HWTSTAMP_FILTER_NONE:
591 config.rx_filter = HWTSTAMP_FILTER_NONE;
592 break;
593 default:
594 /* PTP v1, UDP, any kind of event packet */
595 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
596 break;
597 }
598 }
599 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000600 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
603 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
604 else {
605 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000606 tstamp_all | ptp_v2 | ptp_over_ethernet |
607 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
608 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
610
611 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800612 sec_inc = priv->hw->ptp->config_sub_second_increment(
613 priv->ioaddr, priv->clk_ptp_rate);
614 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615
616 /* calculate default added value:
617 * formula is :
618 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800619 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 */
Phil Reid19d857c2015-12-14 11:32:01 +0800621 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200622 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 priv->hw->ptp->config_addend(priv->ioaddr,
624 priv->default_addend);
625
626 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200627 ktime_get_real_ts64(&now);
628
629 /* lower 32 bits of tv_sec are safe until y2106 */
630 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100643 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200659 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200660 }
661
Vince Bridgers7cd01392013-12-20 11:19:34 -0600662 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200663 /* Check if adv_ts can be enabled for dwmac 4.x core */
664 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
665 priv->adv_ts = 1;
666 /* Dwmac 3.x core with extend_desc can support adv_ts */
667 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600668 priv->adv_ts = 1;
669
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200670 if (priv->dma_cap.time_stamp)
671 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600672
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200673 if (priv->adv_ts)
674 netdev_info(priv->dev,
675 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000676
677 priv->hw->ptp = &stmmac_ptp;
678 priv->hwts_tx_en = 0;
679 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000680
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200681 stmmac_ptp_register(priv);
682
683 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000684}
685
686static void stmmac_release_ptp(struct stmmac_priv *priv)
687{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200688 if (priv->clk_ptp_ref)
689 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000690 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000691}
692
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100696 * Description: this is the helper called by the physical abstraction layer
697 * drivers to communicate the phy link status. According the speed and duplex
698 * this driver can invoke registered glue-logic as well.
699 * It also invoke the eee initialization because it could happen when switch
700 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 */
702static void stmmac_adjust_link(struct net_device *dev)
703{
704 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200705 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 unsigned long flags;
707 int new_state = 0;
708 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
709
710 if (phydev == NULL)
711 return;
712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000716 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700717
718 /* Now we make sure that we can be in full duplex mode.
719 * If not, we operate in half-duplex mode. */
720 if (phydev->duplex != priv->oldduplex) {
721 new_state = 1;
722 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000725 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700726 priv->oldduplex = phydev->duplex;
727 }
728 /* Flow Control operation */
729 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500730 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732
733 if (phydev->speed != priv->speed) {
734 new_state = 1;
735 switch (phydev->speed) {
736 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200737 if (likely((priv->plat->has_gmac) ||
738 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000740 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 break;
742 case 100:
743 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200744 if (likely((priv->plat->has_gmac) ||
745 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000750 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 }
752 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000753 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000755 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 default:
758 if (netif_msg_link(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +0100759 netdev_warn(priv->dev,
760 "Speed (%d) not 10/100\n",
761 phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700762 break;
763 }
764
765 priv->speed = phydev->speed;
766 }
767
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000768 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700769
770 if (!priv->oldlink) {
771 new_state = 1;
772 priv->oldlink = 1;
773 }
774 } else if (priv->oldlink) {
775 new_state = 1;
776 priv->oldlink = 0;
777 priv->speed = 0;
778 priv->oldduplex = -1;
779 }
780
781 if (new_state && netif_msg_link(priv))
782 phy_print_status(phydev);
783
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100784 spin_unlock_irqrestore(&priv->lock, flags);
785
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200786 if (phydev->is_pseudo_fixed_link)
787 /* Stop PHY layer to call the hook to adjust the link in case
788 * of a switch is attached to the stmmac driver.
789 */
790 phydev->irq = PHY_IGNORE_INTERRUPT;
791 else
792 /* At this stage, init the EEE if supported.
793 * Never called in case of fixed_link.
794 */
795 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796}
797
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000798/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100799 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000800 * @priv: driver private structure
801 * Description: this is to verify if the HW supports the PCS.
802 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
803 * configured for the TBI, RTBI, or SGMII PHY interface.
804 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000805static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
806{
807 int interface = priv->plat->interface;
808
809 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900810 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
811 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
812 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
813 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100814 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200815 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900816 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100817 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200818 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000819 }
820 }
821}
822
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823/**
824 * stmmac_init_phy - PHY initialization
825 * @dev: net device structure
826 * Description: it initializes the driver's PHY state, and attaches the PHY
827 * to the mac driver.
828 * Return value:
829 * 0 on success
830 */
831static int stmmac_init_phy(struct net_device *dev)
832{
833 struct stmmac_priv *priv = netdev_priv(dev);
834 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000835 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000836 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000837 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000838 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839 priv->oldlink = 0;
840 priv->speed = 0;
841 priv->oldduplex = -1;
842
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700843 if (priv->plat->phy_node) {
844 phydev = of_phy_connect(dev, priv->plat->phy_node,
845 &stmmac_adjust_link, 0, interface);
846 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200847 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
848 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000849
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700850 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
851 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100852 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100853 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700855 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
856 interface);
857 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300859 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100860 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300861 if (!phydev)
862 return -ENODEV;
863
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864 return PTR_ERR(phydev);
865 }
866
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000867 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000868 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000869 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200870 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000871 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
872 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000873
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 /*
875 * Broken HW is sometimes missing the pull-up resistor on the
876 * MDIO line, which results in reads to non-existent devices returning
877 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
878 * device as well.
879 * Note: phydev->phy_id is the result of reading the UID PHY registers.
880 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700881 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700882 phy_disconnect(phydev);
883 return -ENODEV;
884 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100885
Florian Fainellic51e4242016-11-13 17:50:35 -0800886 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
887 * subsequent PHY polling, make sure we force a link transition if
888 * we have a UP/DOWN/UP transition
889 */
890 if (phydev->is_pseudo_fixed_link)
891 phydev->irq = PHY_POLL;
892
LABBE Corentinde9a2162016-11-16 20:09:40 +0100893 netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
894 __func__, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700895
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700896 return 0;
897}
898
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899static void stmmac_display_rings(struct stmmac_priv *priv)
900{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200901 void *head_rx, *head_tx;
902
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000903 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200904 head_rx = (void *)priv->dma_erx;
905 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000906 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200907 head_rx = (void *)priv->dma_rx;
908 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000909 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200910
911 /* Display Rx ring */
912 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
913 /* Display Tx ring */
914 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000915}
916
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000917static int stmmac_set_bfsize(int mtu, int bufsize)
918{
919 int ret = bufsize;
920
921 if (mtu >= BUF_SIZE_4KiB)
922 ret = BUF_SIZE_8KiB;
923 else if (mtu >= BUF_SIZE_2KiB)
924 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100925 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000926 ret = BUF_SIZE_2KiB;
927 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100928 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000929
930 return ret;
931}
932
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000933/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100934 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000935 * @priv: driver private structure
936 * Description: this function is called to clear the tx and rx descriptors
937 * in case of both basic and extended descriptors are used.
938 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939static void stmmac_clear_descriptors(struct stmmac_priv *priv)
940{
941 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942
943 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100944 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000945 if (priv->extend_desc)
946 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
947 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100948 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000949 else
950 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
951 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100952 (i == DMA_RX_SIZE - 1));
953 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954 if (priv->extend_desc)
955 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
956 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100957 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000958 else
959 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
960 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100961 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000962}
963
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100964/**
965 * stmmac_init_rx_buffers - init the RX descriptor buffer.
966 * @priv: driver private structure
967 * @p: descriptor pointer
968 * @i: descriptor index
969 * @flags: gfp flag.
970 * Description: this function is called to allocate a receive buffer, perform
971 * the DMA mapping and init the descriptor.
972 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000973static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100974 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975{
976 struct sk_buff *skb;
977
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530978 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200979 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100980 netdev_err(priv->dev,
981 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200982 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984 priv->rx_skbuff[i] = skb;
985 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
986 priv->dma_buf_sz,
987 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200988 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100989 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200990 dev_kfree_skb_any(skb);
991 return -EINVAL;
992 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200994 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100995 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200996 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100997 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100999 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001001 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001002
1003 return 0;
1004}
1005
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001006static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1007{
1008 if (priv->rx_skbuff[i]) {
1009 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1010 priv->dma_buf_sz, DMA_FROM_DEVICE);
1011 dev_kfree_skb_any(priv->rx_skbuff[i]);
1012 }
1013 priv->rx_skbuff[i] = NULL;
1014}
1015
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001016/**
1017 * init_dma_desc_rings - init the RX/TX descriptor rings
1018 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001019 * @flags: gfp flag.
1020 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001021 * and allocates the socket buffers. It suppors the chained and ring
1022 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001024static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001025{
1026 int i;
1027 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001028 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001029 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001030
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001031 if (priv->hw->mode->set_16kib_bfsize)
1032 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001033
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001034 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001035 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001036
Vince Bridgers2618abb2014-01-20 05:39:01 -06001037 priv->dma_buf_sz = bfsize;
1038
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001039 if (netif_msg_probe(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001040 netdev_dbg(priv->dev, "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1041 __func__, (u32)priv->dma_rx_phy,
1042 (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001044 /* RX INITIALIZATION */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001045 netdev_dbg(priv->dev, "SKB addresses:\nskb\t\tskb data\tdma data\n");
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001046 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001047 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001048 struct dma_desc *p;
1049 if (priv->extend_desc)
1050 p = &((priv->dma_erx + i)->basic);
1051 else
1052 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001053
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001054 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001055 if (ret)
1056 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001057
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001058 if (netif_msg_probe(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01001059 netdev_dbg(priv->dev, "[%p]\t[%p]\t[%x]\n",
1060 priv->rx_skbuff[i],
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001061 priv->rx_skbuff[i]->data,
1062 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001063 }
1064 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001065 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001066 buf_sz = bfsize;
1067
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068 /* Setup the chained descriptor addresses */
1069 if (priv->mode == STMMAC_CHAIN_MODE) {
1070 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001071 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001072 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001073 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001074 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001075 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001076 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001077 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001078 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001079 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001081 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001082
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001084 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001085 struct dma_desc *p;
1086 if (priv->extend_desc)
1087 p = &((priv->dma_etx + i)->basic);
1088 else
1089 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001090
1091 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1092 p->des0 = 0;
1093 p->des1 = 0;
1094 p->des2 = 0;
1095 p->des3 = 0;
1096 } else {
1097 p->des2 = 0;
1098 }
1099
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001100 priv->tx_skbuff_dma[i].buf = 0;
1101 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001102 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001103 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001105 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107 priv->dirty_tx = 0;
1108 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001109 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001111 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001112
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113 if (netif_msg_hw(priv))
1114 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001115
1116 return 0;
1117err_init_rx_buffers:
1118 while (--i >= 0)
1119 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001120 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001121}
1122
1123static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1124{
1125 int i;
1126
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001127 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001128 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001129}
1130
1131static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1132{
1133 int i;
1134
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001135 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001136 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137
damuzi00075e43642014-01-17 23:47:59 +08001138 if (priv->extend_desc)
1139 p = &((priv->dma_etx + i)->basic);
1140 else
1141 p = priv->dma_tx + i;
1142
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 if (priv->tx_skbuff_dma[i].buf) {
1144 if (priv->tx_skbuff_dma[i].map_as_page)
1145 dma_unmap_page(priv->device,
1146 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001147 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001148 DMA_TO_DEVICE);
1149 else
1150 dma_unmap_single(priv->device,
1151 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001152 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001153 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001154 }
1155
1156 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157 dev_kfree_skb_any(priv->tx_skbuff[i]);
1158 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001159 priv->tx_skbuff_dma[i].buf = 0;
1160 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001161 }
1162 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001163}
1164
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001165/**
1166 * alloc_dma_desc_resources - alloc TX/RX resources.
1167 * @priv: private structure
1168 * Description: according to which descriptor can be used (extend or basic)
1169 * this function allocates the resources for TX and RX paths. In case of
1170 * reception, for example, it pre-allocated the RX socket buffer in order to
1171 * allow zero-copy mechanism.
1172 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1174{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001175 int ret = -ENOMEM;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->rx_skbuff_dma)
1180 return -ENOMEM;
1181
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 GFP_KERNEL);
1184 if (!priv->rx_skbuff)
1185 goto err_rx_skbuff;
1186
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001187 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001188 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001189 GFP_KERNEL);
1190 if (!priv->tx_skbuff_dma)
1191 goto err_tx_skbuff_dma;
1192
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001193 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001194 GFP_KERNEL);
1195 if (!priv->tx_skbuff)
1196 goto err_tx_skbuff;
1197
1198 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001199 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001200 sizeof(struct
1201 dma_extended_desc),
1202 &priv->dma_rx_phy,
1203 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001204 if (!priv->dma_erx)
1205 goto err_dma;
1206
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001207 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001208 sizeof(struct
1209 dma_extended_desc),
1210 &priv->dma_tx_phy,
1211 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001212 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001213 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001214 sizeof(struct dma_extended_desc),
1215 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001216 goto err_dma;
1217 }
1218 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001219 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001220 sizeof(struct dma_desc),
1221 &priv->dma_rx_phy,
1222 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001223 if (!priv->dma_rx)
1224 goto err_dma;
1225
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001226 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001227 sizeof(struct dma_desc),
1228 &priv->dma_tx_phy,
1229 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001230 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001231 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001232 sizeof(struct dma_desc),
1233 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001234 goto err_dma;
1235 }
1236 }
1237
1238 return 0;
1239
1240err_dma:
1241 kfree(priv->tx_skbuff);
1242err_tx_skbuff:
1243 kfree(priv->tx_skbuff_dma);
1244err_tx_skbuff_dma:
1245 kfree(priv->rx_skbuff);
1246err_rx_skbuff:
1247 kfree(priv->rx_skbuff_dma);
1248 return ret;
1249}
1250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251static void free_dma_desc_resources(struct stmmac_priv *priv)
1252{
1253 /* Release the DMA TX/RX socket buffers */
1254 dma_free_rx_skbufs(priv);
1255 dma_free_tx_skbufs(priv);
1256
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001257 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001258 if (!priv->extend_desc) {
1259 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001260 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001261 priv->dma_tx, priv->dma_tx_phy);
1262 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001263 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001264 priv->dma_rx, priv->dma_rx_phy);
1265 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001266 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001267 sizeof(struct dma_extended_desc),
1268 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001269 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001270 sizeof(struct dma_extended_desc),
1271 priv->dma_erx, priv->dma_rx_phy);
1272 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001273 kfree(priv->rx_skbuff_dma);
1274 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001275 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277}
1278
1279/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001281 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001282 * Description: it is used for configuring the DMA operation mode register in
1283 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001284 */
1285static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1286{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001287 int rxfifosz = priv->plat->rx_fifo_size;
1288
Sonic Zhange2a240c2013-08-28 18:55:39 +08001289 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001291 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001292 /*
1293 * In case of GMAC, SF mode can be enabled
1294 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001295 * 1) TX COE if actually supported
1296 * 2) There is no bugged Jumbo frame support
1297 * that needs to not insert csum in the TDES.
1298 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001299 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1300 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001301 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001302 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001303 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1304 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305}
1306
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001308 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001309 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001310 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001312static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313{
Beniamino Galvani38979572015-01-21 19:07:27 +01001314 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001315 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001317 spin_lock(&priv->tx_lock);
1318
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001319 priv->xstats.tx_clean++;
1320
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001321 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001323 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001324 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001325
1326 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001327 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328 else
1329 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001331 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001332 &priv->xstats, p,
1333 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001334 /* Check if the descriptor is owned by the DMA */
1335 if (unlikely(status & tx_dma_own))
1336 break;
1337
1338 /* Just consider the last segment and ...*/
1339 if (likely(!(status & tx_not_ls))) {
1340 /* ... verify the status error condition */
1341 if (unlikely(status & tx_err)) {
1342 priv->dev->stats.tx_errors++;
1343 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 priv->dev->stats.tx_packets++;
1345 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001346 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001347 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001348 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001350 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1351 if (priv->tx_skbuff_dma[entry].map_as_page)
1352 dma_unmap_page(priv->device,
1353 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001354 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 DMA_TO_DEVICE);
1356 else
1357 dma_unmap_single(priv->device,
1358 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001359 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001360 DMA_TO_DEVICE);
1361 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001362 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001363 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001364 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001365
1366 if (priv->hw->mode->clean_desc3)
1367 priv->hw->mode->clean_desc3(priv, p);
1368
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001369 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001370 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371
1372 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001373 pkts_compl++;
1374 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001375 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 priv->tx_skbuff[entry] = NULL;
1377 }
1378
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001379 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001381 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001382 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001383 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001384
1385 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1386
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001388 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001389 netif_tx_lock(priv->dev);
1390 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001391 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001392 if (netif_msg_tx_done(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01001393 netdev_dbg(priv->dev, "%s: restart transmit\n",
1394 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395 netif_wake_queue(priv->dev);
1396 }
1397 netif_tx_unlock(priv->dev);
1398 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001399
1400 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1401 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001402 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001403 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001404 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405}
1406
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001407static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001409 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410}
1411
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001412static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001413{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001414 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415}
1416
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001418 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001419 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001420 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001421 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001422 */
1423static void stmmac_tx_err(struct stmmac_priv *priv)
1424{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001425 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426 netif_stop_queue(priv->dev);
1427
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001428 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001429 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001430 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001431 if (priv->extend_desc)
1432 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1433 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001434 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001435 else
1436 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1437 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001438 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001439 priv->dirty_tx = 0;
1440 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001441 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001442 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001443
1444 priv->dev->stats.tx_errors++;
1445 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001446}
1447
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001448/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001449 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001450 * @priv: driver private structure
1451 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001452 * It calls the dwmac dma routine and schedule poll method in case of some
1453 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001454 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001455static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001456{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001458 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001459
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001460 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001461 if (likely((status & handle_rx)) || (status & handle_tx)) {
1462 if (likely(napi_schedule_prep(&priv->napi))) {
1463 stmmac_disable_dma_irq(priv);
1464 __napi_schedule(&priv->napi);
1465 }
1466 }
1467 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001469 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1470 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001471 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001472 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001473 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1474 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001475 else
1476 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001477 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001478 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001479 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001480 } else if (unlikely(status == tx_hard_error))
1481 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001482}
1483
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001484/**
1485 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1486 * @priv: driver private structure
1487 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1488 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001489static void stmmac_mmc_setup(struct stmmac_priv *priv)
1490{
1491 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001492 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001493
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001494 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1495 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1496 else
1497 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001498
1499 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001500
1501 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001502 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001503 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1504 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001505 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001506}
1507
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001508/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001509 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001510 * @priv: driver private structure
1511 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001512 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1513 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001514 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1516{
1517 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001518 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001519
1520 /* GMAC older than 3.50 has no extended descriptors */
1521 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001522 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001523 priv->extend_desc = 1;
1524 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001525 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001526
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001527 priv->hw->desc = &enh_desc_ops;
1528 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001529 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001530 priv->hw->desc = &ndesc_ops;
1531 }
1532}
1533
1534/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001535 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001536 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001537 * Description:
1538 * new GMAC chip generations have a new register to indicate the
1539 * presence of the optional feature/functions.
1540 * This can be also used to override the value passed through the
1541 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001542 */
1543static int stmmac_get_hw_features(struct stmmac_priv *priv)
1544{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001545 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001546
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001547 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001548 priv->hw->dma->get_hw_feature(priv->ioaddr,
1549 &priv->dma_cap);
1550 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001551 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001552
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001553 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001554}
1555
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001556/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001557 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001558 * @priv: driver private structure
1559 * Description:
1560 * it is to verify if the MAC address is valid, in case of failures it
1561 * generates a random MAC address
1562 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001563static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1564{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001565 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001566 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001567 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001568 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001569 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001570 netdev_info(priv->dev, "device MAC address %pM\n",
1571 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001572 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001573}
1574
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001575/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001576 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001577 * @priv: driver private structure
1578 * Description:
1579 * It inits the DMA invoking the specific MAC/GMAC callback.
1580 * Some DMA parameters can be passed from the platform;
1581 * in case of these are not passed a default is kept for the MAC or GMAC.
1582 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001583static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1584{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001585 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001586 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001587 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001588 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001589
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001590 if (priv->plat->dma_cfg) {
1591 pbl = priv->plat->dma_cfg->pbl;
1592 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001593 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001594 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001595 }
1596
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001597 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1598 atds = 1;
1599
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001600 ret = priv->hw->dma->reset(priv->ioaddr);
1601 if (ret) {
1602 dev_err(priv->device, "Failed to reset the dma\n");
1603 return ret;
1604 }
1605
1606 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001607 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1608
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001609 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1610 priv->rx_tail_addr = priv->dma_rx_phy +
1611 (DMA_RX_SIZE * sizeof(struct dma_desc));
1612 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1613 STMMAC_CHAN0);
1614
1615 priv->tx_tail_addr = priv->dma_tx_phy +
1616 (DMA_TX_SIZE * sizeof(struct dma_desc));
1617 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1618 STMMAC_CHAN0);
1619 }
1620
1621 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001622 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1623
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001624 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001625}
1626
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001627/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001628 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001629 * @data: data pointer
1630 * Description:
1631 * This is the timer handler to directly invoke the stmmac_tx_clean.
1632 */
1633static void stmmac_tx_timer(unsigned long data)
1634{
1635 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1636
1637 stmmac_tx_clean(priv);
1638}
1639
1640/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001641 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001642 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001643 * Description:
1644 * This inits the transmit coalesce parameters: i.e. timer rate,
1645 * timer handler and default threshold used for enabling the
1646 * interrupt on completion bit.
1647 */
1648static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1649{
1650 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1651 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1652 init_timer(&priv->txtimer);
1653 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1654 priv->txtimer.data = (unsigned long)priv;
1655 priv->txtimer.function = stmmac_tx_timer;
1656 add_timer(&priv->txtimer);
1657}
1658
1659/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001660 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001661 * @dev : pointer to the device structure.
1662 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001663 * this is the main function to setup the HW in a usable state because the
1664 * dma engine is reset, the core registers are configured (e.g. AXI,
1665 * Checksum features, timers). The DMA is ready to start receiving and
1666 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001667 * Return value:
1668 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1669 * file on failure.
1670 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001671static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001672{
1673 struct stmmac_priv *priv = netdev_priv(dev);
1674 int ret;
1675
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001676 /* DMA initialization and SW reset */
1677 ret = stmmac_init_dma_engine(priv);
1678 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001679 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1680 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001681 return ret;
1682 }
1683
1684 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001685 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001686
1687 /* If required, perform hw setup of the bus. */
1688 if (priv->plat->bus_setup)
1689 priv->plat->bus_setup(priv->ioaddr);
1690
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001691 /* PS and related bits will be programmed according to the speed */
1692 if (priv->hw->pcs) {
1693 int speed = priv->plat->mac_port_sel_speed;
1694
1695 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1696 (speed == SPEED_1000)) {
1697 priv->hw->ps = speed;
1698 } else {
1699 dev_warn(priv->device, "invalid port speed\n");
1700 priv->hw->ps = 0;
1701 }
1702 }
1703
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001705 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001706
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001707 ret = priv->hw->mac->rx_ipc(priv->hw);
1708 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001709 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001710 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001711 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001712 }
1713
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001714 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001715 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1716 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1717 else
1718 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001719
1720 /* Set the HW DMA mode and the COE */
1721 stmmac_dma_operation_mode(priv);
1722
1723 stmmac_mmc_setup(priv);
1724
Huacai Chenfe1319292014-12-19 22:38:18 +08001725 if (init_ptp) {
1726 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001727 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001728 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001729 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001730
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001731#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732 ret = stmmac_init_fs(dev);
1733 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001734 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1735 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001736#endif
1737 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001738 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001739 priv->hw->dma->start_tx(priv->ioaddr);
1740 priv->hw->dma->start_rx(priv->ioaddr);
1741
1742 /* Dump DMA/MAC registers */
1743 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001744 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001745 priv->hw->dma->dump_regs(priv->ioaddr);
1746 }
1747 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1748
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001749 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1750 priv->rx_riwt = MAX_DMA_RIWT;
1751 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1752 }
1753
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001754 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001755 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001756
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001757 /* set TX ring length */
1758 if (priv->hw->dma->set_tx_ring_len)
1759 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1760 (DMA_TX_SIZE - 1));
1761 /* set RX ring length */
1762 if (priv->hw->dma->set_rx_ring_len)
1763 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1764 (DMA_RX_SIZE - 1));
1765 /* Enable TSO */
1766 if (priv->tso)
1767 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1768
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001769 return 0;
1770}
1771
1772/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001773 * stmmac_open - open entry point of the driver
1774 * @dev : pointer to the device structure.
1775 * Description:
1776 * This function is the open entry point of the driver.
1777 * Return value:
1778 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1779 * file on failure.
1780 */
1781static int stmmac_open(struct net_device *dev)
1782{
1783 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784 int ret;
1785
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001786 stmmac_check_ether_addr(priv);
1787
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001788 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1789 priv->hw->pcs != STMMAC_PCS_TBI &&
1790 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001791 ret = stmmac_init_phy(dev);
1792 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001793 netdev_err(priv->dev,
1794 "%s: Cannot attach to PHY (error: %d)\n",
1795 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001796 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001797 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001798 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001800 /* Extra statistics */
1801 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1802 priv->xstats.threshold = tc;
1803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001805 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001806
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001807 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001808 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001809 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1810 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001811 goto dma_desc_error;
1812 }
1813
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001814 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1815 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001816 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1817 __func__);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001818 goto init_error;
1819 }
1820
Huacai Chenfe1319292014-12-19 22:38:18 +08001821 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001822 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001823 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001824 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825 }
1826
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001827 stmmac_init_tx_coalesce(priv);
1828
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001829 if (dev->phydev)
1830 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001831
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001832 /* Request the IRQ lines */
1833 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001834 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001835 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001836 netdev_err(priv->dev,
1837 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1838 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001839 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001840 }
1841
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001842 /* Request the Wake IRQ in case of another line is used for WoL */
1843 if (priv->wol_irq != dev->irq) {
1844 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1845 IRQF_SHARED, dev->name, dev);
1846 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001847 netdev_err(priv->dev,
1848 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1849 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001850 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001851 }
1852 }
1853
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001854 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001855 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001856 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1857 dev->name, dev);
1858 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001859 netdev_err(priv->dev,
1860 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1861 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001862 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001863 }
1864 }
1865
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001870
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001871lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001872 if (priv->wol_irq != dev->irq)
1873 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001874wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001875 free_irq(dev->irq, dev);
1876
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001877init_error:
1878 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001879dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001880 if (dev->phydev)
1881 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001882
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001883 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884}
1885
1886/**
1887 * stmmac_release - close entry point of the driver
1888 * @dev : device pointer.
1889 * Description:
1890 * This is the stop entry point of the driver.
1891 */
1892static int stmmac_release(struct net_device *dev)
1893{
1894 struct stmmac_priv *priv = netdev_priv(dev);
1895
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001896 if (priv->eee_enabled)
1897 del_timer_sync(&priv->eee_ctrl_timer);
1898
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001900 if (dev->phydev) {
1901 phy_stop(dev->phydev);
1902 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903 }
1904
1905 netif_stop_queue(dev);
1906
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001909 del_timer_sync(&priv->txtimer);
1910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911 /* Free the IRQ lines */
1912 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001913 if (priv->wol_irq != dev->irq)
1914 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001915 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001916 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917
1918 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001919 priv->hw->dma->stop_tx(priv->ioaddr);
1920 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921
1922 /* Release and free the Rx/Tx resources */
1923 free_dma_desc_resources(priv);
1924
avisconti19449bf2010-10-25 18:58:14 +00001925 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001926 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927
1928 netif_carrier_off(dev);
1929
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001930#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001931 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001932#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001933
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001934 stmmac_release_ptp(priv);
1935
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936 return 0;
1937}
1938
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001940 * stmmac_tso_allocator - close entry point of the driver
1941 * @priv: driver private structure
1942 * @des: buffer start address
1943 * @total_len: total length to fill in descriptors
1944 * @last_segmant: condition for the last descriptor
1945 * Description:
1946 * This function fills descriptor and request new descriptors according to
1947 * buffer length to fill
1948 */
1949static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1950 int total_len, bool last_segment)
1951{
1952 struct dma_desc *desc;
1953 int tmp_len;
1954 u32 buff_size;
1955
1956 tmp_len = total_len;
1957
1958 while (tmp_len > 0) {
1959 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1960 desc = priv->dma_tx + priv->cur_tx;
1961
Michael Weiserf8be0d72016-11-14 18:58:05 +01001962 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001963 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1964 TSO_MAX_BUFF_SIZE : tmp_len;
1965
1966 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1967 0, 1,
1968 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1969 0, 0);
1970
1971 tmp_len -= TSO_MAX_BUFF_SIZE;
1972 }
1973}
1974
1975/**
1976 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1977 * @skb : the socket buffer
1978 * @dev : device pointer
1979 * Description: this is the transmit function that is called on TSO frames
1980 * (support available on GMAC4 and newer chips).
1981 * Diagram below show the ring programming in case of TSO frames:
1982 *
1983 * First Descriptor
1984 * --------
1985 * | DES0 |---> buffer1 = L2/L3/L4 header
1986 * | DES1 |---> TCP Payload (can continue on next descr...)
1987 * | DES2 |---> buffer 1 and 2 len
1988 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1989 * --------
1990 * |
1991 * ...
1992 * |
1993 * --------
1994 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1995 * | DES1 | --|
1996 * | DES2 | --> buffer 1 and 2 len
1997 * | DES3 |
1998 * --------
1999 *
2000 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2001 */
2002static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2003{
2004 u32 pay_len, mss;
2005 int tmp_pay_len = 0;
2006 struct stmmac_priv *priv = netdev_priv(dev);
2007 int nfrags = skb_shinfo(skb)->nr_frags;
2008 unsigned int first_entry, des;
2009 struct dma_desc *desc, *first, *mss_desc = NULL;
2010 u8 proto_hdr_len;
2011 int i;
2012
2013 spin_lock(&priv->tx_lock);
2014
2015 /* Compute header lengths */
2016 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2017
2018 /* Desc availability based on threshold should be enough safe */
2019 if (unlikely(stmmac_tx_avail(priv) <
2020 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2021 if (!netif_queue_stopped(dev)) {
2022 netif_stop_queue(dev);
2023 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002024 netdev_err(priv->dev,
2025 "%s: Tx Ring full when queue awake\n",
2026 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002027 }
2028 spin_unlock(&priv->tx_lock);
2029 return NETDEV_TX_BUSY;
2030 }
2031
2032 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2033
2034 mss = skb_shinfo(skb)->gso_size;
2035
2036 /* set new MSS value if needed */
2037 if (mss != priv->mss) {
2038 mss_desc = priv->dma_tx + priv->cur_tx;
2039 priv->hw->desc->set_mss(mss_desc, mss);
2040 priv->mss = mss;
2041 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2042 }
2043
2044 if (netif_msg_tx_queued(priv)) {
2045 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2046 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2047 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2048 skb->data_len);
2049 }
2050
2051 first_entry = priv->cur_tx;
2052
2053 desc = priv->dma_tx + first_entry;
2054 first = desc;
2055
2056 /* first descriptor: fill Headers on Buf1 */
2057 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2058 DMA_TO_DEVICE);
2059 if (dma_mapping_error(priv->device, des))
2060 goto dma_map_err;
2061
2062 priv->tx_skbuff_dma[first_entry].buf = des;
2063 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2064 priv->tx_skbuff[first_entry] = skb;
2065
Michael Weiserf8be0d72016-11-14 18:58:05 +01002066 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002067
2068 /* Fill start of payload in buff2 of first descriptor */
2069 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002070 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002071
2072 /* If needed take extra descriptors to fill the remaining payload */
2073 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2074
2075 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2076
2077 /* Prepare fragments */
2078 for (i = 0; i < nfrags; i++) {
2079 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2080
2081 des = skb_frag_dma_map(priv->device, frag, 0,
2082 skb_frag_size(frag),
2083 DMA_TO_DEVICE);
2084
2085 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2086 (i == nfrags - 1));
2087
2088 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2089 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2090 priv->tx_skbuff[priv->cur_tx] = NULL;
2091 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2092 }
2093
2094 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2095
2096 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2097
2098 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2099 if (netif_msg_hw(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002100 netdev_dbg(priv->dev, "%s: stop transmitted packets\n",
2101 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002102 netif_stop_queue(dev);
2103 }
2104
2105 dev->stats.tx_bytes += skb->len;
2106 priv->xstats.tx_tso_frames++;
2107 priv->xstats.tx_tso_nfrags += nfrags;
2108
2109 /* Manage tx mitigation */
2110 priv->tx_count_frames += nfrags + 1;
2111 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2112 mod_timer(&priv->txtimer,
2113 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2114 } else {
2115 priv->tx_count_frames = 0;
2116 priv->hw->desc->set_tx_ic(desc);
2117 priv->xstats.tx_set_ic_bit++;
2118 }
2119
2120 if (!priv->hwts_tx_en)
2121 skb_tx_timestamp(skb);
2122
2123 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2124 priv->hwts_tx_en)) {
2125 /* declare that device is doing timestamping */
2126 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2127 priv->hw->desc->enable_tx_timestamp(first);
2128 }
2129
2130 /* Complete the first descriptor before granting the DMA */
2131 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2132 proto_hdr_len,
2133 pay_len,
2134 1, priv->tx_skbuff_dma[first_entry].last_segment,
2135 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2136
2137 /* If context desc is used to change MSS */
2138 if (mss_desc)
2139 priv->hw->desc->set_tx_owner(mss_desc);
2140
2141 /* The own bit must be the latest setting done when prepare the
2142 * descriptor and then barrier is needed to make sure that
2143 * all is coherent before granting the DMA engine.
2144 */
2145 smp_wmb();
2146
2147 if (netif_msg_pktdata(priv)) {
2148 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2149 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2150 priv->cur_tx, first, nfrags);
2151
2152 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2153 0);
2154
2155 pr_info(">>> frame to be transmitted: ");
2156 print_pkt(skb->data, skb_headlen(skb));
2157 }
2158
2159 netdev_sent_queue(dev, skb->len);
2160
2161 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2162 STMMAC_CHAN0);
2163
2164 spin_unlock(&priv->tx_lock);
2165 return NETDEV_TX_OK;
2166
2167dma_map_err:
2168 spin_unlock(&priv->tx_lock);
2169 dev_err(priv->device, "Tx dma map failed\n");
2170 dev_kfree_skb(skb);
2171 priv->dev->stats.tx_dropped++;
2172 return NETDEV_TX_OK;
2173}
2174
2175/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002176 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 * @skb : the socket buffer
2178 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002179 * Description : this is the tx entry point of the driver.
2180 * It programs the chain or the ring and supports oversized frames
2181 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002182 */
2183static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2184{
2185 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002186 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002187 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002189 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002191 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002192 unsigned int des;
2193
2194 /* Manage oversized TCP frames for GMAC4 device */
2195 if (skb_is_gso(skb) && priv->tso) {
2196 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2197 return stmmac_tso_xmit(skb, dev);
2198 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002200 spin_lock(&priv->tx_lock);
2201
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002202 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002203 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002204 if (!netif_queue_stopped(dev)) {
2205 netif_stop_queue(dev);
2206 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002207 netdev_err(priv->dev,
2208 "%s: Tx Ring full when queue awake\n",
2209 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002210 }
2211 return NETDEV_TX_BUSY;
2212 }
2213
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002214 if (priv->tx_path_in_lpi_mode)
2215 stmmac_disable_eee_mode(priv);
2216
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002217 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002218 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219
Michał Mirosław5e982f32011-04-09 02:46:55 +00002220 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002221
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002222 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002223 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002224 else
2225 desc = priv->dma_tx + entry;
2226
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002227 first = desc;
2228
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002229 priv->tx_skbuff[first_entry] = skb;
2230
2231 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002232 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002233 if (enh_desc)
2234 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2235
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002236 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2237 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002238 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002239 if (unlikely(entry < 0))
2240 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002241 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002242
2243 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002244 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2245 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002246 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002248 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2249
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002250 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002251 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002252 else
2253 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002254
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002255 des = skb_frag_dma_map(priv->device, frag, 0, len,
2256 DMA_TO_DEVICE);
2257 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002258 goto dma_map_err; /* should reuse desc w/o issues */
2259
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002260 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002261
Michael Weiserf8be0d72016-11-14 18:58:05 +01002262 priv->tx_skbuff_dma[entry].buf = des;
2263 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2264 desc->des0 = cpu_to_le32(des);
2265 else
2266 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002267
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002268 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002269 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002270 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2271
2272 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002273 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002274 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275 }
2276
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002277 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2278
2279 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002282 void *tx_head;
2283
LABBE Corentin38ddc592016-11-16 20:09:39 +01002284 netdev_dbg(priv->dev,
2285 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2286 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2287 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002288
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002289 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002290 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002291 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002292 tx_head = (void *)priv->dma_tx;
2293
2294 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002295
LABBE Corentin38ddc592016-11-16 20:09:39 +01002296 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002297 print_pkt(skb->data, skb->len);
2298 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002299
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002300 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002301 if (netif_msg_hw(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002302 netdev_dbg(priv->dev,
2303 "%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002304 netif_stop_queue(dev);
2305 }
2306
2307 dev->stats.tx_bytes += skb->len;
2308
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002309 /* According to the coalesce parameter the IC bit for the latest
2310 * segment is reset and the timer re-started to clean the tx status.
2311 * This approach takes care about the fragments: desc is the first
2312 * element in case of no SG.
2313 */
2314 priv->tx_count_frames += nfrags + 1;
2315 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2316 mod_timer(&priv->txtimer,
2317 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2318 } else {
2319 priv->tx_count_frames = 0;
2320 priv->hw->desc->set_tx_ic(desc);
2321 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002322 }
2323
2324 if (!priv->hwts_tx_en)
2325 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002326
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002327 /* Ready to fill the first descriptor and set the OWN bit w/o any
2328 * problems because all the descriptors are actually ready to be
2329 * passed to the DMA engine.
2330 */
2331 if (likely(!is_jumbo)) {
2332 bool last_segment = (nfrags == 0);
2333
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002334 des = dma_map_single(priv->device, skb->data,
2335 nopaged_len, DMA_TO_DEVICE);
2336 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002337 goto dma_map_err;
2338
Michael Weiserf8be0d72016-11-14 18:58:05 +01002339 priv->tx_skbuff_dma[first_entry].buf = des;
2340 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2341 first->des0 = cpu_to_le32(des);
2342 else
2343 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002344
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002345 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2346 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2347
2348 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2349 priv->hwts_tx_en)) {
2350 /* declare that device is doing timestamping */
2351 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2352 priv->hw->desc->enable_tx_timestamp(first);
2353 }
2354
2355 /* Prepare the first descriptor setting the OWN bit too */
2356 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2357 csum_insertion, priv->mode, 1,
2358 last_segment);
2359
2360 /* The own bit must be the latest setting done when prepare the
2361 * descriptor and then barrier is needed to make sure that
2362 * all is coherent before granting the DMA engine.
2363 */
2364 smp_wmb();
2365 }
2366
Beniamino Galvani38979572015-01-21 19:07:27 +01002367 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002368
2369 if (priv->synopsys_id < DWMAC_CORE_4_00)
2370 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2371 else
2372 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2373 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002374
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002375 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002376 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002377
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002378dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002379 spin_unlock(&priv->tx_lock);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002380 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002381 dev_kfree_skb(skb);
2382 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002383 return NETDEV_TX_OK;
2384}
2385
Vince Bridgersb9381982014-01-14 13:42:05 -06002386static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2387{
2388 struct ethhdr *ehdr;
2389 u16 vlanid;
2390
2391 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2392 NETIF_F_HW_VLAN_CTAG_RX &&
2393 !__vlan_get_tag(skb, &vlanid)) {
2394 /* pop the vlan tag */
2395 ehdr = (struct ethhdr *)skb->data;
2396 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2397 skb_pull(skb, VLAN_HLEN);
2398 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2399 }
2400}
2401
2402
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002403static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2404{
2405 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2406 return 0;
2407
2408 return 1;
2409}
2410
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002411/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002412 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002413 * @priv: driver private structure
2414 * Description : this is to reallocate the skb for the reception process
2415 * that is based on zero-copy.
2416 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002417static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2418{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002419 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002420 unsigned int entry = priv->dirty_rx;
2421 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002423 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002424 struct dma_desc *p;
2425
2426 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002427 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002428 else
2429 p = priv->dma_rx + entry;
2430
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002431 if (likely(priv->rx_skbuff[entry] == NULL)) {
2432 struct sk_buff *skb;
2433
Eric Dumazetacb600d2012-10-05 06:23:55 +00002434 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002435 if (unlikely(!skb)) {
2436 /* so for a while no zero-copy! */
2437 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2438 if (unlikely(net_ratelimit()))
2439 dev_err(priv->device,
2440 "fail to alloc skb entry %d\n",
2441 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002442 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002443 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002444
2445 priv->rx_skbuff[entry] = skb;
2446 priv->rx_skbuff_dma[entry] =
2447 dma_map_single(priv->device, skb->data, bfsize,
2448 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002449 if (dma_mapping_error(priv->device,
2450 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002451 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002452 dev_kfree_skb(skb);
2453 break;
2454 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002455
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002456 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002457 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002458 p->des1 = 0;
2459 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002460 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002461 }
2462 if (priv->hw->mode->refill_desc3)
2463 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002464
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002465 if (priv->rx_zeroc_thresh > 0)
2466 priv->rx_zeroc_thresh--;
2467
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002468 if (netif_msg_rx_status(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002469 netdev_dbg(priv->dev,
2470 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002471 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002472 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002473
2474 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2475 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2476 else
2477 priv->hw->desc->set_rx_owner(p);
2478
Deepak Sikri8e839892012-07-08 21:14:45 +00002479 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002480
2481 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002482 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002483 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002484}
2485
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002486/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002487 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002488 * @priv: driver private structure
2489 * @limit: napi bugget.
2490 * Description : this the function called by the napi poll method.
2491 * It gets all the frames inside the ring.
2492 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002493static int stmmac_rx(struct stmmac_priv *priv, int limit)
2494{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002495 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002496 unsigned int next_entry;
2497 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002498 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002499
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002500 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002501 void *rx_head;
2502
LABBE Corentin38ddc592016-11-16 20:09:39 +01002503 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002504 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002505 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002506 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002507 rx_head = (void *)priv->dma_rx;
2508
2509 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002510 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002511 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002512 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002513 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002514
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002515 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002516 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002517 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002518 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002519
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002520 /* read the status of the incoming frame */
2521 status = priv->hw->desc->rx_status(&priv->dev->stats,
2522 &priv->xstats, p);
2523 /* check if managed by the DMA otherwise go ahead */
2524 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002525 break;
2526
2527 count++;
2528
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002529 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2530 next_entry = priv->cur_rx;
2531
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002532 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002533 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002534 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002535 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002536
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002537 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2538 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2539 &priv->xstats,
2540 priv->dma_erx +
2541 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002542 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002543 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002544 if (priv->hwts_rx_en && !priv->extend_desc) {
2545 /* DESC2 & DESC3 will be overwitten by device
2546 * with timestamp value, hence reinitialize
2547 * them in stmmac_rx_refill() function so that
2548 * device can reuse it.
2549 */
2550 priv->rx_skbuff[entry] = NULL;
2551 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002552 priv->rx_skbuff_dma[entry],
2553 priv->dma_buf_sz,
2554 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002555 }
2556 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002557 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002558 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002559 unsigned int des;
2560
2561 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002562 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002563 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002564 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002565
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002566 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2567
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002568 /* If frame length is greather than skb buffer size
2569 * (preallocated during init) then the packet is
2570 * ignored
2571 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002572 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002573 netdev_err(priv->dev,
2574 "len %d larger than size (%d)\n",
2575 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002576 priv->dev->stats.rx_length_errors++;
2577 break;
2578 }
2579
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002580 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002581 * Type frames (LLC/LLC-SNAP)
2582 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002583 if (unlikely(status != llc_snap))
2584 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002586 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002587 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2588 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002589 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002590 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2591 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002592 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002593
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002594 /* The zero-copy is always used for all the sizes
2595 * in case of GMAC4 because it needs
2596 * to refill the used descriptors, always.
2597 */
2598 if (unlikely(!priv->plat->has_gmac4 &&
2599 ((frame_len < priv->rx_copybreak) ||
2600 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002601 skb = netdev_alloc_skb_ip_align(priv->dev,
2602 frame_len);
2603 if (unlikely(!skb)) {
2604 if (net_ratelimit())
2605 dev_warn(priv->device,
2606 "packet dropped\n");
2607 priv->dev->stats.rx_dropped++;
2608 break;
2609 }
2610
2611 dma_sync_single_for_cpu(priv->device,
2612 priv->rx_skbuff_dma
2613 [entry], frame_len,
2614 DMA_FROM_DEVICE);
2615 skb_copy_to_linear_data(skb,
2616 priv->
2617 rx_skbuff[entry]->data,
2618 frame_len);
2619
2620 skb_put(skb, frame_len);
2621 dma_sync_single_for_device(priv->device,
2622 priv->rx_skbuff_dma
2623 [entry], frame_len,
2624 DMA_FROM_DEVICE);
2625 } else {
2626 skb = priv->rx_skbuff[entry];
2627 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002628 netdev_err(priv->dev,
2629 "%s: Inconsistent Rx chain\n",
2630 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002631 priv->dev->stats.rx_dropped++;
2632 break;
2633 }
2634 prefetch(skb->data - NET_IP_ALIGN);
2635 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002636 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002637
2638 skb_put(skb, frame_len);
2639 dma_unmap_single(priv->device,
2640 priv->rx_skbuff_dma[entry],
2641 priv->dma_buf_sz,
2642 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002645 stmmac_get_rx_hwtstamp(priv, entry, skb);
2646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002648 netdev_dbg(priv->dev, "frame received (%dbytes)",
2649 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002650 print_pkt(skb->data, frame_len);
2651 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002652
Vince Bridgersb9381982014-01-14 13:42:05 -06002653 stmmac_rx_vlan(priv->dev, skb);
2654
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002655 skb->protocol = eth_type_trans(skb, priv->dev);
2656
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002657 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002658 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002659 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002660 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002661
2662 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002663
2664 priv->dev->stats.rx_packets++;
2665 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666 }
2667 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668 }
2669
2670 stmmac_rx_refill(priv);
2671
2672 priv->xstats.rx_pkt_n += count;
2673
2674 return count;
2675}
2676
2677/**
2678 * stmmac_poll - stmmac poll method (NAPI)
2679 * @napi : pointer to the napi structure.
2680 * @budget : maximum number of packets that the current CPU can receive from
2681 * all interfaces.
2682 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002683 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002684 */
2685static int stmmac_poll(struct napi_struct *napi, int budget)
2686{
2687 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2688 int work_done = 0;
2689
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002690 priv->xstats.napi_poll++;
2691 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002693 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694 if (work_done < budget) {
2695 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002696 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002697 }
2698 return work_done;
2699}
2700
2701/**
2702 * stmmac_tx_timeout
2703 * @dev : Pointer to net device structure
2704 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002705 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002706 * netdev structure and arrange for the device to be reset to a sane state
2707 * in order to transmit a new packet.
2708 */
2709static void stmmac_tx_timeout(struct net_device *dev)
2710{
2711 struct stmmac_priv *priv = netdev_priv(dev);
2712
2713 /* Clear Tx resources and restart transmitting again */
2714 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002715}
2716
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002717/**
Jiri Pirko01789342011-08-16 06:29:00 +00002718 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719 * @dev : pointer to the device structure
2720 * Description:
2721 * This function is a driver entry point which gets called by the kernel
2722 * whenever multicast addresses must be enabled/disabled.
2723 * Return value:
2724 * void.
2725 */
Jiri Pirko01789342011-08-16 06:29:00 +00002726static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727{
2728 struct stmmac_priv *priv = netdev_priv(dev);
2729
Vince Bridgers3b57de92014-07-31 15:49:17 -05002730 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002731}
2732
2733/**
2734 * stmmac_change_mtu - entry point to change MTU size for the device.
2735 * @dev : device pointer.
2736 * @new_mtu : the new MTU size for the device.
2737 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2738 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2739 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2740 * Return value:
2741 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2742 * file on failure.
2743 */
2744static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2745{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002746 struct stmmac_priv *priv = netdev_priv(dev);
2747
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002748 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002749 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002750 return -EBUSY;
2751 }
2752
Michał Mirosław5e982f32011-04-09 02:46:55 +00002753 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002754
Michał Mirosław5e982f32011-04-09 02:46:55 +00002755 netdev_update_features(dev);
2756
2757 return 0;
2758}
2759
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002760static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002761 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002762{
2763 struct stmmac_priv *priv = netdev_priv(dev);
2764
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002765 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002766 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002767
Michał Mirosław5e982f32011-04-09 02:46:55 +00002768 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002769 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002770
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002771 /* Some GMAC devices have a bugged Jumbo frame support that
2772 * needs to have the Tx COE disabled for oversized frames
2773 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002774 * the TX csum insertionin the TDES and not use SF.
2775 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002776 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002777 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002778
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002779 /* Disable tso if asked by ethtool */
2780 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2781 if (features & NETIF_F_TSO)
2782 priv->tso = true;
2783 else
2784 priv->tso = false;
2785 }
2786
Michał Mirosław5e982f32011-04-09 02:46:55 +00002787 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002788}
2789
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002790static int stmmac_set_features(struct net_device *netdev,
2791 netdev_features_t features)
2792{
2793 struct stmmac_priv *priv = netdev_priv(netdev);
2794
2795 /* Keep the COE Type in case of csum is supporting */
2796 if (features & NETIF_F_RXCSUM)
2797 priv->hw->rx_csum = priv->plat->rx_coe;
2798 else
2799 priv->hw->rx_csum = 0;
2800 /* No check needed because rx_coe has been set before and it will be
2801 * fixed in case of issue.
2802 */
2803 priv->hw->mac->rx_ipc(priv->hw);
2804
2805 return 0;
2806}
2807
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002808/**
2809 * stmmac_interrupt - main ISR
2810 * @irq: interrupt number.
2811 * @dev_id: to pass the net device pointer.
2812 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002813 * It can call:
2814 * o DMA service routine (to manage incoming frame reception and transmission
2815 * status)
2816 * o Core interrupts to manage: remote wake-up, management counter, LPI
2817 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002818 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002819static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2820{
2821 struct net_device *dev = (struct net_device *)dev_id;
2822 struct stmmac_priv *priv = netdev_priv(dev);
2823
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002824 if (priv->irq_wake)
2825 pm_wakeup_event(priv->device, 0);
2826
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002827 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002828 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002829 return IRQ_NONE;
2830 }
2831
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002832 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002834 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002835 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002836 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002837 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002838 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002839 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002840 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002841 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002842 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002843 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2844 priv->rx_tail_addr,
2845 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002846 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002847
2848 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002849 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002850 if (priv->xstats.pcs_link)
2851 netif_carrier_on(dev);
2852 else
2853 netif_carrier_off(dev);
2854 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002855 }
2856
2857 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002858 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002859
2860 return IRQ_HANDLED;
2861}
2862
2863#ifdef CONFIG_NET_POLL_CONTROLLER
2864/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002865 * to allow network I/O with interrupts disabled.
2866 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002867static void stmmac_poll_controller(struct net_device *dev)
2868{
2869 disable_irq(dev->irq);
2870 stmmac_interrupt(dev->irq, dev);
2871 enable_irq(dev->irq);
2872}
2873#endif
2874
2875/**
2876 * stmmac_ioctl - Entry point for the Ioctl
2877 * @dev: Device pointer.
2878 * @rq: An IOCTL specefic structure, that can contain a pointer to
2879 * a proprietary structure used to pass information to the driver.
2880 * @cmd: IOCTL command
2881 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002882 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002883 */
2884static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2885{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002886 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002887
2888 if (!netif_running(dev))
2889 return -EINVAL;
2890
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002891 switch (cmd) {
2892 case SIOCGMIIPHY:
2893 case SIOCGMIIREG:
2894 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002895 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002896 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002897 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002898 break;
2899 case SIOCSHWTSTAMP:
2900 ret = stmmac_hwtstamp_ioctl(dev, rq);
2901 break;
2902 default:
2903 break;
2904 }
Richard Cochran28b04112010-07-17 08:48:55 +00002905
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002906 return ret;
2907}
2908
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002909#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002910static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002911
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002912static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002913 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002914{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002916 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2917 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002918
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002919 for (i = 0; i < size; i++) {
2920 u64 x;
2921 if (extend_desc) {
2922 x = *(u64 *) ep;
2923 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002924 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002925 le32_to_cpu(ep->basic.des0),
2926 le32_to_cpu(ep->basic.des1),
2927 le32_to_cpu(ep->basic.des2),
2928 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002929 ep++;
2930 } else {
2931 x = *(u64 *) p;
2932 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002933 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002934 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2935 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002936 p++;
2937 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002938 seq_printf(seq, "\n");
2939 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002940}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002941
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002942static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2943{
2944 struct net_device *dev = seq->private;
2945 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002946
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002947 if (priv->extend_desc) {
2948 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002949 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002950 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002951 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002952 } else {
2953 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002954 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002955 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002956 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002957 }
2958
2959 return 0;
2960}
2961
2962static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2963{
2964 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2965}
2966
2967static const struct file_operations stmmac_rings_status_fops = {
2968 .owner = THIS_MODULE,
2969 .open = stmmac_sysfs_ring_open,
2970 .read = seq_read,
2971 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002972 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002973};
2974
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002975static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2976{
2977 struct net_device *dev = seq->private;
2978 struct stmmac_priv *priv = netdev_priv(dev);
2979
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002980 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002981 seq_printf(seq, "DMA HW features not supported\n");
2982 return 0;
2983 }
2984
2985 seq_printf(seq, "==============================\n");
2986 seq_printf(seq, "\tDMA HW features\n");
2987 seq_printf(seq, "==============================\n");
2988
2989 seq_printf(seq, "\t10/100 Mbps %s\n",
2990 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2991 seq_printf(seq, "\t1000 Mbps %s\n",
2992 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2993 seq_printf(seq, "\tHalf duple %s\n",
2994 (priv->dma_cap.half_duplex) ? "Y" : "N");
2995 seq_printf(seq, "\tHash Filter: %s\n",
2996 (priv->dma_cap.hash_filter) ? "Y" : "N");
2997 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2998 (priv->dma_cap.multi_addr) ? "Y" : "N");
2999 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
3000 (priv->dma_cap.pcs) ? "Y" : "N");
3001 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3002 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3003 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3004 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3005 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3006 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3007 seq_printf(seq, "\tRMON module: %s\n",
3008 (priv->dma_cap.rmon) ? "Y" : "N");
3009 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3010 (priv->dma_cap.time_stamp) ? "Y" : "N");
3011 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
3012 (priv->dma_cap.atime_stamp) ? "Y" : "N");
3013 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
3014 (priv->dma_cap.eee) ? "Y" : "N");
3015 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3016 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3017 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003018 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3019 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3020 (priv->dma_cap.rx_coe) ? "Y" : "N");
3021 } else {
3022 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3023 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3024 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3025 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3026 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003027 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3028 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3029 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3030 priv->dma_cap.number_rx_channel);
3031 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3032 priv->dma_cap.number_tx_channel);
3033 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3034 (priv->dma_cap.enh_desc) ? "Y" : "N");
3035
3036 return 0;
3037}
3038
3039static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3040{
3041 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3042}
3043
3044static const struct file_operations stmmac_dma_cap_fops = {
3045 .owner = THIS_MODULE,
3046 .open = stmmac_sysfs_dma_cap_open,
3047 .read = seq_read,
3048 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003049 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003050};
3051
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003052static int stmmac_init_fs(struct net_device *dev)
3053{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003054 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003055
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003056 /* Create per netdev entries */
3057 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3058
3059 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003060 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003061
3062 return -ENOMEM;
3063 }
3064
3065 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003066 priv->dbgfs_rings_status =
3067 debugfs_create_file("descriptors_status", S_IRUGO,
3068 priv->dbgfs_dir, dev,
3069 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003070
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003071 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003072 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003073 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003074
3075 return -ENOMEM;
3076 }
3077
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003078 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003079 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3080 priv->dbgfs_dir,
3081 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003082
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003083 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003084 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003085 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003086
3087 return -ENOMEM;
3088 }
3089
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003090 return 0;
3091}
3092
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003093static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003094{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003095 struct stmmac_priv *priv = netdev_priv(dev);
3096
3097 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003098}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003099#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003101static const struct net_device_ops stmmac_netdev_ops = {
3102 .ndo_open = stmmac_open,
3103 .ndo_start_xmit = stmmac_xmit,
3104 .ndo_stop = stmmac_release,
3105 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003106 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003107 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003108 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003109 .ndo_tx_timeout = stmmac_tx_timeout,
3110 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003111#ifdef CONFIG_NET_POLL_CONTROLLER
3112 .ndo_poll_controller = stmmac_poll_controller,
3113#endif
3114 .ndo_set_mac_address = eth_mac_addr,
3115};
3116
3117/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003118 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003119 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003120 * Description: this function is to configure the MAC device according to
3121 * some platform parameters or the HW capability register. It prepares the
3122 * driver to use either ring or chain modes and to setup either enhanced or
3123 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003124 */
3125static int stmmac_hw_init(struct stmmac_priv *priv)
3126{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003127 struct mac_device_info *mac;
3128
3129 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003130 if (priv->plat->has_gmac) {
3131 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003132 mac = dwmac1000_setup(priv->ioaddr,
3133 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003134 priv->plat->unicast_filter_entries,
3135 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 } else if (priv->plat->has_gmac4) {
3137 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3138 mac = dwmac4_setup(priv->ioaddr,
3139 priv->plat->multicast_filter_bins,
3140 priv->plat->unicast_filter_entries,
3141 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003142 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003143 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003144 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003145 if (!mac)
3146 return -ENOMEM;
3147
3148 priv->hw = mac;
3149
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003150 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003151 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3152 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003153 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003154 if (chain_mode) {
3155 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003156 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003157 priv->mode = STMMAC_CHAIN_MODE;
3158 } else {
3159 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003160 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003161 priv->mode = STMMAC_RING_MODE;
3162 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003163 }
3164
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003165 /* Get the HW capability (new GMAC newer than 3.50a) */
3166 priv->hw_cap_support = stmmac_get_hw_features(priv);
3167 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003168 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003169
3170 /* We can override some gmac/dma configuration fields: e.g.
3171 * enh_desc, tx_coe (e.g. that are passed through the
3172 * platform) with the values from the HW capability
3173 * register (if supported).
3174 */
3175 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003176 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003177 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003178
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003179 /* TXCOE doesn't work in thresh DMA mode */
3180 if (priv->plat->force_thresh_dma_mode)
3181 priv->plat->tx_coe = 0;
3182 else
3183 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3184
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003185 /* In case of GMAC4 rx_coe is from HW cap register. */
3186 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003187
3188 if (priv->dma_cap.rx_coe_type2)
3189 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3190 else if (priv->dma_cap.rx_coe_type1)
3191 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3192
LABBE Corentin38ddc592016-11-16 20:09:39 +01003193 } else {
3194 dev_info(priv->device, "No HW DMA feature register supported\n");
3195 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003196
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003197 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3198 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3199 priv->hw->desc = &dwmac4_desc_ops;
3200 else
3201 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003202
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003203 if (priv->plat->rx_coe) {
3204 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003205 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003206 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003207 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003208 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003209 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003210 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003211
3212 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003213 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003214 device_set_wakeup_capable(priv->device, 1);
3215 }
3216
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003217 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003218 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003219
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003220 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003221}
3222
3223/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003224 * stmmac_dvr_probe
3225 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003226 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003227 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003228 * Description: this is the main probe function used to
3229 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003230 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003231 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003232 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003233int stmmac_dvr_probe(struct device *device,
3234 struct plat_stmmacenet_data *plat_dat,
3235 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003236{
3237 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003238 struct net_device *ndev = NULL;
3239 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003240
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003241 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003242 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003243 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003244
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003245 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003246
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003247 priv = netdev_priv(ndev);
3248 priv->device = device;
3249 priv->dev = ndev;
3250
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003251 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003252 priv->pause = pause;
3253 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003254 priv->ioaddr = res->addr;
3255 priv->dev->base_addr = (unsigned long)res->addr;
3256
3257 priv->dev->irq = res->irq;
3258 priv->wol_irq = res->wol_irq;
3259 priv->lpi_irq = res->lpi_irq;
3260
3261 if (res->mac)
3262 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003263
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003264 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003265
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003266 /* Verify driver arguments */
3267 stmmac_verify_args();
3268
3269 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003270 * this needs to have multiple instances
3271 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003272 if ((phyaddr >= 0) && (phyaddr <= 31))
3273 priv->plat->phy_addr = phyaddr;
3274
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003275 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3276 if (IS_ERR(priv->stmmac_clk)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003277 netdev_warn(priv->dev, "%s: warning: cannot get CSR clock\n",
3278 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003279 /* If failed to obtain stmmac_clk and specific clk_csr value
3280 * is NOT passed from the platform, probe fail.
3281 */
3282 if (!priv->plat->clk_csr) {
3283 ret = PTR_ERR(priv->stmmac_clk);
3284 goto error_clk_get;
3285 } else {
3286 priv->stmmac_clk = NULL;
3287 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003288 }
3289 clk_prepare_enable(priv->stmmac_clk);
3290
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003291 priv->pclk = devm_clk_get(priv->device, "pclk");
3292 if (IS_ERR(priv->pclk)) {
3293 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3294 ret = -EPROBE_DEFER;
3295 goto error_pclk_get;
3296 }
3297 priv->pclk = NULL;
3298 }
3299 clk_prepare_enable(priv->pclk);
3300
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003301 priv->stmmac_rst = devm_reset_control_get(priv->device,
3302 STMMAC_RESOURCE_NAME);
3303 if (IS_ERR(priv->stmmac_rst)) {
3304 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3305 ret = -EPROBE_DEFER;
3306 goto error_hw_init;
3307 }
3308 dev_info(priv->device, "no reset control found\n");
3309 priv->stmmac_rst = NULL;
3310 }
3311 if (priv->stmmac_rst)
3312 reset_control_deassert(priv->stmmac_rst);
3313
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003314 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003315 ret = stmmac_hw_init(priv);
3316 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003317 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003318
3319 ndev->netdev_ops = &stmmac_netdev_ops;
3320
3321 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3322 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003323
3324 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3325 ndev->hw_features |= NETIF_F_TSO;
3326 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003327 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003328 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003329 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3330 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003331#ifdef STMMAC_VLAN_TAG_USED
3332 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003333 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334#endif
3335 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3336
Jarod Wilson44770e12016-10-17 15:54:17 -04003337 /* MTU range: 46 - hw-specific max */
3338 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3339 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3340 ndev->max_mtu = JUMBO_LEN;
3341 else
3342 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3343 if (priv->plat->maxmtu < ndev->max_mtu)
3344 ndev->max_mtu = priv->plat->maxmtu;
3345
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346 if (flow_ctrl)
3347 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3348
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003349 /* Rx Watchdog is available in the COREs newer than the 3.40.
3350 * In some case, for example on bugged HW this feature
3351 * has to be disable and this can be done by passing the
3352 * riwt_off field from the platform.
3353 */
3354 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3355 priv->use_riwt = 1;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003356 netdev_info(priv->dev, "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003357 }
3358
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003359 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003360
Vlad Lunguf8e96162010-11-29 22:52:52 +00003361 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003362 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003363
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003364 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003365 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003366 netdev_err(priv->dev, "%s: ERROR %i registering the device\n",
3367 __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003368 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003369 }
3370
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003371 /* If a specific clk_csr value is passed from the platform
3372 * this means that the CSR Clock Range selection cannot be
3373 * changed at run-time and it is fixed. Viceversa the driver'll try to
3374 * set the MDC clock dynamically according to the csr actual
3375 * clock input.
3376 */
3377 if (!priv->plat->clk_csr)
3378 stmmac_clk_csr_set(priv);
3379 else
3380 priv->clk_csr = priv->plat->clk_csr;
3381
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003382 stmmac_check_pcs_mode(priv);
3383
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003384 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3385 priv->hw->pcs != STMMAC_PCS_TBI &&
3386 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003387 /* MDIO bus Registration */
3388 ret = stmmac_mdio_register(ndev);
3389 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003390 netdev_err(priv->dev,
3391 "%s: MDIO bus (id: %d) registration failed",
3392 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003393 goto error_mdio_register;
3394 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003395 }
3396
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003397 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003398
Viresh Kumar6a81c262012-07-30 14:39:41 -07003399error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003400 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003401error_netdev_register:
3402 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003403error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003404 clk_disable_unprepare(priv->pclk);
3405error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003406 clk_disable_unprepare(priv->stmmac_clk);
3407error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003408 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003409
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003410 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003411}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003412EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
3414/**
3415 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003416 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003417 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003418 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003420int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003422 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003423 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003424
LABBE Corentin38ddc592016-11-16 20:09:39 +01003425 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003426
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003427 priv->hw->dma->stop_rx(priv->ioaddr);
3428 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003430 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003431 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432 unregister_netdev(ndev);
Peter Chen4613b272016-08-01 15:02:42 +08003433 of_node_put(priv->plat->phy_node);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003434 if (priv->stmmac_rst)
3435 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003436 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003437 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003438 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3439 priv->hw->pcs != STMMAC_PCS_TBI &&
3440 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003441 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003442 free_netdev(ndev);
3443
3444 return 0;
3445}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003446EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003447
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003448/**
3449 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003450 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003451 * Description: this is the function to suspend the device and it is called
3452 * by the platform driver to stop the network queue, release the resources,
3453 * program the PMT register (for WoL), clean and release driver resources.
3454 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003455int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003457 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003458 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003459 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003461 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462 return 0;
3463
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003464 if (ndev->phydev)
3465 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003466
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003467 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003468
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003469 netif_device_detach(ndev);
3470 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003472 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003473
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003474 /* Stop TX/RX DMA */
3475 priv->hw->dma->stop_tx(priv->ioaddr);
3476 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003477
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003478 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003479 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003480 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003481 priv->irq_wake = 1;
3482 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003483 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003484 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003485 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003486 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003487 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003488 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003489 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003490
3491 priv->oldlink = 0;
3492 priv->speed = 0;
3493 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003494 return 0;
3495}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003496EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003497
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003498/**
3499 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003500 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003501 * Description: when resume this function is invoked to setup the DMA and CORE
3502 * in a usable state.
3503 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003504int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003505{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003506 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003507 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003508 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003509
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003510 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511 return 0;
3512
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003513 /* Power Down bit, into the PM register, is cleared
3514 * automatically as soon as a magic packet or a Wake-up frame
3515 * is received. Anyway, it's better to manually clear
3516 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003517 * from another devices (e.g. serial console).
3518 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003519 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003520 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003521 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003522 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003523 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003524 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003525 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003526 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003527 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003528 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003529 /* reset the phy so that it's ready */
3530 if (priv->mii)
3531 stmmac_mdio_reset(priv->mii);
3532 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003534 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003535
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003536 spin_lock_irqsave(&priv->lock, flags);
3537
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003538 priv->cur_rx = 0;
3539 priv->dirty_rx = 0;
3540 priv->dirty_tx = 0;
3541 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003542 /* reset private mss value to force mss context settings at
3543 * next tso xmit (only used for gmac4).
3544 */
3545 priv->mss = 0;
3546
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003547 stmmac_clear_descriptors(priv);
3548
Huacai Chenfe1319292014-12-19 22:38:18 +08003549 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003550 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003551 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003552
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003553 napi_enable(&priv->napi);
3554
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003555 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003556
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003557 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003558
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003559 if (ndev->phydev)
3560 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003561
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003562 return 0;
3563}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003564EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003565
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003566#ifndef MODULE
3567static int __init stmmac_cmdline_opt(char *str)
3568{
3569 char *opt;
3570
3571 if (!str || !*str)
3572 return -EINVAL;
3573 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003574 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003575 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003576 goto err;
3577 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003578 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003579 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003580 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003581 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003582 goto err;
3583 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003584 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003585 goto err;
3586 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003587 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003588 goto err;
3589 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003590 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003591 goto err;
3592 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003593 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003594 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003595 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003596 if (kstrtoint(opt + 10, 0, &eee_timer))
3597 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003598 } else if (!strncmp(opt, "chain_mode:", 11)) {
3599 if (kstrtoint(opt + 11, 0, &chain_mode))
3600 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003601 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003602 }
3603 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003604
3605err:
3606 pr_err("%s: ERROR broken module parameter conversion", __func__);
3607 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003608}
3609
3610__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003611#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003612
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003613static int __init stmmac_init(void)
3614{
3615#ifdef CONFIG_DEBUG_FS
3616 /* Create debugfs main directory if it doesn't exist yet */
3617 if (!stmmac_fs_dir) {
3618 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3619
3620 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3621 pr_err("ERROR %s, debugfs create directory failed\n",
3622 STMMAC_RESOURCE_NAME);
3623
3624 return -ENOMEM;
3625 }
3626 }
3627#endif
3628
3629 return 0;
3630}
3631
3632static void __exit stmmac_exit(void)
3633{
3634#ifdef CONFIG_DEBUG_FS
3635 debugfs_remove_recursive(stmmac_fs_dir);
3636#endif
3637}
3638
3639module_init(stmmac_init)
3640module_exit(stmmac_exit)
3641
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003642MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3643MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3644MODULE_LICENSE("GPL");