blob: 782be625d37d520bd837e72acdab553faf81037e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
Chris Wilson85fd4f52016-12-05 14:29:36 +000073 size, 0,
74 I915_COLOR_UNEVICTABLE,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010075 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010088 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010089{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010097 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010098{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100110 might_sleep();
111
Chris Wilsond98c52c2016-04-13 17:35:05 +0100112 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 return 0;
114
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 /*
116 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
117 * userspace. If it takes that long something really bad is going on and
118 * we should simply try to bail out and fail as gracefully as possible.
119 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100121 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100122 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 if (ret == 0) {
124 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
125 return -EIO;
126 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100128 } else {
129 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200130 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131}
132
Chris Wilson54cf91d2010-11-25 18:00:26 +0000133int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 int ret;
137
Daniel Vetter33196de2012-11-14 17:14:05 +0100138 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 if (ret)
140 return ret;
141
142 ret = mutex_lock_interruptible(&dev->struct_mutex);
143 if (ret)
144 return ret;
145
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 return 0;
147}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
Eric Anholt5a125c32008-10-22 21:40:13 -0700150i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700152{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300155 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000157 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Chris Wilson6299f992010-11-24 12:23:44 +0000159 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100162 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100163 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100165 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100166 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300169 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172 return 0;
173}
174
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100177{
Al Viro93c76a32015-12-04 23:45:44 -0500178 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000179 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 struct sg_table *st;
181 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000182 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100186 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100187
Chris Wilsondbb43512016-12-07 13:34:11 +0000188 /* Always aligning to the object size, allows a single allocation
189 * to handle all possible callers, and given typical object sizes,
190 * the alignment of the buddy allocation will naturally match.
191 */
192 phys = drm_pci_alloc(obj->base.dev,
193 obj->base.size,
194 roundup_pow_of_two(obj->base.size));
195 if (!phys)
196 return ERR_PTR(-ENOMEM);
197
198 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
200 struct page *page;
201 char *src;
202
203 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000204 if (IS_ERR(page)) {
205 st = ERR_CAST(page);
206 goto err_phys;
207 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 src = kmap_atomic(page);
210 memcpy(vaddr, src, PAGE_SIZE);
211 drm_clflush_virt_range(vaddr, PAGE_SIZE);
212 kunmap_atomic(src);
213
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300214 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215 vaddr += PAGE_SIZE;
216 }
217
Chris Wilsonc0336662016-05-06 15:40:21 +0100218 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219
220 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000221 if (!st) {
222 st = ERR_PTR(-ENOMEM);
223 goto err_phys;
224 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800225
226 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
227 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 st = ERR_PTR(-ENOMEM);
229 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 }
231
232 sg = st->sgl;
233 sg->offset = 0;
234 sg->length = obj->base.size;
235
Chris Wilsondbb43512016-12-07 13:34:11 +0000236 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 sg_dma_len(sg) = obj->base.size;
238
Chris Wilsondbb43512016-12-07 13:34:11 +0000239 obj->phys_handle = phys;
240 return st;
241
242err_phys:
243 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100244 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245}
246
247static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000248__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
249 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100253 if (obj->mm.madv == I915_MADV_DONTNEED)
254 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilson05c34832016-11-18 21:17:47 +0000256 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
257 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000258 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100259
260 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
261 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
262}
263
264static void
265i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
266 struct sg_table *pages)
267{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000268 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100269
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100270 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500271 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100273 int i;
274
275 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 struct page *page;
277 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100278
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 page = shmem_read_mapping_page(mapping, i);
280 if (IS_ERR(page))
281 continue;
282
283 dst = kmap_atomic(page);
284 drm_clflush_virt_range(vaddr, PAGE_SIZE);
285 memcpy(dst, vaddr, PAGE_SIZE);
286 kunmap_atomic(dst);
287
288 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100289 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100290 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300291 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100292 vaddr += PAGE_SIZE;
293 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100294 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100295 }
296
Chris Wilson03ac84f2016-10-28 13:58:36 +0100297 sg_free_table(pages);
298 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000299
300 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800301}
302
303static void
304i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
305{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100306 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800307}
308
309static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
310 .get_pages = i915_gem_object_get_pages_phys,
311 .put_pages = i915_gem_object_put_pages_phys,
312 .release = i915_gem_object_release_phys,
313};
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
391 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000402 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100403 /* The GPU is now idle and this client has stalled.
404 * Since no other client has submitted a request in the
405 * meantime, assume that this client is the only one
406 * supplying work to the GPU but is unable to keep that
407 * work supplied because it is waiting. Since the GPU is
408 * then never kept fully busy, RPS autoclocking will
409 * keep the clocks relatively low, causing further delays.
410 * Compensate by giving the synchronous client credit for
411 * a waitboost next time.
412 */
413 spin_lock(&rq->i915->rps.client_lock);
414 list_del_init(&rps->link);
415 spin_unlock(&rq->i915->rps.client_lock);
416 }
417
418 return timeout;
419}
420
421static long
422i915_gem_object_wait_reservation(struct reservation_object *resv,
423 unsigned int flags,
424 long timeout,
425 struct intel_rps_client *rps)
426{
427 struct dma_fence *excl;
428
429 if (flags & I915_WAIT_ALL) {
430 struct dma_fence **shared;
431 unsigned int count, i;
432 int ret;
433
434 ret = reservation_object_get_fences_rcu(resv,
435 &excl, &count, &shared);
436 if (ret)
437 return ret;
438
439 for (i = 0; i < count; i++) {
440 timeout = i915_gem_object_wait_fence(shared[i],
441 flags, timeout,
442 rps);
443 if (timeout <= 0)
444 break;
445
446 dma_fence_put(shared[i]);
447 }
448
449 for (; i < count; i++)
450 dma_fence_put(shared[i]);
451 kfree(shared);
452 } else {
453 excl = reservation_object_get_excl_rcu(resv);
454 }
455
456 if (excl && timeout > 0)
457 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
458
459 dma_fence_put(excl);
460
461 return timeout;
462}
463
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000464static void __fence_set_priority(struct dma_fence *fence, int prio)
465{
466 struct drm_i915_gem_request *rq;
467 struct intel_engine_cs *engine;
468
469 if (!dma_fence_is_i915(fence))
470 return;
471
472 rq = to_request(fence);
473 engine = rq->engine;
474 if (!engine->schedule)
475 return;
476
477 engine->schedule(rq, prio);
478}
479
480static void fence_set_priority(struct dma_fence *fence, int prio)
481{
482 /* Recurse once into a fence-array */
483 if (dma_fence_is_array(fence)) {
484 struct dma_fence_array *array = to_dma_fence_array(fence);
485 int i;
486
487 for (i = 0; i < array->num_fences; i++)
488 __fence_set_priority(array->fences[i], prio);
489 } else {
490 __fence_set_priority(fence, prio);
491 }
492}
493
494int
495i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
496 unsigned int flags,
497 int prio)
498{
499 struct dma_fence *excl;
500
501 if (flags & I915_WAIT_ALL) {
502 struct dma_fence **shared;
503 unsigned int count, i;
504 int ret;
505
506 ret = reservation_object_get_fences_rcu(obj->resv,
507 &excl, &count, &shared);
508 if (ret)
509 return ret;
510
511 for (i = 0; i < count; i++) {
512 fence_set_priority(shared[i], prio);
513 dma_fence_put(shared[i]);
514 }
515
516 kfree(shared);
517 } else {
518 excl = reservation_object_get_excl_rcu(obj->resv);
519 }
520
521 if (excl) {
522 fence_set_priority(excl, prio);
523 dma_fence_put(excl);
524 }
525 return 0;
526}
527
Chris Wilson00e60f22016-08-04 16:32:40 +0100528/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100529 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100530 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
532 * @timeout: how long to wait
533 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100534 */
535int
Chris Wilsone95433c2016-10-28 13:58:27 +0100536i915_gem_object_wait(struct drm_i915_gem_object *obj,
537 unsigned int flags,
538 long timeout,
539 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100540{
Chris Wilsone95433c2016-10-28 13:58:27 +0100541 might_sleep();
542#if IS_ENABLED(CONFIG_LOCKDEP)
543 GEM_BUG_ON(debug_locks &&
544 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
545 !!(flags & I915_WAIT_LOCKED));
546#endif
547 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100548
Chris Wilsond07f0e52016-10-28 13:58:44 +0100549 timeout = i915_gem_object_wait_reservation(obj->resv,
550 flags, timeout,
551 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100552 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100553}
554
555static struct intel_rps_client *to_rps_client(struct drm_file *file)
556{
557 struct drm_i915_file_private *fpriv = file->driver_priv;
558
559 return &fpriv->rps;
560}
561
Chris Wilson00731152014-05-21 12:42:56 +0100562int
563i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
564 int align)
565{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800566 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100567
Chris Wilsondbb43512016-12-07 13:34:11 +0000568 if (align > obj->base.size)
569 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100570
Chris Wilsondbb43512016-12-07 13:34:11 +0000571 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100572 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100573
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100574 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100575 return -EFAULT;
576
577 if (obj->base.filp == NULL)
578 return -EINVAL;
579
Chris Wilson4717ca92016-08-04 07:52:28 +0100580 ret = i915_gem_object_unbind(obj);
581 if (ret)
582 return ret;
583
Chris Wilson548625e2016-11-01 12:11:34 +0000584 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100585 if (obj->mm.pages)
586 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800587
Chris Wilson6a2c4232014-11-04 04:51:40 -0800588 obj->ops = &i915_gem_phys_ops;
589
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100590 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100591}
592
593static int
594i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
595 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100596 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100597{
598 struct drm_device *dev = obj->base.dev;
599 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300600 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100601 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800602
603 /* We manually control the domain here and pretend that it
604 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
605 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100606 lockdep_assert_held(&obj->base.dev->struct_mutex);
607 ret = i915_gem_object_wait(obj,
608 I915_WAIT_INTERRUPTIBLE |
609 I915_WAIT_LOCKED |
610 I915_WAIT_ALL,
611 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100612 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800613 if (ret)
614 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100615
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700616 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100617 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
618 unsigned long unwritten;
619
620 /* The physical object once assigned is fixed for the lifetime
621 * of the obj, so we can safely drop the lock and continue
622 * to access vaddr.
623 */
624 mutex_unlock(&dev->struct_mutex);
625 unwritten = copy_from_user(vaddr, user_data, args->size);
626 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200627 if (unwritten) {
628 ret = -EFAULT;
629 goto out;
630 }
Chris Wilson00731152014-05-21 12:42:56 +0100631 }
632
Chris Wilson6a2c4232014-11-04 04:51:40 -0800633 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100634 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200635
636out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700637 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200638 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100639}
640
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000641void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000642{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100643 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000644}
645
646void i915_gem_object_free(struct drm_i915_gem_object *obj)
647{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100648 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100649 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000650}
651
Dave Airlieff72145b2011-02-07 12:16:14 +1000652static int
653i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 uint64_t size,
656 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700657{
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300659 int ret;
660 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700661
Dave Airlieff72145b2011-02-07 12:16:14 +1000662 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200663 if (size == 0)
664 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700665
666 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000667 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100668 if (IS_ERR(obj))
669 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700670
Chris Wilson05394f32010-11-08 19:18:58 +0000671 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100672 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100673 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200674 if (ret)
675 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700678 return 0;
679}
680
Dave Airlieff72145b2011-02-07 12:16:14 +1000681int
682i915_gem_dumb_create(struct drm_file *file,
683 struct drm_device *dev,
684 struct drm_mode_create_dumb *args)
685{
686 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300687 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000688 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000689 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000690 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000691}
692
Dave Airlieff72145b2011-02-07 12:16:14 +1000693/**
694 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100695 * @dev: drm device pointer
696 * @data: ioctl data blob
697 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000698 */
699int
700i915_gem_create_ioctl(struct drm_device *dev, void *data,
701 struct drm_file *file)
702{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000703 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000704 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200705
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000706 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000708 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000709 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000710}
711
Daniel Vetter8c599672011-12-14 13:57:31 +0100712static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100713__copy_to_user_swizzled(char __user *cpu_vaddr,
714 const char *gpu_vaddr, int gpu_offset,
715 int length)
716{
717 int ret, cpu_offset = 0;
718
719 while (length > 0) {
720 int cacheline_end = ALIGN(gpu_offset + 1, 64);
721 int this_length = min(cacheline_end - gpu_offset, length);
722 int swizzled_gpu_offset = gpu_offset ^ 64;
723
724 ret = __copy_to_user(cpu_vaddr + cpu_offset,
725 gpu_vaddr + swizzled_gpu_offset,
726 this_length);
727 if (ret)
728 return ret + length;
729
730 cpu_offset += this_length;
731 gpu_offset += this_length;
732 length -= this_length;
733 }
734
735 return 0;
736}
737
738static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700739__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
740 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 int length)
742{
743 int ret, cpu_offset = 0;
744
745 while (length > 0) {
746 int cacheline_end = ALIGN(gpu_offset + 1, 64);
747 int this_length = min(cacheline_end - gpu_offset, length);
748 int swizzled_gpu_offset = gpu_offset ^ 64;
749
750 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
751 cpu_vaddr + cpu_offset,
752 this_length);
753 if (ret)
754 return ret + length;
755
756 cpu_offset += this_length;
757 gpu_offset += this_length;
758 length -= this_length;
759 }
760
761 return 0;
762}
763
Brad Volkin4c914c02014-02-18 10:15:45 -0800764/*
765 * Pins the specified object's pages and synchronizes the object with
766 * GPU accesses. Sets needs_clflush to non-zero if the caller should
767 * flush the object from the CPU cache.
768 */
769int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100770 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800771{
772 int ret;
773
Chris Wilsone95433c2016-10-28 13:58:27 +0100774 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800775
Chris Wilsone95433c2016-10-28 13:58:27 +0100776 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100777 if (!i915_gem_object_has_struct_page(obj))
778 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800779
Chris Wilsone95433c2016-10-28 13:58:27 +0100780 ret = i915_gem_object_wait(obj,
781 I915_WAIT_INTERRUPTIBLE |
782 I915_WAIT_LOCKED,
783 MAX_SCHEDULE_TIMEOUT,
784 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100785 if (ret)
786 return ret;
787
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100788 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100789 if (ret)
790 return ret;
791
Chris Wilsona314d5c2016-08-18 17:16:48 +0100792 i915_gem_object_flush_gtt_write_domain(obj);
793
Chris Wilson43394c72016-08-18 17:16:47 +0100794 /* If we're not in the cpu read domain, set ourself into the gtt
795 * read domain and manually flush cachelines (if required). This
796 * optimizes for the case when the gpu will dirty the data
797 * anyway again before the next pread happens.
798 */
799 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800800 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
801 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800802
Chris Wilson43394c72016-08-18 17:16:47 +0100803 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
804 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100805 if (ret)
806 goto err_unpin;
807
Chris Wilson43394c72016-08-18 17:16:47 +0100808 *needs_clflush = 0;
809 }
810
Chris Wilson97649512016-08-18 17:16:50 +0100811 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100812 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100813
814err_unpin:
815 i915_gem_object_unpin_pages(obj);
816 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100817}
818
819int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
820 unsigned int *needs_clflush)
821{
822 int ret;
823
Chris Wilsone95433c2016-10-28 13:58:27 +0100824 lockdep_assert_held(&obj->base.dev->struct_mutex);
825
Chris Wilson43394c72016-08-18 17:16:47 +0100826 *needs_clflush = 0;
827 if (!i915_gem_object_has_struct_page(obj))
828 return -ENODEV;
829
Chris Wilsone95433c2016-10-28 13:58:27 +0100830 ret = i915_gem_object_wait(obj,
831 I915_WAIT_INTERRUPTIBLE |
832 I915_WAIT_LOCKED |
833 I915_WAIT_ALL,
834 MAX_SCHEDULE_TIMEOUT,
835 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100836 if (ret)
837 return ret;
838
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100839 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100840 if (ret)
841 return ret;
842
Chris Wilsona314d5c2016-08-18 17:16:48 +0100843 i915_gem_object_flush_gtt_write_domain(obj);
844
Chris Wilson43394c72016-08-18 17:16:47 +0100845 /* If we're not in the cpu write domain, set ourself into the
846 * gtt write domain and manually flush cachelines (as required).
847 * This optimizes for the case when the gpu will use the data
848 * right away and we therefore have to clflush anyway.
849 */
850 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
851 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
852
853 /* Same trick applies to invalidate partially written cachelines read
854 * before writing.
855 */
856 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
857 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
858 obj->cache_level);
859
Chris Wilson43394c72016-08-18 17:16:47 +0100860 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
861 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100862 if (ret)
863 goto err_unpin;
864
Chris Wilson43394c72016-08-18 17:16:47 +0100865 *needs_clflush = 0;
866 }
867
868 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
869 obj->cache_dirty = true;
870
871 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100872 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100873 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100874 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100875
876err_unpin:
877 i915_gem_object_unpin_pages(obj);
878 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800879}
880
Daniel Vetter23c18c72012-03-25 19:47:42 +0200881static void
882shmem_clflush_swizzled_range(char *addr, unsigned long length,
883 bool swizzled)
884{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200885 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 unsigned long start = (unsigned long) addr;
887 unsigned long end = (unsigned long) addr + length;
888
889 /* For swizzling simply ensure that we always flush both
890 * channels. Lame, but simple and it works. Swizzled
891 * pwrite/pread is far from a hotpath - current userspace
892 * doesn't use it at all. */
893 start = round_down(start, 128);
894 end = round_up(end, 128);
895
896 drm_clflush_virt_range((void *)start, end - start);
897 } else {
898 drm_clflush_virt_range(addr, length);
899 }
900
901}
902
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903/* Only difference to the fast-path function is that this can handle bit17
904 * and uses non-atomic copy and kmap functions. */
905static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100906shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 char __user *user_data,
908 bool page_do_bit17_swizzling, bool needs_clflush)
909{
910 char *vaddr;
911 int ret;
912
913 vaddr = kmap(page);
914 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100915 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200916 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200917
918 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100921 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200922 kunmap(page);
923
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100924 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200925}
926
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100927static int
928shmem_pread(struct page *page, int offset, int length, char __user *user_data,
929 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530930{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100931 int ret;
932
933 ret = -ENODEV;
934 if (!page_do_bit17_swizzling) {
935 char *vaddr = kmap_atomic(page);
936
937 if (needs_clflush)
938 drm_clflush_virt_range(vaddr + offset, length);
939 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
940 kunmap_atomic(vaddr);
941 }
942 if (ret == 0)
943 return 0;
944
945 return shmem_pread_slow(page, offset, length, user_data,
946 page_do_bit17_swizzling, needs_clflush);
947}
948
949static int
950i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
951 struct drm_i915_gem_pread *args)
952{
953 char __user *user_data;
954 u64 remain;
955 unsigned int obj_do_bit17_swizzling;
956 unsigned int needs_clflush;
957 unsigned int idx, offset;
958 int ret;
959
960 obj_do_bit17_swizzling = 0;
961 if (i915_gem_object_needs_bit17_swizzle(obj))
962 obj_do_bit17_swizzling = BIT(17);
963
964 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
965 if (ret)
966 return ret;
967
968 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
969 mutex_unlock(&obj->base.dev->struct_mutex);
970 if (ret)
971 return ret;
972
973 remain = args->size;
974 user_data = u64_to_user_ptr(args->data_ptr);
975 offset = offset_in_page(args->offset);
976 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
977 struct page *page = i915_gem_object_get_page(obj, idx);
978 int length;
979
980 length = remain;
981 if (offset + length > PAGE_SIZE)
982 length = PAGE_SIZE - offset;
983
984 ret = shmem_pread(page, offset, length, user_data,
985 page_to_phys(page) & obj_do_bit17_swizzling,
986 needs_clflush);
987 if (ret)
988 break;
989
990 remain -= length;
991 user_data += length;
992 offset = 0;
993 }
994
995 i915_gem_obj_finish_shmem_access(obj);
996 return ret;
997}
998
999static inline bool
1000gtt_user_read(struct io_mapping *mapping,
1001 loff_t base, int offset,
1002 char __user *user_data, int length)
1003{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301004 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001005 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301007 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001008 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1009 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1010 io_mapping_unmap_atomic(vaddr);
1011 if (unwritten) {
1012 vaddr = (void __force *)
1013 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1014 unwritten = copy_to_user(user_data, vaddr + offset, length);
1015 io_mapping_unmap(vaddr);
1016 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301017 return unwritten;
1018}
1019
1020static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001021i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1022 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301023{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1025 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301026 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001027 struct i915_vma *vma;
1028 void __user *user_data;
1029 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301030 int ret;
1031
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1033 if (ret)
1034 return ret;
1035
1036 intel_runtime_pm_get(i915);
1037 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1038 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001039 if (!IS_ERR(vma)) {
1040 node.start = i915_ggtt_offset(vma);
1041 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001042 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001043 if (ret) {
1044 i915_vma_unpin(vma);
1045 vma = ERR_PTR(ret);
1046 }
1047 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001048 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001049 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301050 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001051 goto out_unlock;
1052 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301053 }
1054
1055 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1056 if (ret)
1057 goto out_unpin;
1058
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001059 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301060
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001061 user_data = u64_to_user_ptr(args->data_ptr);
1062 remain = args->size;
1063 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064
1065 while (remain > 0) {
1066 /* Operation in this page
1067 *
1068 * page_base = page offset within aperture
1069 * page_offset = offset within page
1070 * page_length = bytes to copy for this page
1071 */
1072 u32 page_base = node.start;
1073 unsigned page_offset = offset_in_page(offset);
1074 unsigned page_length = PAGE_SIZE - page_offset;
1075 page_length = remain < page_length ? remain : page_length;
1076 if (node.allocated) {
1077 wmb();
1078 ggtt->base.insert_page(&ggtt->base,
1079 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081 wmb();
1082 } else {
1083 page_base += offset & PAGE_MASK;
1084 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001085
1086 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1087 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301088 ret = -EFAULT;
1089 break;
1090 }
1091
1092 remain -= page_length;
1093 user_data += page_length;
1094 offset += page_length;
1095 }
1096
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001097 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098out_unpin:
1099 if (node.allocated) {
1100 wmb();
1101 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001102 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 remove_mappable_node(&node);
1104 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001105 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301106 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001107out_unlock:
1108 intel_runtime_pm_put(i915);
1109 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001110
Eric Anholteb014592009-03-10 11:44:52 -07001111 return ret;
1112}
1113
Eric Anholt673a3942008-07-30 12:06:12 -07001114/**
1115 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001116 * @dev: drm device pointer
1117 * @data: ioctl data blob
1118 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001119 *
1120 * On error, the contents of *data are undefined.
1121 */
1122int
1123i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001125{
1126 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001127 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001128 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001129
Chris Wilson51311d02010-11-17 09:10:42 +00001130 if (args->size == 0)
1131 return 0;
1132
1133 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001134 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001135 args->size))
1136 return -EFAULT;
1137
Chris Wilson03ac0642016-07-20 13:31:51 +01001138 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001139 if (!obj)
1140 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001141
Chris Wilson7dcd2492010-09-26 20:21:44 +01001142 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001143 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001144 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001146 }
1147
Chris Wilsondb53a302011-02-03 11:57:46 +00001148 trace_i915_gem_object_pread(obj, args->offset, args->size);
1149
Chris Wilsone95433c2016-10-28 13:58:27 +01001150 ret = i915_gem_object_wait(obj,
1151 I915_WAIT_INTERRUPTIBLE,
1152 MAX_SCHEDULE_TIMEOUT,
1153 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001154 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001155 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001156
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001157 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001158 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001159 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001160
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001161 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001162 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001163 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301164
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001165 i915_gem_object_unpin_pages(obj);
1166out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001167 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001168 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001169}
1170
Keith Packard0839ccb2008-10-30 19:38:48 -07001171/* This is the fast write path which cannot handle
1172 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001173 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001174
Chris Wilsonfe115622016-10-28 13:58:40 +01001175static inline bool
1176ggtt_write(struct io_mapping *mapping,
1177 loff_t base, int offset,
1178 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001179{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001180 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001181 unsigned long unwritten;
1182
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001183 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001184 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1185 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001186 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001187 io_mapping_unmap_atomic(vaddr);
1188 if (unwritten) {
1189 vaddr = (void __force *)
1190 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1191 unwritten = copy_from_user(vaddr + offset, user_data, length);
1192 io_mapping_unmap(vaddr);
1193 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001194
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001195 return unwritten;
1196}
1197
Eric Anholt3de09aa2009-03-09 09:42:23 -07001198/**
1199 * This is the fast pwrite path, where we copy the data directly from the
1200 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001201 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001202 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001203 */
Eric Anholt673a3942008-07-30 12:06:12 -07001204static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001205i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1206 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001207{
Chris Wilsonfe115622016-10-28 13:58:40 +01001208 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301209 struct i915_ggtt *ggtt = &i915->ggtt;
1210 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001211 struct i915_vma *vma;
1212 u64 remain, offset;
1213 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301214 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301215
Chris Wilsonfe115622016-10-28 13:58:40 +01001216 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1217 if (ret)
1218 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001219
Chris Wilson9c870d02016-10-24 13:42:15 +01001220 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001221 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001222 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001223 if (!IS_ERR(vma)) {
1224 node.start = i915_ggtt_offset(vma);
1225 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001226 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001227 if (ret) {
1228 i915_vma_unpin(vma);
1229 vma = ERR_PTR(ret);
1230 }
1231 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001232 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001233 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301234 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001235 goto out_unlock;
1236 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001238
1239 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1240 if (ret)
1241 goto out_unpin;
1242
Chris Wilsonfe115622016-10-28 13:58:40 +01001243 mutex_unlock(&i915->drm.struct_mutex);
1244
Chris Wilsonb19482d2016-08-18 17:16:43 +01001245 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001246
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301247 user_data = u64_to_user_ptr(args->data_ptr);
1248 offset = args->offset;
1249 remain = args->size;
1250 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001251 /* Operation in this page
1252 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001253 * page_base = page offset within aperture
1254 * page_offset = offset within page
1255 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001256 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301257 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001258 unsigned int page_offset = offset_in_page(offset);
1259 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301260 page_length = remain < page_length ? remain : page_length;
1261 if (node.allocated) {
1262 wmb(); /* flush the write before we modify the GGTT */
1263 ggtt->base.insert_page(&ggtt->base,
1264 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1265 node.start, I915_CACHE_NONE, 0);
1266 wmb(); /* flush modifications to the GGTT (insert_page) */
1267 } else {
1268 page_base += offset & PAGE_MASK;
1269 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001270 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001271 * source page isn't available. Return the error and we'll
1272 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301273 * If the object is non-shmem backed, we retry again with the
1274 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001275 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001276 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1277 user_data, page_length)) {
1278 ret = -EFAULT;
1279 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001280 }
Eric Anholt673a3942008-07-30 12:06:12 -07001281
Keith Packard0839ccb2008-10-30 19:38:48 -07001282 remain -= page_length;
1283 user_data += page_length;
1284 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001286 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001287
1288 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001289out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301290 if (node.allocated) {
1291 wmb();
1292 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001293 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301294 remove_mappable_node(&node);
1295 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001296 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301297 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001298out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001299 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001301 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001302}
1303
Eric Anholt673a3942008-07-30 12:06:12 -07001304static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001305shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001306 char __user *user_data,
1307 bool page_do_bit17_swizzling,
1308 bool needs_clflush_before,
1309 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001310{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001311 char *vaddr;
1312 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001313
Daniel Vetterd174bd62012-03-25 19:47:40 +02001314 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001315 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001316 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001317 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001318 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001319 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1320 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001321 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001322 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001323 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001324 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001325 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001326 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327
Chris Wilson755d2212012-09-04 21:02:55 +01001328 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001329}
1330
Chris Wilsonfe115622016-10-28 13:58:40 +01001331/* Per-page copy function for the shmem pwrite fastpath.
1332 * Flushes invalid cachelines before writing to the target if
1333 * needs_clflush_before is set and flushes out any written cachelines after
1334 * writing if needs_clflush is set.
1335 */
Eric Anholt40123c12009-03-09 13:42:30 -07001336static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001337shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1338 bool page_do_bit17_swizzling,
1339 bool needs_clflush_before,
1340 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001341{
Chris Wilsonfe115622016-10-28 13:58:40 +01001342 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001343
Chris Wilsonfe115622016-10-28 13:58:40 +01001344 ret = -ENODEV;
1345 if (!page_do_bit17_swizzling) {
1346 char *vaddr = kmap_atomic(page);
1347
1348 if (needs_clflush_before)
1349 drm_clflush_virt_range(vaddr + offset, len);
1350 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1351 if (needs_clflush_after)
1352 drm_clflush_virt_range(vaddr + offset, len);
1353
1354 kunmap_atomic(vaddr);
1355 }
1356 if (ret == 0)
1357 return ret;
1358
1359 return shmem_pwrite_slow(page, offset, len, user_data,
1360 page_do_bit17_swizzling,
1361 needs_clflush_before,
1362 needs_clflush_after);
1363}
1364
1365static int
1366i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1367 const struct drm_i915_gem_pwrite *args)
1368{
1369 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1370 void __user *user_data;
1371 u64 remain;
1372 unsigned int obj_do_bit17_swizzling;
1373 unsigned int partial_cacheline_write;
1374 unsigned int needs_clflush;
1375 unsigned int offset, idx;
1376 int ret;
1377
1378 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001379 if (ret)
1380 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001381
Chris Wilsonfe115622016-10-28 13:58:40 +01001382 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1383 mutex_unlock(&i915->drm.struct_mutex);
1384 if (ret)
1385 return ret;
1386
1387 obj_do_bit17_swizzling = 0;
1388 if (i915_gem_object_needs_bit17_swizzle(obj))
1389 obj_do_bit17_swizzling = BIT(17);
1390
1391 /* If we don't overwrite a cacheline completely we need to be
1392 * careful to have up-to-date data by first clflushing. Don't
1393 * overcomplicate things and flush the entire patch.
1394 */
1395 partial_cacheline_write = 0;
1396 if (needs_clflush & CLFLUSH_BEFORE)
1397 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1398
Chris Wilson43394c72016-08-18 17:16:47 +01001399 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001400 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 offset = offset_in_page(args->offset);
1402 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1403 struct page *page = i915_gem_object_get_page(obj, idx);
1404 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001405
Chris Wilsonfe115622016-10-28 13:58:40 +01001406 length = remain;
1407 if (offset + length > PAGE_SIZE)
1408 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001409
Chris Wilsonfe115622016-10-28 13:58:40 +01001410 ret = shmem_pwrite(page, offset, length, user_data,
1411 page_to_phys(page) & obj_do_bit17_swizzling,
1412 (offset | length) & partial_cacheline_write,
1413 needs_clflush & CLFLUSH_AFTER);
1414 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001415 break;
1416
Chris Wilsonfe115622016-10-28 13:58:40 +01001417 remain -= length;
1418 user_data += length;
1419 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001420 }
1421
Rodrigo Vivide152b62015-07-07 16:28:51 -07001422 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001423 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001424 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001425}
1426
1427/**
1428 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001429 * @dev: drm device
1430 * @data: ioctl data blob
1431 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001432 *
1433 * On error, the contents of the buffer that were to be modified are undefined.
1434 */
1435int
1436i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001437 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001438{
1439 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001440 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001441 int ret;
1442
1443 if (args->size == 0)
1444 return 0;
1445
1446 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001447 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001448 args->size))
1449 return -EFAULT;
1450
Chris Wilson03ac0642016-07-20 13:31:51 +01001451 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 if (!obj)
1453 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001454
Chris Wilson7dcd2492010-09-26 20:21:44 +01001455 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001456 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001457 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001458 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001459 }
1460
Chris Wilsondb53a302011-02-03 11:57:46 +00001461 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1462
Chris Wilsone95433c2016-10-28 13:58:27 +01001463 ret = i915_gem_object_wait(obj,
1464 I915_WAIT_INTERRUPTIBLE |
1465 I915_WAIT_ALL,
1466 MAX_SCHEDULE_TIMEOUT,
1467 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001468 if (ret)
1469 goto err;
1470
Chris Wilsonfe115622016-10-28 13:58:40 +01001471 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001472 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474
Daniel Vetter935aaa62012-03-25 19:47:35 +02001475 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1477 * it would end up going through the fenced access, and we'll get
1478 * different detiling behavior between reading and writing.
1479 * pread/pwrite currently are reading and writing from the CPU
1480 * perspective, requiring manual detiling by the client.
1481 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001482 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001483 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001484 /* Note that the gtt paths might fail with non-page-backed user
1485 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001486 * textures). Fallback to the shmem path in that case.
1487 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001488 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001489
Chris Wilsond1054ee2016-07-16 18:42:36 +01001490 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001491 if (obj->phys_handle)
1492 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301493 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001495 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001496
Chris Wilsonfe115622016-10-28 13:58:40 +01001497 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001498err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001499 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001500 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001501}
1502
Chris Wilsond243ad82016-08-18 17:16:44 +01001503static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001504write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1505{
Chris Wilson50349242016-08-18 17:17:04 +01001506 return (domain == I915_GEM_DOMAIN_GTT ?
1507 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001508}
1509
Chris Wilson40e62d52016-10-28 13:58:41 +01001510static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1511{
1512 struct drm_i915_private *i915;
1513 struct list_head *list;
1514 struct i915_vma *vma;
1515
1516 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1517 if (!i915_vma_is_ggtt(vma))
1518 continue;
1519
1520 if (i915_vma_is_active(vma))
1521 continue;
1522
1523 if (!drm_mm_node_allocated(&vma->node))
1524 continue;
1525
1526 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1527 }
1528
1529 i915 = to_i915(obj->base.dev);
1530 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001531 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001532}
1533
Eric Anholt673a3942008-07-30 12:06:12 -07001534/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001535 * Called when user space prepares to use an object with the CPU, either
1536 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001537 * @dev: drm device
1538 * @data: ioctl data blob
1539 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001540 */
1541int
1542i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001543 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001544{
1545 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001546 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 uint32_t read_domains = args->read_domains;
1548 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001549 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001550
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001552 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001553 return -EINVAL;
1554
1555 /* Having something in the write domain implies it's in the read
1556 * domain, and only that read domain. Enforce that in the request.
1557 */
1558 if (write_domain != 0 && read_domains != write_domain)
1559 return -EINVAL;
1560
Chris Wilson03ac0642016-07-20 13:31:51 +01001561 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001562 if (!obj)
1563 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001564
Chris Wilson3236f572012-08-24 09:35:09 +01001565 /* Try to flush the object off the GPU without holding the lock.
1566 * We will repeat the flush holding the lock in the normal manner
1567 * to catch cases where we are gazumped.
1568 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001569 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001570 I915_WAIT_INTERRUPTIBLE |
1571 (write_domain ? I915_WAIT_ALL : 0),
1572 MAX_SCHEDULE_TIMEOUT,
1573 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001574 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001575 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001576
Chris Wilson40e62d52016-10-28 13:58:41 +01001577 /* Flush and acquire obj->pages so that we are coherent through
1578 * direct access in memory with previous cached writes through
1579 * shmemfs and that our cache domain tracking remains valid.
1580 * For example, if the obj->filp was moved to swap without us
1581 * being notified and releasing the pages, we would mistakenly
1582 * continue to assume that the obj remained out of the CPU cached
1583 * domain.
1584 */
1585 err = i915_gem_object_pin_pages(obj);
1586 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001587 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001588
1589 err = i915_mutex_lock_interruptible(dev);
1590 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001592
Chris Wilson43566de2015-01-02 16:29:29 +05301593 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301595 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001596 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1597
1598 /* And bump the LRU for this access */
1599 i915_gem_object_bump_inactive_ggtt(obj);
1600
1601 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001604 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001605
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001606out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001607 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001608out:
1609 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001610 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001611}
1612
1613/**
1614 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001615 * @dev: drm device
1616 * @data: ioctl data blob
1617 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001618 */
1619int
1620i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001622{
1623 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001624 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001625 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001626
Chris Wilson03ac0642016-07-20 13:31:51 +01001627 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001628 if (!obj)
1629 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001632 if (READ_ONCE(obj->pin_display)) {
1633 err = i915_mutex_lock_interruptible(dev);
1634 if (!err) {
1635 i915_gem_object_flush_cpu_write_domain(obj);
1636 mutex_unlock(&dev->struct_mutex);
1637 }
1638 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001640 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001641 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
1644/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001645 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1646 * it is mapped to.
1647 * @dev: drm device
1648 * @data: ioctl data blob
1649 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001650 *
1651 * While the mapping holds a reference on the contents of the object, it doesn't
1652 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001653 *
1654 * IMPORTANT:
1655 *
1656 * DRM driver writers who look a this function as an example for how to do GEM
1657 * mmap support, please don't implement mmap support like here. The modern way
1658 * to implement DRM mmap support is with an mmap offset ioctl (like
1659 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1660 * That way debug tooling like valgrind will understand what's going on, hiding
1661 * the mmap call in a driver private ioctl will break that. The i915 driver only
1662 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001663 */
1664int
1665i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001666 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001667{
1668 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001669 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001670 unsigned long addr;
1671
Akash Goel1816f922015-01-02 16:29:30 +05301672 if (args->flags & ~(I915_MMAP_WC))
1673 return -EINVAL;
1674
Borislav Petkov568a58e2016-03-29 17:42:01 +02001675 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301676 return -ENODEV;
1677
Chris Wilson03ac0642016-07-20 13:31:51 +01001678 obj = i915_gem_object_lookup(file, args->handle);
1679 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001680 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Daniel Vetter1286ff72012-05-10 15:25:09 +02001682 /* prime objects have no backing filp to GEM mmap
1683 * pages from.
1684 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001685 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001686 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001687 return -EINVAL;
1688 }
1689
Chris Wilson03ac0642016-07-20 13:31:51 +01001690 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001691 PROT_READ | PROT_WRITE, MAP_SHARED,
1692 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301693 if (args->flags & I915_MMAP_WC) {
1694 struct mm_struct *mm = current->mm;
1695 struct vm_area_struct *vma;
1696
Michal Hocko80a89a52016-05-23 16:26:11 -07001697 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001698 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001699 return -EINTR;
1700 }
Akash Goel1816f922015-01-02 16:29:30 +05301701 vma = find_vma(mm, addr);
1702 if (vma)
1703 vma->vm_page_prot =
1704 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1705 else
1706 addr = -ENOMEM;
1707 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001708
1709 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001710 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301711 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001712 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001713 if (IS_ERR((void *)addr))
1714 return addr;
1715
1716 args->addr_ptr = (uint64_t) addr;
1717
1718 return 0;
1719}
1720
Chris Wilson03af84f2016-08-18 17:17:01 +01001721static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1722{
1723 u64 size;
1724
1725 size = i915_gem_object_get_stride(obj);
1726 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1727
1728 return size >> PAGE_SHIFT;
1729}
1730
Jesse Barnesde151cf2008-11-12 10:03:55 -08001731/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001732 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1733 *
1734 * A history of the GTT mmap interface:
1735 *
1736 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1737 * aligned and suitable for fencing, and still fit into the available
1738 * mappable space left by the pinned display objects. A classic problem
1739 * we called the page-fault-of-doom where we would ping-pong between
1740 * two objects that could not fit inside the GTT and so the memcpy
1741 * would page one object in at the expense of the other between every
1742 * single byte.
1743 *
1744 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1745 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1746 * object is too large for the available space (or simply too large
1747 * for the mappable aperture!), a view is created instead and faulted
1748 * into userspace. (This view is aligned and sized appropriately for
1749 * fenced access.)
1750 *
1751 * Restrictions:
1752 *
1753 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1754 * hangs on some architectures, corruption on others. An attempt to service
1755 * a GTT page fault from a snoopable object will generate a SIGBUS.
1756 *
1757 * * the object must be able to fit into RAM (physical memory, though no
1758 * limited to the mappable aperture).
1759 *
1760 *
1761 * Caveats:
1762 *
1763 * * a new GTT page fault will synchronize rendering from the GPU and flush
1764 * all data to system memory. Subsequent access will not be synchronized.
1765 *
1766 * * all mappings are revoked on runtime device suspend.
1767 *
1768 * * there are only 8, 16 or 32 fence registers to share between all users
1769 * (older machines require fence register for display and blitter access
1770 * as well). Contention of the fence registers will cause the previous users
1771 * to be unmapped and any new access will generate new page faults.
1772 *
1773 * * running out of memory while servicing a fault may generate a SIGBUS,
1774 * rather than the expected SIGSEGV.
1775 */
1776int i915_gem_mmap_gtt_version(void)
1777{
1778 return 1;
1779}
1780
1781/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001783 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001784 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 *
1786 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1787 * from userspace. The fault handler takes care of binding the object to
1788 * the GTT (if needed), allocating and programming a fence register (again,
1789 * only if needed based on whether the old reg is still valid or the object
1790 * is tiled) and inserting a new PTE into the faulting process.
1791 *
1792 * Note that the faulting process may involve evicting existing objects
1793 * from the GTT and/or fence registers to make room. So performance may
1794 * suffer if the GTT working set is large or there are few fence registers
1795 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001796 *
1797 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1798 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001800int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801{
Chris Wilson03af84f2016-08-18 17:17:01 +01001802#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001803 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001804 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001805 struct drm_i915_private *dev_priv = to_i915(dev);
1806 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001807 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001808 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001810 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001811 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001812
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001814 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 PAGE_SHIFT;
1816
Chris Wilsondb53a302011-02-03 11:57:46 +00001817 trace_i915_gem_object_fault(obj, page_offset, true, write);
1818
Chris Wilson6e4930f2014-02-07 18:37:06 -02001819 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001820 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001821 * repeat the flush holding the lock in the normal manner to catch cases
1822 * where we are gazumped.
1823 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001824 ret = i915_gem_object_wait(obj,
1825 I915_WAIT_INTERRUPTIBLE,
1826 MAX_SCHEDULE_TIMEOUT,
1827 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001828 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001829 goto err;
1830
Chris Wilson40e62d52016-10-28 13:58:41 +01001831 ret = i915_gem_object_pin_pages(obj);
1832 if (ret)
1833 goto err;
1834
Chris Wilsonb8f90962016-08-05 10:14:07 +01001835 intel_runtime_pm_get(dev_priv);
1836
1837 ret = i915_mutex_lock_interruptible(dev);
1838 if (ret)
1839 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001840
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001841 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001842 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001843 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001844 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001845 }
1846
Chris Wilson82118872016-08-18 17:17:05 +01001847 /* If the object is smaller than a couple of partial vma, it is
1848 * not worth only creating a single partial vma - we may as well
1849 * clear enough space for the full object.
1850 */
1851 flags = PIN_MAPPABLE;
1852 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1853 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1854
Chris Wilsona61007a2016-08-18 17:17:02 +01001855 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001856 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001857 if (IS_ERR(vma)) {
1858 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001859 unsigned int chunk_size;
1860
Chris Wilsona61007a2016-08-18 17:17:02 +01001861 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001862 chunk_size = MIN_CHUNK_PAGES;
1863 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001864 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001865
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001866 memset(&view, 0, sizeof(view));
1867 view.type = I915_GGTT_VIEW_PARTIAL;
1868 view.params.partial.offset = rounddown(page_offset, chunk_size);
1869 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001870 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001871 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001872
Chris Wilsonaa136d92016-08-18 17:17:03 +01001873 /* If the partial covers the entire object, just create a
1874 * normal VMA.
1875 */
1876 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1877 view.type = I915_GGTT_VIEW_NORMAL;
1878
Chris Wilson50349242016-08-18 17:17:04 +01001879 /* Userspace is now writing through an untracked VMA, abandon
1880 * all hope that the hardware is able to track future writes.
1881 */
1882 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1883
Chris Wilsona61007a2016-08-18 17:17:02 +01001884 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1885 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001886 if (IS_ERR(vma)) {
1887 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001888 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001889 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890
Chris Wilsonc9839302012-11-20 10:45:17 +00001891 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1892 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001893 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001894
Chris Wilson49ef5292016-08-18 17:17:00 +01001895 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001896 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001898
Chris Wilson275f0392016-10-24 13:42:14 +01001899 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001900 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001901 if (list_empty(&obj->userfault_link))
1902 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001903
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001904 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001905 ret = remap_io_mapping(area,
1906 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1907 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1908 min_t(u64, vma->size, area->vm_end - area->vm_start),
1909 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001910
Chris Wilsonb8f90962016-08-05 10:14:07 +01001911err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001912 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001913err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001914 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915err_rpm:
1916 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001917 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001918err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001919 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001920 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001921 /*
1922 * We eat errors when the gpu is terminally wedged to avoid
1923 * userspace unduly crashing (gl has no provisions for mmaps to
1924 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1925 * and so needs to be reported.
1926 */
1927 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001928 ret = VM_FAULT_SIGBUS;
1929 break;
1930 }
Chris Wilson045e7692010-11-07 09:18:22 +00001931 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001932 /*
1933 * EAGAIN means the gpu is hung and we'll wait for the error
1934 * handler to reset everything when re-faulting in
1935 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001936 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001937 case 0:
1938 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001939 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001940 case -EBUSY:
1941 /*
1942 * EBUSY is ok: this just means that another thread
1943 * already did the job.
1944 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001945 ret = VM_FAULT_NOPAGE;
1946 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001948 ret = VM_FAULT_OOM;
1949 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001950 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001951 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001952 ret = VM_FAULT_SIGBUS;
1953 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001955 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001956 ret = VM_FAULT_SIGBUS;
1957 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001959 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960}
1961
1962/**
Chris Wilson901782b2009-07-10 08:18:50 +01001963 * i915_gem_release_mmap - remove physical page mappings
1964 * @obj: obj in question
1965 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001966 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001967 * relinquish ownership of the pages back to the system.
1968 *
1969 * It is vital that we remove the page mapping if we have mapped a tiled
1970 * object through the GTT and then lose the fence register due to
1971 * resource pressure. Similarly if the object has been moved out of the
1972 * aperture, than pages mapped into userspace must be revoked. Removing the
1973 * mapping will then trigger a page fault on the next user access, allowing
1974 * fixup by i915_gem_fault().
1975 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001976void
Chris Wilson05394f32010-11-08 19:18:58 +00001977i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001978{
Chris Wilson275f0392016-10-24 13:42:14 +01001979 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001980
Chris Wilson349f2cc2016-04-13 17:35:12 +01001981 /* Serialisation between user GTT access and our code depends upon
1982 * revoking the CPU's PTE whilst the mutex is held. The next user
1983 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001984 *
1985 * Note that RPM complicates somewhat by adding an additional
1986 * requirement that operations to the GGTT be made holding the RPM
1987 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001988 */
Chris Wilson275f0392016-10-24 13:42:14 +01001989 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001990 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001991
Chris Wilson3594a3e2016-10-24 13:42:16 +01001992 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001993 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001994
Chris Wilson3594a3e2016-10-24 13:42:16 +01001995 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001996 drm_vma_node_unmap(&obj->base.vma_node,
1997 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001998
1999 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2000 * memory transactions from userspace before we return. The TLB
2001 * flushing implied above by changing the PTE above *should* be
2002 * sufficient, an extra barrier here just provides us with a bit
2003 * of paranoid documentation about our requirement to serialise
2004 * memory writes before touching registers / GSM.
2005 */
2006 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002007
2008out:
2009 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002010}
2011
Chris Wilson7c108fd2016-10-24 13:42:18 +01002012void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002013{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002014 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002015 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002016
Chris Wilson3594a3e2016-10-24 13:42:16 +01002017 /*
2018 * Only called during RPM suspend. All users of the userfault_list
2019 * must be holding an RPM wakeref to ensure that this can not
2020 * run concurrently with themselves (and use the struct_mutex for
2021 * protection between themselves).
2022 */
2023
2024 list_for_each_entry_safe(obj, on,
2025 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002026 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002027 drm_vma_node_unmap(&obj->base.vma_node,
2028 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002029 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002030
2031 /* The fence will be lost when the device powers down. If any were
2032 * in use by hardware (i.e. they are pinned), we should not be powering
2033 * down! All other fences will be reacquired by the user upon waking.
2034 */
2035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2036 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2037
2038 if (WARN_ON(reg->pin_count))
2039 continue;
2040
2041 if (!reg->vma)
2042 continue;
2043
2044 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2045 reg->dirty = true;
2046 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002047}
2048
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002049/**
2050 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002051 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002052 * @size: object size
2053 * @tiling_mode: tiling mode
2054 *
2055 * Return the required global GTT size for an object, taking into account
2056 * potential fence register mapping.
2057 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002058u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2059 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002060{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002061 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002062
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002063 GEM_BUG_ON(size == 0);
2064
Chris Wilsona9f14812016-08-04 16:32:28 +01002065 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002066 tiling_mode == I915_TILING_NONE)
2067 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002068
2069 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002070 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002071 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002072 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002074
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002075 while (ggtt_size < size)
2076 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002077
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002078 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002079}
2080
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002082 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002083 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002084 * @size: object size
2085 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002086 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002087 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002088 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002089 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002090 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002091u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002092 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002094 GEM_BUG_ON(size == 0);
2095
Jesse Barnesde151cf2008-11-12 10:03:55 -08002096 /*
2097 * Minimum alignment is 4k (GTT page size), but might be greater
2098 * if a fence register is needed for the object.
2099 */
Jani Nikula73f67aa2016-12-07 22:48:09 +02002100 if (INTEL_GEN(dev_priv) >= 4 ||
2101 (!fenced && (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002102 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002103 return 4096;
2104
2105 /*
2106 * Previous chips need to be aligned to the size of the smallest
2107 * fence register that can contain the object.
2108 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002109 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002110}
2111
Chris Wilsond8cb5082012-08-11 15:41:03 +01002112static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2113{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002114 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002115 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002116
Chris Wilsonf3f61842016-08-05 10:14:14 +01002117 err = drm_gem_create_mmap_offset(&obj->base);
2118 if (!err)
2119 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002120
Chris Wilsonf3f61842016-08-05 10:14:14 +01002121 /* We can idle the GPU locklessly to flush stale objects, but in order
2122 * to claim that space for ourselves, we need to take the big
2123 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002124 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002125 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002126 if (err)
2127 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002128
Chris Wilsonf3f61842016-08-05 10:14:14 +01002129 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2130 if (!err) {
2131 i915_gem_retire_requests(dev_priv);
2132 err = drm_gem_create_mmap_offset(&obj->base);
2133 mutex_unlock(&dev_priv->drm.struct_mutex);
2134 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002135
Chris Wilsonf3f61842016-08-05 10:14:14 +01002136 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002137}
2138
2139static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2140{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002141 drm_gem_free_mmap_offset(&obj->base);
2142}
2143
Dave Airlieda6b51d2014-12-24 13:11:17 +10002144int
Dave Airlieff72145b2011-02-07 12:16:14 +10002145i915_gem_mmap_gtt(struct drm_file *file,
2146 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002147 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002148 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149{
Chris Wilson05394f32010-11-08 19:18:58 +00002150 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002151 int ret;
2152
Chris Wilson03ac0642016-07-20 13:31:51 +01002153 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002154 if (!obj)
2155 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002156
Chris Wilsond8cb5082012-08-11 15:41:03 +01002157 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002158 if (ret == 0)
2159 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002160
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002161 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002162 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163}
2164
Dave Airlieff72145b2011-02-07 12:16:14 +10002165/**
2166 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2167 * @dev: DRM device
2168 * @data: GTT mapping ioctl data
2169 * @file: GEM object info
2170 *
2171 * Simply returns the fake offset to userspace so it can mmap it.
2172 * The mmap call will end up in drm_gem_mmap(), which will set things
2173 * up so we can get faults in the handler above.
2174 *
2175 * The fault handler will take care of binding the object into the GTT
2176 * (since it may have been evicted to make room for something), allocating
2177 * a fence register, and mapping the appropriate aperture address into
2178 * userspace.
2179 */
2180int
2181i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file)
2183{
2184 struct drm_i915_gem_mmap_gtt *args = data;
2185
Dave Airlieda6b51d2014-12-24 13:11:17 +10002186 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002187}
2188
Daniel Vetter225067e2012-08-20 10:23:20 +02002189/* Immediately discard the backing storage */
2190static void
2191i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002192{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002193 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002194
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002195 if (obj->base.filp == NULL)
2196 return;
2197
Daniel Vetter225067e2012-08-20 10:23:20 +02002198 /* Our goal here is to return as much of the memory as
2199 * is possible back to the system as we are called from OOM.
2200 * To do this we must instruct the shmfs to drop all of its
2201 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002202 */
Chris Wilson55372522014-03-25 13:23:06 +00002203 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002205}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002206
Chris Wilson55372522014-03-25 13:23:06 +00002207/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002208void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002209{
Chris Wilson55372522014-03-25 13:23:06 +00002210 struct address_space *mapping;
2211
Chris Wilson1233e2d2016-10-28 13:58:37 +01002212 lockdep_assert_held(&obj->mm.lock);
2213 GEM_BUG_ON(obj->mm.pages);
2214
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002215 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002216 case I915_MADV_DONTNEED:
2217 i915_gem_object_truncate(obj);
2218 case __I915_MADV_PURGED:
2219 return;
2220 }
2221
2222 if (obj->base.filp == NULL)
2223 return;
2224
Al Viro93c76a32015-12-04 23:45:44 -05002225 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002226 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002227}
2228
Chris Wilson5cdf5882010-09-27 15:51:07 +01002229static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002230i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2231 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002232{
Dave Gordon85d12252016-05-20 11:54:06 +01002233 struct sgt_iter sgt_iter;
2234 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002235
Chris Wilson2b3c8312016-11-11 14:58:09 +00002236 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002237
Chris Wilson03ac84f2016-10-28 13:58:36 +01002238 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002239
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002240 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002241 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002242
Chris Wilson03ac84f2016-10-28 13:58:36 +01002243 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002244 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002245 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002248 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002249
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002250 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002251 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002252 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Chris Wilson03ac84f2016-10-28 13:58:36 +01002254 sg_free_table(pages);
2255 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002256}
2257
Chris Wilson96d77632016-10-28 13:58:33 +01002258static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2259{
2260 struct radix_tree_iter iter;
2261 void **slot;
2262
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002263 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2264 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002265}
2266
Chris Wilson548625e2016-11-01 12:11:34 +00002267void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2268 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002269{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002270 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002271
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002272 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002273 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002274
Chris Wilson15717de2016-08-04 07:52:26 +01002275 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002276 if (!READ_ONCE(obj->mm.pages))
2277 return;
2278
2279 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002280 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002281 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2282 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002283
Chris Wilsona2165e32012-12-03 11:49:00 +00002284 /* ->put_pages might need to allocate memory for the bit17 swizzle
2285 * array, hence protect them from being reaped by removing them from gtt
2286 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002287 pages = fetch_and_zero(&obj->mm.pages);
2288 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002289
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002290 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002291 void *ptr;
2292
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002293 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002294 if (is_vmalloc_addr(ptr))
2295 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002296 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002297 kunmap(kmap_to_page(ptr));
2298
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002299 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002300 }
2301
Chris Wilson96d77632016-10-28 13:58:33 +01002302 __i915_gem_object_reset_page_iter(obj);
2303
Chris Wilson03ac84f2016-10-28 13:58:36 +01002304 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002305unlock:
2306 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002307}
2308
Chris Wilson4ff340f02016-10-18 13:02:50 +01002309static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002310{
2311#if IS_ENABLED(CONFIG_SWIOTLB)
2312 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2313#else
2314 return 0;
2315#endif
2316}
2317
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002318static void i915_sg_trim(struct sg_table *orig_st)
2319{
2320 struct sg_table new_st;
2321 struct scatterlist *sg, *new_sg;
2322 unsigned int i;
2323
2324 if (orig_st->nents == orig_st->orig_nents)
2325 return;
2326
2327 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2328 return;
2329
2330 new_sg = new_st.sgl;
2331 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2332 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2333 /* called before being DMA mapped, no need to copy sg->dma_* */
2334 new_sg = sg_next(new_sg);
2335 }
2336
2337 sg_free_table(orig_st);
2338
2339 *orig_st = new_st;
2340}
2341
Chris Wilson03ac84f2016-10-28 13:58:36 +01002342static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002343i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002344{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002345 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002346 int page_count, i;
2347 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002348 struct sg_table *st;
2349 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002350 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002351 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002352 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002353 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002354 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002355 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002356
Chris Wilson6c085a72012-08-20 11:40:46 +02002357 /* Assert that the object is not currently in any GPU domain. As it
2358 * wasn't in the GTT, there shouldn't be any way it could have been in
2359 * a GPU cache
2360 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002361 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2362 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002363
Chris Wilson871dfbd2016-10-11 09:20:21 +01002364 max_segment = swiotlb_max_size();
2365 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002366 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002367
Chris Wilson9da3da62012-06-01 15:20:22 +01002368 st = kmalloc(sizeof(*st), GFP_KERNEL);
2369 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002370 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002371
Chris Wilson9da3da62012-06-01 15:20:22 +01002372 page_count = obj->base.size / PAGE_SIZE;
2373 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002374 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002375 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002376 }
2377
2378 /* Get the list of pages out of our struct file. They'll be pinned
2379 * at this point until we release them.
2380 *
2381 * Fail silently without starting the shrinker
2382 */
Al Viro93c76a32015-12-04 23:45:44 -05002383 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002384 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002385 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002386 sg = st->sgl;
2387 st->nents = 0;
2388 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002389 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2390 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002391 i915_gem_shrink(dev_priv,
2392 page_count,
2393 I915_SHRINK_BOUND |
2394 I915_SHRINK_UNBOUND |
2395 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002396 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2397 }
2398 if (IS_ERR(page)) {
2399 /* We've tried hard to allocate the memory by reaping
2400 * our own buffer, now let the real VM do its job and
2401 * go down in flames if truly OOM.
2402 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002403 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002404 if (IS_ERR(page)) {
2405 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002406 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002407 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002408 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002409 if (!i ||
2410 sg->length >= max_segment ||
2411 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002412 if (i)
2413 sg = sg_next(sg);
2414 st->nents++;
2415 sg_set_page(sg, page, PAGE_SIZE, 0);
2416 } else {
2417 sg->length += PAGE_SIZE;
2418 }
2419 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002420
2421 /* Check that the i965g/gm workaround works. */
2422 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002423 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002424 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002425 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002426
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002427 /* Trim unused sg entries to avoid wasting memory. */
2428 i915_sg_trim(st);
2429
Chris Wilson03ac84f2016-10-28 13:58:36 +01002430 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002431 if (ret)
2432 goto err_pages;
2433
Eric Anholt673a3942008-07-30 12:06:12 -07002434 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002435 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002436
Chris Wilson03ac84f2016-10-28 13:58:36 +01002437 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002438
Chris Wilsonb17993b2016-11-14 11:29:30 +00002439err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002440 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002441err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002442 for_each_sgt_page(page, sgt_iter, st)
2443 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002444 sg_free_table(st);
2445 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002446
2447 /* shmemfs first checks if there is enough memory to allocate the page
2448 * and reports ENOSPC should there be insufficient, along with the usual
2449 * ENOMEM for a genuine allocation failure.
2450 *
2451 * We use ENOSPC in our driver to mean that we have run out of aperture
2452 * space and so want to translate the error from shmemfs back to our
2453 * usual understanding of ENOMEM.
2454 */
Imre Deake2273302015-07-09 12:59:05 +03002455 if (ret == -ENOSPC)
2456 ret = -ENOMEM;
2457
Chris Wilson03ac84f2016-10-28 13:58:36 +01002458 return ERR_PTR(ret);
2459}
2460
2461void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2462 struct sg_table *pages)
2463{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002464 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002465
2466 obj->mm.get_page.sg_pos = pages->sgl;
2467 obj->mm.get_page.sg_idx = 0;
2468
2469 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002470
2471 if (i915_gem_object_is_tiled(obj) &&
2472 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2473 GEM_BUG_ON(obj->mm.quirked);
2474 __i915_gem_object_pin_pages(obj);
2475 obj->mm.quirked = true;
2476 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002477}
2478
2479static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2480{
2481 struct sg_table *pages;
2482
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002483 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2484
Chris Wilson03ac84f2016-10-28 13:58:36 +01002485 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2486 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2487 return -EFAULT;
2488 }
2489
2490 pages = obj->ops->get_pages(obj);
2491 if (unlikely(IS_ERR(pages)))
2492 return PTR_ERR(pages);
2493
2494 __i915_gem_object_set_pages(obj, pages);
2495 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002496}
2497
Chris Wilson37e680a2012-06-07 15:38:42 +01002498/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002499 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002500 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002501 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002502 * either as a result of memory pressure (reaping pages under the shrinker)
2503 * or as the object is itself released.
2504 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002505int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002506{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002507 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002508
Chris Wilson1233e2d2016-10-28 13:58:37 +01002509 err = mutex_lock_interruptible(&obj->mm.lock);
2510 if (err)
2511 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002512
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002513 if (unlikely(!obj->mm.pages)) {
2514 err = ____i915_gem_object_get_pages(obj);
2515 if (err)
2516 goto unlock;
2517
2518 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002519 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002520 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002521
Chris Wilson1233e2d2016-10-28 13:58:37 +01002522unlock:
2523 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002524 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002525}
2526
Dave Gordondd6034c2016-05-20 11:54:04 +01002527/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002528static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2529 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002530{
2531 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002532 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002533 struct sgt_iter sgt_iter;
2534 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002535 struct page *stack_pages[32];
2536 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002537 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002538 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002539 void *addr;
2540
2541 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002542 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002543 return kmap(sg_page(sgt->sgl));
2544
Dave Gordonb338fa42016-05-20 11:54:05 +01002545 if (n_pages > ARRAY_SIZE(stack_pages)) {
2546 /* Too big for stack -- allocate temporary array instead */
2547 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2548 if (!pages)
2549 return NULL;
2550 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002551
Dave Gordon85d12252016-05-20 11:54:06 +01002552 for_each_sgt_page(page, sgt_iter, sgt)
2553 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002554
2555 /* Check that we have the expected number of pages */
2556 GEM_BUG_ON(i != n_pages);
2557
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002558 switch (type) {
2559 case I915_MAP_WB:
2560 pgprot = PAGE_KERNEL;
2561 break;
2562 case I915_MAP_WC:
2563 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2564 break;
2565 }
2566 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002567
Dave Gordonb338fa42016-05-20 11:54:05 +01002568 if (pages != stack_pages)
2569 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002570
2571 return addr;
2572}
2573
2574/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002575void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2576 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002577{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578 enum i915_map_type has_type;
2579 bool pinned;
2580 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002581 int ret;
2582
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002583 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002584
Chris Wilson1233e2d2016-10-28 13:58:37 +01002585 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002586 if (ret)
2587 return ERR_PTR(ret);
2588
Chris Wilson1233e2d2016-10-28 13:58:37 +01002589 pinned = true;
2590 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002591 if (unlikely(!obj->mm.pages)) {
2592 ret = ____i915_gem_object_get_pages(obj);
2593 if (ret)
2594 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002595
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002596 smp_mb__before_atomic();
2597 }
2598 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002599 pinned = false;
2600 }
2601 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002602
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002603 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002604 if (ptr && has_type != type) {
2605 if (pinned) {
2606 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002607 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002608 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002609
2610 if (is_vmalloc_addr(ptr))
2611 vunmap(ptr);
2612 else
2613 kunmap(kmap_to_page(ptr));
2614
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002615 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002616 }
2617
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002618 if (!ptr) {
2619 ptr = i915_gem_object_map(obj, type);
2620 if (!ptr) {
2621 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002622 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002623 }
2624
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002625 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002626 }
2627
Chris Wilson1233e2d2016-10-28 13:58:37 +01002628out_unlock:
2629 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002630 return ptr;
2631
Chris Wilson1233e2d2016-10-28 13:58:37 +01002632err_unpin:
2633 atomic_dec(&obj->mm.pages_pin_count);
2634err_unlock:
2635 ptr = ERR_PTR(ret);
2636 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002637}
2638
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002639static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002640{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002641 if (ctx->banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002642 return true;
2643
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002644 if (!ctx->bannable)
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002645 return false;
2646
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002647 if (ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD) {
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002648 DRM_DEBUG("context hanging too often, banning!\n");
2649 return true;
2650 }
2651
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002652 return false;
2653}
2654
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002655static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002656{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002657 ctx->ban_score += CONTEXT_SCORE_GUILTY;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002658
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002659 ctx->banned = i915_context_is_banned(ctx);
2660 ctx->guilty_count++;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002661
2662 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002663 ctx->name, ctx->ban_score,
2664 yesno(ctx->banned));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002665
Chris Wilsond9e9da62016-11-22 14:41:18 +00002666 if (!ctx->banned || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002667 return;
2668
Chris Wilsond9e9da62016-11-22 14:41:18 +00002669 ctx->file_priv->context_bans++;
2670 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2671 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002672}
2673
2674static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2675{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002676 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002677}
2678
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002679struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002680i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002681{
Chris Wilson4db080f2013-12-04 11:37:09 +00002682 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002683
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002684 /* We are called by the error capture and reset at a random
2685 * point in time. In particular, note that neither is crucially
2686 * ordered with an interrupt. After a hang, the GPU is dead and we
2687 * assume that no more writes can happen (we waited long enough for
2688 * all writes that were in transaction to be flushed) - adding an
2689 * extra delay for a recent interrupt is pointless. Hence, we do
2690 * not need an engine->irq_seqno_barrier() before the seqno reads.
2691 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002692 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002693 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002694 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002695
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002696 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002697 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002698
2699 return NULL;
2700}
2701
Chris Wilson821ed7d2016-09-09 14:11:53 +01002702static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002703{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002704 void *vaddr = request->ring->vaddr;
2705 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002706
Chris Wilson821ed7d2016-09-09 14:11:53 +01002707 /* As this request likely depends on state from the lost
2708 * context, clear out all the user operations leaving the
2709 * breadcrumb at the end (so we get the fence notifications).
2710 */
2711 head = request->head;
2712 if (request->postfix < head) {
2713 memset(vaddr + head, 0, request->ring->size - head);
2714 head = 0;
2715 }
2716 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002717}
2718
Chris Wilson821ed7d2016-09-09 14:11:53 +01002719static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002720{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002721 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002722 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002723 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002724 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002725
Chris Wilson821ed7d2016-09-09 14:11:53 +01002726 if (engine->irq_seqno_barrier)
2727 engine->irq_seqno_barrier(engine);
2728
2729 request = i915_gem_find_active_request(engine);
2730 if (!request)
2731 return;
2732
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002733 ring_hung = engine->hangcheck.stalled;
2734 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2735 DRM_DEBUG_DRIVER("%s pardoned, was guilty? %s\n",
2736 engine->name,
2737 yesno(ring_hung));
Chris Wilson77c60702016-10-04 21:11:29 +01002738 ring_hung = false;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002739 }
Chris Wilson77c60702016-10-04 21:11:29 +01002740
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002741 if (ring_hung)
2742 i915_gem_context_mark_guilty(request->ctx);
2743 else
2744 i915_gem_context_mark_innocent(request->ctx);
2745
Chris Wilson821ed7d2016-09-09 14:11:53 +01002746 if (!ring_hung)
2747 return;
2748
2749 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002750 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002751
2752 /* Setup the CS to resume from the breadcrumb of the hung request */
2753 engine->reset_hw(engine, request);
2754
2755 /* Users of the default context do not rely on logical state
2756 * preserved between batches. They have to emit full state on
2757 * every batch and so it is safe to execute queued requests following
2758 * the hang.
2759 *
2760 * Other contexts preserve state, now corrupt. We want to skip all
2761 * queued requests that reference the corrupt context.
2762 */
2763 incomplete_ctx = request->ctx;
2764 if (i915_gem_context_is_default(incomplete_ctx))
2765 return;
2766
Chris Wilson73cb9702016-10-28 13:58:46 +01002767 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002768 if (request->ctx == incomplete_ctx)
2769 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002770
2771 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2772 list_for_each_entry(request, &timeline->requests, link)
2773 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002774}
2775
2776void i915_gem_reset(struct drm_i915_private *dev_priv)
2777{
2778 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302779 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002780
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002781 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2782
Chris Wilson821ed7d2016-09-09 14:11:53 +01002783 i915_gem_retire_requests(dev_priv);
2784
Akash Goel3b3f1652016-10-13 22:44:48 +05302785 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002786 i915_gem_reset_engine(engine);
2787
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002788 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002789
2790 if (dev_priv->gt.awake) {
2791 intel_sanitize_gt_powersave(dev_priv);
2792 intel_enable_gt_powersave(dev_priv);
2793 if (INTEL_GEN(dev_priv) >= 6)
2794 gen6_rps_busy(dev_priv);
2795 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002796}
2797
2798static void nop_submit_request(struct drm_i915_gem_request *request)
2799{
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002800 i915_gem_request_submit(request);
2801 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002802}
2803
2804static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2805{
Chris Wilson20e49332016-11-22 14:41:21 +00002806 /* We need to be sure that no thread is running the old callback as
2807 * we install the nop handler (otherwise we would submit a request
2808 * to hardware that will never complete). In order to prevent this
2809 * race, we wait until the machine is idle before making the swap
2810 * (using stop_machine()).
2811 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002812 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002813
Chris Wilsonc4b09302016-07-20 09:21:10 +01002814 /* Mark all pending requests as complete so that any concurrent
2815 * (lockless) lookup doesn't try and wait upon the request as we
2816 * reset it.
2817 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002818 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002819 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002820
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002821 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002822 * Clear the execlists queue up before freeing the requests, as those
2823 * are the ones that keep the context and ringbuffer backing objects
2824 * pinned in place.
2825 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002826
Tomas Elf7de1691a2015-10-19 16:32:32 +01002827 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002828 unsigned long flags;
2829
2830 spin_lock_irqsave(&engine->timeline->lock, flags);
2831
Chris Wilson70c2a242016-09-09 14:11:46 +01002832 i915_gem_request_put(engine->execlist_port[0].request);
2833 i915_gem_request_put(engine->execlist_port[1].request);
2834 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002835 engine->execlist_queue = RB_ROOT;
2836 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002837
2838 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002839 }
Eric Anholt673a3942008-07-30 12:06:12 -07002840}
2841
Chris Wilson20e49332016-11-22 14:41:21 +00002842static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002843{
Chris Wilson20e49332016-11-22 14:41:21 +00002844 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002845 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302846 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002847
Chris Wilson20e49332016-11-22 14:41:21 +00002848 for_each_engine(engine, i915, id)
2849 i915_gem_cleanup_engine(engine);
2850
2851 return 0;
2852}
2853
2854void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2855{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002856 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2857 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002858
Chris Wilson20e49332016-11-22 14:41:21 +00002859 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002860
Chris Wilson20e49332016-11-22 14:41:21 +00002861 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002862 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002863
2864 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002865}
2866
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002867static void
Eric Anholt673a3942008-07-30 12:06:12 -07002868i915_gem_retire_work_handler(struct work_struct *work)
2869{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002870 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002871 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002872 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002873
Chris Wilson891b48c2010-09-29 12:26:37 +01002874 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002875 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002876 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002877 mutex_unlock(&dev->struct_mutex);
2878 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002879
2880 /* Keep the retire handler running until we are finally idle.
2881 * We do not need to do this test under locking as in the worst-case
2882 * we queue the retire worker once too often.
2883 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002884 if (READ_ONCE(dev_priv->gt.awake)) {
2885 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002886 queue_delayed_work(dev_priv->wq,
2887 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002888 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002889 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002890}
Chris Wilson891b48c2010-09-29 12:26:37 +01002891
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002892static void
2893i915_gem_idle_work_handler(struct work_struct *work)
2894{
2895 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002896 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002897 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002898 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302899 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002900 bool rearm_hangcheck;
2901
2902 if (!READ_ONCE(dev_priv->gt.awake))
2903 return;
2904
Imre Deak0cb56702016-11-07 11:20:04 +02002905 /*
2906 * Wait for last execlists context complete, but bail out in case a
2907 * new request is submitted.
2908 */
2909 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2910 intel_execlists_idle(dev_priv), 10);
2911
Chris Wilson28176ef2016-10-28 13:58:56 +01002912 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002913 return;
2914
2915 rearm_hangcheck =
2916 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2917
2918 if (!mutex_trylock(&dev->struct_mutex)) {
2919 /* Currently busy, come back later */
2920 mod_delayed_work(dev_priv->wq,
2921 &dev_priv->gt.idle_work,
2922 msecs_to_jiffies(50));
2923 goto out_rearm;
2924 }
2925
Imre Deak93c97dc2016-11-07 11:20:03 +02002926 /*
2927 * New request retired after this work handler started, extend active
2928 * period until next instance of the work.
2929 */
2930 if (work_pending(work))
2931 goto out_unlock;
2932
Chris Wilson28176ef2016-10-28 13:58:56 +01002933 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002934 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002935
Imre Deak0cb56702016-11-07 11:20:04 +02002936 if (wait_for(intel_execlists_idle(dev_priv), 10))
2937 DRM_ERROR("Timeout waiting for engines to idle\n");
2938
Akash Goel3b3f1652016-10-13 22:44:48 +05302939 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002940 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002941
Chris Wilson67d97da2016-07-04 08:08:31 +01002942 GEM_BUG_ON(!dev_priv->gt.awake);
2943 dev_priv->gt.awake = false;
2944 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002945
Chris Wilson67d97da2016-07-04 08:08:31 +01002946 if (INTEL_GEN(dev_priv) >= 6)
2947 gen6_rps_idle(dev_priv);
2948 intel_runtime_pm_put(dev_priv);
2949out_unlock:
2950 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002951
Chris Wilson67d97da2016-07-04 08:08:31 +01002952out_rearm:
2953 if (rearm_hangcheck) {
2954 GEM_BUG_ON(!dev_priv->gt.awake);
2955 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002956 }
Eric Anholt673a3942008-07-30 12:06:12 -07002957}
2958
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002959void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2960{
2961 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2962 struct drm_i915_file_private *fpriv = file->driver_priv;
2963 struct i915_vma *vma, *vn;
2964
2965 mutex_lock(&obj->base.dev->struct_mutex);
2966 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2967 if (vma->vm->file == fpriv)
2968 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002969
2970 if (i915_gem_object_is_active(obj) &&
2971 !i915_gem_object_has_active_reference(obj)) {
2972 i915_gem_object_set_active_reference(obj);
2973 i915_gem_object_get(obj);
2974 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002975 mutex_unlock(&obj->base.dev->struct_mutex);
2976}
2977
Chris Wilsone95433c2016-10-28 13:58:27 +01002978static unsigned long to_wait_timeout(s64 timeout_ns)
2979{
2980 if (timeout_ns < 0)
2981 return MAX_SCHEDULE_TIMEOUT;
2982
2983 if (timeout_ns == 0)
2984 return 0;
2985
2986 return nsecs_to_jiffies_timeout(timeout_ns);
2987}
2988
Ben Widawsky5816d642012-04-11 11:18:19 -07002989/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002990 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002991 * @dev: drm device pointer
2992 * @data: ioctl data blob
2993 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002994 *
2995 * Returns 0 if successful, else an error is returned with the remaining time in
2996 * the timeout parameter.
2997 * -ETIME: object is still busy after timeout
2998 * -ERESTARTSYS: signal interrupted the wait
2999 * -ENONENT: object doesn't exist
3000 * Also possible, but rare:
3001 * -EAGAIN: GPU wedged
3002 * -ENOMEM: damn
3003 * -ENODEV: Internal IRQ fail
3004 * -E?: The add request failed
3005 *
3006 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3007 * non-zero timeout parameter the wait ioctl will wait for the given number of
3008 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3009 * without holding struct_mutex the object may become re-busied before this
3010 * function completes. A similar but shorter * race condition exists in the busy
3011 * ioctl
3012 */
3013int
3014i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3015{
3016 struct drm_i915_gem_wait *args = data;
3017 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003018 ktime_t start;
3019 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003020
Daniel Vetter11b5d512014-09-29 15:31:26 +02003021 if (args->flags != 0)
3022 return -EINVAL;
3023
Chris Wilson03ac0642016-07-20 13:31:51 +01003024 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003025 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003026 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003027
Chris Wilsone95433c2016-10-28 13:58:27 +01003028 start = ktime_get();
3029
3030 ret = i915_gem_object_wait(obj,
3031 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3032 to_wait_timeout(args->timeout_ns),
3033 to_rps_client(file));
3034
3035 if (args->timeout_ns > 0) {
3036 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3037 if (args->timeout_ns < 0)
3038 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003039 }
3040
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003041 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003042 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003043}
3044
Chris Wilson73cb9702016-10-28 13:58:46 +01003045static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003046{
Chris Wilson73cb9702016-10-28 13:58:46 +01003047 int ret, i;
3048
3049 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3050 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3051 if (ret)
3052 return ret;
3053 }
3054
3055 return 0;
3056}
3057
3058int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3059{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003060 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003061
Chris Wilson9caa34a2016-11-11 14:58:08 +00003062 if (flags & I915_WAIT_LOCKED) {
3063 struct i915_gem_timeline *tl;
3064
3065 lockdep_assert_held(&i915->drm.struct_mutex);
3066
3067 list_for_each_entry(tl, &i915->gt.timelines, link) {
3068 ret = wait_for_timeline(tl, flags);
3069 if (ret)
3070 return ret;
3071 }
3072 } else {
3073 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003074 if (ret)
3075 return ret;
3076 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003077
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003078 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003079}
3080
Chris Wilsond0da48c2016-11-06 12:59:59 +00003081void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3082 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003083{
Eric Anholt673a3942008-07-30 12:06:12 -07003084 /* If we don't have a page list set up, then we're not pinned
3085 * to GPU, and we can ignore the cache flush because it'll happen
3086 * again at bind time.
3087 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003088 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003089 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003090
Imre Deak769ce462013-02-13 21:56:05 +02003091 /*
3092 * Stolen memory is always coherent with the GPU as it is explicitly
3093 * marked as wc by the system, or the system is cache-coherent.
3094 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003095 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003096 return;
Imre Deak769ce462013-02-13 21:56:05 +02003097
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003098 /* If the GPU is snooping the contents of the CPU cache,
3099 * we do not need to manually clear the CPU cache lines. However,
3100 * the caches are only snooped when the render cache is
3101 * flushed/invalidated. As we always have to emit invalidations
3102 * and flushes when moving into and out of the RENDER domain, correct
3103 * snooping behaviour occurs naturally as the result of our domain
3104 * tracking.
3105 */
Chris Wilson0f719792015-01-13 13:32:52 +00003106 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3107 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003108 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003109 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003110
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003111 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003112 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003113 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003114}
3115
3116/** Flushes the GTT write domain for the object if it's dirty. */
3117static void
Chris Wilson05394f32010-11-08 19:18:58 +00003118i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003119{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003120 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003121
Chris Wilson05394f32010-11-08 19:18:58 +00003122 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 return;
3124
Chris Wilson63256ec2011-01-04 18:42:07 +00003125 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003126 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003127 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003128 *
3129 * However, we do have to enforce the order so that all writes through
3130 * the GTT land before any writes to the device, such as updates to
3131 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003132 *
3133 * We also have to wait a bit for the writes to land from the GTT.
3134 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3135 * timing. This issue has only been observed when switching quickly
3136 * between GTT writes and CPU reads from inside the kernel on recent hw,
3137 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3138 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003139 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003140 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003141 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303142 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003143
Chris Wilsond243ad82016-08-18 17:16:44 +01003144 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003145
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003146 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003147 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003148 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003149 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003150}
3151
3152/** Flushes the CPU write domain for the object if it's dirty. */
3153static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003154i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003155{
Chris Wilson05394f32010-11-08 19:18:58 +00003156 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003157 return;
3158
Chris Wilsond0da48c2016-11-06 12:59:59 +00003159 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003160 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003161
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003162 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003163 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003164 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003165 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003166}
3167
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003168/**
3169 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003170 * @obj: object to act on
3171 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003172 *
3173 * This function returns when the move is complete, including waiting on
3174 * flushes to occur.
3175 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003176int
Chris Wilson20217462010-11-23 15:26:33 +00003177i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003178{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003179 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003180 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003181
Chris Wilsone95433c2016-10-28 13:58:27 +01003182 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003183
Chris Wilsone95433c2016-10-28 13:58:27 +01003184 ret = i915_gem_object_wait(obj,
3185 I915_WAIT_INTERRUPTIBLE |
3186 I915_WAIT_LOCKED |
3187 (write ? I915_WAIT_ALL : 0),
3188 MAX_SCHEDULE_TIMEOUT,
3189 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003190 if (ret)
3191 return ret;
3192
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003193 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3194 return 0;
3195
Chris Wilson43566de2015-01-02 16:29:29 +05303196 /* Flush and acquire obj->pages so that we are coherent through
3197 * direct access in memory with previous cached writes through
3198 * shmemfs and that our cache domain tracking remains valid.
3199 * For example, if the obj->filp was moved to swap without us
3200 * being notified and releasing the pages, we would mistakenly
3201 * continue to assume that the obj remained out of the CPU cached
3202 * domain.
3203 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003204 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303205 if (ret)
3206 return ret;
3207
Daniel Vettere62b59e2015-01-21 14:53:48 +01003208 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003209
Chris Wilsond0a57782012-10-09 19:24:37 +01003210 /* Serialise direct access to this object with the barriers for
3211 * coherent writes from the GPU, by effectively invalidating the
3212 * GTT domain upon first access.
3213 */
3214 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3215 mb();
3216
Chris Wilson05394f32010-11-08 19:18:58 +00003217 old_write_domain = obj->base.write_domain;
3218 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003219
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003220 /* It should now be out of any other write domains, and we can update
3221 * the domain values for our changes.
3222 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003223 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003224 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003225 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003226 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3227 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003228 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003229 }
3230
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003231 trace_i915_gem_object_change_domain(obj,
3232 old_read_domains,
3233 old_write_domain);
3234
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003235 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 return 0;
3237}
3238
Chris Wilsonef55f922015-10-09 14:11:27 +01003239/**
3240 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003241 * @obj: object to act on
3242 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003243 *
3244 * After this function returns, the object will be in the new cache-level
3245 * across all GTT and the contents of the backing storage will be coherent,
3246 * with respect to the new cache-level. In order to keep the backing storage
3247 * coherent for all users, we only allow a single cache level to be set
3248 * globally on the object and prevent it from being changed whilst the
3249 * hardware is reading from the object. That is if the object is currently
3250 * on the scanout it will be set to uncached (or equivalent display
3251 * cache coherency) and all non-MOCS GPU access will also be uncached so
3252 * that all direct access to the scanout remains coherent.
3253 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003254int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3255 enum i915_cache_level cache_level)
3256{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003257 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003258 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003259
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003260 lockdep_assert_held(&obj->base.dev->struct_mutex);
3261
Chris Wilsone4ffd172011-04-04 09:44:39 +01003262 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003263 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003264
Chris Wilsonef55f922015-10-09 14:11:27 +01003265 /* Inspect the list of currently bound VMA and unbind any that would
3266 * be invalid given the new cache-level. This is principally to
3267 * catch the issue of the CS prefetch crossing page boundaries and
3268 * reading an invalid PTE on older architectures.
3269 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003270restart:
3271 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003272 if (!drm_mm_node_allocated(&vma->node))
3273 continue;
3274
Chris Wilson20dfbde2016-08-04 16:32:30 +01003275 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003276 DRM_DEBUG("can not change the cache level of pinned objects\n");
3277 return -EBUSY;
3278 }
3279
Chris Wilsonaa653a62016-08-04 07:52:27 +01003280 if (i915_gem_valid_gtt_space(vma, cache_level))
3281 continue;
3282
3283 ret = i915_vma_unbind(vma);
3284 if (ret)
3285 return ret;
3286
3287 /* As unbinding may affect other elements in the
3288 * obj->vma_list (due to side-effects from retiring
3289 * an active vma), play safe and restart the iterator.
3290 */
3291 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003292 }
3293
Chris Wilsonef55f922015-10-09 14:11:27 +01003294 /* We can reuse the existing drm_mm nodes but need to change the
3295 * cache-level on the PTE. We could simply unbind them all and
3296 * rebind with the correct cache-level on next use. However since
3297 * we already have a valid slot, dma mapping, pages etc, we may as
3298 * rewrite the PTE in the belief that doing so tramples upon less
3299 * state and so involves less work.
3300 */
Chris Wilson15717de2016-08-04 07:52:26 +01003301 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003302 /* Before we change the PTE, the GPU must not be accessing it.
3303 * If we wait upon the object, we know that all the bound
3304 * VMA are no longer active.
3305 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003306 ret = i915_gem_object_wait(obj,
3307 I915_WAIT_INTERRUPTIBLE |
3308 I915_WAIT_LOCKED |
3309 I915_WAIT_ALL,
3310 MAX_SCHEDULE_TIMEOUT,
3311 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003312 if (ret)
3313 return ret;
3314
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003315 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3316 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* Access to snoopable pages through the GTT is
3318 * incoherent and on some machines causes a hard
3319 * lockup. Relinquish the CPU mmaping to force
3320 * userspace to refault in the pages and we can
3321 * then double check if the GTT mapping is still
3322 * valid for that pointer access.
3323 */
3324 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003325
Chris Wilsonef55f922015-10-09 14:11:27 +01003326 /* As we no longer need a fence for GTT access,
3327 * we can relinquish it now (and so prevent having
3328 * to steal a fence from someone else on the next
3329 * fence request). Note GPU activity would have
3330 * dropped the fence as all snoopable access is
3331 * supposed to be linear.
3332 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003333 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3334 ret = i915_vma_put_fence(vma);
3335 if (ret)
3336 return ret;
3337 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003338 } else {
3339 /* We either have incoherent backing store and
3340 * so no GTT access or the architecture is fully
3341 * coherent. In such cases, existing GTT mmaps
3342 * ignore the cache bit in the PTE and we can
3343 * rewrite it without confusing the GPU or having
3344 * to force userspace to fault back in its mmaps.
3345 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003346 }
3347
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003348 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003349 if (!drm_mm_node_allocated(&vma->node))
3350 continue;
3351
3352 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3353 if (ret)
3354 return ret;
3355 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003356 }
3357
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003358 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3359 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3360 obj->cache_dirty = true;
3361
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003362 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003363 vma->node.color = cache_level;
3364 obj->cache_level = cache_level;
3365
Chris Wilsone4ffd172011-04-04 09:44:39 +01003366 return 0;
3367}
3368
Ben Widawsky199adf42012-09-21 17:01:20 -07003369int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3370 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003371{
Ben Widawsky199adf42012-09-21 17:01:20 -07003372 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003373 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003374 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003375
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003376 rcu_read_lock();
3377 obj = i915_gem_object_lookup_rcu(file, args->handle);
3378 if (!obj) {
3379 err = -ENOENT;
3380 goto out;
3381 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382
Chris Wilson651d7942013-08-08 14:41:10 +01003383 switch (obj->cache_level) {
3384 case I915_CACHE_LLC:
3385 case I915_CACHE_L3_LLC:
3386 args->caching = I915_CACHING_CACHED;
3387 break;
3388
Chris Wilson4257d3b2013-08-08 14:41:11 +01003389 case I915_CACHE_WT:
3390 args->caching = I915_CACHING_DISPLAY;
3391 break;
3392
Chris Wilson651d7942013-08-08 14:41:10 +01003393 default:
3394 args->caching = I915_CACHING_NONE;
3395 break;
3396 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003397out:
3398 rcu_read_unlock();
3399 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400}
3401
Ben Widawsky199adf42012-09-21 17:01:20 -07003402int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404{
Chris Wilson9c870d02016-10-24 13:42:15 +01003405 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003406 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003407 struct drm_i915_gem_object *obj;
3408 enum i915_cache_level level;
3409 int ret;
3410
Ben Widawsky199adf42012-09-21 17:01:20 -07003411 switch (args->caching) {
3412 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003413 level = I915_CACHE_NONE;
3414 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003415 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003416 /*
3417 * Due to a HW issue on BXT A stepping, GPU stores via a
3418 * snooped mapping may leave stale data in a corresponding CPU
3419 * cacheline, whereas normally such cachelines would get
3420 * invalidated.
3421 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003422 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003423 return -ENODEV;
3424
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425 level = I915_CACHE_LLC;
3426 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003427 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003428 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003429 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430 default:
3431 return -EINVAL;
3432 }
3433
Ben Widawsky3bc29132012-09-26 16:15:20 -07003434 ret = i915_mutex_lock_interruptible(dev);
3435 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003436 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003437
Chris Wilson03ac0642016-07-20 13:31:51 +01003438 obj = i915_gem_object_lookup(file, args->handle);
3439 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003440 ret = -ENOENT;
3441 goto unlock;
3442 }
3443
3444 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003445 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003446unlock:
3447 mutex_unlock(&dev->struct_mutex);
3448 return ret;
3449}
3450
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003451/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003452 * Prepare buffer for display plane (scanout, cursors, etc).
3453 * Can be called from an uninterruptible phase (modesetting) and allows
3454 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003455 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003456struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003457i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3458 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003459 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003460{
Chris Wilson058d88c2016-08-15 10:49:06 +01003461 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003462 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003463 int ret;
3464
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003465 lockdep_assert_held(&obj->base.dev->struct_mutex);
3466
Chris Wilsoncc98b412013-08-09 12:25:09 +01003467 /* Mark the pin_display early so that we account for the
3468 * display coherency whilst setting up the cache domains.
3469 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003470 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003471
Eric Anholta7ef0642011-03-29 16:59:54 -07003472 /* The display engine is not coherent with the LLC cache on gen6. As
3473 * a result, we make sure that the pinning that is about to occur is
3474 * done with uncached PTEs. This is lowest common denominator for all
3475 * chipsets.
3476 *
3477 * However for gen6+, we could do better by using the GFDT bit instead
3478 * of uncaching, which would allow us to flush all the LLC-cached data
3479 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3480 */
Chris Wilson651d7942013-08-08 14:41:10 +01003481 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003482 HAS_WT(to_i915(obj->base.dev)) ?
3483 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003484 if (ret) {
3485 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003486 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003487 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003488
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003489 /* As the user may map the buffer once pinned in the display plane
3490 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003491 * always use map_and_fenceable for all scanout buffers. However,
3492 * it may simply be too big to fit into mappable, in which case
3493 * put it anyway and hope that userspace can cope (but always first
3494 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003495 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003496 vma = ERR_PTR(-ENOSPC);
3497 if (view->type == I915_GGTT_VIEW_NORMAL)
3498 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3499 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003500 if (IS_ERR(vma)) {
3501 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3502 unsigned int flags;
3503
3504 /* Valleyview is definitely limited to scanning out the first
3505 * 512MiB. Lets presume this behaviour was inherited from the
3506 * g4x display engine and that all earlier gen are similarly
3507 * limited. Testing suggests that it is a little more
3508 * complicated than this. For example, Cherryview appears quite
3509 * happy to scanout from anywhere within its global aperture.
3510 */
3511 flags = 0;
3512 if (HAS_GMCH_DISPLAY(i915))
3513 flags = PIN_MAPPABLE;
3514 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3515 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003516 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003517 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003518
Chris Wilsond8923dc2016-08-18 17:17:07 +01003519 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3520
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003521 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3522 if (obj->cache_dirty) {
3523 i915_gem_clflush_object(obj, true);
3524 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3525 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003526
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003527 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003528 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003529
3530 /* It should now be out of any other write domains, and we can update
3531 * the domain values for our changes.
3532 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003533 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003534 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003535
3536 trace_i915_gem_object_change_domain(obj,
3537 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003538 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003539
Chris Wilson058d88c2016-08-15 10:49:06 +01003540 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003541
3542err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003543 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003544 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003545}
3546
3547void
Chris Wilson058d88c2016-08-15 10:49:06 +01003548i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003549{
Chris Wilson49d73912016-11-29 09:50:08 +00003550 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003551
Chris Wilson058d88c2016-08-15 10:49:06 +01003552 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003553 return;
3554
Chris Wilsond8923dc2016-08-18 17:17:07 +01003555 if (--vma->obj->pin_display == 0)
3556 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003557
Chris Wilson383d5822016-08-18 17:17:08 +01003558 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3559 if (!i915_vma_is_active(vma))
3560 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3561
Chris Wilson058d88c2016-08-15 10:49:06 +01003562 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003563}
3564
Eric Anholte47c68e2008-11-14 13:35:19 -08003565/**
3566 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003567 * @obj: object to act on
3568 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003569 *
3570 * This function returns when the move is complete, including waiting on
3571 * flushes to occur.
3572 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003573int
Chris Wilson919926a2010-11-12 13:42:53 +00003574i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003575{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003576 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 int ret;
3578
Chris Wilsone95433c2016-10-28 13:58:27 +01003579 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003580
Chris Wilsone95433c2016-10-28 13:58:27 +01003581 ret = i915_gem_object_wait(obj,
3582 I915_WAIT_INTERRUPTIBLE |
3583 I915_WAIT_LOCKED |
3584 (write ? I915_WAIT_ALL : 0),
3585 MAX_SCHEDULE_TIMEOUT,
3586 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003587 if (ret)
3588 return ret;
3589
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003590 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3591 return 0;
3592
Eric Anholte47c68e2008-11-14 13:35:19 -08003593 i915_gem_object_flush_gtt_write_domain(obj);
3594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 old_write_domain = obj->base.write_domain;
3596 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003597
Eric Anholte47c68e2008-11-14 13:35:19 -08003598 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003599 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003600 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003603 }
3604
3605 /* It should now be out of any other write domains, and we can update
3606 * the domain values for our changes.
3607 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003608 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003609
3610 /* If we're writing through the CPU, then the GPU read domains will
3611 * need to be invalidated at next use.
3612 */
3613 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003614 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3615 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003616 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003617
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003618 trace_i915_gem_object_change_domain(obj,
3619 old_read_domains,
3620 old_write_domain);
3621
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003622 return 0;
3623}
3624
Eric Anholt673a3942008-07-30 12:06:12 -07003625/* Throttle our rendering by waiting until the ring has completed our requests
3626 * emitted over 20 msec ago.
3627 *
Eric Anholtb9624422009-06-03 07:27:35 +00003628 * Note that if we were to use the current jiffies each time around the loop,
3629 * we wouldn't escape the function with any frames outstanding if the time to
3630 * render a frame was over 20ms.
3631 *
Eric Anholt673a3942008-07-30 12:06:12 -07003632 * This should get us reasonable parallelism between CPU and GPU but also
3633 * relatively low latency when blocking on a particular request to finish.
3634 */
3635static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003636i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003638 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003639 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003640 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003641 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003642 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003643
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003644 /* ABI: return -EIO if already wedged */
3645 if (i915_terminally_wedged(&dev_priv->gpu_error))
3646 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003647
Chris Wilson1c255952010-09-26 11:03:27 +01003648 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003649 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003650 if (time_after_eq(request->emitted_jiffies, recent_enough))
3651 break;
3652
John Harrisonfcfa423c2015-05-29 17:44:12 +01003653 /*
3654 * Note that the request might not have been submitted yet.
3655 * In which case emitted_jiffies will be zero.
3656 */
3657 if (!request->emitted_jiffies)
3658 continue;
3659
John Harrison54fb2412014-11-24 18:49:27 +00003660 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003661 }
John Harrisonff865882014-11-24 18:49:28 +00003662 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003663 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003664 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003665
John Harrison54fb2412014-11-24 18:49:27 +00003666 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003667 return 0;
3668
Chris Wilsone95433c2016-10-28 13:58:27 +01003669 ret = i915_wait_request(target,
3670 I915_WAIT_INTERRUPTIBLE,
3671 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003672 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003673
Chris Wilsone95433c2016-10-28 13:58:27 +01003674 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003675}
3676
Chris Wilson058d88c2016-08-15 10:49:06 +01003677struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003678i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3679 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003680 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003681 u64 alignment,
3682 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003683{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003684 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3685 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003686 struct i915_vma *vma;
3687 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003688
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003689 lockdep_assert_held(&obj->base.dev->struct_mutex);
3690
Chris Wilson058d88c2016-08-15 10:49:06 +01003691 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003692 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003693 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003694
3695 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3696 if (flags & PIN_NONBLOCK &&
3697 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003698 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003699
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003700 if (flags & PIN_MAPPABLE) {
3701 u32 fence_size;
3702
3703 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3704 i915_gem_object_get_tiling(obj));
3705 /* If the required space is larger than the available
3706 * aperture, we will not able to find a slot for the
3707 * object and unbinding the object now will be in
3708 * vain. Worse, doing so may cause us to ping-pong
3709 * the object in and out of the Global GTT and
3710 * waste a lot of cycles under the mutex.
3711 */
3712 if (fence_size > dev_priv->ggtt.mappable_end)
3713 return ERR_PTR(-E2BIG);
3714
3715 /* If NONBLOCK is set the caller is optimistically
3716 * trying to cache the full object within the mappable
3717 * aperture, and *must* have a fallback in place for
3718 * situations where we cannot bind the object. We
3719 * can be a little more lax here and use the fallback
3720 * more often to avoid costly migrations of ourselves
3721 * and other objects within the aperture.
3722 *
3723 * Half-the-aperture is used as a simple heuristic.
3724 * More interesting would to do search for a free
3725 * block prior to making the commitment to unbind.
3726 * That caters for the self-harm case, and with a
3727 * little more heuristics (e.g. NOFAULT, NOEVICT)
3728 * we could try to minimise harm to others.
3729 */
3730 if (flags & PIN_NONBLOCK &&
3731 fence_size > dev_priv->ggtt.mappable_end / 2)
3732 return ERR_PTR(-ENOSPC);
3733 }
3734
Chris Wilson59bfa122016-08-04 16:32:31 +01003735 WARN(i915_vma_is_pinned(vma),
3736 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003737 " offset=%08x, req.alignment=%llx,"
3738 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3739 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003740 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003741 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003742 ret = i915_vma_unbind(vma);
3743 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003744 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003745 }
3746
Chris Wilson058d88c2016-08-15 10:49:06 +01003747 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3748 if (ret)
3749 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003750
Chris Wilson058d88c2016-08-15 10:49:06 +01003751 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003752}
3753
Chris Wilsonedf6b762016-08-09 09:23:33 +01003754static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003755{
3756 /* Note that we could alias engines in the execbuf API, but
3757 * that would be very unwise as it prevents userspace from
3758 * fine control over engine selection. Ahem.
3759 *
3760 * This should be something like EXEC_MAX_ENGINE instead of
3761 * I915_NUM_ENGINES.
3762 */
3763 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3764 return 0x10000 << id;
3765}
3766
3767static __always_inline unsigned int __busy_write_id(unsigned int id)
3768{
Chris Wilson70cb4722016-08-09 18:08:25 +01003769 /* The uABI guarantees an active writer is also amongst the read
3770 * engines. This would be true if we accessed the activity tracking
3771 * under the lock, but as we perform the lookup of the object and
3772 * its activity locklessly we can not guarantee that the last_write
3773 * being active implies that we have set the same engine flag from
3774 * last_read - hence we always set both read and write busy for
3775 * last_write.
3776 */
3777 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003778}
3779
Chris Wilsonedf6b762016-08-09 09:23:33 +01003780static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003781__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003782 unsigned int (*flag)(unsigned int id))
3783{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003784 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003785
Chris Wilsond07f0e52016-10-28 13:58:44 +01003786 /* We have to check the current hw status of the fence as the uABI
3787 * guarantees forward progress. We could rely on the idle worker
3788 * to eventually flush us, but to minimise latency just ask the
3789 * hardware.
3790 *
3791 * Note we only report on the status of native fences.
3792 */
3793 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003794 return 0;
3795
Chris Wilsond07f0e52016-10-28 13:58:44 +01003796 /* opencode to_request() in order to avoid const warnings */
3797 rq = container_of(fence, struct drm_i915_gem_request, fence);
3798 if (i915_gem_request_completed(rq))
3799 return 0;
3800
3801 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003802}
3803
Chris Wilsonedf6b762016-08-09 09:23:33 +01003804static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003805busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003806{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003807 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003808}
3809
Chris Wilsonedf6b762016-08-09 09:23:33 +01003810static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003811busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003812{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003813 if (!fence)
3814 return 0;
3815
3816 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003817}
3818
Eric Anholt673a3942008-07-30 12:06:12 -07003819int
Eric Anholt673a3942008-07-30 12:06:12 -07003820i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003821 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003822{
3823 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003824 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003825 struct reservation_object_list *list;
3826 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003827 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003828
Chris Wilsond07f0e52016-10-28 13:58:44 +01003829 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003830 rcu_read_lock();
3831 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003832 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003833 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003834
3835 /* A discrepancy here is that we do not report the status of
3836 * non-i915 fences, i.e. even though we may report the object as idle,
3837 * a call to set-domain may still stall waiting for foreign rendering.
3838 * This also means that wait-ioctl may report an object as busy,
3839 * where busy-ioctl considers it idle.
3840 *
3841 * We trade the ability to warn of foreign fences to report on which
3842 * i915 engines are active for the object.
3843 *
3844 * Alternatively, we can trade that extra information on read/write
3845 * activity with
3846 * args->busy =
3847 * !reservation_object_test_signaled_rcu(obj->resv, true);
3848 * to report the overall busyness. This is what the wait-ioctl does.
3849 *
3850 */
3851retry:
3852 seq = raw_read_seqcount(&obj->resv->seq);
3853
3854 /* Translate the exclusive fence to the READ *and* WRITE engine */
3855 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3856
3857 /* Translate shared fences to READ set of engines */
3858 list = rcu_dereference(obj->resv->fence);
3859 if (list) {
3860 unsigned int shared_count = list->shared_count, i;
3861
3862 for (i = 0; i < shared_count; ++i) {
3863 struct dma_fence *fence =
3864 rcu_dereference(list->shared[i]);
3865
3866 args->busy |= busy_check_reader(fence);
3867 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003868 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003869
Chris Wilsond07f0e52016-10-28 13:58:44 +01003870 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3871 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003872
Chris Wilsond07f0e52016-10-28 13:58:44 +01003873 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003874out:
3875 rcu_read_unlock();
3876 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003877}
3878
3879int
3880i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3881 struct drm_file *file_priv)
3882{
Akshay Joshi0206e352011-08-16 15:34:10 -04003883 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003884}
3885
Chris Wilson3ef94da2009-09-14 16:50:29 +01003886int
3887i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3888 struct drm_file *file_priv)
3889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003891 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003892 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003893 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003894
3895 switch (args->madv) {
3896 case I915_MADV_DONTNEED:
3897 case I915_MADV_WILLNEED:
3898 break;
3899 default:
3900 return -EINVAL;
3901 }
3902
Chris Wilson03ac0642016-07-20 13:31:51 +01003903 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003904 if (!obj)
3905 return -ENOENT;
3906
3907 err = mutex_lock_interruptible(&obj->mm.lock);
3908 if (err)
3909 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003910
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003911 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003912 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003913 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003914 if (obj->mm.madv == I915_MADV_WILLNEED) {
3915 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003916 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003917 obj->mm.quirked = false;
3918 }
3919 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003920 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003921 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003922 obj->mm.quirked = true;
3923 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003924 }
3925
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003926 if (obj->mm.madv != __I915_MADV_PURGED)
3927 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003928
Chris Wilson6c085a72012-08-20 11:40:46 +02003929 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003930 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003931 i915_gem_object_truncate(obj);
3932
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003933 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003934 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003935
Chris Wilson1233e2d2016-10-28 13:58:37 +01003936out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003937 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003938 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003939}
3940
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003941static void
3942frontbuffer_retire(struct i915_gem_active *active,
3943 struct drm_i915_gem_request *request)
3944{
3945 struct drm_i915_gem_object *obj =
3946 container_of(active, typeof(*obj), frontbuffer_write);
3947
3948 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3949}
3950
Chris Wilson37e680a2012-06-07 15:38:42 +01003951void i915_gem_object_init(struct drm_i915_gem_object *obj,
3952 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003953{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003954 mutex_init(&obj->mm.lock);
3955
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003956 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003957 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003958 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003959 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003960 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003961
Chris Wilson37e680a2012-06-07 15:38:42 +01003962 obj->ops = ops;
3963
Chris Wilsond07f0e52016-10-28 13:58:44 +01003964 reservation_object_init(&obj->__builtin_resv);
3965 obj->resv = &obj->__builtin_resv;
3966
Chris Wilson50349242016-08-18 17:17:04 +01003967 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003968 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003969
3970 obj->mm.madv = I915_MADV_WILLNEED;
3971 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3972 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003973
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003974 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003975}
3976
Chris Wilson37e680a2012-06-07 15:38:42 +01003977static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003978 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3979 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003980 .get_pages = i915_gem_object_get_pages_gtt,
3981 .put_pages = i915_gem_object_put_pages_gtt,
3982};
3983
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003984/* Note we don't consider signbits :| */
3985#define overflows_type(x, T) \
3986 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3987
3988struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003989i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003990{
Daniel Vetterc397b902010-04-09 19:05:07 +00003991 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003992 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003993 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003994 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003995
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003996 /* There is a prevalence of the assumption that we fit the object's
3997 * page count inside a 32bit _signed_ variable. Let's document this and
3998 * catch if we ever need to fix it. In the meantime, if you do spot
3999 * such a local variable, please consider fixing!
4000 */
4001 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4002 return ERR_PTR(-E2BIG);
4003
4004 if (overflows_type(size, obj->base.size))
4005 return ERR_PTR(-E2BIG);
4006
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004007 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004008 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004009 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004010
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004011 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004012 if (ret)
4013 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004014
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004015 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004016 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004017 /* 965gm cannot relocate objects above 4GiB. */
4018 mask &= ~__GFP_HIGHMEM;
4019 mask |= __GFP_DMA32;
4020 }
4021
Al Viro93c76a32015-12-04 23:45:44 -05004022 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004023 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004024
Chris Wilson37e680a2012-06-07 15:38:42 +01004025 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004026
Daniel Vetterc397b902010-04-09 19:05:07 +00004027 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4028 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4029
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004030 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004031 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004032 * cache) for about a 10% performance improvement
4033 * compared to uncached. Graphics requests other than
4034 * display scanout are coherent with the CPU in
4035 * accessing this cache. This means in this mode we
4036 * don't need to clflush on the CPU side, and on the
4037 * GPU side we only need to flush internal caches to
4038 * get data visible to the CPU.
4039 *
4040 * However, we maintain the display planes as UC, and so
4041 * need to rebind when first used as such.
4042 */
4043 obj->cache_level = I915_CACHE_LLC;
4044 } else
4045 obj->cache_level = I915_CACHE_NONE;
4046
Daniel Vetterd861e332013-07-24 23:25:03 +02004047 trace_i915_gem_object_create(obj);
4048
Chris Wilson05394f32010-11-08 19:18:58 +00004049 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004050
4051fail:
4052 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004053 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004054}
4055
Chris Wilson340fbd82014-05-22 09:16:52 +01004056static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4057{
4058 /* If we are the last user of the backing storage (be it shmemfs
4059 * pages or stolen etc), we know that the pages are going to be
4060 * immediately released. In this case, we can then skip copying
4061 * back the contents from the GPU.
4062 */
4063
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004064 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004065 return false;
4066
4067 if (obj->base.filp == NULL)
4068 return true;
4069
4070 /* At first glance, this looks racy, but then again so would be
4071 * userspace racing mmap against close. However, the first external
4072 * reference to the filp can only be obtained through the
4073 * i915_gem_mmap_ioctl() which safeguards us against the user
4074 * acquiring such a reference whilst we are in the middle of
4075 * freeing the object.
4076 */
4077 return atomic_long_read(&obj->base.filp->f_count) == 1;
4078}
4079
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004080static void __i915_gem_free_objects(struct drm_i915_private *i915,
4081 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004082{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004083 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004084
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004085 mutex_lock(&i915->drm.struct_mutex);
4086 intel_runtime_pm_get(i915);
4087 llist_for_each_entry(obj, freed, freed) {
4088 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004089
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004090 trace_i915_gem_object_destroy(obj);
4091
4092 GEM_BUG_ON(i915_gem_object_is_active(obj));
4093 list_for_each_entry_safe(vma, vn,
4094 &obj->vma_list, obj_link) {
4095 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4096 GEM_BUG_ON(i915_vma_is_active(vma));
4097 vma->flags &= ~I915_VMA_PIN_MASK;
4098 i915_vma_close(vma);
4099 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004100 GEM_BUG_ON(!list_empty(&obj->vma_list));
4101 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004102
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004103 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004104 }
4105 intel_runtime_pm_put(i915);
4106 mutex_unlock(&i915->drm.struct_mutex);
4107
4108 llist_for_each_entry_safe(obj, on, freed, freed) {
4109 GEM_BUG_ON(obj->bind_count);
4110 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4111
4112 if (obj->ops->release)
4113 obj->ops->release(obj);
4114
4115 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4116 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004117 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004118 GEM_BUG_ON(obj->mm.pages);
4119
4120 if (obj->base.import_attach)
4121 drm_prime_gem_destroy(&obj->base, NULL);
4122
Chris Wilsond07f0e52016-10-28 13:58:44 +01004123 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004124 drm_gem_object_release(&obj->base);
4125 i915_gem_info_remove_obj(i915, obj->base.size);
4126
4127 kfree(obj->bit_17);
4128 i915_gem_object_free(obj);
4129 }
4130}
4131
4132static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4133{
4134 struct llist_node *freed;
4135
4136 freed = llist_del_all(&i915->mm.free_list);
4137 if (unlikely(freed))
4138 __i915_gem_free_objects(i915, freed);
4139}
4140
4141static void __i915_gem_free_work(struct work_struct *work)
4142{
4143 struct drm_i915_private *i915 =
4144 container_of(work, struct drm_i915_private, mm.free_work);
4145 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004146
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004147 /* All file-owned VMA should have been released by this point through
4148 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4149 * However, the object may also be bound into the global GTT (e.g.
4150 * older GPUs without per-process support, or for direct access through
4151 * the GTT either for the user or for scanout). Those VMA still need to
4152 * unbound now.
4153 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004154
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004155 while ((freed = llist_del_all(&i915->mm.free_list)))
4156 __i915_gem_free_objects(i915, freed);
4157}
4158
4159static void __i915_gem_free_object_rcu(struct rcu_head *head)
4160{
4161 struct drm_i915_gem_object *obj =
4162 container_of(head, typeof(*obj), rcu);
4163 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4164
4165 /* We can't simply use call_rcu() from i915_gem_free_object()
4166 * as we need to block whilst unbinding, and the call_rcu
4167 * task may be called from softirq context. So we take a
4168 * detour through a worker.
4169 */
4170 if (llist_add(&obj->freed, &i915->mm.free_list))
4171 schedule_work(&i915->mm.free_work);
4172}
4173
4174void i915_gem_free_object(struct drm_gem_object *gem_obj)
4175{
4176 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4177
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004178 if (obj->mm.quirked)
4179 __i915_gem_object_unpin_pages(obj);
4180
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004181 if (discard_backing_storage(obj))
4182 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004183
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004184 /* Before we free the object, make sure any pure RCU-only
4185 * read-side critical sections are complete, e.g.
4186 * i915_gem_busy_ioctl(). For the corresponding synchronized
4187 * lookup see i915_gem_object_lookup_rcu().
4188 */
4189 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004190}
4191
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004192void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4193{
4194 lockdep_assert_held(&obj->base.dev->struct_mutex);
4195
4196 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4197 if (i915_gem_object_is_active(obj))
4198 i915_gem_object_set_active_reference(obj);
4199 else
4200 i915_gem_object_put(obj);
4201}
4202
Chris Wilson3033aca2016-10-28 13:58:47 +01004203static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4204{
4205 struct intel_engine_cs *engine;
4206 enum intel_engine_id id;
4207
4208 for_each_engine(engine, dev_priv, id)
4209 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4210}
4211
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004212int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004213{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004214 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004215 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004216
Chris Wilson54b4f682016-07-21 21:16:19 +01004217 intel_suspend_gt_powersave(dev_priv);
4218
Chris Wilson45c5f202013-10-16 11:50:01 +01004219 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004220
4221 /* We have to flush all the executing contexts to main memory so
4222 * that they can saved in the hibernation image. To ensure the last
4223 * context image is coherent, we have to switch away from it. That
4224 * leaves the dev_priv->kernel_context still active when
4225 * we actually suspend, and its image in memory may not match the GPU
4226 * state. Fortunately, the kernel_context is disposable and we do
4227 * not rely on its state.
4228 */
4229 ret = i915_gem_switch_to_kernel_context(dev_priv);
4230 if (ret)
4231 goto err;
4232
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004233 ret = i915_gem_wait_for_idle(dev_priv,
4234 I915_WAIT_INTERRUPTIBLE |
4235 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004236 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004237 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004238
Chris Wilsonc0336662016-05-06 15:40:21 +01004239 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004240 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004241
Chris Wilson3033aca2016-10-28 13:58:47 +01004242 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004243 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004244 mutex_unlock(&dev->struct_mutex);
4245
Chris Wilson737b1502015-01-26 18:03:03 +02004246 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004247 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4248 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004249 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004250
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004251 /* Assert that we sucessfully flushed all the work and
4252 * reset the GPU back to its idle, low power state.
4253 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004254 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004255 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004256
Imre Deak1c777c52016-10-12 17:46:37 +03004257 /*
4258 * Neither the BIOS, ourselves or any other kernel
4259 * expects the system to be in execlists mode on startup,
4260 * so we need to reset the GPU back to legacy mode. And the only
4261 * known way to disable logical contexts is through a GPU reset.
4262 *
4263 * So in order to leave the system in a known default configuration,
4264 * always reset the GPU upon unload and suspend. Afterwards we then
4265 * clean up the GEM state tracking, flushing off the requests and
4266 * leaving the system in a known idle state.
4267 *
4268 * Note that is of the upmost importance that the GPU is idle and
4269 * all stray writes are flushed *before* we dismantle the backing
4270 * storage for the pinned objects.
4271 *
4272 * However, since we are uncertain that resetting the GPU on older
4273 * machines is a good idea, we don't - just in case it leaves the
4274 * machine in an unusable condition.
4275 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004276 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004277 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4278 WARN_ON(reset && reset != -ENODEV);
4279 }
4280
Eric Anholt673a3942008-07-30 12:06:12 -07004281 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004282
4283err:
4284 mutex_unlock(&dev->struct_mutex);
4285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004286}
4287
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004288void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004289{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004290 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004291
Imre Deak31ab49a2016-11-07 11:20:05 +02004292 WARN_ON(dev_priv->gt.awake);
4293
Chris Wilson5ab57c72016-07-15 14:56:20 +01004294 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004295 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004296
4297 /* As we didn't flush the kernel context before suspend, we cannot
4298 * guarantee that the context image is complete. So let's just reset
4299 * it and start again.
4300 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004301 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004302
4303 mutex_unlock(&dev->struct_mutex);
4304}
4305
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004306void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004307{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004308 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004309 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4310 return;
4311
4312 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4313 DISP_TILE_SURFACE_SWIZZLING);
4314
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004315 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004316 return;
4317
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004318 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004319 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004320 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004321 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004322 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004323 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004324 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004325 else
4326 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004327}
Daniel Vettere21af882012-02-09 20:53:27 +01004328
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004329static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004330{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004331 I915_WRITE(RING_CTL(base), 0);
4332 I915_WRITE(RING_HEAD(base), 0);
4333 I915_WRITE(RING_TAIL(base), 0);
4334 I915_WRITE(RING_START(base), 0);
4335}
4336
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004337static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004338{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004339 if (IS_I830(dev_priv)) {
4340 init_unused_ring(dev_priv, PRB1_BASE);
4341 init_unused_ring(dev_priv, SRB0_BASE);
4342 init_unused_ring(dev_priv, SRB1_BASE);
4343 init_unused_ring(dev_priv, SRB2_BASE);
4344 init_unused_ring(dev_priv, SRB3_BASE);
4345 } else if (IS_GEN2(dev_priv)) {
4346 init_unused_ring(dev_priv, SRB0_BASE);
4347 init_unused_ring(dev_priv, SRB1_BASE);
4348 } else if (IS_GEN3(dev_priv)) {
4349 init_unused_ring(dev_priv, PRB1_BASE);
4350 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004351 }
4352}
4353
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004354int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004355i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004356{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004357 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304358 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004359 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004360
Chris Wilsonde867c22016-10-25 13:16:02 +01004361 dev_priv->gt.last_init_time = ktime_get();
4362
Chris Wilson5e4f5182015-02-13 14:35:59 +00004363 /* Double layer security blanket, see i915_gem_init() */
4364 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4365
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004366 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004367 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004368
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004369 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004370 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004371 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004372
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004373 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004374 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004375 u32 temp = I915_READ(GEN7_MSG_CTL);
4376 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4377 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004378 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004379 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4380 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4381 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4382 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004383 }
4384
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004385 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004386
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004387 /*
4388 * At least 830 can leave some of the unused rings
4389 * "active" (ie. head != tail) after resume which
4390 * will prevent c3 entry. Makes sure all unused rings
4391 * are totally idle.
4392 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004393 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004394
Dave Gordoned54c1a2016-01-19 19:02:54 +00004395 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004396
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004397 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004398 if (ret) {
4399 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4400 goto out;
4401 }
4402
4403 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304404 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004405 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004406 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004407 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004408 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004409
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004410 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004411
Alex Dai33a732f2015-08-12 15:43:36 +01004412 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004413 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004414 if (ret)
4415 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004416
Chris Wilson5e4f5182015-02-13 14:35:59 +00004417out:
4418 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004419 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004420}
4421
Chris Wilson39df9192016-07-20 13:31:57 +01004422bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4423{
4424 if (INTEL_INFO(dev_priv)->gen < 6)
4425 return false;
4426
4427 /* TODO: make semaphores and Execlists play nicely together */
4428 if (i915.enable_execlists)
4429 return false;
4430
4431 if (value >= 0)
4432 return value;
4433
4434#ifdef CONFIG_INTEL_IOMMU
4435 /* Enable semaphores on SNB when IO remapping is off */
4436 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4437 return false;
4438#endif
4439
4440 return true;
4441}
4442
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004443int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004444{
Chris Wilson1070a422012-04-24 15:47:41 +01004445 int ret;
4446
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004447 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004448
Oscar Mateoa83014d2014-07-24 17:04:21 +01004449 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004450 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004451 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004452 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004453 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004454 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004455 }
4456
Chris Wilson5e4f5182015-02-13 14:35:59 +00004457 /* This is just a security blanket to placate dragons.
4458 * On some systems, we very sporadically observe that the first TLBs
4459 * used by the CS may be stale, despite us poking the TLB reset. If
4460 * we hold the forcewake during initialisation these problems
4461 * just magically go away.
4462 */
4463 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4464
Chris Wilson72778cb2016-05-19 16:17:16 +01004465 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004466
4467 ret = i915_gem_init_ggtt(dev_priv);
4468 if (ret)
4469 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004470
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004471 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004472 if (ret)
4473 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004474
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004475 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004476 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004477 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004478
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004479 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004480 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004481 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004482 * wedged. But we only want to do this where the GPU is angry,
4483 * for all other failure, such as an allocation failure, bail.
4484 */
4485 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004486 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004487 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004488 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004489
4490out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004491 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004492 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004493
Chris Wilson60990322014-04-09 09:19:42 +01004494 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004495}
4496
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004497void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004498i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004499{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004500 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304501 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004502
Akash Goel3b3f1652016-10-13 22:44:48 +05304503 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004504 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004505}
4506
Eric Anholt673a3942008-07-30 12:06:12 -07004507void
Imre Deak40ae4e12016-03-16 14:54:03 +02004508i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4509{
Chris Wilson49ef5292016-08-18 17:17:00 +01004510 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004511
4512 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4513 !IS_CHERRYVIEW(dev_priv))
4514 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004515 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4516 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4517 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004518 dev_priv->num_fence_regs = 16;
4519 else
4520 dev_priv->num_fence_regs = 8;
4521
Chris Wilsonc0336662016-05-06 15:40:21 +01004522 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004523 dev_priv->num_fence_regs =
4524 I915_READ(vgtif_reg(avail_rs.fence_num));
4525
4526 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004527 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4528 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4529
4530 fence->i915 = dev_priv;
4531 fence->id = i;
4532 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4533 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004534 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004535
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004536 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004537}
4538
Chris Wilson73cb9702016-10-28 13:58:46 +01004539int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004540i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004541{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004542 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004543
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004544 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4545 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004546 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004547
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004548 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4549 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004550 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004551
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004552 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4553 SLAB_HWCACHE_ALIGN |
4554 SLAB_RECLAIM_ACCOUNT |
4555 SLAB_DESTROY_BY_RCU);
4556 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004557 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004558
Chris Wilson52e54202016-11-14 20:41:02 +00004559 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4560 SLAB_HWCACHE_ALIGN |
4561 SLAB_RECLAIM_ACCOUNT);
4562 if (!dev_priv->dependencies)
4563 goto err_requests;
4564
Chris Wilson73cb9702016-10-28 13:58:46 +01004565 mutex_lock(&dev_priv->drm.struct_mutex);
4566 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004567 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004568 mutex_unlock(&dev_priv->drm.struct_mutex);
4569 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004570 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004571
Ben Widawskya33afea2013-09-17 21:12:45 -07004572 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004573 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4574 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004575 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4576 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004577 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004578 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004579 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004580 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004581 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004582 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004583 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004584 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004585
Chris Wilson72bfa192010-12-19 11:42:05 +00004586 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4587
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004588 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004589
Chris Wilsonce453d82011-02-21 14:43:56 +00004590 dev_priv->mm.interruptible = true;
4591
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004592 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4593
Chris Wilsonb5add952016-08-04 16:32:36 +01004594 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004595
4596 return 0;
4597
Chris Wilson52e54202016-11-14 20:41:02 +00004598err_dependencies:
4599 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004600err_requests:
4601 kmem_cache_destroy(dev_priv->requests);
4602err_vmas:
4603 kmem_cache_destroy(dev_priv->vmas);
4604err_objects:
4605 kmem_cache_destroy(dev_priv->objects);
4606err_out:
4607 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004608}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004609
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004610void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004611{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004612 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4613
Matthew Auldea84aa72016-11-17 21:04:11 +00004614 mutex_lock(&dev_priv->drm.struct_mutex);
4615 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4616 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4617 mutex_unlock(&dev_priv->drm.struct_mutex);
4618
Chris Wilson52e54202016-11-14 20:41:02 +00004619 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004620 kmem_cache_destroy(dev_priv->requests);
4621 kmem_cache_destroy(dev_priv->vmas);
4622 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004623
4624 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4625 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004626}
4627
Chris Wilson6a800ea2016-09-21 14:51:07 +01004628int i915_gem_freeze(struct drm_i915_private *dev_priv)
4629{
4630 intel_runtime_pm_get(dev_priv);
4631
4632 mutex_lock(&dev_priv->drm.struct_mutex);
4633 i915_gem_shrink_all(dev_priv);
4634 mutex_unlock(&dev_priv->drm.struct_mutex);
4635
4636 intel_runtime_pm_put(dev_priv);
4637
4638 return 0;
4639}
4640
Chris Wilson461fb992016-05-14 07:26:33 +01004641int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4642{
4643 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004644 struct list_head *phases[] = {
4645 &dev_priv->mm.unbound_list,
4646 &dev_priv->mm.bound_list,
4647 NULL
4648 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004649
4650 /* Called just before we write the hibernation image.
4651 *
4652 * We need to update the domain tracking to reflect that the CPU
4653 * will be accessing all the pages to create and restore from the
4654 * hibernation, and so upon restoration those pages will be in the
4655 * CPU domain.
4656 *
4657 * To make sure the hibernation image contains the latest state,
4658 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004659 *
4660 * To try and reduce the hibernation image, we manually shrink
4661 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004662 */
4663
Chris Wilson6a800ea2016-09-21 14:51:07 +01004664 mutex_lock(&dev_priv->drm.struct_mutex);
4665 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004666
Chris Wilson7aab2d52016-09-09 20:02:18 +01004667 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004668 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004669 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4670 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4671 }
Chris Wilson461fb992016-05-14 07:26:33 +01004672 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004673 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004674
4675 return 0;
4676}
4677
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004678void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004679{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004680 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004681 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004682
4683 /* Clean up our request list when the client is going away, so that
4684 * later retire_requests won't dereference our soon-to-be-gone
4685 * file_priv.
4686 */
Chris Wilson1c255952010-09-26 11:03:27 +01004687 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004688 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004689 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004690 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004691
Chris Wilson2e1b8732015-04-27 13:41:22 +01004692 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004693 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004694 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004695 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004696 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004697}
4698
4699int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4700{
4701 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004702 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004703
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004704 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004705
4706 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4707 if (!file_priv)
4708 return -ENOMEM;
4709
4710 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004711 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004712 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004713 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004714
4715 spin_lock_init(&file_priv->mm.lock);
4716 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004717
Chris Wilsonc80ff162016-07-27 09:07:27 +01004718 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004719
Ben Widawskye422b882013-12-06 14:10:58 -08004720 ret = i915_gem_context_open(dev, file);
4721 if (ret)
4722 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004723
Ben Widawskye422b882013-12-06 14:10:58 -08004724 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004725}
4726
Daniel Vetterb680c372014-09-19 18:27:27 +02004727/**
4728 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004729 * @old: current GEM buffer for the frontbuffer slots
4730 * @new: new GEM buffer for the frontbuffer slots
4731 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004732 *
4733 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4734 * from @old and setting them in @new. Both @old and @new can be NULL.
4735 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004736void i915_gem_track_fb(struct drm_i915_gem_object *old,
4737 struct drm_i915_gem_object *new,
4738 unsigned frontbuffer_bits)
4739{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004740 /* Control of individual bits within the mask are guarded by
4741 * the owning plane->mutex, i.e. we can never see concurrent
4742 * manipulation of individual bits. But since the bitfield as a whole
4743 * is updated using RMW, we need to use atomics in order to update
4744 * the bits.
4745 */
4746 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4747 sizeof(atomic_t) * BITS_PER_BYTE);
4748
Daniel Vettera071fa02014-06-18 23:28:09 +02004749 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004750 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4751 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004752 }
4753
4754 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004755 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4756 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004757 }
4758}
4759
Dave Gordonea702992015-07-09 19:29:02 +01004760/* Allocate a new GEM object and fill it with the supplied data */
4761struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004762i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004763 const void *data, size_t size)
4764{
4765 struct drm_i915_gem_object *obj;
4766 struct sg_table *sg;
4767 size_t bytes;
4768 int ret;
4769
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004770 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004771 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004772 return obj;
4773
4774 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4775 if (ret)
4776 goto fail;
4777
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004778 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004779 if (ret)
4780 goto fail;
4781
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004782 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004783 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004784 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004785 i915_gem_object_unpin_pages(obj);
4786
4787 if (WARN_ON(bytes != size)) {
4788 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4789 ret = -EFAULT;
4790 goto fail;
4791 }
4792
4793 return obj;
4794
4795fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004796 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004797 return ERR_PTR(ret);
4798}
Chris Wilson96d77632016-10-28 13:58:33 +01004799
4800struct scatterlist *
4801i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4802 unsigned int n,
4803 unsigned int *offset)
4804{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004805 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004806 struct scatterlist *sg;
4807 unsigned int idx, count;
4808
4809 might_sleep();
4810 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004811 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004812
4813 /* As we iterate forward through the sg, we record each entry in a
4814 * radixtree for quick repeated (backwards) lookups. If we have seen
4815 * this index previously, we will have an entry for it.
4816 *
4817 * Initial lookup is O(N), but this is amortized to O(1) for
4818 * sequential page access (where each new request is consecutive
4819 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4820 * i.e. O(1) with a large constant!
4821 */
4822 if (n < READ_ONCE(iter->sg_idx))
4823 goto lookup;
4824
4825 mutex_lock(&iter->lock);
4826
4827 /* We prefer to reuse the last sg so that repeated lookup of this
4828 * (or the subsequent) sg are fast - comparing against the last
4829 * sg is faster than going through the radixtree.
4830 */
4831
4832 sg = iter->sg_pos;
4833 idx = iter->sg_idx;
4834 count = __sg_page_count(sg);
4835
4836 while (idx + count <= n) {
4837 unsigned long exception, i;
4838 int ret;
4839
4840 /* If we cannot allocate and insert this entry, or the
4841 * individual pages from this range, cancel updating the
4842 * sg_idx so that on this lookup we are forced to linearly
4843 * scan onwards, but on future lookups we will try the
4844 * insertion again (in which case we need to be careful of
4845 * the error return reporting that we have already inserted
4846 * this index).
4847 */
4848 ret = radix_tree_insert(&iter->radix, idx, sg);
4849 if (ret && ret != -EEXIST)
4850 goto scan;
4851
4852 exception =
4853 RADIX_TREE_EXCEPTIONAL_ENTRY |
4854 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4855 for (i = 1; i < count; i++) {
4856 ret = radix_tree_insert(&iter->radix, idx + i,
4857 (void *)exception);
4858 if (ret && ret != -EEXIST)
4859 goto scan;
4860 }
4861
4862 idx += count;
4863 sg = ____sg_next(sg);
4864 count = __sg_page_count(sg);
4865 }
4866
4867scan:
4868 iter->sg_pos = sg;
4869 iter->sg_idx = idx;
4870
4871 mutex_unlock(&iter->lock);
4872
4873 if (unlikely(n < idx)) /* insertion completed by another thread */
4874 goto lookup;
4875
4876 /* In case we failed to insert the entry into the radixtree, we need
4877 * to look beyond the current sg.
4878 */
4879 while (idx + count <= n) {
4880 idx += count;
4881 sg = ____sg_next(sg);
4882 count = __sg_page_count(sg);
4883 }
4884
4885 *offset = n - idx;
4886 return sg;
4887
4888lookup:
4889 rcu_read_lock();
4890
4891 sg = radix_tree_lookup(&iter->radix, n);
4892 GEM_BUG_ON(!sg);
4893
4894 /* If this index is in the middle of multi-page sg entry,
4895 * the radixtree will contain an exceptional entry that points
4896 * to the start of that range. We will return the pointer to
4897 * the base page and the offset of this page within the
4898 * sg entry's range.
4899 */
4900 *offset = 0;
4901 if (unlikely(radix_tree_exception(sg))) {
4902 unsigned long base =
4903 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4904
4905 sg = radix_tree_lookup(&iter->radix, base);
4906 GEM_BUG_ON(!sg);
4907
4908 *offset = n - base;
4909 }
4910
4911 rcu_read_unlock();
4912
4913 return sg;
4914}
4915
4916struct page *
4917i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4918{
4919 struct scatterlist *sg;
4920 unsigned int offset;
4921
4922 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4923
4924 sg = i915_gem_object_get_sg(obj, n, &offset);
4925 return nth_page(sg_page(sg), offset);
4926}
4927
4928/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4929struct page *
4930i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4931 unsigned int n)
4932{
4933 struct page *page;
4934
4935 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004936 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004937 set_page_dirty(page);
4938
4939 return page;
4940}
4941
4942dma_addr_t
4943i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4944 unsigned long n)
4945{
4946 struct scatterlist *sg;
4947 unsigned int offset;
4948
4949 sg = i915_gem_object_get_sg(obj, n, &offset);
4950 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4951}