blob: b2b2b37131bddc4acfb8fb0e51a9bba220da9907 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
Mark Brown656baae2012-05-23 12:39:07 +01004 * Copyright 2009-12 Wolfson Microelectronics plc
Mark Brown9e6e96a2010-01-29 17:47:12 +00005 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
Mark Brownbfd37bb2012-06-05 12:31:32 +010049static struct {
50 unsigned int reg;
51 unsigned int mask;
52} wm8994_vu_bits[] = {
53 { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
54 { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
55 { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
56 { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
57 { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
58 { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
59 { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
60 { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
61 { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
62 { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
63
64 { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
65 { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
66 { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
67 { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
68 { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
69 { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
70 { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
71 { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
72 { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
73 { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
74 { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
75 { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
76 { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
77 { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
78 { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
79 { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
80};
81
Mark Brown9e6e96a2010-01-29 17:47:12 +000082static int wm8994_drc_base[] = {
83 WM8994_AIF1_DRC1_1,
84 WM8994_AIF1_DRC2_1,
85 WM8994_AIF2_DRC_1,
86};
87
88static int wm8994_retune_mobile_base[] = {
89 WM8994_AIF1_DAC1_EQ_GAINS_1,
90 WM8994_AIF1_DAC2_EQ_GAINS_1,
91 WM8994_AIF2_EQ_GAINS_1,
92};
93
Mark Brownb00adf72011-08-13 11:57:18 +090094static void wm8958_default_micdet(u16 status, void *data);
95
Mark Brownaf6b6fe2011-11-30 20:32:05 +000096static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090097 { 32768, true, 1, 4 },
98 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000099 { 44100 * 256, true, 7, 10 },
100 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +0900101};
102
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000103static const struct wm8958_micd_rate jackdet_rates[] = {
104 { 32768, true, 0, 1 },
105 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +0100106 { 44100 * 256, true, 10, 10 },
107 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000108};
109
Mark Brownb00adf72011-08-13 11:57:18 +0900110static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
111{
112 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
113 int best, i, sysclk, val;
114 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 const struct wm8958_micd_rate *rates;
116 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +0900117
Mark Brownfcdc4de2012-04-26 16:35:46 +0100118 if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
119 wm8994->jack_cb != wm8958_default_micdet)
Mark Brownb00adf72011-08-13 11:57:18 +0900120 return;
121
122 idle = !wm8994->jack_mic;
123
124 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
125 if (sysclk & WM8994_SYSCLK_SRC)
126 sysclk = wm8994->aifclk[1];
127 else
128 sysclk = wm8994->aifclk[0];
129
Mark Browncd1707a2011-12-01 13:44:25 +0000130 if (wm8994->pdata && wm8994->pdata->micd_rates) {
131 rates = wm8994->pdata->micd_rates;
132 num_rates = wm8994->pdata->num_micd_rates;
133 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000134 rates = jackdet_rates;
135 num_rates = ARRAY_SIZE(jackdet_rates);
136 } else {
137 rates = micdet_rates;
138 num_rates = ARRAY_SIZE(micdet_rates);
139 }
140
Mark Brownb00adf72011-08-13 11:57:18 +0900141 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000142 for (i = 0; i < num_rates; i++) {
143 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900144 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000145 if (abs(rates[i].sysclk - sysclk) <
146 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900147 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000148 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900149 best = i;
150 }
151
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000152 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
153 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900154
Mark Brown3a334ad2012-04-26 17:02:16 +0100155 dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
156 rates[best].start, rates[best].rate, sysclk,
157 idle ? "idle" : "active");
158
Mark Brownb00adf72011-08-13 11:57:18 +0900159 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
160 WM8958_MICD_BIAS_STARTTIME_MASK |
161 WM8958_MICD_RATE_MASK, val);
162}
163
Mark Brown9e6e96a2010-01-29 17:47:12 +0000164static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
165{
Mark Brownb2c812e2010-04-14 15:35:19 +0900166 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000167 int rate;
168 int reg1 = 0;
169 int offset;
170
171 if (aif)
172 offset = 4;
173 else
174 offset = 0;
175
176 switch (wm8994->sysclk[aif]) {
177 case WM8994_SYSCLK_MCLK1:
178 rate = wm8994->mclk[0];
179 break;
180
181 case WM8994_SYSCLK_MCLK2:
182 reg1 |= 0x8;
183 rate = wm8994->mclk[1];
184 break;
185
186 case WM8994_SYSCLK_FLL1:
187 reg1 |= 0x10;
188 rate = wm8994->fll[0].out;
189 break;
190
191 case WM8994_SYSCLK_FLL2:
192 reg1 |= 0x18;
193 rate = wm8994->fll[1].out;
194 break;
195
196 default:
197 return -EINVAL;
198 }
199
200 if (rate >= 13500000) {
201 rate /= 2;
202 reg1 |= WM8994_AIF1CLK_DIV;
203
204 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
205 aif + 1, rate);
206 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100207
Mark Brown9e6e96a2010-01-29 17:47:12 +0000208 wm8994->aifclk[aif] = rate;
209
210 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
211 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
212 reg1);
213
214 return 0;
215}
216
217static int configure_clock(struct snd_soc_codec *codec)
218{
Mark Brownb2c812e2010-04-14 15:35:19 +0900219 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800220 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000221
222 /* Bring up the AIF clocks first */
223 configure_aif_clock(codec, 0);
224 configure_aif_clock(codec, 1);
225
226 /* Then switch CLK_SYS over to the higher of them; a change
227 * can only happen as a result of a clocking change which can
228 * only be made outside of DAPM so we can safely redo the
229 * clocking.
230 */
231
232 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900233 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
234 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000235 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900236 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000237
238 if (wm8994->aifclk[0] < wm8994->aifclk[1])
239 new = WM8994_SYSCLK_SRC;
240 else
241 new = 0;
242
Axel Lin04f45c42011-10-04 20:07:03 +0800243 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
244 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000245 if (change)
246 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000247
Mark Brownb00adf72011-08-13 11:57:18 +0900248 wm8958_micd_set_rate(codec);
249
Mark Brown9e6e96a2010-01-29 17:47:12 +0000250 return 0;
251}
252
253static int check_clk_sys(struct snd_soc_dapm_widget *source,
254 struct snd_soc_dapm_widget *sink)
255{
256 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
257 const char *clk;
258
259 /* Check what we're currently using for CLK_SYS */
260 if (reg & WM8994_SYSCLK_SRC)
261 clk = "AIF2CLK";
262 else
263 clk = "AIF1CLK";
264
265 return strcmp(source->name, clk) == 0;
266}
267
268static const char *sidetone_hpf_text[] = {
269 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
270};
271
272static const struct soc_enum sidetone_hpf =
273 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
274
Uk Kim146fd572010-12-07 13:58:40 +0000275static const char *adc_hpf_text[] = {
276 "HiFi", "Voice 1", "Voice 2", "Voice 3"
277};
278
279static const struct soc_enum aif1adc1_hpf =
280 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
281
282static const struct soc_enum aif1adc2_hpf =
283 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
284
285static const struct soc_enum aif2adc_hpf =
286 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
287
Mark Brown9e6e96a2010-01-29 17:47:12 +0000288static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
289static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
290static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
291static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
292static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900293static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800294static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000295
296#define WM8994_DRC_SWITCH(xname, reg, shift) \
297{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
298 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
299 .put = wm8994_put_drc_sw, \
300 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
301
302static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
303 struct snd_ctl_elem_value *ucontrol)
304{
305 struct soc_mixer_control *mc =
306 (struct soc_mixer_control *)kcontrol->private_value;
307 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
308 int mask, ret;
309
310 /* Can't enable both ADC and DAC paths simultaneously */
311 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
312 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
313 WM8994_AIF1ADC1R_DRC_ENA_MASK;
314 else
315 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
316
317 ret = snd_soc_read(codec, mc->reg);
318 if (ret < 0)
319 return ret;
320 if (ret & mask)
321 return -EINVAL;
322
323 return snd_soc_put_volsw(kcontrol, ucontrol);
324}
325
Mark Brown9e6e96a2010-01-29 17:47:12 +0000326static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
327{
Mark Brownb2c812e2010-04-14 15:35:19 +0900328 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000329 struct wm8994_pdata *pdata = wm8994->pdata;
330 int base = wm8994_drc_base[drc];
331 int cfg = wm8994->drc_cfg[drc];
332 int save, i;
333
334 /* Save any enables; the configuration should clear them. */
335 save = snd_soc_read(codec, base);
336 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
337 WM8994_AIF1ADC1R_DRC_ENA;
338
339 for (i = 0; i < WM8994_DRC_REGS; i++)
340 snd_soc_update_bits(codec, base + i, 0xffff,
341 pdata->drc_cfgs[cfg].regs[i]);
342
343 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
344 WM8994_AIF1ADC1L_DRC_ENA |
345 WM8994_AIF1ADC1R_DRC_ENA, save);
346}
347
348/* Icky as hell but saves code duplication */
349static int wm8994_get_drc(const char *name)
350{
351 if (strcmp(name, "AIF1DRC1 Mode") == 0)
352 return 0;
353 if (strcmp(name, "AIF1DRC2 Mode") == 0)
354 return 1;
355 if (strcmp(name, "AIF2DRC Mode") == 0)
356 return 2;
357 return -EINVAL;
358}
359
360static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
361 struct snd_ctl_elem_value *ucontrol)
362{
363 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000364 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000365 struct wm8994_pdata *pdata = wm8994->pdata;
366 int drc = wm8994_get_drc(kcontrol->id.name);
367 int value = ucontrol->value.integer.value[0];
368
369 if (drc < 0)
370 return drc;
371
372 if (value >= pdata->num_drc_cfgs)
373 return -EINVAL;
374
375 wm8994->drc_cfg[drc] = value;
376
377 wm8994_set_drc(codec, drc);
378
379 return 0;
380}
381
382static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
383 struct snd_ctl_elem_value *ucontrol)
384{
385 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900386 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000387 int drc = wm8994_get_drc(kcontrol->id.name);
388
389 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
390
391 return 0;
392}
393
394static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
395{
Mark Brownb2c812e2010-04-14 15:35:19 +0900396 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000397 struct wm8994_pdata *pdata = wm8994->pdata;
398 int base = wm8994_retune_mobile_base[block];
399 int iface, best, best_val, save, i, cfg;
400
401 if (!pdata || !wm8994->num_retune_mobile_texts)
402 return;
403
404 switch (block) {
405 case 0:
406 case 1:
407 iface = 0;
408 break;
409 case 2:
410 iface = 1;
411 break;
412 default:
413 return;
414 }
415
416 /* Find the version of the currently selected configuration
417 * with the nearest sample rate. */
418 cfg = wm8994->retune_mobile_cfg[block];
419 best = 0;
420 best_val = INT_MAX;
421 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
422 if (strcmp(pdata->retune_mobile_cfgs[i].name,
423 wm8994->retune_mobile_texts[cfg]) == 0 &&
424 abs(pdata->retune_mobile_cfgs[i].rate
425 - wm8994->dac_rates[iface]) < best_val) {
426 best = i;
427 best_val = abs(pdata->retune_mobile_cfgs[i].rate
428 - wm8994->dac_rates[iface]);
429 }
430 }
431
432 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
433 block,
434 pdata->retune_mobile_cfgs[best].name,
435 pdata->retune_mobile_cfgs[best].rate,
436 wm8994->dac_rates[iface]);
437
438 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200439 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000440 */
441 save = snd_soc_read(codec, base);
442 save &= WM8994_AIF1DAC1_EQ_ENA;
443
444 for (i = 0; i < WM8994_EQ_REGS; i++)
445 snd_soc_update_bits(codec, base + i, 0xffff,
446 pdata->retune_mobile_cfgs[best].regs[i]);
447
448 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
449}
450
451/* Icky as hell but saves code duplication */
452static int wm8994_get_retune_mobile_block(const char *name)
453{
454 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
455 return 0;
456 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
457 return 1;
458 if (strcmp(name, "AIF2 EQ Mode") == 0)
459 return 2;
460 return -EINVAL;
461}
462
463static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
464 struct snd_ctl_elem_value *ucontrol)
465{
466 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000467 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000468 struct wm8994_pdata *pdata = wm8994->pdata;
469 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
470 int value = ucontrol->value.integer.value[0];
471
472 if (block < 0)
473 return block;
474
475 if (value >= pdata->num_retune_mobile_cfgs)
476 return -EINVAL;
477
478 wm8994->retune_mobile_cfg[block] = value;
479
480 wm8994_set_retune_mobile(codec, block);
481
482 return 0;
483}
484
485static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
486 struct snd_ctl_elem_value *ucontrol)
487{
488 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800489 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000490 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
491
492 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
493
494 return 0;
495}
496
Mark Brown96b101e2010-11-18 15:49:38 +0000497static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100498 "Left", "Right"
499};
500
Mark Brown96b101e2010-11-18 15:49:38 +0000501static const struct soc_enum aif1adcl_src =
502 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
503
504static const struct soc_enum aif1adcr_src =
505 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
506
507static const struct soc_enum aif2adcl_src =
508 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
509
510static const struct soc_enum aif2adcr_src =
511 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
512
Mark Brownf5548852010-08-31 19:39:48 +0100513static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000514 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100515
516static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000517 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100518
519static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000520 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100521
522static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000523 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100524
Mark Brown154b26a2010-12-09 12:07:44 +0000525static const char *osr_text[] = {
526 "Low Power", "High Performance",
527};
528
529static const struct soc_enum dac_osr =
530 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
531
532static const struct soc_enum adc_osr =
533 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
534
Mark Brown9e6e96a2010-01-29 17:47:12 +0000535static const struct snd_kcontrol_new wm8994_snd_controls[] = {
536SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
537 WM8994_AIF1_ADC1_RIGHT_VOLUME,
538 1, 119, 0, digital_tlv),
539SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
540 WM8994_AIF1_ADC2_RIGHT_VOLUME,
541 1, 119, 0, digital_tlv),
542SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
543 WM8994_AIF2_ADC_RIGHT_VOLUME,
544 1, 119, 0, digital_tlv),
545
Mark Brown96b101e2010-11-18 15:49:38 +0000546SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
547SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000548SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
549SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000550
Mark Brownf5548852010-08-31 19:39:48 +0100551SOC_ENUM("AIF1DACL Source", aif1dacl_src),
552SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000553SOC_ENUM("AIF2DACL Source", aif2dacl_src),
554SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100555
Mark Brown9e6e96a2010-01-29 17:47:12 +0000556SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
557 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
558SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
559 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
560SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
561 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
562
563SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
564SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
565
566SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
567SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
568SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
569
570WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
571WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
572WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
573
574WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
575WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
576WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
577
578WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
579WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
580WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
581
582SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
583 5, 12, 0, st_tlv),
584SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
585 0, 12, 0, st_tlv),
586SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
587 5, 12, 0, st_tlv),
588SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
589 0, 12, 0, st_tlv),
590SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
591SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
592
Uk Kim146fd572010-12-07 13:58:40 +0000593SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
594SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
595
596SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
597SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
598
599SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
600SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
601
Mark Brown154b26a2010-12-09 12:07:44 +0000602SOC_ENUM("ADC OSR", adc_osr),
603SOC_ENUM("DAC OSR", dac_osr),
604
Mark Brown9e6e96a2010-01-29 17:47:12 +0000605SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
606 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
607SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
608 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
609
610SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
611 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
612SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
613 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
614
615SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
616 6, 1, 1, wm_hubs_spkmix_tlv),
617SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
618 2, 1, 1, wm_hubs_spkmix_tlv),
619
620SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
621 6, 1, 1, wm_hubs_spkmix_tlv),
622SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
623 2, 1, 1, wm_hubs_spkmix_tlv),
624
625SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
626 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000627SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000628 8, 1, 0),
629SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
630 10, 15, 0, wm8994_3d_tlv),
631SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
632 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000633SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000634 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000635SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000636 8, 1, 0),
637};
638
639static const struct snd_kcontrol_new wm8994_eq_controls[] = {
640SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
641 eq_tlv),
642SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
643 eq_tlv),
644SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
645 eq_tlv),
646SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
647 eq_tlv),
648SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
649 eq_tlv),
650
651SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
652 eq_tlv),
653SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
654 eq_tlv),
655SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
656 eq_tlv),
657SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
658 eq_tlv),
659SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
660 eq_tlv),
661
662SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
663 eq_tlv),
664SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
665 eq_tlv),
666SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
667 eq_tlv),
668SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
669 eq_tlv),
670SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
671 eq_tlv),
672};
673
Mark Brown45a690f2012-08-15 19:20:54 +0100674static const struct snd_kcontrol_new wm8994_drc_controls[] = {
675SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
676 WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
677 WM8994_AIF1ADC1R_DRC_ENA),
678SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
679 WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
680 WM8994_AIF1ADC2R_DRC_ENA),
681SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
682 WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
683 WM8994_AIF2ADCR_DRC_ENA),
684};
685
Mark Brown1ddc07d2011-08-16 10:08:48 +0900686static const char *wm8958_ng_text[] = {
687 "30ms", "125ms", "250ms", "500ms",
688};
689
690static const struct soc_enum wm8958_aif1dac1_ng_hold =
691 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
692 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
693
694static const struct soc_enum wm8958_aif1dac2_ng_hold =
695 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
696 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
697
698static const struct soc_enum wm8958_aif2dac_ng_hold =
699 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
700 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
701
Mark Brownc4431df2010-11-26 15:21:07 +0000702static const struct snd_kcontrol_new wm8958_snd_controls[] = {
703SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900704
705SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
706 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
707SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
708SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
709 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
710 7, 1, ng_tlv),
711
712SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
713 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
714SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
715SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
716 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
717 7, 1, ng_tlv),
718
719SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
720 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
721SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
722SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
723 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
724 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000725};
726
Mark Brown81204c82011-05-24 17:35:53 +0800727static const struct snd_kcontrol_new wm1811_snd_controls[] = {
728SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
729 mixin_boost_tlv),
730SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
731 mixin_boost_tlv),
732};
733
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000734/* We run all mode setting through a function to enforce audio mode */
735static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
736{
737 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
738
Mark Brown28e33262012-03-03 00:10:02 +0000739 if (!wm8994->jackdet || !wm8994->jack_cb)
740 return;
741
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000742 if (wm8994->active_refcount)
743 mode = WM1811_JACKDET_MODE_AUDIO;
744
Mark Brown4752a882012-03-04 02:16:01 +0000745 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000746 return;
747
Mark Brown4752a882012-03-04 02:16:01 +0000748 wm8994->jackdet_mode = mode;
749
750 /* Always use audio mode to detect while the system is active */
751 if (mode != WM1811_JACKDET_MODE_NONE)
752 mode = WM1811_JACKDET_MODE_AUDIO;
753
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000754 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
755 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000756}
757
758static void active_reference(struct snd_soc_codec *codec)
759{
760 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
761
762 mutex_lock(&wm8994->accdet_lock);
763
764 wm8994->active_refcount++;
765
766 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
767 wm8994->active_refcount);
768
Mark Brown1defde22012-03-03 20:02:49 +0000769 /* If we're using jack detection go into audio mode */
770 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000771
772 mutex_unlock(&wm8994->accdet_lock);
773}
774
775static void active_dereference(struct snd_soc_codec *codec)
776{
777 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
778 u16 mode;
779
780 mutex_lock(&wm8994->accdet_lock);
781
782 wm8994->active_refcount--;
783
784 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
785 wm8994->active_refcount);
786
787 if (wm8994->active_refcount == 0) {
788 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000789 if (wm8994->jack_mic || wm8994->mic_detecting)
790 mode = WM1811_JACKDET_MODE_MIC;
791 else
792 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000793
Mark Brown1defde22012-03-03 20:02:49 +0000794 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000795 }
796
797 mutex_unlock(&wm8994->accdet_lock);
798}
799
Mark Brown9e6e96a2010-01-29 17:47:12 +0000800static int clk_sys_event(struct snd_soc_dapm_widget *w,
801 struct snd_kcontrol *kcontrol, int event)
802{
803 struct snd_soc_codec *codec = w->codec;
Mark Brown99af79d2012-07-25 23:03:36 +0100804 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000805
806 switch (event) {
807 case SND_SOC_DAPM_PRE_PMU:
808 return configure_clock(codec);
809
Mark Brown99af79d2012-07-25 23:03:36 +0100810 case SND_SOC_DAPM_POST_PMU:
811 /*
812 * JACKDET won't run until we start the clock and it
813 * only reports deltas, make sure we notify the state
814 * up the stack on startup. Use a *very* generous
815 * timeout for paranoia, there's no urgency and we
816 * don't want false reports.
817 */
818 if (wm8994->jackdet && !wm8994->clk_has_run) {
819 schedule_delayed_work(&wm8994->jackdet_bootstrap,
820 msecs_to_jiffies(1000));
821 wm8994->clk_has_run = true;
822 }
823 break;
824
Mark Brown9e6e96a2010-01-29 17:47:12 +0000825 case SND_SOC_DAPM_POST_PMD:
826 configure_clock(codec);
827 break;
828 }
829
830 return 0;
831}
832
Mark Brown4b7ed832011-08-10 17:47:33 +0900833static void vmid_reference(struct snd_soc_codec *codec)
834{
835 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
836
Mark Browndb966f82012-02-06 12:07:08 +0000837 pm_runtime_get_sync(codec->dev);
838
Mark Brown4b7ed832011-08-10 17:47:33 +0900839 wm8994->vmid_refcount++;
840
841 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
842 wm8994->vmid_refcount);
843
844 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000845 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000846 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000847 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000848
Mark Brownf7085642012-02-21 16:24:00 +0000849 wm_hubs_vmid_ena(codec);
850
Mark Brown22f8d052012-03-19 17:32:06 +0000851 switch (wm8994->vmid_mode) {
852 default:
Mark Browncbd71f32012-05-09 19:11:03 +0100853 WARN_ON(NULL == "Invalid VMID mode");
Mark Brown22f8d052012-03-19 17:32:06 +0000854 case WM8994_VMID_NORMAL:
855 /* Startup bias, VMID ramp & buffer */
856 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
857 WM8994_BIAS_SRC |
858 WM8994_VMID_DISCH |
859 WM8994_STARTUP_BIAS_ENA |
860 WM8994_VMID_BUF_ENA |
861 WM8994_VMID_RAMP_MASK,
862 WM8994_BIAS_SRC |
863 WM8994_STARTUP_BIAS_ENA |
864 WM8994_VMID_BUF_ENA |
865 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900866
Mark Brown22f8d052012-03-19 17:32:06 +0000867 /* Main bias enable, VMID=2x40k */
868 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
869 WM8994_BIAS_ENA |
870 WM8994_VMID_SEL_MASK,
871 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900872
Mark Brown22f8d052012-03-19 17:32:06 +0000873 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000874
Mark Brown22f8d052012-03-19 17:32:06 +0000875 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
876 WM8994_VMID_RAMP_MASK |
877 WM8994_BIAS_SRC,
878 0);
879 break;
880
881 case WM8994_VMID_FORCE:
882 /* Startup bias, slow VMID ramp & buffer */
883 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
884 WM8994_BIAS_SRC |
885 WM8994_VMID_DISCH |
886 WM8994_STARTUP_BIAS_ENA |
887 WM8994_VMID_BUF_ENA |
888 WM8994_VMID_RAMP_MASK,
889 WM8994_BIAS_SRC |
890 WM8994_STARTUP_BIAS_ENA |
891 WM8994_VMID_BUF_ENA |
892 (0x2 << WM8994_VMID_RAMP_SHIFT));
893
894 /* Main bias enable, VMID=2x40k */
895 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
896 WM8994_BIAS_ENA |
897 WM8994_VMID_SEL_MASK,
898 WM8994_BIAS_ENA | 0x2);
899
900 msleep(400);
901
902 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
903 WM8994_VMID_RAMP_MASK |
904 WM8994_BIAS_SRC,
905 0);
906 break;
907 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900908 }
909}
910
911static void vmid_dereference(struct snd_soc_codec *codec)
912{
913 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
914
915 wm8994->vmid_refcount--;
916
917 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
918 wm8994->vmid_refcount);
919
920 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000921 if (wm8994->hubs.lineout1_se)
922 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
923 WM8994_LINEOUT1N_ENA |
924 WM8994_LINEOUT1P_ENA,
925 WM8994_LINEOUT1N_ENA |
926 WM8994_LINEOUT1P_ENA);
927
928 if (wm8994->hubs.lineout2_se)
929 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
930 WM8994_LINEOUT2N_ENA |
931 WM8994_LINEOUT2P_ENA,
932 WM8994_LINEOUT2N_ENA |
933 WM8994_LINEOUT2P_ENA);
934
935 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900936 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
937 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000938 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900939 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000940 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900941
Mark Brown22f8d052012-03-19 17:32:06 +0000942 switch (wm8994->vmid_mode) {
943 case WM8994_VMID_FORCE:
944 msleep(350);
945 break;
946 default:
947 break;
948 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900949
Mark Brown22f8d052012-03-19 17:32:06 +0000950 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
951 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000952
Mark Brown22f8d052012-03-19 17:32:06 +0000953 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900954 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
955 WM8994_LINEOUT1_DISCH |
956 WM8994_LINEOUT2_DISCH,
957 WM8994_LINEOUT1_DISCH |
958 WM8994_LINEOUT2_DISCH);
959
Mark Brown22f8d052012-03-19 17:32:06 +0000960 msleep(150);
961
962 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
963 WM8994_LINEOUT1N_ENA |
964 WM8994_LINEOUT1P_ENA |
965 WM8994_LINEOUT2N_ENA |
966 WM8994_LINEOUT2P_ENA, 0);
967
968 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
969 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900970
971 /* Switch off startup biases */
972 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
973 WM8994_BIAS_SRC |
974 WM8994_STARTUP_BIAS_ENA |
975 WM8994_VMID_BUF_ENA |
976 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000977
978 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
979 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
980
981 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
982 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900983 }
Mark Browndb966f82012-02-06 12:07:08 +0000984
985 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900986}
987
988static int vmid_event(struct snd_soc_dapm_widget *w,
989 struct snd_kcontrol *kcontrol, int event)
990{
991 struct snd_soc_codec *codec = w->codec;
992
993 switch (event) {
994 case SND_SOC_DAPM_PRE_PMU:
995 vmid_reference(codec);
996 break;
997
998 case SND_SOC_DAPM_POST_PMD:
999 vmid_dereference(codec);
1000 break;
1001 }
1002
1003 return 0;
1004}
1005
Mark Brownc3403042012-04-26 21:29:29 +01001006static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00001007{
Mark Brown9e6e96a2010-01-29 17:47:12 +00001008 int source = 0; /* GCC flow analysis can't track enable */
1009 int reg, reg_r;
1010
Mark Brownc3403042012-04-26 21:29:29 +01001011 /* We also need the same AIF source for L/R and only one path */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001012 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
1013 switch (reg) {
1014 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001015 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001016 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1017 break;
1018 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001019 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001020 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1021 break;
1022 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001023 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001024 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1025 break;
1026 default:
Mark Brownee839a22010-04-20 13:57:08 +09001027 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brownc3403042012-04-26 21:29:29 +01001028 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001029 }
1030
1031 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
1032 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +09001033 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brownc3403042012-04-26 21:29:29 +01001034 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001035 }
1036
Mark Brownc3403042012-04-26 21:29:29 +01001037 /* Set the source up */
1038 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1039 WM8994_CP_DYN_SRC_SEL_MASK, source);
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001040
Mark Brownc3403042012-04-26 21:29:29 +01001041 return true;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001042}
1043
Mark Brown1a383362012-04-12 19:47:11 +01001044static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1045 struct snd_kcontrol *kcontrol, int event)
1046{
1047 struct snd_soc_codec *codec = w->codec;
Mark Brown79748cd2012-10-01 15:28:30 +01001048 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown1a383362012-04-12 19:47:11 +01001049 struct wm8994 *control = codec->control_data;
1050 int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
Mark Brownbfd37bb2012-06-05 12:31:32 +01001051 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001052 int dac;
1053 int adc;
1054 int val;
1055
1056 switch (control->type) {
1057 case WM8994:
1058 case WM8958:
1059 mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1060 break;
1061 default:
1062 break;
1063 }
1064
1065 switch (event) {
1066 case SND_SOC_DAPM_PRE_PMU:
Mark Brown79748cd2012-10-01 15:28:30 +01001067 /* Don't enable timeslot 2 if not in use */
1068 if (wm8994->channels[0] <= 2)
1069 mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
1070
Mark Brown1a383362012-04-12 19:47:11 +01001071 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
1072 if ((val & WM8994_AIF1ADCL_SRC) &&
1073 (val & WM8994_AIF1ADCR_SRC))
1074 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1075 else if (!(val & WM8994_AIF1ADCL_SRC) &&
1076 !(val & WM8994_AIF1ADCR_SRC))
1077 adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1078 else
1079 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1080 WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1081
1082 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
1083 if ((val & WM8994_AIF1DACL_SRC) &&
1084 (val & WM8994_AIF1DACR_SRC))
1085 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1086 else if (!(val & WM8994_AIF1DACL_SRC) &&
1087 !(val & WM8994_AIF1DACR_SRC))
1088 dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1089 else
1090 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1091 WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1092
1093 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1094 mask, adc);
1095 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1096 mask, dac);
1097 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1098 WM8994_AIF1DSPCLK_ENA |
1099 WM8994_SYSDSPCLK_ENA,
1100 WM8994_AIF1DSPCLK_ENA |
1101 WM8994_SYSDSPCLK_ENA);
1102 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
1103 WM8994_AIF1ADC1R_ENA |
1104 WM8994_AIF1ADC1L_ENA |
1105 WM8994_AIF1ADC2R_ENA |
1106 WM8994_AIF1ADC2L_ENA);
1107 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
1108 WM8994_AIF1DAC1R_ENA |
1109 WM8994_AIF1DAC1L_ENA |
1110 WM8994_AIF1DAC2R_ENA |
1111 WM8994_AIF1DAC2L_ENA);
1112 break;
1113
Mark Brownbfd37bb2012-06-05 12:31:32 +01001114 case SND_SOC_DAPM_POST_PMU:
1115 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1116 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1117 snd_soc_read(codec,
1118 wm8994_vu_bits[i].reg));
1119 break;
1120
Mark Brown1a383362012-04-12 19:47:11 +01001121 case SND_SOC_DAPM_PRE_PMD:
1122 case SND_SOC_DAPM_POST_PMD:
1123 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1124 mask, 0);
1125 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1126 mask, 0);
1127
1128 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1129 if (val & WM8994_AIF2DSPCLK_ENA)
1130 val = WM8994_SYSDSPCLK_ENA;
1131 else
1132 val = 0;
1133 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1134 WM8994_SYSDSPCLK_ENA |
1135 WM8994_AIF1DSPCLK_ENA, val);
1136 break;
1137 }
1138
1139 return 0;
1140}
1141
1142static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1143 struct snd_kcontrol *kcontrol, int event)
1144{
1145 struct snd_soc_codec *codec = w->codec;
Mark Brownbfd37bb2012-06-05 12:31:32 +01001146 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001147 int dac;
1148 int adc;
1149 int val;
1150
1151 switch (event) {
1152 case SND_SOC_DAPM_PRE_PMU:
1153 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
1154 if ((val & WM8994_AIF2ADCL_SRC) &&
1155 (val & WM8994_AIF2ADCR_SRC))
1156 adc = WM8994_AIF2ADCR_ENA;
1157 else if (!(val & WM8994_AIF2ADCL_SRC) &&
1158 !(val & WM8994_AIF2ADCR_SRC))
1159 adc = WM8994_AIF2ADCL_ENA;
1160 else
1161 adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1162
1163
1164 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
1165 if ((val & WM8994_AIF2DACL_SRC) &&
1166 (val & WM8994_AIF2DACR_SRC))
1167 dac = WM8994_AIF2DACR_ENA;
1168 else if (!(val & WM8994_AIF2DACL_SRC) &&
1169 !(val & WM8994_AIF2DACR_SRC))
1170 dac = WM8994_AIF2DACL_ENA;
1171 else
1172 dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1173
1174 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1175 WM8994_AIF2ADCL_ENA |
1176 WM8994_AIF2ADCR_ENA, adc);
1177 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1178 WM8994_AIF2DACL_ENA |
1179 WM8994_AIF2DACR_ENA, dac);
1180 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1181 WM8994_AIF2DSPCLK_ENA |
1182 WM8994_SYSDSPCLK_ENA,
1183 WM8994_AIF2DSPCLK_ENA |
1184 WM8994_SYSDSPCLK_ENA);
1185 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1186 WM8994_AIF2ADCL_ENA |
1187 WM8994_AIF2ADCR_ENA,
1188 WM8994_AIF2ADCL_ENA |
1189 WM8994_AIF2ADCR_ENA);
1190 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1191 WM8994_AIF2DACL_ENA |
1192 WM8994_AIF2DACR_ENA,
1193 WM8994_AIF2DACL_ENA |
1194 WM8994_AIF2DACR_ENA);
1195 break;
1196
Mark Brownbfd37bb2012-06-05 12:31:32 +01001197 case SND_SOC_DAPM_POST_PMU:
1198 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1199 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1200 snd_soc_read(codec,
1201 wm8994_vu_bits[i].reg));
1202 break;
1203
Mark Brown1a383362012-04-12 19:47:11 +01001204 case SND_SOC_DAPM_PRE_PMD:
1205 case SND_SOC_DAPM_POST_PMD:
1206 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1207 WM8994_AIF2DACL_ENA |
1208 WM8994_AIF2DACR_ENA, 0);
Mark Brownc7f5f232012-05-15 18:13:00 +01001209 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
Mark Brown1a383362012-04-12 19:47:11 +01001210 WM8994_AIF2ADCL_ENA |
1211 WM8994_AIF2ADCR_ENA, 0);
1212
1213 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1214 if (val & WM8994_AIF1DSPCLK_ENA)
1215 val = WM8994_SYSDSPCLK_ENA;
1216 else
1217 val = 0;
1218 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1219 WM8994_SYSDSPCLK_ENA |
1220 WM8994_AIF2DSPCLK_ENA, val);
1221 break;
1222 }
1223
1224 return 0;
1225}
1226
1227static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1228 struct snd_kcontrol *kcontrol, int event)
1229{
1230 struct snd_soc_codec *codec = w->codec;
1231 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1232
1233 switch (event) {
1234 case SND_SOC_DAPM_PRE_PMU:
1235 wm8994->aif1clk_enable = 1;
1236 break;
1237 case SND_SOC_DAPM_POST_PMD:
1238 wm8994->aif1clk_disable = 1;
1239 break;
1240 }
1241
1242 return 0;
1243}
1244
1245static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1246 struct snd_kcontrol *kcontrol, int event)
1247{
1248 struct snd_soc_codec *codec = w->codec;
1249 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1250
1251 switch (event) {
1252 case SND_SOC_DAPM_PRE_PMU:
1253 wm8994->aif2clk_enable = 1;
1254 break;
1255 case SND_SOC_DAPM_POST_PMD:
1256 wm8994->aif2clk_disable = 1;
1257 break;
1258 }
1259
1260 return 0;
1261}
1262
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001263static int late_enable_ev(struct snd_soc_dapm_widget *w,
1264 struct snd_kcontrol *kcontrol, int event)
1265{
1266 struct snd_soc_codec *codec = w->codec;
1267 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1268
1269 switch (event) {
1270 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001271 if (wm8994->aif1clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001272 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001273 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1274 WM8994_AIF1CLK_ENA_MASK,
1275 WM8994_AIF1CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001276 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001277 wm8994->aif1clk_enable = 0;
1278 }
1279 if (wm8994->aif2clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001280 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001281 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1282 WM8994_AIF2CLK_ENA_MASK,
1283 WM8994_AIF2CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001284 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001285 wm8994->aif2clk_enable = 0;
1286 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001287 break;
1288 }
1289
Mark Brownc6b7b572011-03-11 18:13:12 +00001290 /* We may also have postponed startup of DSP, handle that. */
1291 wm8958_aif_ev(w, kcontrol, event);
1292
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001293 return 0;
1294}
1295
1296static int late_disable_ev(struct snd_soc_dapm_widget *w,
1297 struct snd_kcontrol *kcontrol, int event)
1298{
1299 struct snd_soc_codec *codec = w->codec;
1300 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1301
1302 switch (event) {
1303 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001304 if (wm8994->aif1clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001305 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001306 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1307 WM8994_AIF1CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001308 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001309 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001310 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001311 if (wm8994->aif2clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001312 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001313 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1314 WM8994_AIF2CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001315 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001316 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001317 }
1318 break;
1319 }
1320
1321 return 0;
1322}
1323
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001324static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1325 struct snd_kcontrol *kcontrol, int event)
1326{
1327 late_enable_ev(w, kcontrol, event);
1328 return 0;
1329}
1330
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001331static int micbias_ev(struct snd_soc_dapm_widget *w,
1332 struct snd_kcontrol *kcontrol, int event)
1333{
1334 late_enable_ev(w, kcontrol, event);
1335 return 0;
1336}
1337
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001338static int dac_ev(struct snd_soc_dapm_widget *w,
1339 struct snd_kcontrol *kcontrol, int event)
1340{
1341 struct snd_soc_codec *codec = w->codec;
1342 unsigned int mask = 1 << w->shift;
1343
1344 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1345 mask, mask);
1346 return 0;
1347}
1348
Mark Brown9e6e96a2010-01-29 17:47:12 +00001349static const char *adc_mux_text[] = {
1350 "ADC",
1351 "DMIC",
1352};
1353
1354static const struct soc_enum adc_enum =
1355 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1356
1357static const struct snd_kcontrol_new adcl_mux =
1358 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1359
1360static const struct snd_kcontrol_new adcr_mux =
1361 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1362
1363static const struct snd_kcontrol_new left_speaker_mixer[] = {
1364SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1365SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1366SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1367SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1368SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1369};
1370
1371static const struct snd_kcontrol_new right_speaker_mixer[] = {
1372SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1373SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1374SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1375SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1376SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1377};
1378
1379/* Debugging; dump chip status after DAPM transitions */
1380static int post_ev(struct snd_soc_dapm_widget *w,
1381 struct snd_kcontrol *kcontrol, int event)
1382{
1383 struct snd_soc_codec *codec = w->codec;
1384 dev_dbg(codec->dev, "SRC status: %x\n",
1385 snd_soc_read(codec,
1386 WM8994_RATE_STATUS));
1387 return 0;
1388}
1389
1390static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1391SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1392 1, 1, 0),
1393SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1394 0, 1, 0),
1395};
1396
1397static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1398SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1399 1, 1, 0),
1400SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1401 0, 1, 0),
1402};
1403
Mark Browna3257ba2010-07-19 14:02:34 +01001404static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1405SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1406 1, 1, 0),
1407SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1408 0, 1, 0),
1409};
1410
1411static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1412SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1413 1, 1, 0),
1414SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1415 0, 1, 0),
1416};
1417
Mark Brown9e6e96a2010-01-29 17:47:12 +00001418static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1419SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1420 5, 1, 0),
1421SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1422 4, 1, 0),
1423SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1424 2, 1, 0),
1425SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1426 1, 1, 0),
1427SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1428 0, 1, 0),
1429};
1430
1431static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1432SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1433 5, 1, 0),
1434SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1435 4, 1, 0),
1436SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1437 2, 1, 0),
1438SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1439 1, 1, 0),
1440SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1441 0, 1, 0),
1442};
1443
1444#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1445{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1446 .info = snd_soc_info_volsw, \
1447 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1448 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1449
1450static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1451 struct snd_ctl_elem_value *ucontrol)
1452{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001453 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1454 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001455 struct snd_soc_codec *codec = w->codec;
1456 int ret;
1457
1458 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1459
Mark Brownc3403042012-04-26 21:29:29 +01001460 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001461
1462 return ret;
1463}
1464
1465static const struct snd_kcontrol_new dac1l_mix[] = {
1466WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1467 5, 1, 0),
1468WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1469 4, 1, 0),
1470WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1471 2, 1, 0),
1472WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1473 1, 1, 0),
1474WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1475 0, 1, 0),
1476};
1477
1478static const struct snd_kcontrol_new dac1r_mix[] = {
1479WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1480 5, 1, 0),
1481WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1482 4, 1, 0),
1483WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1484 2, 1, 0),
1485WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1486 1, 1, 0),
1487WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1488 0, 1, 0),
1489};
1490
1491static const char *sidetone_text[] = {
1492 "ADC/DMIC1", "DMIC2",
1493};
1494
1495static const struct soc_enum sidetone1_enum =
1496 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1497
1498static const struct snd_kcontrol_new sidetone1_mux =
1499 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1500
1501static const struct soc_enum sidetone2_enum =
1502 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1503
1504static const struct snd_kcontrol_new sidetone2_mux =
1505 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1506
1507static const char *aif1dac_text[] = {
1508 "AIF1DACDAT", "AIF3DACDAT",
1509};
1510
1511static const struct soc_enum aif1dac_enum =
1512 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1513
1514static const struct snd_kcontrol_new aif1dac_mux =
1515 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1516
1517static const char *aif2dac_text[] = {
1518 "AIF2DACDAT", "AIF3DACDAT",
1519};
1520
1521static const struct soc_enum aif2dac_enum =
1522 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1523
1524static const struct snd_kcontrol_new aif2dac_mux =
1525 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1526
1527static const char *aif2adc_text[] = {
1528 "AIF2ADCDAT", "AIF3DACDAT",
1529};
1530
1531static const struct soc_enum aif2adc_enum =
1532 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1533
1534static const struct snd_kcontrol_new aif2adc_mux =
1535 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1536
1537static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001538 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001539};
1540
Mark Brownc4431df2010-11-26 15:21:07 +00001541static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001542 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1543
Mark Brownc4431df2010-11-26 15:21:07 +00001544static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1545 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1546
1547static const struct soc_enum wm8958_aif3adc_enum =
1548 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1549
1550static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1551 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1552
1553static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001554 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001555};
1556
1557static const struct soc_enum mono_pcm_out_enum =
1558 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1559
1560static const struct snd_kcontrol_new mono_pcm_out_mux =
1561 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1562
1563static const char *aif2dac_src_text[] = {
1564 "AIF2", "AIF3",
1565};
1566
1567/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1568static const struct soc_enum aif2dacl_src_enum =
1569 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1570
1571static const struct snd_kcontrol_new aif2dacl_src_mux =
1572 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1573
1574static const struct soc_enum aif2dacr_src_enum =
1575 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1576
1577static const struct snd_kcontrol_new aif2dacr_src_mux =
1578 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001579
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001580static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001581SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001582 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001583SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001584 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1585
1586SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1587 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1588SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1589 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1590SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1591 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1592SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1593 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001594SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1595 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1596
1597SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1598 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1599 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1600SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1601 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1602 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001603SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001604 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001605SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001606 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001607
1608SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1609};
1610
1611static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001612SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
Mark Brownbfd37bb2012-06-05 12:31:32 +01001613 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1614 SND_SOC_DAPM_PRE_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001615SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
Mark Brownbfd37bb2012-06-05 12:31:32 +01001616 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1617 SND_SOC_DAPM_PRE_PMD),
Mark Brownb70a51b2011-06-29 00:21:09 -07001618SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1619SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1620 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1621SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1622 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
Mark Brownc3403042012-04-26 21:29:29 +01001623SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
1624SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001625};
1626
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001627static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1628SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1629 dac_ev, SND_SOC_DAPM_PRE_PMU),
1630SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1631 dac_ev, SND_SOC_DAPM_PRE_PMU),
1632SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1633 dac_ev, SND_SOC_DAPM_PRE_PMU),
1634SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1635 dac_ev, SND_SOC_DAPM_PRE_PMU),
1636};
1637
1638static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1639SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001640SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001641SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1642SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1643};
1644
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001645static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001646SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1647 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1648SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1649 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001650};
1651
1652static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001653SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1654SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001655};
1656
Mark Brown9e6e96a2010-01-29 17:47:12 +00001657static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1658SND_SOC_DAPM_INPUT("DMIC1DAT"),
1659SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001660SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001661
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001662SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1663 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001664SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1665 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001666
Mark Brown9e6e96a2010-01-29 17:47:12 +00001667SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
Mark Brown99af79d2012-07-25 23:03:36 +01001668 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1669 SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001670
Mark Brown1a383362012-04-12 19:47:11 +01001671SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1672SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1673SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001674
Mark Brown7f94de42011-02-03 16:27:34 +00001675SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001676 0, SND_SOC_NOPM, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001677SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001678 0, SND_SOC_NOPM, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001679SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001680 SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001681 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001682SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001683 SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001684 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001685
Mark Brown7f94de42011-02-03 16:27:34 +00001686SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001687 0, SND_SOC_NOPM, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001688SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001689 0, SND_SOC_NOPM, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001690SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001691 SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001692 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001693SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001694 SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001695 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001696
1697SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1698 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1699SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1700 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1701
Mark Browna3257ba2010-07-19 14:02:34 +01001702SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1703 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1704SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1705 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1706
Mark Brown9e6e96a2010-01-29 17:47:12 +00001707SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1708 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1709SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1710 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1711
1712SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1713SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1714
1715SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1716 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1717SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1718 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1719
1720SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001721 SND_SOC_NOPM, 13, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001722SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001723 SND_SOC_NOPM, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001724SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001725 SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001726 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1727SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001728 SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001729 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001730
Mark Brown5567d8c2012-02-16 21:43:29 -08001731SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1732SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1733SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1734SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001735
1736SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1737SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1738SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001739
Mark Brown5567d8c2012-02-16 21:43:29 -08001740SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1741SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001742
1743SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1744
1745SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1746SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1747SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1748SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1749
1750/* Power is done with the muxes since the ADC power also controls the
1751 * downsampling chain, the chip will automatically manage the analogue
1752 * specific portions.
1753 */
1754SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1755SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1756
Mark Brown9e6e96a2010-01-29 17:47:12 +00001757SND_SOC_DAPM_POST("Debug log", post_ev),
1758};
1759
Mark Brownc4431df2010-11-26 15:21:07 +00001760static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1761SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1762};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001763
Mark Brownc4431df2010-11-26 15:21:07 +00001764static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001765SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001766SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1767SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1768SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1769SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1770};
1771
1772static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001773 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1774 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1775
1776 { "DSP1CLK", NULL, "CLK_SYS" },
1777 { "DSP2CLK", NULL, "CLK_SYS" },
1778 { "DSPINTCLK", NULL, "CLK_SYS" },
1779
1780 { "AIF1ADC1L", NULL, "AIF1CLK" },
1781 { "AIF1ADC1L", NULL, "DSP1CLK" },
1782 { "AIF1ADC1R", NULL, "AIF1CLK" },
1783 { "AIF1ADC1R", NULL, "DSP1CLK" },
1784 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1785
1786 { "AIF1DAC1L", NULL, "AIF1CLK" },
1787 { "AIF1DAC1L", NULL, "DSP1CLK" },
1788 { "AIF1DAC1R", NULL, "AIF1CLK" },
1789 { "AIF1DAC1R", NULL, "DSP1CLK" },
1790 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1791
1792 { "AIF1ADC2L", NULL, "AIF1CLK" },
1793 { "AIF1ADC2L", NULL, "DSP1CLK" },
1794 { "AIF1ADC2R", NULL, "AIF1CLK" },
1795 { "AIF1ADC2R", NULL, "DSP1CLK" },
1796 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1797
1798 { "AIF1DAC2L", NULL, "AIF1CLK" },
1799 { "AIF1DAC2L", NULL, "DSP1CLK" },
1800 { "AIF1DAC2R", NULL, "AIF1CLK" },
1801 { "AIF1DAC2R", NULL, "DSP1CLK" },
1802 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1803
1804 { "AIF2ADCL", NULL, "AIF2CLK" },
1805 { "AIF2ADCL", NULL, "DSP2CLK" },
1806 { "AIF2ADCR", NULL, "AIF2CLK" },
1807 { "AIF2ADCR", NULL, "DSP2CLK" },
1808 { "AIF2ADCR", NULL, "DSPINTCLK" },
1809
1810 { "AIF2DACL", NULL, "AIF2CLK" },
1811 { "AIF2DACL", NULL, "DSP2CLK" },
1812 { "AIF2DACR", NULL, "AIF2CLK" },
1813 { "AIF2DACR", NULL, "DSP2CLK" },
1814 { "AIF2DACR", NULL, "DSPINTCLK" },
1815
1816 { "DMIC1L", NULL, "DMIC1DAT" },
1817 { "DMIC1L", NULL, "CLK_SYS" },
1818 { "DMIC1R", NULL, "DMIC1DAT" },
1819 { "DMIC1R", NULL, "CLK_SYS" },
1820 { "DMIC2L", NULL, "DMIC2DAT" },
1821 { "DMIC2L", NULL, "CLK_SYS" },
1822 { "DMIC2R", NULL, "DMIC2DAT" },
1823 { "DMIC2R", NULL, "CLK_SYS" },
1824
1825 { "ADCL", NULL, "AIF1CLK" },
1826 { "ADCL", NULL, "DSP1CLK" },
1827 { "ADCL", NULL, "DSPINTCLK" },
1828
1829 { "ADCR", NULL, "AIF1CLK" },
1830 { "ADCR", NULL, "DSP1CLK" },
1831 { "ADCR", NULL, "DSPINTCLK" },
1832
1833 { "ADCL Mux", "ADC", "ADCL" },
1834 { "ADCL Mux", "DMIC", "DMIC1L" },
1835 { "ADCR Mux", "ADC", "ADCR" },
1836 { "ADCR Mux", "DMIC", "DMIC1R" },
1837
1838 { "DAC1L", NULL, "AIF1CLK" },
1839 { "DAC1L", NULL, "DSP1CLK" },
1840 { "DAC1L", NULL, "DSPINTCLK" },
1841
1842 { "DAC1R", NULL, "AIF1CLK" },
1843 { "DAC1R", NULL, "DSP1CLK" },
1844 { "DAC1R", NULL, "DSPINTCLK" },
1845
1846 { "DAC2L", NULL, "AIF2CLK" },
1847 { "DAC2L", NULL, "DSP2CLK" },
1848 { "DAC2L", NULL, "DSPINTCLK" },
1849
1850 { "DAC2R", NULL, "AIF2DACR" },
1851 { "DAC2R", NULL, "AIF2CLK" },
1852 { "DAC2R", NULL, "DSP2CLK" },
1853 { "DAC2R", NULL, "DSPINTCLK" },
1854
1855 { "TOCLK", NULL, "CLK_SYS" },
1856
Mark Brown5567d8c2012-02-16 21:43:29 -08001857 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1858 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1859 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1860
1861 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1862 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1863 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1864
Mark Brown9e6e96a2010-01-29 17:47:12 +00001865 /* AIF1 outputs */
1866 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1867 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1868 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1869
1870 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1871 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1872 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1873
Mark Browna3257ba2010-07-19 14:02:34 +01001874 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1875 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1876 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1877
1878 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1879 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1880 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1881
Mark Brown9e6e96a2010-01-29 17:47:12 +00001882 /* Pin level routing for AIF3 */
1883 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1884 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1885 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1886 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1887
Mark Brown9e6e96a2010-01-29 17:47:12 +00001888 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1889 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1890 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1891 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1892 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1893 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1894 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1895
1896 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001897 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1898 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1899 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1900 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1901 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1902
Mark Brown9e6e96a2010-01-29 17:47:12 +00001903 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1904 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1905 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1906 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1907 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1908
1909 /* DAC2/AIF2 outputs */
1910 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001911 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1912 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1913 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1914 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1915 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1916
1917 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001918 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1919 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1920 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1921 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1922 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1923
Mark Brown7f94de42011-02-03 16:27:34 +00001924 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1925 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1926 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1927 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1928
Mark Brown9e6e96a2010-01-29 17:47:12 +00001929 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1930
1931 /* AIF3 output */
1932 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1933 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1934 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1935 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1936 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1937 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1938 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1939 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1940
1941 /* Sidetone */
1942 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1943 { "Left Sidetone", "DMIC2", "DMIC2L" },
1944 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1945 { "Right Sidetone", "DMIC2", "DMIC2R" },
1946
1947 /* Output stages */
1948 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1949 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1950
1951 { "SPKL", "DAC1 Switch", "DAC1L" },
1952 { "SPKL", "DAC2 Switch", "DAC2L" },
1953
1954 { "SPKR", "DAC1 Switch", "DAC1R" },
1955 { "SPKR", "DAC2 Switch", "DAC2R" },
1956
1957 { "Left Headphone Mux", "DAC", "DAC1L" },
1958 { "Right Headphone Mux", "DAC", "DAC1R" },
1959};
1960
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001961static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1962 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1963 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1964 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1965 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1966 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1967 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1968 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1969 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1970};
1971
1972static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1973 { "DAC1L", NULL, "DAC1L Mixer" },
1974 { "DAC1R", NULL, "DAC1R Mixer" },
1975 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1976 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1977};
1978
Mark Brown6ed8f142011-02-03 16:27:35 +00001979static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1980 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1981 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1982 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1983 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001984 { "MICBIAS1", NULL, "CLK_SYS" },
1985 { "MICBIAS1", NULL, "MICBIAS Supply" },
1986 { "MICBIAS2", NULL, "CLK_SYS" },
1987 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001988};
1989
Mark Brownc4431df2010-11-26 15:21:07 +00001990static const struct snd_soc_dapm_route wm8994_intercon[] = {
1991 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1992 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001993 { "MICBIAS1", NULL, "VMID" },
1994 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001995};
1996
1997static const struct snd_soc_dapm_route wm8958_intercon[] = {
1998 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1999 { "AIF2DACR", NULL, "AIF2DACR Mux" },
2000
2001 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
2002 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
2003 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
2004 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
2005
Mark Brown8c5b8422012-04-17 20:49:05 +01002006 { "AIF3DACDAT", NULL, "AIF3" },
2007 { "AIF3ADCDAT", NULL, "AIF3" },
2008
Mark Brownc4431df2010-11-26 15:21:07 +00002009 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
2010 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
2011
2012 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
2013};
2014
Mark Brown9e6e96a2010-01-29 17:47:12 +00002015/* The size in bits of the FLL divide multiplied by 10
2016 * to allow rounding later */
2017#define FIXED_FLL_SIZE ((1 << 16) * 10)
2018
2019struct fll_div {
2020 u16 outdiv;
2021 u16 n;
2022 u16 k;
2023 u16 clk_ref_div;
2024 u16 fll_fratio;
2025};
2026
2027static int wm8994_get_fll_config(struct fll_div *fll,
2028 int freq_in, int freq_out)
2029{
2030 u64 Kpart;
2031 unsigned int K, Ndiv, Nmod;
2032
2033 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2034
2035 /* Scale the input frequency down to <= 13.5MHz */
2036 fll->clk_ref_div = 0;
2037 while (freq_in > 13500000) {
2038 fll->clk_ref_div++;
2039 freq_in /= 2;
2040
2041 if (fll->clk_ref_div > 3)
2042 return -EINVAL;
2043 }
2044 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2045
2046 /* Scale the output to give 90MHz<=Fvco<=100MHz */
2047 fll->outdiv = 3;
2048 while (freq_out * (fll->outdiv + 1) < 90000000) {
2049 fll->outdiv++;
2050 if (fll->outdiv > 63)
2051 return -EINVAL;
2052 }
2053 freq_out *= fll->outdiv + 1;
2054 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2055
2056 if (freq_in > 1000000) {
2057 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002058 } else if (freq_in > 256000) {
2059 fll->fll_fratio = 1;
2060 freq_in *= 2;
2061 } else if (freq_in > 128000) {
2062 fll->fll_fratio = 2;
2063 freq_in *= 4;
2064 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002065 fll->fll_fratio = 3;
2066 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002067 } else {
2068 fll->fll_fratio = 4;
2069 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002070 }
2071 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2072
2073 /* Now, calculate N.K */
2074 Ndiv = freq_out / freq_in;
2075
2076 fll->n = Ndiv;
2077 Nmod = freq_out % freq_in;
2078 pr_debug("Nmod=%d\n", Nmod);
2079
2080 /* Calculate fractional part - scale up so we can round. */
2081 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2082
2083 do_div(Kpart, freq_in);
2084
2085 K = Kpart & 0xFFFFFFFF;
2086
2087 if ((K % 10) >= 5)
2088 K += 5;
2089
2090 /* Move down to proper range now rounding is done */
2091 fll->k = K / 10;
2092
2093 pr_debug("N=%x K=%x\n", fll->n, fll->k);
2094
2095 return 0;
2096}
2097
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002098static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002099 unsigned int freq_in, unsigned int freq_out)
2100{
Mark Brownb2c812e2010-04-14 15:35:19 +09002101 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002102 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002103 int reg_offset, ret;
2104 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01002105 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09002106 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09002107 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002108
Mark Brown9e6e96a2010-01-29 17:47:12 +00002109 switch (id) {
2110 case WM8994_FLL1:
2111 reg_offset = 0;
2112 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01002113 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002114 break;
2115 case WM8994_FLL2:
2116 reg_offset = 0x20;
2117 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01002118 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002119 break;
2120 default:
2121 return -EINVAL;
2122 }
2123
Mark Brown4b7ed832011-08-10 17:47:33 +09002124 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
2125 was_enabled = reg & WM8994_FLL1_ENA;
2126
Mark Brown136ff2a2010-04-20 12:56:18 +09002127 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09002128 case 0:
2129 /* Allow no source specification when stopping */
2130 if (freq_out)
2131 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00002132 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09002133 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002134 case WM8994_FLL_SRC_MCLK1:
2135 case WM8994_FLL_SRC_MCLK2:
2136 case WM8994_FLL_SRC_LRCLK:
2137 case WM8994_FLL_SRC_BCLK:
2138 break;
Mark Brownfbfe6982012-07-23 20:14:43 +01002139 case WM8994_FLL_SRC_INTERNAL:
2140 freq_in = 12000000;
2141 freq_out = 12000000;
2142 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002143 default:
2144 return -EINVAL;
2145 }
2146
Mark Brown9e6e96a2010-01-29 17:47:12 +00002147 /* Are we changing anything? */
2148 if (wm8994->fll[id].src == src &&
2149 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2150 return 0;
2151
2152 /* If we're stopping the FLL redo the old config - no
2153 * registers will actually be written but we avoid GCC flow
2154 * analysis bugs spewing warnings.
2155 */
2156 if (freq_out)
2157 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
2158 else
2159 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
2160 wm8994->fll[id].out);
2161 if (ret < 0)
2162 return ret;
2163
Mark Browne413ba82012-03-29 14:49:27 +01002164 /* Make sure that we're not providing SYSCLK right now */
2165 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
2166 if (clk1 & WM8994_SYSCLK_SRC)
2167 aif_reg = WM8994_AIF2_CLOCKING_1;
2168 else
2169 aif_reg = WM8994_AIF1_CLOCKING_1;
2170 reg = snd_soc_read(codec, aif_reg);
2171
2172 if ((reg & WM8994_AIF1CLK_ENA) &&
2173 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
2174 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
2175 id + 1);
2176 return -EBUSY;
2177 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002178
2179 /* We always need to disable the FLL while reconfiguring */
2180 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2181 WM8994_FLL1_ENA, 0);
2182
Mark Brown20dc24a2012-04-05 12:55:20 +01002183 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01002184 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01002185 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
2186 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
2187 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
2188 goto out;
2189 }
2190
Mark Brown9e6e96a2010-01-29 17:47:12 +00002191 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2192 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2193 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2194 WM8994_FLL1_OUTDIV_MASK |
2195 WM8994_FLL1_FRATIO_MASK, reg);
2196
Mark Brownb16db742012-03-03 15:33:23 +00002197 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2198 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002199
2200 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2201 WM8994_FLL1_N_MASK,
Mark Brown7435d4e2012-07-26 14:49:11 +01002202 fll.n << WM8994_FLL1_N_SHIFT);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002203
2204 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brownfbfe6982012-07-23 20:14:43 +01002205 WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002206 WM8994_FLL1_REFCLK_DIV_MASK |
2207 WM8994_FLL1_REFCLK_SRC_MASK,
Mark Brownfbfe6982012-07-23 20:14:43 +01002208 ((src == WM8994_FLL_SRC_INTERNAL)
2209 << WM8994_FLL1_FRC_NCO_SHIFT) |
Mark Brown136ff2a2010-04-20 12:56:18 +09002210 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2211 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002212
Mark Brownf0f50392011-07-16 03:12:18 +09002213 /* Clear any pending completion from a previous failure */
2214 try_wait_for_completion(&wm8994->fll_locked[id]);
2215
Mark Brown9e6e96a2010-01-29 17:47:12 +00002216 /* Enable (with fractional mode if required) */
2217 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002218 /* Enable VMID if we need it */
2219 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002220 active_reference(codec);
2221
Mark Brown4b7ed832011-08-10 17:47:33 +09002222 switch (control->type) {
2223 case WM8994:
2224 vmid_reference(codec);
2225 break;
2226 case WM8958:
2227 if (wm8994->revision < 1)
2228 vmid_reference(codec);
2229 break;
2230 default:
2231 break;
2232 }
2233 }
2234
Mark Brownfbfe6982012-07-23 20:14:43 +01002235 reg = WM8994_FLL1_ENA;
2236
Mark Brown9e6e96a2010-01-29 17:47:12 +00002237 if (fll.k)
Mark Brownfbfe6982012-07-23 20:14:43 +01002238 reg |= WM8994_FLL1_FRAC;
2239 if (src == WM8994_FLL_SRC_INTERNAL)
2240 reg |= WM8994_FLL1_OSC_ENA;
2241
Mark Brown9e6e96a2010-01-29 17:47:12 +00002242 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
Mark Brownfbfe6982012-07-23 20:14:43 +01002243 WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
2244 WM8994_FLL1_FRAC, reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002245
Mark Brownc7ebf932011-07-12 19:47:59 +09002246 if (wm8994->fll_locked_irq) {
2247 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2248 msecs_to_jiffies(10));
2249 if (timeout == 0)
2250 dev_warn(codec->dev,
2251 "Timed out waiting for FLL lock\n");
2252 } else {
2253 msleep(5);
2254 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002255 } else {
2256 if (was_enabled) {
2257 switch (control->type) {
2258 case WM8994:
2259 vmid_dereference(codec);
2260 break;
2261 case WM8958:
2262 if (wm8994->revision < 1)
2263 vmid_dereference(codec);
2264 break;
2265 default:
2266 break;
2267 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002268
2269 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002270 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002271 }
2272
Mark Brown20dc24a2012-04-05 12:55:20 +01002273out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002274 wm8994->fll[id].in = freq_in;
2275 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002276 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002277
Mark Brown9e6e96a2010-01-29 17:47:12 +00002278 configure_clock(codec);
2279
2280 return 0;
2281}
2282
Mark Brownc7ebf932011-07-12 19:47:59 +09002283static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2284{
2285 struct completion *completion = data;
2286
2287 complete(completion);
2288
2289 return IRQ_HANDLED;
2290}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002291
Mark Brown66b47fd2010-07-08 11:25:43 +09002292static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2293
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002294static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2295 unsigned int freq_in, unsigned int freq_out)
2296{
2297 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2298}
2299
Mark Brown9e6e96a2010-01-29 17:47:12 +00002300static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2301 int clk_id, unsigned int freq, int dir)
2302{
2303 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002304 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002305 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002306
2307 switch (dai->id) {
2308 case 1:
2309 case 2:
2310 break;
2311
2312 default:
2313 /* AIF3 shares clocking with AIF1/2 */
2314 return -EINVAL;
2315 }
2316
2317 switch (clk_id) {
2318 case WM8994_SYSCLK_MCLK1:
2319 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2320 wm8994->mclk[0] = freq;
2321 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2322 dai->id, freq);
2323 break;
2324
2325 case WM8994_SYSCLK_MCLK2:
2326 /* TODO: Set GPIO AF */
2327 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2328 wm8994->mclk[1] = freq;
2329 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2330 dai->id, freq);
2331 break;
2332
2333 case WM8994_SYSCLK_FLL1:
2334 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2335 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2336 break;
2337
2338 case WM8994_SYSCLK_FLL2:
2339 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2340 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2341 break;
2342
Mark Brown66b47fd2010-07-08 11:25:43 +09002343 case WM8994_SYSCLK_OPCLK:
2344 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002345 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002346 */
2347 if (freq) {
2348 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2349 if (opclk_divs[i] == freq)
2350 break;
2351 if (i == ARRAY_SIZE(opclk_divs))
2352 return -EINVAL;
2353 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2354 WM8994_OPCLK_DIV_MASK, i);
2355 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2356 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2357 } else {
2358 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2359 WM8994_OPCLK_ENA, 0);
2360 }
2361
Mark Brown9e6e96a2010-01-29 17:47:12 +00002362 default:
2363 return -EINVAL;
2364 }
2365
2366 configure_clock(codec);
2367
2368 return 0;
2369}
2370
2371static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2372 enum snd_soc_bias_level level)
2373{
Mark Brownb6b05692010-08-13 12:58:20 +01002374 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002375 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002376
Mark Brown5f2f3892012-02-08 18:51:42 +00002377 wm_hubs_set_bias_level(codec, level);
2378
Mark Brown9e6e96a2010-01-29 17:47:12 +00002379 switch (level) {
2380 case SND_SOC_BIAS_ON:
2381 break;
2382
2383 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002384 /* MICBIAS into regulating mode */
2385 switch (control->type) {
2386 case WM8958:
2387 case WM1811:
2388 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2389 WM8958_MICB1_MODE, 0);
2390 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2391 WM8958_MICB2_MODE, 0);
2392 break;
2393 default:
2394 break;
2395 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002396
2397 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2398 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002399 break;
2400
2401 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002402 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002403 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002404 case WM8958:
2405 if (wm8994->revision == 0) {
2406 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002407 snd_soc_update_bits(codec,
2408 WM8958_CHARGE_PUMP_2,
2409 WM8958_CP_DISCH,
2410 WM8958_CP_DISCH);
2411 }
2412 break;
Mark Brown81204c82011-05-24 17:35:53 +08002413
Mark Brown462835e2012-01-21 12:11:53 +00002414 default:
Mark Brown81204c82011-05-24 17:35:53 +08002415 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002416 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002417
2418 /* Discharge LINEOUT1 & 2 */
2419 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2420 WM8994_LINEOUT1_DISCH |
2421 WM8994_LINEOUT2_DISCH,
2422 WM8994_LINEOUT1_DISCH |
2423 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002424 }
2425
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002426 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2427 active_dereference(codec);
2428
Mark Brown500fa302011-11-29 19:58:19 +00002429 /* MICBIAS into bypass mode on newer devices */
2430 switch (control->type) {
2431 case WM8958:
2432 case WM1811:
2433 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2434 WM8958_MICB1_MODE,
2435 WM8958_MICB1_MODE);
2436 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2437 WM8958_MICB2_MODE,
2438 WM8958_MICB2_MODE);
2439 break;
2440 default:
2441 break;
2442 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002443 break;
2444
2445 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002446 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002447 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002448 break;
2449 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002450
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002451 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002452
Mark Brown9e6e96a2010-01-29 17:47:12 +00002453 return 0;
2454}
2455
Mark Brown22f8d052012-03-19 17:32:06 +00002456int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2457{
2458 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2459
2460 switch (mode) {
2461 case WM8994_VMID_NORMAL:
2462 if (wm8994->hubs.lineout1_se) {
2463 snd_soc_dapm_disable_pin(&codec->dapm,
2464 "LINEOUT1N Driver");
2465 snd_soc_dapm_disable_pin(&codec->dapm,
2466 "LINEOUT1P Driver");
2467 }
2468 if (wm8994->hubs.lineout2_se) {
2469 snd_soc_dapm_disable_pin(&codec->dapm,
2470 "LINEOUT2N Driver");
2471 snd_soc_dapm_disable_pin(&codec->dapm,
2472 "LINEOUT2P Driver");
2473 }
2474
2475 /* Do the sync with the old mode to allow it to clean up */
2476 snd_soc_dapm_sync(&codec->dapm);
2477 wm8994->vmid_mode = mode;
2478 break;
2479
2480 case WM8994_VMID_FORCE:
2481 if (wm8994->hubs.lineout1_se) {
2482 snd_soc_dapm_force_enable_pin(&codec->dapm,
2483 "LINEOUT1N Driver");
2484 snd_soc_dapm_force_enable_pin(&codec->dapm,
2485 "LINEOUT1P Driver");
2486 }
2487 if (wm8994->hubs.lineout2_se) {
2488 snd_soc_dapm_force_enable_pin(&codec->dapm,
2489 "LINEOUT2N Driver");
2490 snd_soc_dapm_force_enable_pin(&codec->dapm,
2491 "LINEOUT2P Driver");
2492 }
2493
2494 wm8994->vmid_mode = mode;
2495 snd_soc_dapm_sync(&codec->dapm);
2496 break;
2497
2498 default:
2499 return -EINVAL;
2500 }
2501
2502 return 0;
2503}
2504
Mark Brown9e6e96a2010-01-29 17:47:12 +00002505static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2506{
2507 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002508 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2509 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002510 int ms_reg;
2511 int aif1_reg;
2512 int ms = 0;
2513 int aif1 = 0;
2514
2515 switch (dai->id) {
2516 case 1:
2517 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2518 aif1_reg = WM8994_AIF1_CONTROL_1;
2519 break;
2520 case 2:
2521 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2522 aif1_reg = WM8994_AIF2_CONTROL_1;
2523 break;
2524 default:
2525 return -EINVAL;
2526 }
2527
2528 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2529 case SND_SOC_DAIFMT_CBS_CFS:
2530 break;
2531 case SND_SOC_DAIFMT_CBM_CFM:
2532 ms = WM8994_AIF1_MSTR;
2533 break;
2534 default:
2535 return -EINVAL;
2536 }
2537
2538 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2539 case SND_SOC_DAIFMT_DSP_B:
2540 aif1 |= WM8994_AIF1_LRCLK_INV;
2541 case SND_SOC_DAIFMT_DSP_A:
2542 aif1 |= 0x18;
2543 break;
2544 case SND_SOC_DAIFMT_I2S:
2545 aif1 |= 0x10;
2546 break;
2547 case SND_SOC_DAIFMT_RIGHT_J:
2548 break;
2549 case SND_SOC_DAIFMT_LEFT_J:
2550 aif1 |= 0x8;
2551 break;
2552 default:
2553 return -EINVAL;
2554 }
2555
2556 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2557 case SND_SOC_DAIFMT_DSP_A:
2558 case SND_SOC_DAIFMT_DSP_B:
2559 /* frame inversion not valid for DSP modes */
2560 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2561 case SND_SOC_DAIFMT_NB_NF:
2562 break;
2563 case SND_SOC_DAIFMT_IB_NF:
2564 aif1 |= WM8994_AIF1_BCLK_INV;
2565 break;
2566 default:
2567 return -EINVAL;
2568 }
2569 break;
2570
2571 case SND_SOC_DAIFMT_I2S:
2572 case SND_SOC_DAIFMT_RIGHT_J:
2573 case SND_SOC_DAIFMT_LEFT_J:
2574 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2575 case SND_SOC_DAIFMT_NB_NF:
2576 break;
2577 case SND_SOC_DAIFMT_IB_IF:
2578 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2579 break;
2580 case SND_SOC_DAIFMT_IB_NF:
2581 aif1 |= WM8994_AIF1_BCLK_INV;
2582 break;
2583 case SND_SOC_DAIFMT_NB_IF:
2584 aif1 |= WM8994_AIF1_LRCLK_INV;
2585 break;
2586 default:
2587 return -EINVAL;
2588 }
2589 break;
2590 default:
2591 return -EINVAL;
2592 }
2593
Mark Brownc4431df2010-11-26 15:21:07 +00002594 /* The AIF2 format configuration needs to be mirrored to AIF3
2595 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002596 switch (control->type) {
2597 case WM1811:
2598 case WM8958:
2599 if (dai->id == 2)
2600 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2601 WM8994_AIF1_LRCLK_INV |
2602 WM8958_AIF3_FMT_MASK, aif1);
2603 break;
2604
2605 default:
2606 break;
2607 }
Mark Brownc4431df2010-11-26 15:21:07 +00002608
Mark Brown9e6e96a2010-01-29 17:47:12 +00002609 snd_soc_update_bits(codec, aif1_reg,
2610 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2611 WM8994_AIF1_FMT_MASK,
2612 aif1);
2613 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2614 ms);
2615
2616 return 0;
2617}
2618
2619static struct {
2620 int val, rate;
2621} srs[] = {
2622 { 0, 8000 },
2623 { 1, 11025 },
2624 { 2, 12000 },
2625 { 3, 16000 },
2626 { 4, 22050 },
2627 { 5, 24000 },
2628 { 6, 32000 },
2629 { 7, 44100 },
2630 { 8, 48000 },
2631 { 9, 88200 },
2632 { 10, 96000 },
2633};
2634
2635static int fs_ratios[] = {
2636 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2637};
2638
2639static int bclk_divs[] = {
2640 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2641 640, 880, 960, 1280, 1760, 1920
2642};
2643
2644static int wm8994_hw_params(struct snd_pcm_substream *substream,
2645 struct snd_pcm_hw_params *params,
2646 struct snd_soc_dai *dai)
2647{
2648 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002649 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002650 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002651 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002652 int bclk_reg;
2653 int lrclk_reg;
2654 int rate_reg;
2655 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002656 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002657 int bclk = 0;
2658 int lrclk = 0;
2659 int rate_val = 0;
2660 int id = dai->id - 1;
2661
2662 int i, cur_val, best_val, bclk_rate, best;
2663
2664 switch (dai->id) {
2665 case 1:
2666 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002667 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002668 bclk_reg = WM8994_AIF1_BCLK;
2669 rate_reg = WM8994_AIF1_RATE;
2670 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002671 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002672 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002673 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002674 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002675 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2676 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002677 break;
2678 case 2:
2679 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002680 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002681 bclk_reg = WM8994_AIF2_BCLK;
2682 rate_reg = WM8994_AIF2_RATE;
2683 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002684 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002685 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002686 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002687 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002688 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2689 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002690 break;
2691 default:
2692 return -EINVAL;
2693 }
2694
Mark Brown79748cd2012-10-01 15:28:30 +01002695 bclk_rate = params_rate(params);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002696 switch (params_format(params)) {
2697 case SNDRV_PCM_FORMAT_S16_LE:
2698 bclk_rate *= 16;
2699 break;
2700 case SNDRV_PCM_FORMAT_S20_3LE:
2701 bclk_rate *= 20;
2702 aif1 |= 0x20;
2703 break;
2704 case SNDRV_PCM_FORMAT_S24_LE:
2705 bclk_rate *= 24;
2706 aif1 |= 0x40;
2707 break;
2708 case SNDRV_PCM_FORMAT_S32_LE:
2709 bclk_rate *= 32;
2710 aif1 |= 0x60;
2711 break;
2712 default:
2713 return -EINVAL;
2714 }
2715
Mark Brown79748cd2012-10-01 15:28:30 +01002716 wm8994->channels[id] = params_channels(params);
2717 switch (params_channels(params)) {
2718 case 1:
2719 case 2:
2720 bclk_rate *= 2;
2721 break;
2722 default:
2723 bclk_rate *= 4;
2724 break;
2725 }
2726
Mark Brown9e6e96a2010-01-29 17:47:12 +00002727 /* Try to find an appropriate sample rate; look for an exact match. */
2728 for (i = 0; i < ARRAY_SIZE(srs); i++)
2729 if (srs[i].rate == params_rate(params))
2730 break;
2731 if (i == ARRAY_SIZE(srs))
2732 return -EINVAL;
2733 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2734
2735 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2736 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2737 dai->id, wm8994->aifclk[id], bclk_rate);
2738
Mark Brownb1e43d92010-12-07 17:14:56 +00002739 if (params_channels(params) == 1 &&
2740 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2741 aif2 |= WM8994_AIF1_MONO;
2742
Mark Brown9e6e96a2010-01-29 17:47:12 +00002743 if (wm8994->aifclk[id] == 0) {
2744 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2745 return -EINVAL;
2746 }
2747
2748 /* AIFCLK/fs ratio; look for a close match in either direction */
2749 best = 0;
2750 best_val = abs((fs_ratios[0] * params_rate(params))
2751 - wm8994->aifclk[id]);
2752 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2753 cur_val = abs((fs_ratios[i] * params_rate(params))
2754 - wm8994->aifclk[id]);
2755 if (cur_val >= best_val)
2756 continue;
2757 best = i;
2758 best_val = cur_val;
2759 }
2760 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2761 dai->id, fs_ratios[best]);
2762 rate_val |= best;
2763
2764 /* We may not get quite the right frequency if using
2765 * approximate clocks so look for the closest match that is
2766 * higher than the target (we need to ensure that there enough
2767 * BCLKs to clock out the samples).
2768 */
2769 best = 0;
2770 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002771 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002772 if (cur_val < 0) /* BCLK table is sorted */
2773 break;
2774 best = i;
2775 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002776 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002777 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2778 bclk_divs[best], bclk_rate);
2779 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2780
2781 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002782 if (!lrclk) {
2783 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2784 bclk_rate);
2785 return -EINVAL;
2786 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002787 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2788 lrclk, bclk_rate / lrclk);
2789
2790 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002791 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002792 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2793 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2794 lrclk);
2795 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2796 WM8994_AIF1CLK_RATE_MASK, rate_val);
2797
2798 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2799 switch (dai->id) {
2800 case 1:
2801 wm8994->dac_rates[0] = params_rate(params);
2802 wm8994_set_retune_mobile(codec, 0);
2803 wm8994_set_retune_mobile(codec, 1);
2804 break;
2805 case 2:
2806 wm8994->dac_rates[1] = params_rate(params);
2807 wm8994_set_retune_mobile(codec, 2);
2808 break;
2809 }
2810 }
2811
2812 return 0;
2813}
2814
Mark Brownc4431df2010-11-26 15:21:07 +00002815static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2816 struct snd_pcm_hw_params *params,
2817 struct snd_soc_dai *dai)
2818{
2819 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002820 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2821 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002822 int aif1_reg;
2823 int aif1 = 0;
2824
2825 switch (dai->id) {
2826 case 3:
2827 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002828 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002829 case WM8958:
2830 aif1_reg = WM8958_AIF3_CONTROL_1;
2831 break;
2832 default:
2833 return 0;
2834 }
2835 default:
2836 return 0;
2837 }
2838
2839 switch (params_format(params)) {
2840 case SNDRV_PCM_FORMAT_S16_LE:
2841 break;
2842 case SNDRV_PCM_FORMAT_S20_3LE:
2843 aif1 |= 0x20;
2844 break;
2845 case SNDRV_PCM_FORMAT_S24_LE:
2846 aif1 |= 0x40;
2847 break;
2848 case SNDRV_PCM_FORMAT_S32_LE:
2849 aif1 |= 0x60;
2850 break;
2851 default:
2852 return -EINVAL;
2853 }
2854
2855 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2856}
2857
Mark Brown9e6e96a2010-01-29 17:47:12 +00002858static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2859{
2860 struct snd_soc_codec *codec = codec_dai->codec;
2861 int mute_reg;
2862 int reg;
2863
2864 switch (codec_dai->id) {
2865 case 1:
2866 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2867 break;
2868 case 2:
2869 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2870 break;
2871 default:
2872 return -EINVAL;
2873 }
2874
2875 if (mute)
2876 reg = WM8994_AIF1DAC1_MUTE;
2877 else
2878 reg = 0;
2879
2880 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2881
2882 return 0;
2883}
2884
Mark Brown778a76e2010-03-22 22:05:10 +00002885static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2886{
2887 struct snd_soc_codec *codec = codec_dai->codec;
2888 int reg, val, mask;
2889
2890 switch (codec_dai->id) {
2891 case 1:
2892 reg = WM8994_AIF1_MASTER_SLAVE;
2893 mask = WM8994_AIF1_TRI;
2894 break;
2895 case 2:
2896 reg = WM8994_AIF2_MASTER_SLAVE;
2897 mask = WM8994_AIF2_TRI;
2898 break;
Mark Brown778a76e2010-03-22 22:05:10 +00002899 default:
2900 return -EINVAL;
2901 }
2902
2903 if (tristate)
2904 val = mask;
2905 else
2906 val = 0;
2907
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002908 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002909}
2910
Mark Brownd09f3ec2011-08-15 11:01:02 +09002911static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2912{
2913 struct snd_soc_codec *codec = dai->codec;
2914
2915 /* Disable the pulls on the AIF if we're using it to save power. */
2916 snd_soc_update_bits(codec, WM8994_GPIO_3,
2917 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2918 snd_soc_update_bits(codec, WM8994_GPIO_4,
2919 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2920 snd_soc_update_bits(codec, WM8994_GPIO_5,
2921 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2922
2923 return 0;
2924}
2925
Mark Brown9e6e96a2010-01-29 17:47:12 +00002926#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2927
2928#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002929 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002930
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002931static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002932 .set_sysclk = wm8994_set_dai_sysclk,
2933 .set_fmt = wm8994_set_dai_fmt,
2934 .hw_params = wm8994_hw_params,
2935 .digital_mute = wm8994_aif_mute,
2936 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002937 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002938};
2939
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002940static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002941 .set_sysclk = wm8994_set_dai_sysclk,
2942 .set_fmt = wm8994_set_dai_fmt,
2943 .hw_params = wm8994_hw_params,
2944 .digital_mute = wm8994_aif_mute,
2945 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002946 .set_tristate = wm8994_set_tristate,
2947};
2948
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002949static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002950 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002951};
2952
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002953static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002954 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002955 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002956 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002957 .playback = {
2958 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002959 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002960 .channels_max = 2,
2961 .rates = WM8994_RATES,
2962 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002963 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002964 },
2965 .capture = {
2966 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002967 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002968 .channels_max = 2,
2969 .rates = WM8994_RATES,
2970 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002971 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002972 },
2973 .ops = &wm8994_aif1_dai_ops,
2974 },
2975 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002976 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002977 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002978 .playback = {
2979 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002980 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002981 .channels_max = 2,
2982 .rates = WM8994_RATES,
2983 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002984 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002985 },
2986 .capture = {
2987 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002988 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002989 .channels_max = 2,
2990 .rates = WM8994_RATES,
2991 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002992 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002993 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002994 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002995 .ops = &wm8994_aif2_dai_ops,
2996 },
2997 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002998 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002999 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003000 .playback = {
3001 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003002 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003003 .channels_max = 2,
3004 .rates = WM8994_RATES,
3005 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003006 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003007 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03003008 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003009 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003010 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003011 .channels_max = 2,
3012 .rates = WM8994_RATES,
3013 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003014 .sig_bits = 24,
3015 },
Mark Brown778a76e2010-03-22 22:05:10 +00003016 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003017 }
3018};
Mark Brown9e6e96a2010-01-29 17:47:12 +00003019
3020#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00003021static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003022{
Mark Brownb2c812e2010-04-14 15:35:19 +09003023 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003024 int i, ret;
3025
3026 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3027 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00003028 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003029 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003030 if (ret < 0)
3031 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
3032 i + 1, ret);
3033 }
3034
3035 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
3036
3037 return 0;
3038}
3039
Mark Brown4752a882012-03-04 02:16:01 +00003040static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003041{
Mark Brownb2c812e2010-04-14 15:35:19 +09003042 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003043 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003044 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003045 unsigned int val, mask;
3046
3047 if (wm8994->revision < 4) {
3048 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01003049 ret = regmap_read(control->regmap,
3050 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003051
3052 /* modify the cache only */
3053 codec->cache_only = 1;
3054 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
3055 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
3056 val &= mask;
3057 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
3058 mask, val);
3059 codec->cache_only = 0;
3060 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003061
Mark Brown9e6e96a2010-01-29 17:47:12 +00003062 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01003063 if (!wm8994->fll_suspend[i].out)
3064 continue;
3065
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003066 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003067 wm8994->fll_suspend[i].src,
3068 wm8994->fll_suspend[i].in,
3069 wm8994->fll_suspend[i].out);
3070 if (ret < 0)
3071 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
3072 i + 1, ret);
3073 }
3074
3075 return 0;
3076}
3077#else
Mark Brown4752a882012-03-04 02:16:01 +00003078#define wm8994_codec_suspend NULL
3079#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00003080#endif
3081
3082static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3083{
Mark Brown8cb8e832012-07-25 18:10:03 +01003084 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003085 struct wm8994_pdata *pdata = wm8994->pdata;
3086 struct snd_kcontrol_new controls[] = {
3087 SOC_ENUM_EXT("AIF1.1 EQ Mode",
3088 wm8994->retune_mobile_enum,
3089 wm8994_get_retune_mobile_enum,
3090 wm8994_put_retune_mobile_enum),
3091 SOC_ENUM_EXT("AIF1.2 EQ Mode",
3092 wm8994->retune_mobile_enum,
3093 wm8994_get_retune_mobile_enum,
3094 wm8994_put_retune_mobile_enum),
3095 SOC_ENUM_EXT("AIF2 EQ Mode",
3096 wm8994->retune_mobile_enum,
3097 wm8994_get_retune_mobile_enum,
3098 wm8994_put_retune_mobile_enum),
3099 };
3100 int ret, i, j;
3101 const char **t;
3102
3103 /* We need an array of texts for the enum API but the number
3104 * of texts is likely to be less than the number of
3105 * configurations due to the sample rate dependency of the
3106 * configurations. */
3107 wm8994->num_retune_mobile_texts = 0;
3108 wm8994->retune_mobile_texts = NULL;
3109 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3110 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3111 if (strcmp(pdata->retune_mobile_cfgs[i].name,
3112 wm8994->retune_mobile_texts[j]) == 0)
3113 break;
3114 }
3115
3116 if (j != wm8994->num_retune_mobile_texts)
3117 continue;
3118
3119 /* Expand the array... */
3120 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003121 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00003122 (wm8994->num_retune_mobile_texts + 1),
3123 GFP_KERNEL);
3124 if (t == NULL)
3125 continue;
3126
3127 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003128 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00003129 pdata->retune_mobile_cfgs[i].name;
3130
3131 /* ...and remember the new version. */
3132 wm8994->num_retune_mobile_texts++;
3133 wm8994->retune_mobile_texts = t;
3134 }
3135
3136 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3137 wm8994->num_retune_mobile_texts);
3138
3139 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3140 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3141
Mark Brown8cb8e832012-07-25 18:10:03 +01003142 ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003143 ARRAY_SIZE(controls));
3144 if (ret != 0)
Mark Brown8cb8e832012-07-25 18:10:03 +01003145 dev_err(wm8994->hubs.codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003146 "Failed to add ReTune Mobile controls: %d\n", ret);
3147}
3148
3149static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3150{
Mark Brown8cb8e832012-07-25 18:10:03 +01003151 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003152 struct wm8994_pdata *pdata = wm8994->pdata;
3153 int ret, i;
3154
3155 if (!pdata)
3156 return;
3157
3158 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3159 pdata->lineout2_diff,
3160 pdata->lineout1fb,
3161 pdata->lineout2fb,
3162 pdata->jd_scthr,
3163 pdata->jd_thr,
Mark Brown02e79472012-08-21 17:54:52 +01003164 pdata->micb1_delay,
3165 pdata->micb2_delay,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003166 pdata->micbias1_lvl,
3167 pdata->micbias2_lvl);
3168
3169 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3170
3171 if (pdata->num_drc_cfgs) {
3172 struct snd_kcontrol_new controls[] = {
3173 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3174 wm8994_get_drc_enum, wm8994_put_drc_enum),
3175 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3176 wm8994_get_drc_enum, wm8994_put_drc_enum),
3177 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3178 wm8994_get_drc_enum, wm8994_put_drc_enum),
3179 };
3180
3181 /* We need an array of texts for the enum API */
Mark Brown8cb8e832012-07-25 18:10:03 +01003182 wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
Mark Brown7270ceb2011-12-01 14:00:19 +00003183 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003184 if (!wm8994->drc_texts) {
Mark Brown8cb8e832012-07-25 18:10:03 +01003185 dev_err(wm8994->hubs.codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003186 "Failed to allocate %d DRC config texts\n",
3187 pdata->num_drc_cfgs);
3188 return;
3189 }
3190
3191 for (i = 0; i < pdata->num_drc_cfgs; i++)
3192 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3193
3194 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3195 wm8994->drc_enum.texts = wm8994->drc_texts;
3196
Mark Brown8cb8e832012-07-25 18:10:03 +01003197 ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003198 ARRAY_SIZE(controls));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003199 for (i = 0; i < WM8994_NUM_DRC; i++)
3200 wm8994_set_drc(codec, i);
Mark Brown45a690f2012-08-15 19:20:54 +01003201 } else {
3202 ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
3203 wm8994_drc_controls,
3204 ARRAY_SIZE(wm8994_drc_controls));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003205 }
3206
Mark Brown45a690f2012-08-15 19:20:54 +01003207 if (ret != 0)
3208 dev_err(wm8994->hubs.codec->dev,
3209 "Failed to add DRC mode controls: %d\n", ret);
3210
3211
Mark Brown9e6e96a2010-01-29 17:47:12 +00003212 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3213 pdata->num_retune_mobile_cfgs);
3214
3215 if (pdata->num_retune_mobile_cfgs)
3216 wm8994_handle_retune_mobile_pdata(wm8994);
3217 else
Mark Brown8cb8e832012-07-25 18:10:03 +01003218 snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003219 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003220
3221 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3222 if (pdata->micbias[i]) {
3223 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3224 pdata->micbias[i] & 0xffff);
3225 }
3226 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003227}
3228
Mark Brown88766982010-03-29 20:57:12 +01003229/**
3230 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3231 *
3232 * @codec: WM8994 codec
3233 * @jack: jack to report detection events on
3234 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003235 *
3236 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3237 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003238 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003239 * be configured using snd_soc_jack_add_gpios() instead.
3240 *
3241 * Configuration of detection levels is available via the micbias1_lvl
3242 * and micbias2_lvl platform data members.
3243 */
3244int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003245 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003246{
Mark Brownb2c812e2010-04-14 15:35:19 +09003247 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003248 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003249 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003250 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003251
Mark Brown87092e32012-02-06 18:50:39 +00003252 if (control->type != WM8994) {
3253 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003254 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003255 }
Mark Brown3a423152010-11-26 15:21:06 +00003256
Mark Brown88766982010-03-29 20:57:12 +01003257 switch (micbias) {
3258 case 1:
3259 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003260 if (jack)
3261 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3262 "MICBIAS1");
3263 else
3264 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3265 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003266 break;
3267 case 2:
3268 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003269 if (jack)
3270 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3271 "MICBIAS1");
3272 else
3273 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3274 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003275 break;
3276 default:
Mark Brown87092e32012-02-06 18:50:39 +00003277 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003278 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003279 }
Mark Brown88766982010-03-29 20:57:12 +01003280
Mark Brown87092e32012-02-06 18:50:39 +00003281 if (ret != 0)
3282 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3283 micbias, ret);
3284
3285 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3286 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003287
3288 /* Store the configuration */
3289 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003290 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003291
3292 /* If either of the jacks is set up then enable detection */
3293 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3294 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003295 else
Mark Brown88766982010-03-29 20:57:12 +01003296 reg = 0;
3297
3298 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3299
Chris Rattrayd9f34df2012-07-31 14:51:34 +01003300 /* enable MICDET and MICSHRT deboune */
3301 snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
3302 WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
3303 WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
3304 WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
3305
Mark Brown87092e32012-02-06 18:50:39 +00003306 snd_soc_dapm_sync(&codec->dapm);
3307
Mark Brown88766982010-03-29 20:57:12 +01003308 return 0;
3309}
3310EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3311
Mark Browne9b54de42012-05-09 19:20:59 +01003312static void wm8994_mic_work(struct work_struct *work)
Mark Brown88766982010-03-29 20:57:12 +01003313{
Mark Browne9b54de42012-05-09 19:20:59 +01003314 struct wm8994_priv *priv = container_of(work,
3315 struct wm8994_priv,
3316 mic_work.work);
Mark Brownfdfc4f32012-05-09 19:24:39 +01003317 struct regmap *regmap = priv->wm8994->regmap;
3318 struct device *dev = priv->wm8994->dev;
3319 unsigned int reg;
3320 int ret;
Mark Brown88766982010-03-29 20:57:12 +01003321 int report;
3322
Mark Brownb8176622012-07-24 15:48:57 +01003323 pm_runtime_get_sync(dev);
3324
Mark Brownfdfc4f32012-05-09 19:24:39 +01003325 ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
3326 if (ret < 0) {
3327 dev_err(dev, "Failed to read microphone status: %d\n",
3328 ret);
Mark Brownb8176622012-07-24 15:48:57 +01003329 pm_runtime_put(dev);
Mark Browne9b54de42012-05-09 19:20:59 +01003330 return;
Mark Brown88766982010-03-29 20:57:12 +01003331 }
3332
Mark Brownfdfc4f32012-05-09 19:24:39 +01003333 dev_dbg(dev, "Microphone status: %x\n", reg);
Mark Brown88766982010-03-29 20:57:12 +01003334
3335 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003336 if (reg & WM8994_MIC1_DET_STS) {
3337 if (priv->micdet[0].detecting)
3338 report = SND_JACK_HEADSET;
3339 }
3340 if (reg & WM8994_MIC1_SHRT_STS) {
3341 if (priv->micdet[0].detecting)
3342 report = SND_JACK_HEADPHONE;
3343 else
3344 report |= SND_JACK_BTN_0;
3345 }
3346 if (report)
3347 priv->micdet[0].detecting = false;
3348 else
3349 priv->micdet[0].detecting = true;
3350
Mark Brown88766982010-03-29 20:57:12 +01003351 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003352 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003353
3354 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003355 if (reg & WM8994_MIC2_DET_STS) {
3356 if (priv->micdet[1].detecting)
3357 report = SND_JACK_HEADSET;
3358 }
3359 if (reg & WM8994_MIC2_SHRT_STS) {
3360 if (priv->micdet[1].detecting)
3361 report = SND_JACK_HEADPHONE;
3362 else
3363 report |= SND_JACK_BTN_0;
3364 }
3365 if (report)
3366 priv->micdet[1].detecting = false;
3367 else
3368 priv->micdet[1].detecting = true;
3369
Mark Brown88766982010-03-29 20:57:12 +01003370 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003371 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brownb8176622012-07-24 15:48:57 +01003372
3373 pm_runtime_put(dev);
Mark Browne9b54de42012-05-09 19:20:59 +01003374}
3375
3376static irqreturn_t wm8994_mic_irq(int irq, void *data)
3377{
3378 struct wm8994_priv *priv = data;
Mark Brown8cb8e832012-07-25 18:10:03 +01003379 struct snd_soc_codec *codec = priv->hubs.codec;
Mark Browne9b54de42012-05-09 19:20:59 +01003380
3381#ifndef CONFIG_SND_SOC_WM8994_MODULE
3382 trace_snd_soc_jack_irq(dev_name(codec->dev));
3383#endif
3384
3385 pm_wakeup_event(codec->dev, 300);
3386
3387 schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
Mark Brown88766982010-03-29 20:57:12 +01003388
3389 return IRQ_HANDLED;
3390}
3391
Mark Brown821edd22010-11-26 15:21:09 +00003392/* Default microphone detection handler for WM8958 - the user can
3393 * override this if they wish.
3394 */
3395static void wm8958_default_micdet(u16 status, void *data)
3396{
3397 struct snd_soc_codec *codec = data;
3398 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003399 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003400
Mark Browna1691342011-11-30 14:56:40 +00003401 dev_dbg(codec->dev, "MICDET %x\n", status);
3402
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003403 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003404 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003405 if (!wm8994->jackdet) {
3406 /* If nothing present then clear our statuses */
3407 dev_dbg(codec->dev, "Detected open circuit\n");
3408 wm8994->jack_mic = false;
3409 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003410
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003411 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003412
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003413 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3414 wm8994->btn_mask |
Mark Brown7435d4e2012-07-26 14:49:11 +01003415 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003416 }
Mark Brownb00adf72011-08-13 11:57:18 +09003417 return;
3418 }
3419
3420 /* If the measurement is showing a high impedence we've got a
3421 * microphone.
3422 */
Mark Brown157a75e2011-11-30 13:43:51 +00003423 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003424 dev_dbg(codec->dev, "Detected microphone\n");
3425
Mark Brown157a75e2011-11-30 13:43:51 +00003426 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003427 wm8994->jack_mic = true;
3428
3429 wm8958_micd_set_rate(codec);
3430
3431 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3432 SND_JACK_HEADSET);
3433 }
3434
3435
Mark Brown7c08b512012-01-26 18:33:24 +00003436 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003437 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003438 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003439
3440 wm8958_micd_set_rate(codec);
3441
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003442 /* If we have jackdet that will detect removal */
3443 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003444 mutex_lock(&wm8994->accdet_lock);
3445
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003446 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3447 WM8958_MICD_ENA, 0);
3448
Mark Brownc9865642012-03-12 16:31:50 +00003449 wm1811_jackdet_set_mode(codec,
3450 WM1811_JACKDET_MODE_JACK);
3451
3452 mutex_unlock(&wm8994->accdet_lock);
3453
Mark Brownecd17322012-03-12 16:34:35 +00003454 if (wm8994->pdata->jd_ext_cap)
Mark Brown07fb9d92012-02-21 16:23:35 +00003455 snd_soc_dapm_disable_pin(&codec->dapm,
3456 "MICBIAS2");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003457 }
Mark Brownecd17322012-03-12 16:34:35 +00003458
3459 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3460 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003461 }
3462
3463 /* Report short circuit as a button */
3464 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003465 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003466 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003467 report |= SND_JACK_BTN_0;
3468
3469 if (status & 0x8)
3470 report |= SND_JACK_BTN_1;
3471
3472 if (status & 0x10)
3473 report |= SND_JACK_BTN_2;
3474
3475 if (status & 0x20)
3476 report |= SND_JACK_BTN_3;
3477
3478 if (status & 0x40)
3479 report |= SND_JACK_BTN_4;
3480
3481 if (status & 0x80)
3482 report |= SND_JACK_BTN_5;
3483
3484 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3485 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003486 }
Mark Brown821edd22010-11-26 15:21:09 +00003487}
3488
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003489static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3490{
3491 struct wm8994_priv *wm8994 = data;
Mark Brown8cb8e832012-07-25 18:10:03 +01003492 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003493 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003494 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003495
Mark Brownb8176622012-07-24 15:48:57 +01003496 pm_runtime_get_sync(codec->dev);
3497
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003498 mutex_lock(&wm8994->accdet_lock);
3499
3500 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3501 if (reg < 0) {
3502 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3503 mutex_unlock(&wm8994->accdet_lock);
Mark Brownb8176622012-07-24 15:48:57 +01003504 pm_runtime_put(codec->dev);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003505 return IRQ_NONE;
3506 }
3507
3508 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3509
Mark Brownc9865642012-03-12 16:31:50 +00003510 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003511
Mark Brownc9865642012-03-12 16:31:50 +00003512 if (present) {
3513 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003514
Mark Browne9d9a962012-04-26 16:07:32 +01003515 wm8958_micd_set_rate(codec);
3516
Mark Brown55a27782012-02-21 13:45:53 +00003517 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3518 WM8958_MICB2_DISCH, 0);
3519
Mark Brown378ec0c2012-03-01 19:01:43 +00003520 /* Disable debounce while inserted */
3521 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3522 WM1811_JACKDET_DB, 0);
3523
Mark Brownb9e67e5e2012-02-28 19:03:37 +00003524 /*
3525 * Start off measument of microphone impedence to find
3526 * out what's actually there.
3527 */
3528 wm8994->mic_detecting = true;
3529 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3530
3531 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3532 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003533 } else {
3534 dev_dbg(codec->dev, "Jack not detected\n");
3535
Mark Brown55a27782012-02-21 13:45:53 +00003536 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3537 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3538
Mark Brown378ec0c2012-03-01 19:01:43 +00003539 /* Enable debounce while removed */
3540 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3541 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3542
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003543 wm8994->mic_detecting = false;
3544 wm8994->jack_mic = false;
3545 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3546 WM8958_MICD_ENA, 0);
3547 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3548 }
3549
3550 mutex_unlock(&wm8994->accdet_lock);
3551
Mark Brownc9865642012-03-12 16:31:50 +00003552 /* If required for an external cap force MICBIAS on */
3553 if (wm8994->pdata->jd_ext_cap) {
Mark Brownc9865642012-03-12 16:31:50 +00003554 if (present)
3555 snd_soc_dapm_force_enable_pin(&codec->dapm,
3556 "MICBIAS2");
3557 else
3558 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003559 }
3560
3561 if (present)
3562 snd_soc_jack_report(wm8994->micdet[0].jack,
3563 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3564 else
3565 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3566 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3567 wm8994->btn_mask);
3568
Mark Brown99af79d2012-07-25 23:03:36 +01003569 /* Since we only report deltas force an update, ensures we
3570 * avoid bootstrapping issues with the core. */
3571 snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
3572
Mark Brownb8176622012-07-24 15:48:57 +01003573 pm_runtime_put(codec->dev);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003574 return IRQ_HANDLED;
3575}
3576
Mark Brown99af79d2012-07-25 23:03:36 +01003577static void wm1811_jackdet_bootstrap(struct work_struct *work)
3578{
3579 struct wm8994_priv *wm8994 = container_of(work,
3580 struct wm8994_priv,
3581 jackdet_bootstrap.work);
3582 wm1811_jackdet_irq(0, wm8994);
3583}
3584
Mark Brown821edd22010-11-26 15:21:09 +00003585/**
3586 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3587 *
3588 * @codec: WM8958 codec
3589 * @jack: jack to report detection events on
3590 *
3591 * Enable microphone detection functionality for the WM8958. By
3592 * default simple detection which supports the detection of up to 6
3593 * buttons plus video and microphone functionality is supported.
3594 *
3595 * The WM8958 has an advanced jack detection facility which is able to
3596 * support complex accessory detection, especially when used in
3597 * conjunction with external circuitry. In order to provide maximum
3598 * flexiblity a callback is provided which allows a completely custom
3599 * detection algorithm.
3600 */
3601int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3602 wm8958_micdet_cb cb, void *cb_data)
3603{
3604 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003605 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003606 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003607
Mark Brown81204c82011-05-24 17:35:53 +08003608 switch (control->type) {
3609 case WM1811:
3610 case WM8958:
3611 break;
3612 default:
Mark Brown821edd22010-11-26 15:21:09 +00003613 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003614 }
Mark Brown821edd22010-11-26 15:21:09 +00003615
3616 if (jack) {
3617 if (!cb) {
3618 dev_dbg(codec->dev, "Using default micdet callback\n");
3619 cb = wm8958_default_micdet;
3620 cb_data = codec;
3621 }
3622
Mark Brown4cdf5e42011-11-29 14:36:17 +00003623 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003624 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003625
Mark Brown821edd22010-11-26 15:21:09 +00003626 wm8994->micdet[0].jack = jack;
3627 wm8994->jack_cb = cb;
3628 wm8994->jack_cb_data = cb_data;
3629
Mark Brown157a75e2011-11-30 13:43:51 +00003630 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003631 wm8994->jack_mic = false;
3632
3633 wm8958_micd_set_rate(codec);
3634
Mark Brown4585790d2011-11-30 10:55:14 +00003635 /* Detect microphones and short circuits by default */
3636 if (wm8994->pdata->micd_lvl_sel)
3637 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3638 else
3639 micd_lvl_sel = 0x41;
3640
3641 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3642 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3643 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3644
Mark Brownb00adf72011-08-13 11:57:18 +09003645 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003646 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003647
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003648 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3649
3650 /*
3651 * If we can use jack detection start off with that,
3652 * otherwise jump straight to microphone detection.
3653 */
3654 if (wm8994->jackdet) {
Mark Brown99af79d2012-07-25 23:03:36 +01003655 /* Disable debounce for the initial detect */
3656 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3657 WM1811_JACKDET_DB, 0);
3658
Mark Brown55a27782012-02-21 13:45:53 +00003659 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3660 WM8958_MICB2_DISCH,
3661 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003662 snd_soc_update_bits(codec, WM8994_LDO_1,
3663 WM8994_LDO1_DISCH, 0);
3664 wm1811_jackdet_set_mode(codec,
3665 WM1811_JACKDET_MODE_JACK);
3666 } else {
3667 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3668 WM8958_MICD_ENA, WM8958_MICD_ENA);
3669 }
3670
Mark Brown821edd22010-11-26 15:21:09 +00003671 } else {
3672 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3673 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003674 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003675 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003676 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003677 }
3678
3679 return 0;
3680}
3681EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3682
3683static irqreturn_t wm8958_mic_irq(int irq, void *data)
3684{
3685 struct wm8994_priv *wm8994 = data;
Mark Brown8cb8e832012-07-25 18:10:03 +01003686 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brown19940b32011-08-19 18:05:05 +09003687 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003688
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003689 /*
3690 * Jack detection may have detected a removal simulataneously
3691 * with an update of the MICDET status; if so it will have
3692 * stopped detection and we can ignore this interrupt.
3693 */
Mark Brownc9865642012-03-12 16:31:50 +00003694 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003695 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003696
Mark Brownb8176622012-07-24 15:48:57 +01003697 pm_runtime_get_sync(codec->dev);
3698
Mark Brown19940b32011-08-19 18:05:05 +09003699 /* We may occasionally read a detection without an impedence
3700 * range being provided - if that happens loop again.
3701 */
3702 count = 10;
3703 do {
3704 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3705 if (reg < 0) {
3706 dev_err(codec->dev,
3707 "Failed to read mic detect status: %d\n",
3708 reg);
Mark Brownb8176622012-07-24 15:48:57 +01003709 pm_runtime_put(codec->dev);
Mark Brown19940b32011-08-19 18:05:05 +09003710 return IRQ_NONE;
3711 }
Mark Brown821edd22010-11-26 15:21:09 +00003712
Mark Brown19940b32011-08-19 18:05:05 +09003713 if (!(reg & WM8958_MICD_VALID)) {
3714 dev_dbg(codec->dev, "Mic detect data not valid\n");
3715 goto out;
3716 }
3717
3718 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3719 break;
3720
3721 msleep(1);
3722 } while (count--);
3723
3724 if (count == 0)
Masanari Iidaec8f53f2012-11-02 00:28:50 +09003725 dev_warn(codec->dev, "No impedance range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003726
Mark Brown7116f452010-12-29 13:05:21 +00003727#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003728 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003729#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003730
Mark Brown821edd22010-11-26 15:21:09 +00003731 if (wm8994->jack_cb)
3732 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3733 else
3734 dev_warn(codec->dev, "Accessory detection with no callback\n");
3735
3736out:
Mark Brownb8176622012-07-24 15:48:57 +01003737 pm_runtime_put(codec->dev);
Mark Brown821edd22010-11-26 15:21:09 +00003738 return IRQ_HANDLED;
3739}
3740
Mark Brown3b1af3f2011-07-14 12:38:18 +09003741static irqreturn_t wm8994_fifo_error(int irq, void *data)
3742{
3743 struct snd_soc_codec *codec = data;
3744
3745 dev_err(codec->dev, "FIFO error\n");
3746
3747 return IRQ_HANDLED;
3748}
3749
Mark Brownf0b182b2011-08-16 12:01:27 +09003750static irqreturn_t wm8994_temp_warn(int irq, void *data)
3751{
3752 struct snd_soc_codec *codec = data;
3753
3754 dev_err(codec->dev, "Thermal warning\n");
3755
3756 return IRQ_HANDLED;
3757}
3758
3759static irqreturn_t wm8994_temp_shut(int irq, void *data)
3760{
3761 struct snd_soc_codec *codec = data;
3762
3763 dev_crit(codec->dev, "Thermal shutdown\n");
3764
3765 return IRQ_HANDLED;
3766}
3767
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003768static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003769{
Mark Brownd9a76662011-07-24 12:49:52 +01003770 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003771 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003772 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003773 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003774 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003775
Mark Brown8cb8e832012-07-25 18:10:03 +01003776 wm8994->hubs.codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003777 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003778
Mark Brownd9a76662011-07-24 12:49:52 +01003779 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003780
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003781 mutex_init(&wm8994->accdet_lock);
Mark Browne9b54de42012-05-09 19:20:59 +01003782 INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
Mark Brown99af79d2012-07-25 23:03:36 +01003783 INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
3784 wm1811_jackdet_bootstrap);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003785
Mark Brownc7ebf932011-07-12 19:47:59 +09003786 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3787 init_completion(&wm8994->fll_locked[i]);
3788
Mark Brown9b7c5252011-02-17 20:05:44 -08003789 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3790 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
Mark Brown9b7c5252011-02-17 20:05:44 -08003791
Mark Brown39fb51a2010-11-26 17:23:43 +00003792 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003793 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003794
Mark Brownf959dee2012-01-31 16:16:47 +00003795 /* By default use idle_bias_off, will override for WM8994 */
3796 codec->dapm.idle_bias_off = 1;
3797
Mark Brown9e6e96a2010-01-29 17:47:12 +00003798 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003799 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003800 switch (control->type) {
3801 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003802 /* Single ended line outputs should have VMID on. */
3803 if (!wm8994->pdata->lineout1_diff ||
3804 !wm8994->pdata->lineout2_diff)
3805 codec->dapm.idle_bias_off = 0;
3806
Mark Brown3a423152010-11-26 15:21:06 +00003807 switch (wm8994->revision) {
3808 case 2:
3809 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003810 wm8994->hubs.dcs_codes_l = -5;
3811 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003812 wm8994->hubs.hp_startup_mode = 1;
3813 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003814 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003815 break;
3816 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003817 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003818 break;
3819 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003820 break;
Mark Brown3a423152010-11-26 15:21:06 +00003821
3822 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003823 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003824 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01003825
3826 switch (wm8994->revision) {
3827 case 0:
3828 break;
3829 default:
3830 wm8994->fll_byp = true;
3831 break;
3832 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003833 break;
Mark Brown3a423152010-11-26 15:21:06 +00003834
Mark Brown81204c82011-05-24 17:35:53 +08003835 case WM1811:
3836 wm8994->hubs.dcs_readback_mode = 2;
3837 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003838 wm8994->hubs.hp_startup_mode = 1;
Mark Brownaf31a222012-04-26 20:06:56 +01003839 wm8994->hubs.no_cache_dac_hp_direct = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01003840 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08003841
Mark Brown52ca1132012-08-23 15:50:45 +01003842 switch (control->cust_id) {
Mark Brown81204c82011-05-24 17:35:53 +08003843 case 0:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003844 case 2:
Mark Brown6473a142011-10-17 19:38:52 +01003845 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003846 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003847 break;
Mark Brown52ca1132012-08-23 15:50:45 +01003848 case 1:
3849 case 3:
3850 wm8994->hubs.dcs_codes_l = -8;
3851 wm8994->hubs.dcs_codes_r = -7;
3852 break;
Mark Brown81204c82011-05-24 17:35:53 +08003853 default:
3854 break;
3855 }
3856
3857 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3858 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3859 break;
3860
Mark Brown9e6e96a2010-01-29 17:47:12 +00003861 default:
3862 break;
3863 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003864
Mark Brown2a8a8562011-07-24 12:20:41 +01003865 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003866 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003867 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003868 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003869 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003870 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003871
Mark Brown2a8a8562011-07-24 12:20:41 +01003872 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003873 wm_hubs_dcs_done, "DC servo done",
3874 &wm8994->hubs);
3875 if (ret == 0)
3876 wm8994->hubs.dcs_done_irq = true;
3877
Mark Brown3a423152010-11-26 15:21:06 +00003878 switch (control->type) {
3879 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003880 if (wm8994->micdet_irq) {
3881 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3882 wm8994_mic_irq,
3883 IRQF_TRIGGER_RISING,
3884 "Mic1 detect",
3885 wm8994);
3886 if (ret != 0)
3887 dev_warn(codec->dev,
3888 "Failed to request Mic1 detect IRQ: %d\n",
3889 ret);
3890 }
Mark Brown88766982010-03-29 20:57:12 +01003891
Mark Brown2a8a8562011-07-24 12:20:41 +01003892 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003893 WM8994_IRQ_MIC1_SHRT,
3894 wm8994_mic_irq, "Mic 1 short",
3895 wm8994);
3896 if (ret != 0)
3897 dev_warn(codec->dev,
3898 "Failed to request Mic1 short IRQ: %d\n",
3899 ret);
Mark Brown88766982010-03-29 20:57:12 +01003900
Mark Brown2a8a8562011-07-24 12:20:41 +01003901 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003902 WM8994_IRQ_MIC2_DET,
3903 wm8994_mic_irq, "Mic 2 detect",
3904 wm8994);
3905 if (ret != 0)
3906 dev_warn(codec->dev,
3907 "Failed to request Mic2 detect IRQ: %d\n",
3908 ret);
Mark Brown88766982010-03-29 20:57:12 +01003909
Mark Brown2a8a8562011-07-24 12:20:41 +01003910 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003911 WM8994_IRQ_MIC2_SHRT,
3912 wm8994_mic_irq, "Mic 2 short",
3913 wm8994);
3914 if (ret != 0)
3915 dev_warn(codec->dev,
3916 "Failed to request Mic2 short IRQ: %d\n",
3917 ret);
3918 break;
Mark Brown821edd22010-11-26 15:21:09 +00003919
3920 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003921 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003922 if (wm8994->micdet_irq) {
3923 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3924 wm8958_mic_irq,
3925 IRQF_TRIGGER_RISING,
3926 "Mic detect",
3927 wm8994);
3928 if (ret != 0)
3929 dev_warn(codec->dev,
3930 "Failed to request Mic detect IRQ: %d\n",
3931 ret);
Mark Brownb4046d02012-07-18 19:11:30 +01003932 } else {
3933 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
3934 wm8958_mic_irq, "Mic detect",
3935 wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003936 }
Mark Brown3a423152010-11-26 15:21:06 +00003937 }
Mark Brown88766982010-03-29 20:57:12 +01003938
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003939 switch (control->type) {
3940 case WM1811:
Mark Brown52ca1132012-08-23 15:50:45 +01003941 if (control->cust_id > 1 || wm8994->revision > 1) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003942 ret = wm8994_request_irq(wm8994->wm8994,
3943 WM8994_IRQ_GPIO(6),
3944 wm1811_jackdet_irq, "JACKDET",
3945 wm8994);
3946 if (ret == 0)
3947 wm8994->jackdet = true;
3948 }
3949 break;
3950 default:
3951 break;
3952 }
3953
Mark Brownc7ebf932011-07-12 19:47:59 +09003954 wm8994->fll_locked_irq = true;
3955 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003956 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003957 WM8994_IRQ_FLL1_LOCK + i,
3958 wm8994_fll_locked_irq, "FLL lock",
3959 &wm8994->fll_locked[i]);
3960 if (ret != 0)
3961 wm8994->fll_locked_irq = false;
3962 }
3963
Mark Brown27060b3c2012-02-06 18:42:14 +00003964 /* Make sure we can read from the GPIOs if they're inputs */
3965 pm_runtime_get_sync(codec->dev);
3966
Mark Brown9e6e96a2010-01-29 17:47:12 +00003967 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3968 * configured on init - if a system wants to do this dynamically
3969 * at runtime we can deal with that then.
3970 */
Mark Brownd9a76662011-07-24 12:49:52 +01003971 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003972 if (ret < 0) {
3973 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003974 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003975 }
Mark Brownd9a76662011-07-24 12:49:52 +01003976 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003977 wm8994->lrclk_shared[0] = 1;
3978 wm8994_dai[0].symmetric_rates = 1;
3979 } else {
3980 wm8994->lrclk_shared[0] = 0;
3981 }
3982
Mark Brownd9a76662011-07-24 12:49:52 +01003983 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003984 if (ret < 0) {
3985 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003986 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003987 }
Mark Brownd9a76662011-07-24 12:49:52 +01003988 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003989 wm8994->lrclk_shared[1] = 1;
3990 wm8994_dai[1].symmetric_rates = 1;
3991 } else {
3992 wm8994->lrclk_shared[1] = 0;
3993 }
3994
Mark Brown27060b3c2012-02-06 18:42:14 +00003995 pm_runtime_put(codec->dev);
3996
Mark Brownbfd37bb2012-06-05 12:31:32 +01003997 /* Latch volume update bits */
3998 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
3999 snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
4000 wm8994_vu_bits[i].mask,
4001 wm8994_vu_bits[i].mask);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004002
4003 /* Set the low bit of the 3D stereo depth so TLV matches */
4004 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
4005 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
4006 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
4007 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
4008 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
4009 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
4010 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
4011 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
4012 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
4013
Mark Brown5b739672011-07-06 00:08:43 -07004014 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
4015 * use this; it only affects behaviour on idle TDM clock
4016 * cycles. */
4017 switch (control->type) {
4018 case WM8994:
4019 case WM8958:
4020 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
4021 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
4022 break;
4023 default:
4024 break;
4025 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01004026
Mark Brown500fa302011-11-29 19:58:19 +00004027 /* Put MICBIAS into bypass mode by default on newer devices */
4028 switch (control->type) {
4029 case WM8958:
4030 case WM1811:
4031 snd_soc_update_bits(codec, WM8958_MICBIAS1,
4032 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
4033 snd_soc_update_bits(codec, WM8958_MICBIAS2,
4034 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
4035 break;
4036 default:
4037 break;
4038 }
4039
Mark Brownc3403042012-04-26 21:29:29 +01004040 wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
4041 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004042
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004043 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004044
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004045 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00004046 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004047 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004048 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004049 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00004050
4051 switch (control->type) {
4052 case WM8994:
4053 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
4054 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004055 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004056 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4057 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004058 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4059 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004060 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4061 ARRAY_SIZE(wm8994_dac_revd_widgets));
4062 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004063 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4064 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004065 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4066 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004067 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4068 ARRAY_SIZE(wm8994_dac_widgets));
4069 }
Mark Brownc4431df2010-11-26 15:21:07 +00004070 break;
4071 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00004072 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00004073 ARRAY_SIZE(wm8958_snd_controls));
4074 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4075 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00004076 if (wm8994->revision < 1) {
4077 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4078 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4079 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4080 ARRAY_SIZE(wm8994_adc_revd_widgets));
4081 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4082 ARRAY_SIZE(wm8994_dac_revd_widgets));
4083 } else {
4084 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4085 ARRAY_SIZE(wm8994_lateclk_widgets));
4086 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4087 ARRAY_SIZE(wm8994_adc_widgets));
4088 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4089 ARRAY_SIZE(wm8994_dac_widgets));
4090 }
Mark Brownc4431df2010-11-26 15:21:07 +00004091 break;
Mark Brown81204c82011-05-24 17:35:53 +08004092
4093 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00004094 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08004095 ARRAY_SIZE(wm8958_snd_controls));
4096 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4097 ARRAY_SIZE(wm8958_dapm_widgets));
4098 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4099 ARRAY_SIZE(wm8994_lateclk_widgets));
4100 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4101 ARRAY_SIZE(wm8994_adc_widgets));
4102 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4103 ARRAY_SIZE(wm8994_dac_widgets));
4104 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004105 }
Mark Brownc4431df2010-11-26 15:21:07 +00004106
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004107 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004108 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00004109
Mark Brownc4431df2010-11-26 15:21:07 +00004110 switch (control->type) {
4111 case WM8994:
4112 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4113 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00004114
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004115 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00004116 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4117 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004118 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4119 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4120 } else {
4121 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4122 ARRAY_SIZE(wm8994_lateclk_intercon));
4123 }
Mark Brownc4431df2010-11-26 15:21:07 +00004124 break;
4125 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00004126 if (wm8994->revision < 1) {
Chris Rattray15676932012-08-09 10:10:54 +01004127 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4128 ARRAY_SIZE(wm8994_intercon));
Mark Brown780e2802011-03-11 18:00:19 +00004129 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4130 ARRAY_SIZE(wm8994_revd_intercon));
4131 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4132 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4133 } else {
4134 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4135 ARRAY_SIZE(wm8994_lateclk_intercon));
4136 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4137 ARRAY_SIZE(wm8958_intercon));
4138 }
Mark Brownf701a2e2011-03-09 19:31:01 +00004139
4140 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00004141 break;
Mark Brown81204c82011-05-24 17:35:53 +08004142 case WM1811:
4143 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4144 ARRAY_SIZE(wm8994_lateclk_intercon));
4145 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4146 ARRAY_SIZE(wm8958_intercon));
4147 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004148 }
4149
Mark Brown9e6e96a2010-01-29 17:47:12 +00004150 return 0;
4151
Mark Brown88766982010-03-29 20:57:12 +01004152err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004153 if (wm8994->jackdet)
4154 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004155 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4156 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4157 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004158 if (wm8994->micdet_irq)
4159 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09004160 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004161 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004162 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01004163 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004164 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004165 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4166 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4167 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00004168
Mark Brown9e6e96a2010-01-29 17:47:12 +00004169 return ret;
4170}
4171
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004172static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00004173{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004174 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004175 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09004176 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004177
4178 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004179
Mark Brown39fb51a2010-11-26 17:23:43 +00004180 pm_runtime_disable(codec->dev);
4181
Mark Brownc7ebf932011-07-12 19:47:59 +09004182 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004183 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004184 &wm8994->fll_locked[i]);
4185
Mark Brown2a8a8562011-07-24 12:20:41 +01004186 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004187 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004188 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4189 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4190 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09004191
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004192 if (wm8994->jackdet)
4193 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4194
Mark Brown3a423152010-11-26 15:21:06 +00004195 switch (control->type) {
4196 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004197 if (wm8994->micdet_irq)
4198 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004199 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004200 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004201 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00004202 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004203 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004204 wm8994);
4205 break;
Mark Brown821edd22010-11-26 15:21:09 +00004206
Mark Brown81204c82011-05-24 17:35:53 +08004207 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00004208 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004209 if (wm8994->micdet_irq)
4210 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004211 break;
Mark Brown3a423152010-11-26 15:21:06 +00004212 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004213 release_firmware(wm8994->mbc);
4214 release_firmware(wm8994->mbc_vss);
4215 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004216 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004217 return 0;
4218}
4219
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004220static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4221 .probe = wm8994_codec_probe,
4222 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004223 .suspend = wm8994_codec_suspend,
4224 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004225 .set_bias_level = wm8994_set_bias_level,
4226};
4227
4228static int __devinit wm8994_probe(struct platform_device *pdev)
4229{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004230 struct wm8994_priv *wm8994;
4231
4232 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4233 GFP_KERNEL);
4234 if (wm8994 == NULL)
4235 return -ENOMEM;
4236 platform_set_drvdata(pdev, wm8994);
4237
4238 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4239 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4240
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004241 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4242 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4243}
4244
4245static int __devexit wm8994_remove(struct platform_device *pdev)
4246{
4247 snd_soc_unregister_codec(&pdev->dev);
4248 return 0;
4249}
4250
Mark Brown4752a882012-03-04 02:16:01 +00004251#ifdef CONFIG_PM_SLEEP
4252static int wm8994_suspend(struct device *dev)
4253{
4254 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4255
4256 /* Drop down to power saving mode when system is suspended */
4257 if (wm8994->jackdet && !wm8994->active_refcount)
4258 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4259 WM1811_JACKDET_MODE_MASK,
4260 wm8994->jackdet_mode);
4261
4262 return 0;
4263}
4264
4265static int wm8994_resume(struct device *dev)
4266{
4267 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4268
4269 if (wm8994->jackdet && wm8994->jack_cb)
4270 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4271 WM1811_JACKDET_MODE_MASK,
4272 WM1811_JACKDET_MODE_AUDIO);
4273
4274 return 0;
4275}
4276#endif
4277
4278static const struct dev_pm_ops wm8994_pm_ops = {
4279 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4280};
4281
Mark Brown9e6e96a2010-01-29 17:47:12 +00004282static struct platform_driver wm8994_codec_driver = {
4283 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004284 .name = "wm8994-codec",
4285 .owner = THIS_MODULE,
4286 .pm = &wm8994_pm_ops,
4287 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004288 .probe = wm8994_probe,
4289 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004290};
4291
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004292module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004293
4294MODULE_DESCRIPTION("ASoC WM8994 driver");
4295MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4296MODULE_LICENSE("GPL");
4297MODULE_ALIAS("platform:wm8994-codec");