blob: e50d9589d6e36a8a7676dcaba9123119e157f845 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
59#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000060#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000061#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000062#include "intel_dpll_mgr.h"
63#include "intel_lrc.h"
64#include "intel_opregion.h"
65#include "intel_ringbuffer.h"
66#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070067#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000068#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069
Chris Wilsond501b1d2016-04-13 17:35:02 +010070#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000071#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020072#include "i915_gem_fence_reg.h"
73#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010074#include "i915_gem_gtt.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010075#include "i915_gem_timeline.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000076#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000077#include "i915_request.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020078#include "i915_vma.h"
79
Zhi Wang0ad35fe2016-06-16 08:07:00 -040080#include "intel_gvt.h"
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/* General customization:
83 */
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define DRIVER_NAME "i915"
86#define DRIVER_DESC "Intel Graphics"
Jani Nikulafadec6e2018-04-13 12:20:58 +030087#define DRIVER_DATE "20180413"
88#define DRIVER_TIMESTAMP 1523611258
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Rob Clarke2c719b2014-12-15 13:56:32 -050090/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
91 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
92 * which may not necessarily be a user visible problem. This will either
93 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
94 * enable distros and users to tailor their preferred amount of i915 abrt
95 * spam.
96 */
97#define I915_STATE_WARN(condition, format...) ({ \
98 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020099 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000100 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 unlikely(__ret_warn_on); \
103})
104
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200105#define I915_STATE_WARN_ON(x) \
106 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200107
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000108#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Imre Deak4fec15d2016-03-16 13:39:08 +0200109bool __i915_inject_load_failure(const char *func, int line);
110#define i915_inject_load_failure() \
111 __i915_inject_load_failure(__func__, __LINE__)
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#else
113#define i915_inject_load_failure() false
114#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200115
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530116typedef struct {
117 uint32_t val;
118} uint_fixed_16_16_t;
119
120#define FP_16_16_MAX ({ \
121 uint_fixed_16_16_t fp; \
122 fp.val = UINT_MAX; \
123 fp; \
124})
125
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530126static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
127{
128 if (val.val == 0)
129 return true;
130 return false;
131}
132
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530133static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530134{
135 uint_fixed_16_16_t fp;
136
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530137 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530138
139 fp.val = val << 16;
140 return fp;
141}
142
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530143static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530144{
145 return DIV_ROUND_UP(fp.val, 1 << 16);
146}
147
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530148static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530149{
150 return fp.val >> 16;
151}
152
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530153static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530154 uint_fixed_16_16_t min2)
155{
156 uint_fixed_16_16_t min;
157
158 min.val = min(min1.val, min2.val);
159 return min;
160}
161
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530162static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530163 uint_fixed_16_16_t max2)
164{
165 uint_fixed_16_16_t max;
166
167 max.val = max(max1.val, max2.val);
168 return max;
169}
170
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530171static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
172{
173 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530174 WARN_ON(val > U32_MAX);
175 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530176 return fp;
177}
178
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530179static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
180 uint_fixed_16_16_t d)
181{
182 return DIV_ROUND_UP(val.val, d.val);
183}
184
185static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
186 uint_fixed_16_16_t mul)
187{
188 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530189
190 intermediate_val = (uint64_t) val * mul.val;
191 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530192 WARN_ON(intermediate_val > U32_MAX);
193 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530194}
195
196static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
197 uint_fixed_16_16_t mul)
198{
199 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530200
201 intermediate_val = (uint64_t) val.val * mul.val;
202 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530203 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530204}
205
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530206static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530207{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530208 uint64_t interm_val;
209
210 interm_val = (uint64_t)val << 16;
211 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530212 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530213}
214
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530215static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
216 uint_fixed_16_16_t d)
217{
218 uint64_t interm_val;
219
220 interm_val = (uint64_t)val << 16;
221 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530222 WARN_ON(interm_val > U32_MAX);
223 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530224}
225
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530226static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530227 uint_fixed_16_16_t mul)
228{
229 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530230
231 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530232 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530233}
234
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530235static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
236 uint_fixed_16_16_t add2)
237{
238 uint64_t interm_sum;
239
240 interm_sum = (uint64_t) add1.val + add2.val;
241 return clamp_u64_to_fixed16(interm_sum);
242}
243
244static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
245 uint32_t add2)
246{
247 uint64_t interm_sum;
248 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
249
250 interm_sum = (uint64_t) add1.val + interm_add2.val;
251 return clamp_u64_to_fixed16(interm_sum);
252}
253
Egbert Eich1d843f92013-02-25 12:06:49 -0500254enum hpd_pin {
255 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500256 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
257 HPD_CRT,
258 HPD_SDVO_B,
259 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700260 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500261 HPD_PORT_B,
262 HPD_PORT_C,
263 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800264 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700265 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500266 HPD_NUM_PINS
267};
268
Jani Nikulac91711f2015-05-28 15:43:48 +0300269#define for_each_hpd_pin(__pin) \
270 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
271
Lyude317eaa92017-02-03 21:18:25 -0500272#define HPD_STORM_DEFAULT_THRESHOLD 5
273
Jani Nikula5fcece82015-05-27 15:03:42 +0300274struct i915_hotplug {
275 struct work_struct hotplug_work;
276
277 struct {
278 unsigned long last_jiffies;
279 int count;
280 enum {
281 HPD_ENABLED = 0,
282 HPD_DISABLED = 1,
283 HPD_MARK_DISABLED = 2
284 } state;
285 } stats[HPD_NUM_PINS];
286 u32 event_bits;
287 struct delayed_work reenable_work;
288
289 struct intel_digital_port *irq_port[I915_MAX_PORTS];
290 u32 long_port_mask;
291 u32 short_port_mask;
292 struct work_struct dig_port_work;
293
Lyude19625e82016-06-21 17:03:44 -0400294 struct work_struct poll_init_work;
295 bool poll_enabled;
296
Lyude317eaa92017-02-03 21:18:25 -0500297 unsigned int hpd_storm_threshold;
298
Jani Nikula5fcece82015-05-27 15:03:42 +0300299 /*
300 * if we get a HPD irq from DP and a HPD irq from non-DP
301 * the non-DP HPD could block the workqueue on a mode config
302 * mutex getting, that userspace may have taken. However
303 * userspace is waiting on the DP workqueue to run which is
304 * blocked behind the non-DP one.
305 */
306 struct workqueue_struct *dp_wq;
307};
308
Chris Wilson2a2d5482012-12-03 11:49:06 +0000309#define I915_GEM_GPU_DOMAINS \
310 (I915_GEM_DOMAIN_RENDER | \
311 I915_GEM_DOMAIN_SAMPLER | \
312 I915_GEM_DOMAIN_COMMAND | \
313 I915_GEM_DOMAIN_INSTRUCTION | \
314 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700315
Daniel Vettere7b903d2013-06-05 13:34:14 +0200316struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100317struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100318struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200319
Chris Wilsona6f766f2015-04-27 13:41:20 +0100320struct drm_i915_file_private {
321 struct drm_i915_private *dev_priv;
322 struct drm_file *file;
323
324 struct {
325 spinlock_t lock;
326 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100327/* 20ms is a fairly arbitrary limit (greater than the average frame time)
328 * chosen to prevent the CPU getting more than a frame ahead of the GPU
329 * (when using lax throttling for the frontbuffer). We also use it to
330 * offer free GPU waitboosts for severely congested workloads.
331 */
332#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100333 } mm;
334 struct idr context_idr;
335
Chris Wilson2e1b8732015-04-27 13:41:22 +0100336 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100337 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100338 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100339
Chris Wilsonc80ff162016-07-27 09:07:27 +0100340 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200341
342/* Client can have a maximum of 3 contexts banned before
343 * it is denied of creating new contexts. As one context
344 * ban needs 4 consecutive hangs, and more if there is
345 * progress in between, this is a last resort stop gap measure
346 * to limit the badly behaving clients access to gpu.
347 */
348#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100349 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100350};
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352/* Interface history:
353 *
354 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100355 * 1.2: Add Power Management
356 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100357 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000358 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000359 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
360 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 */
362#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000363#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364#define DRIVER_PATCHLEVEL 0
365
Chris Wilson6ef3d422010-08-04 20:26:07 +0100366struct intel_overlay;
367struct intel_overlay_error_state;
368
yakui_zhao9b9d1722009-05-31 17:17:17 +0800369struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100370 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800371 u8 dvo_port;
372 u8 slave_addr;
373 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100374 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400375 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800376};
377
Jani Nikula7bd688c2013-11-08 16:48:56 +0200378struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200379struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100380struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200381struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000382struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100383struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200384struct intel_limit;
385struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200386struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100387
Jesse Barnese70236a2009-09-21 10:42:27 -0700388struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200389 void (*get_cdclk)(struct drm_i915_private *dev_priv,
390 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200391 void (*set_cdclk)(struct drm_i915_private *dev_priv,
392 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200393 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
394 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100395 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800396 int (*compute_intermediate_wm)(struct drm_device *dev,
397 struct intel_crtc *intel_crtc,
398 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100399 void (*initial_watermarks)(struct intel_atomic_state *state,
400 struct intel_crtc_state *cstate);
401 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
402 struct intel_crtc_state *cstate);
403 void (*optimize_watermarks)(struct intel_atomic_state *state,
404 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700405 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200406 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200407 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100408 /* Returns the active state of the crtc, and if the crtc is active,
409 * fills out the pipe-config with the hw state. */
410 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200411 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000412 void (*get_initial_plane_config)(struct intel_crtc *,
413 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200414 int (*crtc_compute_clock)(struct intel_crtc *crtc,
415 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200416 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
417 struct drm_atomic_state *old_state);
418 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
419 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200420 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200421 void (*audio_codec_enable)(struct intel_encoder *encoder,
422 const struct intel_crtc_state *crtc_state,
423 const struct drm_connector_state *conn_state);
424 void (*audio_codec_disable)(struct intel_encoder *encoder,
425 const struct intel_crtc_state *old_crtc_state,
426 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200427 void (*fdi_link_train)(struct intel_crtc *crtc,
428 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200429 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100430 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700431 /* clock updates for mode set */
432 /* cursor updates */
433 /* render clock increase/decrease */
434 /* display clock increase/decrease */
435 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000436
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200437 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
438 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700439};
440
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200441#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
442#define CSR_VERSION_MAJOR(version) ((version) >> 16)
443#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
444
Daniel Vettereb805622015-05-04 14:58:44 +0200445struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200446 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200447 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530448 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200449 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200450 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200451 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200452 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200453 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200454 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200455 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200456};
457
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800458enum i915_cache_level {
459 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100460 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
461 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
462 caches, eg sampler/render caches, and the
463 large Last-Level-Cache. LLC is coherent with
464 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100465 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800466};
467
Chris Wilson85fd4f52016-12-05 14:29:36 +0000468#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
469
Paulo Zanonia4001f12015-02-13 17:23:44 -0200470enum fb_op_origin {
471 ORIGIN_GTT,
472 ORIGIN_CPU,
473 ORIGIN_CS,
474 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300475 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200476};
477
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200478struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300479 /* This is always the inner lock when overlapping with struct_mutex and
480 * it's the outer lock when overlapping with stolen_lock. */
481 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700482 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200483 unsigned int possible_framebuffer_bits;
484 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200485 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200486 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700487
Ben Widawskyc4213882014-06-19 12:06:10 -0700488 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700489 struct drm_mm_node *compressed_llb;
490
Rodrigo Vivida46f932014-08-01 02:04:45 -0700491 bool false_color;
492
Paulo Zanonid029bca2015-10-15 10:44:46 -0300493 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300494 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300495
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300496 bool underrun_detected;
497 struct work_struct underrun_work;
498
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300499 /*
500 * Due to the atomic rules we can't access some structures without the
501 * appropriate locking, so we cache information here in order to avoid
502 * these problems.
503 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200504 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000505 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000506 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000507
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200508 struct {
509 unsigned int mode_flags;
510 uint32_t hsw_bdw_pixel_rate;
511 } crtc;
512
513 struct {
514 unsigned int rotation;
515 int src_w;
516 int src_h;
517 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300518 /*
519 * Display surface base address adjustement for
520 * pageflips. Note that on gen4+ this only adjusts up
521 * to a tile, offsets within a tile are handled in
522 * the hw itself (with the TILEOFF register).
523 */
524 int adjusted_x;
525 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300526
527 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200528 } plane;
529
530 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200531 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200532 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200533 } fb;
534 } state_cache;
535
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300536 /*
537 * This structure contains everything that's relevant to program the
538 * hardware registers. When we want to figure out if we need to disable
539 * and re-enable FBC for a new configuration we just check if there's
540 * something different in the struct. The genx_fbc_activate functions
541 * are supposed to read from it in order to program the registers.
542 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200543 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000544 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000545 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000546
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200547 struct {
548 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200549 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200550 unsigned int fence_y_offset;
551 } crtc;
552
553 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200554 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200555 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200556 } fb;
557
558 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530559 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200560 } params;
561
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700562 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200563 bool scheduled;
Dhinakaran Pandiyan1b29b7c2018-02-02 21:12:55 -0800564 u64 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200565 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200566 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700567
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200568 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800569};
570
Chris Wilsonfe88d122016-12-31 11:20:12 +0000571/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530572 * HIGH_RR is the highest eDP panel refresh rate read from EDID
573 * LOW_RR is the lowest eDP panel refresh rate found from EDID
574 * parsing for same resolution.
575 */
576enum drrs_refresh_rate_type {
577 DRRS_HIGH_RR,
578 DRRS_LOW_RR,
579 DRRS_MAX_RR, /* RR count */
580};
581
582enum drrs_support_type {
583 DRRS_NOT_SUPPORTED = 0,
584 STATIC_DRRS_SUPPORT = 1,
585 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530586};
587
Daniel Vetter2807cf62014-07-11 10:30:11 -0700588struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530589struct i915_drrs {
590 struct mutex mutex;
591 struct delayed_work work;
592 struct intel_dp *dp;
593 unsigned busy_frontbuffer_bits;
594 enum drrs_refresh_rate_type refresh_rate_type;
595 enum drrs_support_type type;
596};
597
Rodrigo Vivia031d702013-10-03 16:15:06 -0300598struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700599 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300600 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700601 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700602 bool active;
603 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700604 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700605 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800606 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530607 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530608 bool alpm;
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -0800609 bool has_hw_tracking;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700610 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700611 u8 sink_sync_latency;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700612
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700613 void (*enable_source)(struct intel_dp *,
614 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700615 void (*disable_source)(struct intel_dp *,
616 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700617 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700618 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700619 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300620};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700621
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800622enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300623 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800624 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300625 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
626 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530627 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700628 PCH_KBP, /* Kaby Lake PCH */
629 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200630 PCH_ICP, /* Ice Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700631 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800632};
633
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200634enum intel_sbi_destination {
635 SBI_ICLK,
636 SBI_MPHY,
637};
638
Keith Packard435793d2011-07-12 14:56:22 -0700639#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100640#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000641#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100642#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700643#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700644
Dave Airlie8be48d92010-03-30 05:34:14 +0000645struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100646struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000647
Daniel Vetterc2b91522012-02-14 22:37:19 +0100648struct intel_gmbus {
649 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200650#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000651 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100652 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200653 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100654 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100655 struct drm_i915_private *dev_priv;
656};
657
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100658struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000659 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000660 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800661 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800662 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000663 u32 saveSWF0[16];
664 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300665 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200666 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400667 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800668 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100669};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100670
Imre Deakddeea5b2014-05-05 15:19:56 +0300671struct vlv_s0ix_state {
672 /* GAM */
673 u32 wr_watermark;
674 u32 gfx_prio_ctrl;
675 u32 arb_mode;
676 u32 gfx_pend_tlb0;
677 u32 gfx_pend_tlb1;
678 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
679 u32 media_max_req_count;
680 u32 gfx_max_req_count;
681 u32 render_hwsp;
682 u32 ecochk;
683 u32 bsd_hwsp;
684 u32 blt_hwsp;
685 u32 tlb_rd_addr;
686
687 /* MBC */
688 u32 g3dctl;
689 u32 gsckgctl;
690 u32 mbctl;
691
692 /* GCP */
693 u32 ucgctl1;
694 u32 ucgctl3;
695 u32 rcgctl1;
696 u32 rcgctl2;
697 u32 rstctl;
698 u32 misccpctl;
699
700 /* GPM */
701 u32 gfxpause;
702 u32 rpdeuhwtc;
703 u32 rpdeuc;
704 u32 ecobus;
705 u32 pwrdwnupctl;
706 u32 rp_down_timeout;
707 u32 rp_deucsw;
708 u32 rcubmabdtmr;
709 u32 rcedata;
710 u32 spare2gh;
711
712 /* Display 1 CZ domain */
713 u32 gt_imr;
714 u32 gt_ier;
715 u32 pm_imr;
716 u32 pm_ier;
717 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
718
719 /* GT SA CZ domain */
720 u32 tilectl;
721 u32 gt_fifoctl;
722 u32 gtlc_wake_ctrl;
723 u32 gtlc_survive;
724 u32 pmwgicz;
725
726 /* Display 2 CZ domain */
727 u32 gu_ctl0;
728 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700729 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300730 u32 clock_gate_dis2;
731};
732
Chris Wilsonbf225f22014-07-10 20:31:18 +0100733struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200734 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100735 u32 render_c0;
736 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400737};
738
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100739struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200740 /*
741 * work, interrupts_enabled and pm_iir are protected by
742 * dev_priv->irq_lock
743 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100744 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200745 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100746 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200747
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100748 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530749 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530750
Ben Widawskyb39fb292014-03-19 18:31:11 -0700751 /* Frequencies are stored in potentially platform dependent multiples.
752 * In other words, *_freq needs to be multiplied by X to be interesting.
753 * Soft limits are those which are used for the dynamic reclocking done
754 * by the driver (raise frequencies under heavy loads, and lower for
755 * lighter loads). Hard limits are those imposed by the hardware.
756 *
757 * A distinction is made for overclocking, which is never enabled by
758 * default, and is considered to be above the hard limit if it's
759 * possible at all.
760 */
761 u8 cur_freq; /* Current frequency (cached, may not == HW) */
762 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
763 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
764 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
765 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100766 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000767 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700768 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
769 u8 rp1_freq; /* "less than" RP0 power/freqency */
770 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200771 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700772
Chris Wilson8fb55192015-04-07 16:20:28 +0100773 u8 up_threshold; /* Current %busy required to uplock */
774 u8 down_threshold; /* Current %busy required to downclock */
775
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100776 int last_adj;
777 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
778
Chris Wilsonc0951f02013-10-10 21:58:50 +0100779 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100780 atomic_t num_waiters;
781 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700782
Chris Wilsonbf225f22014-07-10 20:31:18 +0100783 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000784 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100785};
786
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100787struct intel_rc6 {
788 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000789 u64 prev_hw_residency[4];
790 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100791};
792
793struct intel_llc_pstate {
794 bool enabled;
795};
796
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100797struct intel_gen6_power_mgmt {
798 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100799 struct intel_rc6 rc6;
800 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100801};
802
Daniel Vetter1a240d42012-11-29 22:18:51 +0100803/* defined intel_pm.c */
804extern spinlock_t mchdev_lock;
805
Daniel Vetterc85aa882012-11-02 19:55:03 +0100806struct intel_ilk_power_mgmt {
807 u8 cur_delay;
808 u8 min_delay;
809 u8 max_delay;
810 u8 fmax;
811 u8 fstart;
812
813 u64 last_count1;
814 unsigned long last_time1;
815 unsigned long chipset_power;
816 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000817 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100818 unsigned long gfx_power;
819 u8 corr;
820
821 int c_m;
822 int r_t;
823};
824
Imre Deakc6cb5822014-03-04 19:22:55 +0200825struct drm_i915_private;
826struct i915_power_well;
827
828struct i915_power_well_ops {
829 /*
830 * Synchronize the well's hw state to match the current sw state, for
831 * example enable/disable it based on the current refcount. Called
832 * during driver init and resume time, possibly after first calling
833 * the enable/disable handlers.
834 */
835 void (*sync_hw)(struct drm_i915_private *dev_priv,
836 struct i915_power_well *power_well);
837 /*
838 * Enable the well and resources that depend on it (for example
839 * interrupts located on the well). Called after the 0->1 refcount
840 * transition.
841 */
842 void (*enable)(struct drm_i915_private *dev_priv,
843 struct i915_power_well *power_well);
844 /*
845 * Disable the well and resources that depend on it. Called after
846 * the 1->0 refcount transition.
847 */
848 void (*disable)(struct drm_i915_private *dev_priv,
849 struct i915_power_well *power_well);
850 /* Returns the hw enabled state. */
851 bool (*is_enabled)(struct drm_i915_private *dev_priv,
852 struct i915_power_well *power_well);
853};
854
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800855/* Power well structure for haswell */
856struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200857 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200858 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800859 /* power well enable/disable usage count */
860 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300861 /* cached hw enabled state */
862 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200863 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300864 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300865 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300866 /*
867 * Arbitraty data associated with this power well. Platform and power
868 * well specific.
869 */
Imre Deakb5565a22017-07-06 17:40:29 +0300870 union {
871 struct {
872 enum dpio_phy phy;
873 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300874 struct {
875 /* Mask of pipes whose IRQ logic is backed by the pw */
876 u8 irq_pipe_mask;
877 /* The pw is backing the VGA functionality */
878 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300879 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300880 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300881 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200882 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800883};
884
Imre Deak83c00f52013-10-25 17:36:47 +0300885struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300886 /*
887 * Power wells needed for initialization at driver init and suspend
888 * time are on. They are kept on until after the first modeset.
889 */
890 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300891 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200892 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300893
Imre Deak83c00f52013-10-25 17:36:47 +0300894 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200895 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200896 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300897};
898
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700899#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100900struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700901 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100902 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700903 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100904};
905
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100906struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100907 /** Memory allocator for GTT stolen memory */
908 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300909 /** Protects the usage of the GTT stolen memory allocator. This is
910 * always the inner lock when overlapping with struct_mutex. */
911 struct mutex stolen_lock;
912
Chris Wilsonf2123812017-10-16 12:40:37 +0100913 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
914 spinlock_t obj_lock;
915
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100916 /** List of all objects in gtt_space. Used to restore gtt
917 * mappings on resume */
918 struct list_head bound_list;
919 /**
920 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100921 * are idle and not used by the GPU). These objects may or may
922 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100923 */
924 struct list_head unbound_list;
925
Chris Wilson275f0392016-10-24 13:42:14 +0100926 /** List of all objects in gtt_space, currently mmaped by userspace.
927 * All objects within this list must also be on bound_list.
928 */
929 struct list_head userfault_list;
930
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100931 /**
932 * List of objects which are pending destruction.
933 */
934 struct llist_head free_list;
935 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100936 spinlock_t free_lock;
Chris Wilsonc9c70472018-02-19 22:06:31 +0000937 /**
938 * Count of objects pending destructions. Used to skip needlessly
939 * waiting on an RCU barrier if no objects are waiting to be freed.
940 */
941 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100942
Chris Wilson66df1012017-08-22 18:38:28 +0100943 /**
944 * Small stash of WC pages
945 */
946 struct pagevec wc_stash;
947
Matthew Auld465c4032017-10-06 23:18:14 +0100948 /**
949 * tmpfs instance used for shmem backed objects
950 */
951 struct vfsmount *gemfs;
952
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100953 /** PPGTT used for aliasing the PPGTT with the GTT */
954 struct i915_hw_ppgtt *aliasing_ppgtt;
955
Chris Wilson2cfcd322014-05-20 08:28:43 +0100956 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100957 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000958 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100959
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100960 /** LRU list of objects with fence regs on them. */
961 struct list_head fence_list;
962
Chris Wilson8a2421b2017-06-16 15:05:22 +0100963 /**
964 * Workqueue to fault in userptr pages, flushed by the execbuf
965 * when required but otherwise left to userspace to try again
966 * on EAGAIN.
967 */
968 struct workqueue_struct *userptr_wq;
969
Chris Wilson94312822017-05-03 10:39:18 +0100970 u64 unordered_timeline;
971
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200972 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300973 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200974
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100975 /** Bit 6 swizzling required for X tiling */
976 uint32_t bit_6_swizzle_x;
977 /** Bit 6 swizzling required for Y tiling */
978 uint32_t bit_6_swizzle_y;
979
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100980 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200981 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100982 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100983 u32 object_count;
984};
985
Chris Wilsonee42c002017-12-11 19:41:34 +0000986#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
987
Chris Wilsonb52992c2016-10-28 13:58:24 +0100988#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
989#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
990
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200991#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
992#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
993
Zhang Ruib8efb172013-02-05 15:41:53 +0800994enum modeset_restore {
995 MODESET_ON_LID_OPEN,
996 MODESET_DONE,
997 MODESET_SUSPENDED,
998};
999
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001000#define DP_AUX_A 0x40
1001#define DP_AUX_B 0x10
1002#define DP_AUX_C 0x20
1003#define DP_AUX_D 0x30
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001004#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001005
Xiong Zhang11c1b652015-08-17 16:04:04 +08001006#define DDC_PIN_B 0x05
1007#define DDC_PIN_C 0x04
1008#define DDC_PIN_D 0x06
1009
Paulo Zanoni6acab152013-09-12 17:06:24 -03001010struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001011 int max_tmds_clock;
1012
Damien Lespiauce4dd492014-08-01 11:07:54 +01001013 /*
1014 * This is an index in the HDMI/DVI DDI buffer translation table.
1015 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1016 * populate this field.
1017 */
1018#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001019 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001020
1021 uint8_t supports_dvi:1;
1022 uint8_t supports_hdmi:1;
1023 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001024 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001025
1026 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001027 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001028
1029 uint8_t dp_boost_level;
1030 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001031 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001032};
1033
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001034enum psr_lines_to_wait {
1035 PSR_0_LINES_TO_WAIT = 0,
1036 PSR_1_LINE_TO_WAIT,
1037 PSR_4_LINES_TO_WAIT,
1038 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301039};
1040
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001041struct intel_vbt_data {
1042 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1043 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1044
1045 /* Feature bits */
1046 unsigned int int_tv_support:1;
1047 unsigned int lvds_dither:1;
1048 unsigned int lvds_vbt:1;
1049 unsigned int int_crt_support:1;
1050 unsigned int lvds_use_ssc:1;
1051 unsigned int display_clock_mode:1;
1052 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001053 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001054 int lvds_ssc_freq;
1055 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1056
Pradeep Bhat83a72802014-03-28 10:14:57 +05301057 enum drrs_support_type drrs_type;
1058
Jani Nikula6aa23e62016-03-24 17:50:20 +02001059 struct {
1060 int rate;
1061 int lanes;
1062 int preemphasis;
1063 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001064 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001065 bool initialized;
1066 bool support;
1067 int bpp;
1068 struct edp_power_seq pps;
1069 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001070
Jani Nikulaf00076d2013-12-14 20:38:29 -02001071 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001072 bool full_link;
1073 bool require_aux_wakeup;
1074 int idle_frames;
1075 enum psr_lines_to_wait lines_to_wait;
1076 int tp1_wakeup_time;
1077 int tp2_tp3_wakeup_time;
1078 } psr;
1079
1080 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001081 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001082 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001083 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001084 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001085 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001086 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001087 } backlight;
1088
Shobhit Kumard17c5442013-08-27 15:12:25 +03001089 /* MIPI DSI */
1090 struct {
1091 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301092 struct mipi_config *config;
1093 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301094 u16 bl_ports;
1095 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301096 u8 seq_version;
1097 u32 size;
1098 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001099 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001100 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Shobhit Kumard17c5442013-08-27 15:12:25 +03001101 } dsi;
1102
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001103 int crt_ddc_pin;
1104
1105 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001106 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001107
1108 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001109 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001110};
1111
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001112enum intel_ddb_partitioning {
1113 INTEL_DDB_PART_1_2,
1114 INTEL_DDB_PART_5_6, /* IVB+ */
1115};
1116
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001117struct intel_wm_level {
1118 bool enable;
1119 uint32_t pri_val;
1120 uint32_t spr_val;
1121 uint32_t cur_val;
1122 uint32_t fbc_val;
1123};
1124
Imre Deak820c1982013-12-17 14:46:36 +02001125struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001126 uint32_t wm_pipe[3];
1127 uint32_t wm_lp[3];
1128 uint32_t wm_lp_spr[3];
1129 uint32_t wm_linetime[3];
1130 bool enable_fbc_wm;
1131 enum intel_ddb_partitioning partitioning;
1132};
1133
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001134struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001135 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001136 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001137};
1138
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001139struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001140 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001141 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001142 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001143};
1144
1145struct vlv_wm_ddl_values {
1146 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001147};
1148
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001149struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001150 struct g4x_pipe_wm pipe[3];
1151 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001152 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001153 uint8_t level;
1154 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001155};
1156
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001157struct g4x_wm_values {
1158 struct g4x_pipe_wm pipe[2];
1159 struct g4x_sr_wm sr;
1160 struct g4x_sr_wm hpll;
1161 bool cxsr;
1162 bool hpll_en;
1163 bool fbc_en;
1164};
1165
Damien Lespiauc1939242014-11-04 17:06:41 +00001166struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001167 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001168};
1169
1170static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1171{
Damien Lespiau16160e32014-11-04 17:06:53 +00001172 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001173}
1174
Damien Lespiau08db6652014-11-04 17:06:52 +00001175static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1176 const struct skl_ddb_entry *e2)
1177{
1178 if (e1->start == e2->start && e1->end == e2->end)
1179 return true;
1180
1181 return false;
1182}
1183
Damien Lespiauc1939242014-11-04 17:06:41 +00001184struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301185 /* packed/y */
1186 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1187 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001188};
1189
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301190struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001191 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001192 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001193};
1194
1195struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001196 bool plane_en;
1197 uint16_t plane_res_b;
1198 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001199};
1200
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301201/* Stores plane specific WM parameters */
1202struct skl_wm_params {
1203 bool x_tiled, y_tiled;
1204 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301205 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301206 uint32_t width;
1207 uint8_t cpp;
1208 uint32_t plane_pixel_rate;
1209 uint32_t y_min_scanlines;
1210 uint32_t plane_bytes_per_line;
1211 uint_fixed_16_16_t plane_blocks_per_line;
1212 uint_fixed_16_16_t y_tile_minimum;
1213 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001214 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301215};
1216
Paulo Zanonic67a4702013-08-19 13:18:09 -03001217/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001218 * This struct helps tracking the state needed for runtime PM, which puts the
1219 * device in PCI D3 state. Notice that when this happens, nothing on the
1220 * graphics device works, even register access, so we don't get interrupts nor
1221 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001222 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001223 * Every piece of our code that needs to actually touch the hardware needs to
1224 * either call intel_runtime_pm_get or call intel_display_power_get with the
1225 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001226 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001227 * Our driver uses the autosuspend delay feature, which means we'll only really
1228 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001229 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001230 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001231 *
1232 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1233 * goes back to false exactly before we reenable the IRQs. We use this variable
1234 * to check if someone is trying to enable/disable IRQs while they're supposed
1235 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001236 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001237 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001238 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001239 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001240struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001241 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001242 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001243 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001244};
1245
Daniel Vetter926321d2013-10-16 13:30:34 +02001246enum intel_pipe_crc_source {
1247 INTEL_PIPE_CRC_SOURCE_NONE,
1248 INTEL_PIPE_CRC_SOURCE_PLANE1,
1249 INTEL_PIPE_CRC_SOURCE_PLANE2,
1250 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001251 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001252 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1253 INTEL_PIPE_CRC_SOURCE_TV,
1254 INTEL_PIPE_CRC_SOURCE_DP_B,
1255 INTEL_PIPE_CRC_SOURCE_DP_C,
1256 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001257 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001258 INTEL_PIPE_CRC_SOURCE_MAX,
1259};
1260
Shuang He8bf1e9f2013-10-15 18:55:27 +01001261struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001262 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001263 uint32_t crc[5];
1264};
1265
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001266#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001267struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001268 spinlock_t lock;
1269 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001270 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001271 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001272 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001273 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001274 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001275};
1276
Daniel Vetterf99d7062014-06-19 16:01:59 +02001277struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001278 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001279
1280 /*
1281 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1282 * scheduled flips.
1283 */
1284 unsigned busy_bits;
1285 unsigned flip_bits;
1286};
1287
Mika Kuoppala72253422014-10-07 17:21:26 +03001288struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001289 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001290 u32 value;
1291 /* bitmask representing WA bits */
1292 u32 mask;
1293};
1294
Oscar Mateod6242ae2017-10-17 13:27:51 -07001295#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001296
1297struct i915_workarounds {
1298 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1299 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001300 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001301};
1302
Yu Zhangcf9d2892015-02-10 19:05:47 +08001303struct i915_virtual_gpu {
1304 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001305 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001306};
1307
Matt Roperaa363132015-09-24 15:53:18 -07001308/* used in computing the new watermarks state */
1309struct intel_wm_config {
1310 unsigned int num_pipes_active;
1311 bool sprites_enabled;
1312 bool sprites_scaled;
1313};
1314
Robert Braggd7965152016-11-07 19:49:52 +00001315struct i915_oa_format {
1316 u32 format;
1317 int size;
1318};
1319
Robert Bragg8a3003d2016-11-07 19:49:51 +00001320struct i915_oa_reg {
1321 i915_reg_t addr;
1322 u32 value;
1323};
1324
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001325struct i915_oa_config {
1326 char uuid[UUID_STRING_LEN + 1];
1327 int id;
1328
1329 const struct i915_oa_reg *mux_regs;
1330 u32 mux_regs_len;
1331 const struct i915_oa_reg *b_counter_regs;
1332 u32 b_counter_regs_len;
1333 const struct i915_oa_reg *flex_regs;
1334 u32 flex_regs_len;
1335
1336 struct attribute_group sysfs_metric;
1337 struct attribute *attrs[2];
1338 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001339
1340 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001341};
1342
Robert Braggeec688e2016-11-07 19:49:47 +00001343struct i915_perf_stream;
1344
Robert Bragg16d98b32016-12-07 21:40:33 +00001345/**
1346 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1347 */
Robert Braggeec688e2016-11-07 19:49:47 +00001348struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001349 /**
1350 * @enable: Enables the collection of HW samples, either in response to
1351 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1352 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001353 */
1354 void (*enable)(struct i915_perf_stream *stream);
1355
Robert Bragg16d98b32016-12-07 21:40:33 +00001356 /**
1357 * @disable: Disables the collection of HW samples, either in response
1358 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1359 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001360 */
1361 void (*disable)(struct i915_perf_stream *stream);
1362
Robert Bragg16d98b32016-12-07 21:40:33 +00001363 /**
1364 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001365 * once there is something ready to read() for the stream
1366 */
1367 void (*poll_wait)(struct i915_perf_stream *stream,
1368 struct file *file,
1369 poll_table *wait);
1370
Robert Bragg16d98b32016-12-07 21:40:33 +00001371 /**
1372 * @wait_unlocked: For handling a blocking read, wait until there is
1373 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001374 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001375 */
1376 int (*wait_unlocked)(struct i915_perf_stream *stream);
1377
Robert Bragg16d98b32016-12-07 21:40:33 +00001378 /**
1379 * @read: Copy buffered metrics as records to userspace
1380 * **buf**: the userspace, destination buffer
1381 * **count**: the number of bytes to copy, requested by userspace
1382 * **offset**: zero at the start of the read, updated as the read
1383 * proceeds, it represents how many bytes have been copied so far and
1384 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001385 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001386 * Copy as many buffered i915 perf samples and records for this stream
1387 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001388 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001389 * Only write complete records; returning -%ENOSPC if there isn't room
1390 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001391 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001392 * Return any error condition that results in a short read such as
1393 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1394 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001395 */
1396 int (*read)(struct i915_perf_stream *stream,
1397 char __user *buf,
1398 size_t count,
1399 size_t *offset);
1400
Robert Bragg16d98b32016-12-07 21:40:33 +00001401 /**
1402 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001403 *
1404 * The stream will always be disabled before this is called.
1405 */
1406 void (*destroy)(struct i915_perf_stream *stream);
1407};
1408
Robert Bragg16d98b32016-12-07 21:40:33 +00001409/**
1410 * struct i915_perf_stream - state for a single open stream FD
1411 */
Robert Braggeec688e2016-11-07 19:49:47 +00001412struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001413 /**
1414 * @dev_priv: i915 drm device
1415 */
Robert Braggeec688e2016-11-07 19:49:47 +00001416 struct drm_i915_private *dev_priv;
1417
Robert Bragg16d98b32016-12-07 21:40:33 +00001418 /**
1419 * @link: Links the stream into ``&drm_i915_private->streams``
1420 */
Robert Braggeec688e2016-11-07 19:49:47 +00001421 struct list_head link;
1422
Robert Bragg16d98b32016-12-07 21:40:33 +00001423 /**
1424 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1425 * properties given when opening a stream, representing the contents
1426 * of a single sample as read() by userspace.
1427 */
Robert Braggeec688e2016-11-07 19:49:47 +00001428 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001429
1430 /**
1431 * @sample_size: Considering the configured contents of a sample
1432 * combined with the required header size, this is the total size
1433 * of a single sample record.
1434 */
Robert Braggd7965152016-11-07 19:49:52 +00001435 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001436
Robert Bragg16d98b32016-12-07 21:40:33 +00001437 /**
1438 * @ctx: %NULL if measuring system-wide across all contexts or a
1439 * specific context that is being monitored.
1440 */
Robert Braggeec688e2016-11-07 19:49:47 +00001441 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001442
1443 /**
1444 * @enabled: Whether the stream is currently enabled, considering
1445 * whether the stream was opened in a disabled state and based
1446 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1447 */
Robert Braggeec688e2016-11-07 19:49:47 +00001448 bool enabled;
1449
Robert Bragg16d98b32016-12-07 21:40:33 +00001450 /**
1451 * @ops: The callbacks providing the implementation of this specific
1452 * type of configured stream.
1453 */
Robert Braggd7965152016-11-07 19:49:52 +00001454 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001455
1456 /**
1457 * @oa_config: The OA configuration used by the stream.
1458 */
1459 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001460};
1461
Robert Bragg16d98b32016-12-07 21:40:33 +00001462/**
1463 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1464 */
Robert Braggd7965152016-11-07 19:49:52 +00001465struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001466 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001467 * @is_valid_b_counter_reg: Validates register's address for
1468 * programming boolean counters for a particular platform.
1469 */
1470 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1471 u32 addr);
1472
1473 /**
1474 * @is_valid_mux_reg: Validates register's address for programming mux
1475 * for a particular platform.
1476 */
1477 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1478
1479 /**
1480 * @is_valid_flex_reg: Validates register's address for programming
1481 * flex EU filtering for a particular platform.
1482 */
1483 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1484
1485 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001486 * @init_oa_buffer: Resets the head and tail pointers of the
1487 * circular buffer for periodic OA reports.
1488 *
1489 * Called when first opening a stream for OA metrics, but also may be
1490 * called in response to an OA buffer overflow or other error
1491 * condition.
1492 *
1493 * Note it may be necessary to clear the full OA buffer here as part of
1494 * maintaining the invariable that new reports must be written to
1495 * zeroed memory for us to be able to reliable detect if an expected
1496 * report has not yet landed in memory. (At least on Haswell the OA
1497 * buffer tail pointer is not synchronized with reports being visible
1498 * to the CPU)
1499 */
Robert Braggd7965152016-11-07 19:49:52 +00001500 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001501
1502 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001503 * @enable_metric_set: Selects and applies any MUX configuration to set
1504 * up the Boolean and Custom (B/C) counters that are part of the
1505 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001506 * disabling EU clock gating as required.
1507 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001508 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1509 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001510
1511 /**
1512 * @disable_metric_set: Remove system constraints associated with using
1513 * the OA unit.
1514 */
Robert Braggd7965152016-11-07 19:49:52 +00001515 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001516
1517 /**
1518 * @oa_enable: Enable periodic sampling
1519 */
Robert Braggd7965152016-11-07 19:49:52 +00001520 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001521
1522 /**
1523 * @oa_disable: Disable periodic sampling
1524 */
Robert Braggd7965152016-11-07 19:49:52 +00001525 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001526
1527 /**
1528 * @read: Copy data from the circular OA buffer into a given userspace
1529 * buffer.
1530 */
Robert Braggd7965152016-11-07 19:49:52 +00001531 int (*read)(struct i915_perf_stream *stream,
1532 char __user *buf,
1533 size_t count,
1534 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001535
1536 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001537 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001538 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001539 * In particular this enables us to share all the fiddly code for
1540 * handling the OA unit tail pointer race that affects multiple
1541 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001542 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001543 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001544};
1545
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001546struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001547 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001548 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001549};
1550
Jani Nikula77fec552014-03-31 14:27:22 +03001551struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001552 struct drm_device drm;
1553
Chris Wilsonefab6d82015-04-07 16:20:57 +01001554 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001555 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001556 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001557 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001558 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001559 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001560
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001561 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001562 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563
Matthew Auld77894222017-12-11 15:18:18 +00001564 /**
1565 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1566 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001567 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001568 * exactly how much of this we are actually allowed to use, given that
1569 * some portion of it is in fact reserved for use by hardware functions.
1570 */
1571 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001572 /**
1573 * Reseved portion of Data Stolen Memory
1574 */
1575 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001576
Matthew Auldb1ace602017-12-11 15:18:21 +00001577 /*
1578 * Stolen memory is segmented in hardware with different portions
1579 * offlimits to certain functions.
1580 *
1581 * The drm_mm is initialised to the total accessible range, as found
1582 * from the PCI config. On Broadwell+, this is further restricted to
1583 * avoid the first page! The upper end of stolen memory is reserved for
1584 * hardware functions and similarly removed from the accessible range.
1585 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001586 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001587
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001588 void __iomem *regs;
1589
Chris Wilson907b28c2013-07-19 20:36:52 +01001590 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001591
Yu Zhangcf9d2892015-02-10 19:05:47 +08001592 struct i915_virtual_gpu vgpu;
1593
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001594 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001595
Jackie Li6b0478f2018-03-13 17:32:50 -07001596 struct intel_wopcm wopcm;
1597
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001598 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001599 struct intel_guc guc;
1600
Daniel Vettereb805622015-05-04 14:58:44 +02001601 struct intel_csr csr;
1602
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001603 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001604
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001605 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1606 * controller on different i2c buses. */
1607 struct mutex gmbus_mutex;
1608
1609 /**
1610 * Base address of the gmbus and gpio block.
1611 */
1612 uint32_t gpio_mmio_base;
1613
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301614 /* MMIO base address for MIPI regs */
1615 uint32_t mipi_mmio_base;
1616
Ville Syrjälä443a3892015-11-11 20:34:15 +02001617 uint32_t psr_mmio_base;
1618
Imre Deak44cb7342016-08-10 14:07:29 +03001619 uint32_t pps_mmio_base;
1620
Daniel Vetter28c70f12012-12-01 13:53:45 +01001621 wait_queue_head_t gmbus_wait_queue;
1622
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001623 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301624 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001625 /* Context used internally to idle the GPU and setup initial state */
1626 struct i915_gem_context *kernel_context;
1627 /* Context only to be used for injecting preemption commands */
1628 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001629 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1630 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001631
Daniel Vetterba8286f2014-09-11 07:43:25 +02001632 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001633 struct resource mch_res;
1634
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001635 /* protects the irq masks */
1636 spinlock_t irq_lock;
1637
Imre Deakf8b79e52014-03-04 19:23:07 +02001638 bool display_irqs_enabled;
1639
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001640 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1641 struct pm_qos_request pm_qos;
1642
Ville Syrjäläa5805162015-05-26 20:42:30 +03001643 /* Sideband mailbox protection */
1644 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645
1646 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001647 union {
1648 u32 irq_mask;
1649 u32 de_irq_mask[I915_MAX_PIPES];
1650 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301652 u32 pm_imr;
1653 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301654 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301655 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001656 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657
Jani Nikula5fcece82015-05-27 15:03:42 +03001658 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001659 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301660 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001662 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001664 bool preserve_bios_swizzle;
1665
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666 /* overlay */
1667 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001668
Jani Nikula58c68772013-11-08 16:48:54 +02001669 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001670 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001671
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 bool no_aux_handshake;
1674
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001675 /* protects panel power sequencer state */
1676 struct mutex pps_mutex;
1677
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001679 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1680
1681 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001682 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001683 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001684
Mika Kaholaadafdc62015-08-18 14:36:59 +03001685 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001686 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001687 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001688 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001689 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690
Ville Syrjälä63911d72016-05-13 23:41:32 +03001691 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001692 /*
1693 * The current logical cdclk state.
1694 * See intel_atomic_state.cdclk.logical
1695 *
1696 * For reading holding any crtc lock is sufficient,
1697 * for writing must hold all of them.
1698 */
1699 struct intel_cdclk_state logical;
1700 /*
1701 * The current actual cdclk state.
1702 * See intel_atomic_state.cdclk.actual
1703 */
1704 struct intel_cdclk_state actual;
1705 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001706 struct intel_cdclk_state hw;
1707 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001708
Daniel Vetter645416f2013-09-02 16:22:25 +02001709 /**
1710 * wq - Driver workqueue for GEM.
1711 *
1712 * NOTE: Work items scheduled here are not allowed to grab any modeset
1713 * locks, for otherwise the flushing done in the pageflip code will
1714 * result in deadlocks.
1715 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001716 struct workqueue_struct *wq;
1717
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001718 /* ordered wq for modesets */
1719 struct workqueue_struct *modeset_wq;
1720
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001721 /* Display functions */
1722 struct drm_i915_display_funcs display;
1723
1724 /* PCH chipset type */
1725 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001726 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001727
1728 unsigned long quirks;
1729
Zhang Ruib8efb172013-02-05 15:41:53 +08001730 enum modeset_restore modeset_restore;
1731 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001732 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001733 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001735 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001736 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001737
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001738 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001739 DECLARE_HASHTABLE(mm_structs, 7);
1740 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001741
Zhi Wang43958902017-09-14 20:39:40 +08001742 struct intel_ppat ppat;
1743
Daniel Vetter87813422012-05-02 11:49:32 +02001744 /* Kernel Modesetting */
1745
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001746 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1747 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001748
Daniel Vetterc4597872013-10-21 21:04:07 +02001749#ifdef CONFIG_DEBUG_FS
1750 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1751#endif
1752
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001753 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001754 int num_shared_dpll;
1755 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001756 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001757
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001758 /*
1759 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1760 * Must be global rather than per dpll, because on some platforms
1761 * plls share registers.
1762 */
1763 struct mutex dpll_lock;
1764
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001765 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001766 /* minimum acceptable cdclk for each pipe */
1767 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001768 /* minimum acceptable voltage level for each pipe */
1769 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001770
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001771 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001772
Mika Kuoppala72253422014-10-07 17:21:26 +03001773 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001774
Daniel Vetterf99d7062014-06-19 16:01:59 +02001775 struct i915_frontbuffer_tracking fb_tracking;
1776
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001777 struct intel_atomic_helper {
1778 struct llist_head free_list;
1779 struct work_struct free_work;
1780 } atomic_helper;
1781
Jesse Barnes652c3932009-08-17 13:31:43 -07001782 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001783
Zhenyu Wangc48044112009-12-17 14:48:43 +08001784 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001785
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001786 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001787
Ben Widawsky59124502013-07-04 11:02:05 -07001788 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001789 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001790
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001791 /*
1792 * Protects RPS/RC6 register access and PCU communication.
1793 * Must be taken after struct_mutex if nested. Note that
1794 * this lock may be held for long periods of time when
1795 * talking to hw - so only take it when talking to hw!
1796 */
1797 struct mutex pcu_lock;
1798
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001799 /* gen6+ GT PM state */
1800 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001801
Daniel Vetter20e4d402012-08-08 23:35:39 +02001802 /* ilk-only ips/rps state. Everything in here is protected by the global
1803 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001804 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001805
Imre Deak83c00f52013-10-25 17:36:47 +03001806 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001807
Rodrigo Vivia031d702013-10-03 16:15:06 -03001808 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001809
Daniel Vetter99584db2012-11-14 17:14:04 +01001810 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001811
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001812 struct drm_i915_gem_object *vlv_pctx;
1813
Dave Airlie8be48d92010-03-30 05:34:14 +00001814 /* list of fbdev register on this device */
1815 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001816 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001817
1818 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001819 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001820
Imre Deak58fddc22015-01-08 17:54:14 +02001821 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001822 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001823 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001824 /**
1825 * av_mutex - mutex for audio/video sync
1826 *
1827 */
1828 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001829
Chris Wilson829a0af2017-06-20 12:05:45 +01001830 struct {
1831 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001832 struct llist_head free_list;
1833 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001834
1835 /* The hw wants to have a stable context identifier for the
1836 * lifetime of the context (for OA, PASID, faults, etc).
1837 * This is limited in execlists to 21 bits.
1838 */
1839 struct ida hw_ida;
1840#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001841#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson829a0af2017-06-20 12:05:45 +01001842 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001843
Damien Lespiau3e683202012-12-11 18:48:29 +00001844 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001845
Ville Syrjäläc2317752016-03-15 16:39:56 +02001846 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001847 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001848 /*
1849 * Shadows for CHV DPLL_MD regs to keep the state
1850 * checker somewhat working in the presence hardware
1851 * crappiness (can't read out DPLL_MD for pipes B & C).
1852 */
1853 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001854 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001855
Daniel Vetter842f1c82014-03-10 10:01:44 +01001856 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001857 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001859 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001860
Lyude656d1b82016-08-17 15:55:54 -04001861 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001862 I915_SAGV_UNKNOWN = 0,
1863 I915_SAGV_DISABLED,
1864 I915_SAGV_ENABLED,
1865 I915_SAGV_NOT_CONTROLLED
1866 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001867
Ville Syrjälä53615a52013-08-01 16:18:50 +03001868 struct {
1869 /*
1870 * Raw watermark latency values:
1871 * in 0.1us units for WM0,
1872 * in 0.5us units for WM1+.
1873 */
1874 /* primary */
1875 uint16_t pri_latency[5];
1876 /* sprite */
1877 uint16_t spr_latency[5];
1878 /* cursor */
1879 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001880 /*
1881 * Raw watermark memory latency values
1882 * for SKL for all 8 levels
1883 * in 1us units.
1884 */
1885 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001886
1887 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001888 union {
1889 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301890 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001891 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001892 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001893 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001894
1895 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001896
1897 /*
1898 * Should be held around atomic WM register writing; also
1899 * protects * intel_crtc->wm.active and
1900 * cstate->wm.need_postvbl_update.
1901 */
1902 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001903
1904 /*
1905 * Set during HW readout of watermarks/DDB. Some platforms
1906 * need to know when we're still using BIOS-provided values
1907 * (which we don't fully trust).
1908 */
1909 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001910 } wm;
1911
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001912 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001913
Robert Braggeec688e2016-11-07 19:49:47 +00001914 struct {
1915 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001916
Robert Bragg442b8c02016-11-07 19:49:53 +00001917 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001918 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001919
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001920 /*
1921 * Lock associated with adding/modifying/removing OA configs
1922 * in dev_priv->perf.metrics_idr.
1923 */
1924 struct mutex metrics_lock;
1925
1926 /*
1927 * List of dynamic configurations, you need to hold
1928 * dev_priv->perf.metrics_lock to access it.
1929 */
1930 struct idr metrics_idr;
1931
1932 /*
1933 * Lock associated with anything below within this structure
1934 * except exclusive_stream.
1935 */
Robert Braggeec688e2016-11-07 19:49:47 +00001936 struct mutex lock;
1937 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001938
1939 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001940 /*
1941 * The stream currently using the OA unit. If accessed
1942 * outside a syscall associated to its file
1943 * descriptor, you need to hold
1944 * dev_priv->drm.struct_mutex.
1945 */
Robert Braggd7965152016-11-07 19:49:52 +00001946 struct i915_perf_stream *exclusive_stream;
1947
1948 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001949
1950 struct hrtimer poll_check_timer;
1951 wait_queue_head_t poll_wq;
1952 bool pollin;
1953
Robert Bragg712122e2017-05-11 16:43:31 +01001954 /**
1955 * For rate limiting any notifications of spurious
1956 * invalid OA reports
1957 */
1958 struct ratelimit_state spurious_report_rs;
1959
Robert Braggd7965152016-11-07 19:49:52 +00001960 bool periodic;
1961 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001962
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001963 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001964
1965 struct {
1966 struct i915_vma *vma;
1967 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001968 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001969 int format;
1970 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001971
1972 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001973 * Locks reads and writes to all head/tail state
1974 *
1975 * Consider: the head and tail pointer state
1976 * needs to be read consistently from a hrtimer
1977 * callback (atomic context) and read() fop
1978 * (user context) with tail pointer updates
1979 * happening in atomic context and head updates
1980 * in user context and the (unlikely)
1981 * possibility of read() errors needing to
1982 * reset all head/tail state.
1983 *
1984 * Note: Contention or performance aren't
1985 * currently a significant concern here
1986 * considering the relatively low frequency of
1987 * hrtimer callbacks (5ms period) and that
1988 * reads typically only happen in response to a
1989 * hrtimer event and likely complete before the
1990 * next callback.
1991 *
1992 * Note: This lock is not held *while* reading
1993 * and copying data to userspace so the value
1994 * of head observed in htrimer callbacks won't
1995 * represent any partial consumption of data.
1996 */
1997 spinlock_t ptr_lock;
1998
1999 /**
2000 * One 'aging' tail pointer and one 'aged'
2001 * tail pointer ready to used for reading.
2002 *
2003 * Initial values of 0xffffffff are invalid
2004 * and imply that an update is required
2005 * (and should be ignored by an attempted
2006 * read)
2007 */
2008 struct {
2009 u32 offset;
2010 } tails[2];
2011
2012 /**
2013 * Index for the aged tail ready to read()
2014 * data up to.
2015 */
2016 unsigned int aged_tail_idx;
2017
2018 /**
2019 * A monotonic timestamp for when the current
2020 * aging tail pointer was read; used to
2021 * determine when it is old enough to trust.
2022 */
2023 u64 aging_timestamp;
2024
2025 /**
Robert Braggf2790202017-05-11 16:43:26 +01002026 * Although we can always read back the head
2027 * pointer register, we prefer to avoid
2028 * trusting the HW state, just to avoid any
2029 * risk that some hardware condition could
2030 * somehow bump the head pointer unpredictably
2031 * and cause us to forward the wrong OA buffer
2032 * data to userspace.
2033 */
2034 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002035 } oa_buffer;
2036
2037 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002038 u32 ctx_oactxctrl_offset;
2039 u32 ctx_flexeu0_offset;
2040
2041 /**
2042 * The RPT_ID/reason field for Gen8+ includes a bit
2043 * to determine if the CTX ID in the report is valid
2044 * but the specific bit differs between Gen 8 and 9
2045 */
2046 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002047
2048 struct i915_oa_ops ops;
2049 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002050 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002051 } perf;
2052
Oscar Mateoa83014d2014-07-24 17:04:21 +01002053 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2054 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002055 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002056 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002057
Chris Wilson73cb9702016-10-28 13:58:46 +01002058 struct list_head timelines;
2059 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002060 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002061
Chris Wilson67d97da2016-07-04 08:08:31 +01002062 /**
2063 * Is the GPU currently considered idle, or busy executing
2064 * userspace requests? Whilst idle, we allow runtime power
2065 * management to power down the hardware and display clocks.
2066 * In order to reduce the effect on performance, there
2067 * is a slight delay before we do so.
2068 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002069 bool awake;
2070
2071 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002072 * The number of times we have woken up.
2073 */
2074 unsigned int epoch;
2075#define I915_EPOCH_INVALID 0
2076
2077 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002078 * We leave the user IRQ off as much as possible,
2079 * but this means that requests will finish and never
2080 * be retired once the system goes idle. Set a timer to
2081 * fire periodically while the ring is running. When it
2082 * fires, go retire requests.
2083 */
2084 struct delayed_work retire_work;
2085
2086 /**
2087 * When we detect an idle GPU, we want to turn on
2088 * powersaving features. So once we see that there
2089 * are no more requests outstanding and no more
2090 * arrive within a small period of time, we fire
2091 * off the idle_work.
2092 */
2093 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002094
2095 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002096 } gt;
2097
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002098 /* perform PHY state sanity checks? */
2099 bool chv_phy_assert[2];
2100
Mahesh Kumara3a89862016-12-01 21:19:34 +05302101 bool ipc_enabled;
2102
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002103 /* Used to save the pipe-to-encoder mapping for audio */
2104 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002105
Jerome Anandeef57322017-01-25 04:27:49 +05302106 /* necessary resource sharing with HDMI LPE audio driver. */
2107 struct {
2108 struct platform_device *platdev;
2109 int irq;
2110 } lpe_audio;
2111
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002112 struct i915_pmu pmu;
2113
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002114 /*
2115 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2116 * will be rejected. Instead look for a better place.
2117 */
Jani Nikula77fec552014-03-31 14:27:22 +03002118};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119
Chris Wilson2c1792a2013-08-01 18:39:55 +01002120static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2121{
Chris Wilson091387c2016-06-24 14:00:21 +01002122 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002123}
2124
David Weinehallc49d13e2016-08-22 13:32:42 +03002125static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002126{
David Weinehallc49d13e2016-08-22 13:32:42 +03002127 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002128}
2129
Jackie Li6b0478f2018-03-13 17:32:50 -07002130static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2131{
2132 return container_of(wopcm, struct drm_i915_private, wopcm);
2133}
2134
Alex Dai33a732f2015-08-12 15:43:36 +01002135static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2136{
2137 return container_of(guc, struct drm_i915_private, guc);
2138}
2139
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002140static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2141{
2142 return container_of(huc, struct drm_i915_private, huc);
2143}
2144
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002145/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302146#define for_each_engine(engine__, dev_priv__, id__) \
2147 for ((id__) = 0; \
2148 (id__) < I915_NUM_ENGINES; \
2149 (id__)++) \
2150 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002151
2152/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002153#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002154 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2155 (tmp__) ? \
2156 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2157 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002158
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002159enum hdmi_force_audio {
2160 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2161 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2162 HDMI_AUDIO_AUTO, /* trust EDID */
2163 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2164};
2165
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002166#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002167
Daniel Vettera071fa02014-06-18 23:28:09 +02002168/*
2169 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302170 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002171 * doesn't mean that the hw necessarily already scans it out, but that any
2172 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2173 *
2174 * We have one bit per pipe and per scanout plane type.
2175 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302176#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002177#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2178 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2179 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2180 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2181})
Daniel Vettera071fa02014-06-18 23:28:09 +02002182#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002183 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002184#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002185 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2186 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002187
Dave Gordon85d12252016-05-20 11:54:06 +01002188/*
2189 * Optimised SGL iterator for GEM objects
2190 */
2191static __always_inline struct sgt_iter {
2192 struct scatterlist *sgp;
2193 union {
2194 unsigned long pfn;
2195 dma_addr_t dma;
2196 };
2197 unsigned int curr;
2198 unsigned int max;
2199} __sgt_iter(struct scatterlist *sgl, bool dma) {
2200 struct sgt_iter s = { .sgp = sgl };
2201
2202 if (s.sgp) {
2203 s.max = s.curr = s.sgp->offset;
2204 s.max += s.sgp->length;
2205 if (dma)
2206 s.dma = sg_dma_address(s.sgp);
2207 else
2208 s.pfn = page_to_pfn(sg_page(s.sgp));
2209 }
2210
2211 return s;
2212}
2213
Chris Wilson96d77632016-10-28 13:58:33 +01002214static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2215{
2216 ++sg;
2217 if (unlikely(sg_is_chain(sg)))
2218 sg = sg_chain_ptr(sg);
2219 return sg;
2220}
2221
Dave Gordon85d12252016-05-20 11:54:06 +01002222/**
Dave Gordon63d15322016-05-20 11:54:07 +01002223 * __sg_next - return the next scatterlist entry in a list
2224 * @sg: The current sg entry
2225 *
2226 * Description:
2227 * If the entry is the last, return NULL; otherwise, step to the next
2228 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2229 * otherwise just return the pointer to the current element.
2230 **/
2231static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2232{
2233#ifdef CONFIG_DEBUG_SG
2234 BUG_ON(sg->sg_magic != SG_MAGIC);
2235#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002236 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002237}
2238
2239/**
Dave Gordon85d12252016-05-20 11:54:06 +01002240 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2241 * @__dmap: DMA address (output)
2242 * @__iter: 'struct sgt_iter' (iterator state, internal)
2243 * @__sgt: sg_table to iterate over (input)
2244 */
2245#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2246 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2247 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002248 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2249 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002250
2251/**
2252 * for_each_sgt_page - iterate over the pages of the given sg_table
2253 * @__pp: page pointer (output)
2254 * @__iter: 'struct sgt_iter' (iterator state, internal)
2255 * @__sgt: sg_table to iterate over (input)
2256 */
2257#define for_each_sgt_page(__pp, __iter, __sgt) \
2258 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2259 ((__pp) = (__iter).pfn == 0 ? NULL : \
2260 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002261 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2262 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002263
Matthew Aulda5c081662017-10-06 23:18:18 +01002264static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2265{
2266 unsigned int page_sizes;
2267
2268 page_sizes = 0;
2269 while (sg) {
2270 GEM_BUG_ON(sg->offset);
2271 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2272 page_sizes |= sg->length;
2273 sg = __sg_next(sg);
2274 }
2275
2276 return page_sizes;
2277}
2278
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002279static inline unsigned int i915_sg_segment_size(void)
2280{
2281 unsigned int size = swiotlb_max_segment();
2282
2283 if (size == 0)
2284 return SCATTERLIST_MAX_SEGMENT;
2285
2286 size = rounddown(size, PAGE_SIZE);
2287 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2288 if (size < PAGE_SIZE)
2289 size = PAGE_SIZE;
2290
2291 return size;
2292}
2293
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002294static inline const struct intel_device_info *
2295intel_info(const struct drm_i915_private *dev_priv)
2296{
2297 return &dev_priv->info;
2298}
2299
2300#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002301
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002302#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002303#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002304
Jani Nikulae87a0052015-10-20 15:22:02 +03002305#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002306#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002307
2308#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002309
2310#define INTEL_GEN_MASK(s, e) ( \
2311 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2312 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2313 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2314 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2315)
2316
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002317/*
2318 * Returns true if Gen is in inclusive range [Start, End].
2319 *
2320 * Use GEN_FOREVER for unbound start and or end.
2321 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002322#define IS_GEN(dev_priv, s, e) \
2323 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002324
Jani Nikulae87a0052015-10-20 15:22:02 +03002325/*
2326 * Return true if revision is in range [since,until] inclusive.
2327 *
2328 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2329 */
2330#define IS_REVID(p, since, until) \
2331 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2332
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002333#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002334
2335#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2336#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2337#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2338#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2339#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2340#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2341#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2342#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2343#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2344#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2345#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2346#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002347#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002348#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2349#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002350#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2351#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002352#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002353#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002354#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2355 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002356#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2357#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2358#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2359#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2360#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2361#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2362#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2363#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2364#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2365#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002366#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002367#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002368#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2369 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2370#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2371 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2372 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2373 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002374/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002375#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2376 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2377#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002378 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002379#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2380 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2381#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002382 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002383/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002384#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2385 INTEL_DEVID(dev_priv) == 0x0A1E)
2386#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2387 INTEL_DEVID(dev_priv) == 0x1913 || \
2388 INTEL_DEVID(dev_priv) == 0x1916 || \
2389 INTEL_DEVID(dev_priv) == 0x1921 || \
2390 INTEL_DEVID(dev_priv) == 0x1926)
2391#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2392 INTEL_DEVID(dev_priv) == 0x1915 || \
2393 INTEL_DEVID(dev_priv) == 0x191E)
2394#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2395 INTEL_DEVID(dev_priv) == 0x5913 || \
2396 INTEL_DEVID(dev_priv) == 0x5916 || \
2397 INTEL_DEVID(dev_priv) == 0x5921 || \
2398 INTEL_DEVID(dev_priv) == 0x5926)
2399#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2400 INTEL_DEVID(dev_priv) == 0x5915 || \
2401 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002402#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002403 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002404#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002405 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002406#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002407 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002408#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002409 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002410#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002411 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002412#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2413 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002414#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2415 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002416#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2417 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002418#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2419 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302420
Jani Nikulac007fb42016-10-31 12:18:28 +02002421#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002422
Jani Nikulaef712bb2015-10-20 15:22:00 +03002423#define SKL_REVID_A0 0x0
2424#define SKL_REVID_B0 0x1
2425#define SKL_REVID_C0 0x2
2426#define SKL_REVID_D0 0x3
2427#define SKL_REVID_E0 0x4
2428#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002429#define SKL_REVID_G0 0x6
2430#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002431
Jani Nikulae87a0052015-10-20 15:22:02 +03002432#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2433
Jani Nikulaef712bb2015-10-20 15:22:00 +03002434#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002435#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002436#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002437#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002438#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002439
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002440#define IS_BXT_REVID(dev_priv, since, until) \
2441 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002442
Mika Kuoppalac033a372016-06-07 17:18:55 +03002443#define KBL_REVID_A0 0x0
2444#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002445#define KBL_REVID_C0 0x2
2446#define KBL_REVID_D0 0x3
2447#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002448
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002449#define IS_KBL_REVID(dev_priv, since, until) \
2450 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002451
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002452#define GLK_REVID_A0 0x0
2453#define GLK_REVID_A1 0x1
2454
2455#define IS_GLK_REVID(dev_priv, since, until) \
2456 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2457
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002458#define CNL_REVID_A0 0x0
2459#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002460#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002461
2462#define IS_CNL_REVID(p, since, until) \
2463 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2464
Jesse Barnes85436692011-04-06 12:11:14 -07002465/*
2466 * The genX designation typically refers to the render engine, so render
2467 * capability related checks should use IS_GEN, while display and other checks
2468 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2469 * chips, etc.).
2470 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002471#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2472#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2473#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2474#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2475#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2476#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2477#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2478#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002479#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002480#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002481
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002482#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002483#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2484#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002485
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002486#define ENGINE_MASK(id) BIT(id)
2487#define RENDER_RING ENGINE_MASK(RCS)
2488#define BSD_RING ENGINE_MASK(VCS)
2489#define BLT_RING ENGINE_MASK(BCS)
2490#define VEBOX_RING ENGINE_MASK(VECS)
2491#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002492#define BSD3_RING ENGINE_MASK(VCS3)
2493#define BSD4_RING ENGINE_MASK(VCS4)
2494#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002495#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002496
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002497#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002498 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002499
2500#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2501#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2502#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2503#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2504
Chris Wilson93c6e962017-11-20 20:55:04 +00002505#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2506
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002507#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2508#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2509#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002510#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2511 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002512
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002513#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002514
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002515#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2516 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002517#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2518 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002519#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2520 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002521
2522#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2523
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002524#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2525#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2526#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002527#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2528 GEM_BUG_ON((sizes) == 0); \
2529 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2530})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002531
2532#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2533#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2534 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002535
Daniel Vetterb45305f2012-12-17 16:21:27 +01002536/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002537#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002538
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002539/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002540#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002541 (IS_CANNONLAKE(dev_priv) || \
2542 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002543
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002544/*
2545 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2546 * even when in MSI mode. This results in spurious interrupt warnings if the
2547 * legacy irq no. is shared with another device. The kernel then disables that
2548 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002549 *
2550 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2551 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002552 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002553#define HAS_AUX_IRQ(dev_priv) true
2554#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002555
Zou Nan haicae58522010-11-09 17:17:32 +08002556/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2557 * rows, which changed the alignment requirements and fence programming.
2558 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002559#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2560 !(IS_I915G(dev_priv) || \
2561 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002562#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2563#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002564
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002565#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002566#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002567#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002568
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002569#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002570
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002571#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002572
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002573#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2574#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2575#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002576
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002577#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2578#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002579#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002580
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002581#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002582
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002583#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002584#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2585
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302586#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2587
Dave Gordon1a3d1892016-05-13 15:36:30 +01002588/*
2589 * For now, anything with a GuC requires uCode loading, and then supports
2590 * command submission once loaded. But these are logically independent
2591 * properties, so we have separate macros to test them.
2592 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002593#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002594#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002595#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2596#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002597
2598/* For now, anything with a GuC has also HuC */
2599#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002600#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002601
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002602/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002603#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2604#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2605#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002606
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002607#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002608
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002609#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002610
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002611#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002612#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2613#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2614#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2615#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2616#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002617#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2618#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302619#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2620#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002621#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002622#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002623#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002624#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002625#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002626#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002627#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002628
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002629#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002630#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002631#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002632#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002633#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002634 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002635#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2636#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2637#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002638#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002639 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2640 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002641#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002642 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2643 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002644#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2645#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2646#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2647#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002648
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002649#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302650
Rodrigo Viviff159472017-06-09 15:26:14 -07002651#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302652
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002653/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002654#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002655#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2656 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002657
Ben Widawskyc8735b02012-09-07 19:43:39 -07002658#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302659#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002660
Chris Wilson05394f32010-11-08 19:18:58 +00002661#include "i915_trace.h"
2662
Chris Wilson80debff2017-05-25 13:16:12 +01002663static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002664{
2665#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002666 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002667 return true;
2668#endif
2669 return false;
2670}
2671
Chris Wilson80debff2017-05-25 13:16:12 +01002672static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2673{
2674 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2675}
2676
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002677static inline bool
2678intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2679{
Chris Wilson80debff2017-05-25 13:16:12 +01002680 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002681}
2682
Chris Wilsonc0336662016-05-06 15:40:21 +01002683int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002684 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002685
Chris Wilson0673ad42016-06-24 14:00:22 +01002686/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002687void __printf(3, 4)
2688__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2689 const char *fmt, ...);
2690
2691#define i915_report_error(dev_priv, fmt, ...) \
2692 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2693
Ben Widawskyc43b5632012-04-16 14:07:40 -07002694#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002695extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2696 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002697#else
2698#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002699#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002700extern const struct dev_pm_ops i915_pm_ops;
2701
2702extern int i915_driver_load(struct pci_dev *pdev,
2703 const struct pci_device_id *ent);
2704extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002705extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2706extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002707
Chris Wilsond0667e92018-04-06 23:03:54 +01002708extern void i915_reset(struct drm_i915_private *i915,
2709 unsigned int stalled_mask,
2710 const char *reason);
2711extern int i915_reset_engine(struct intel_engine_cs *engine,
2712 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002713
Michel Thierry142bc7d2017-06-20 10:57:46 +01002714extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002715extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002716extern int intel_guc_reset_engine(struct intel_guc *guc,
2717 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002718extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002719extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002720extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2721extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2722extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2723extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002724int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002725
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002726int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002727int intel_engines_init(struct drm_i915_private *dev_priv);
2728
Jani Nikula77913b32015-06-18 13:06:16 +03002729/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002730void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2731 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002732void intel_hpd_init(struct drm_i915_private *dev_priv);
2733void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2734void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002735enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2736 enum hpd_pin pin);
2737enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2738 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002739bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2740void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002741
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002743static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2744{
2745 unsigned long delay;
2746
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002747 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002748 return;
2749
2750 /* Don't continually defer the hangcheck so that it is always run at
2751 * least once after work has been scheduled on any ring. Otherwise,
2752 * we will ignore a hung ring if a second ring is kept busy.
2753 */
2754
2755 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2756 queue_delayed_work(system_long_wq,
2757 &dev_priv->gpu_error.hangcheck_work, delay);
2758}
2759
Chris Wilsonce800752018-03-20 10:04:49 +00002760__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002761void i915_handle_error(struct drm_i915_private *dev_priv,
2762 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002763 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002764 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002765#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766
Daniel Vetterb9632912014-09-30 10:56:44 +02002767extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002768extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002769int intel_irq_install(struct drm_i915_private *dev_priv);
2770void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002771
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002772static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2773{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002774 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002775}
2776
Chris Wilsonc0336662016-05-06 15:40:21 +01002777static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002778{
Chris Wilsonc0336662016-05-06 15:40:21 +01002779 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002780}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002781
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002782u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2783 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002784void
Jani Nikula50227e12014-03-31 14:27:21 +03002785i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002786 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002787
2788void
Jani Nikula50227e12014-03-31 14:27:21 +03002789i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002790 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002791
Imre Deakf8b79e52014-03-04 19:23:07 +02002792void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2793void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002794void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2795 uint32_t mask,
2796 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002797void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2798 uint32_t interrupt_mask,
2799 uint32_t enabled_irq_mask);
2800static inline void
2801ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2802{
2803 ilk_update_display_irq(dev_priv, bits, bits);
2804}
2805static inline void
2806ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2807{
2808 ilk_update_display_irq(dev_priv, bits, 0);
2809}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002810void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2811 enum pipe pipe,
2812 uint32_t interrupt_mask,
2813 uint32_t enabled_irq_mask);
2814static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2815 enum pipe pipe, uint32_t bits)
2816{
2817 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2818}
2819static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2820 enum pipe pipe, uint32_t bits)
2821{
2822 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2823}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002824void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2825 uint32_t interrupt_mask,
2826 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002827static inline void
2828ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2829{
2830 ibx_display_interrupt_update(dev_priv, bits, bits);
2831}
2832static inline void
2833ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2834{
2835 ibx_display_interrupt_update(dev_priv, bits, 0);
2836}
2837
Eric Anholt673a3942008-07-30 12:06:12 -07002838/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002839int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
2841int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
2843int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
2845int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002847int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002849int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
2851int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002853int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
2855int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2856 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002857int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2858 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002859int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2860 struct drm_file *file);
2861int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002863int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002865int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002867int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2868 struct drm_file *file_priv);
2869int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002871int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2872void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002873int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002875int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002877int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002879void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002880int i915_gem_init_early(struct drm_i915_private *dev_priv);
2881void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002882void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002883int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002884int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2885
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002886void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002887void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002888void i915_gem_object_init(struct drm_i915_gem_object *obj,
2889 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002890struct drm_i915_gem_object *
2891i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2892struct drm_i915_gem_object *
2893i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2894 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002895void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002896void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002897
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002898static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2899{
Chris Wilsonc9c70472018-02-19 22:06:31 +00002900 if (!atomic_read(&i915->mm.free_count))
2901 return;
2902
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002903 /* A single pass should suffice to release all the freed objects (along
2904 * most call paths) , but be a little more paranoid in that freeing
2905 * the objects does take a little amount of time, during which the rcu
2906 * callbacks could have added new objects into the freed list, and
2907 * armed the work again.
2908 */
2909 do {
2910 rcu_barrier();
2911 } while (flush_work(&i915->mm.free_work));
2912}
2913
Chris Wilson3b19f162017-07-18 14:41:24 +01002914static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2915{
2916 /*
2917 * Similar to objects above (see i915_gem_drain_freed-objects), in
2918 * general we have workers that are armed by RCU and then rearm
2919 * themselves in their callbacks. To be paranoid, we need to
2920 * drain the workqueue a second time after waiting for the RCU
2921 * grace period so that we catch work queued via RCU from the first
2922 * pass. As neither drain_workqueue() nor flush_workqueue() report
2923 * a result, we make an assumption that we only don't require more
2924 * than 2 passes to catch all recursive RCU delayed work.
2925 *
2926 */
2927 int pass = 2;
2928 do {
2929 rcu_barrier();
2930 drain_workqueue(i915->wq);
2931 } while (--pass);
2932}
2933
Chris Wilson058d88c2016-08-15 10:49:06 +01002934struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002935i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2936 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002937 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002938 u64 alignment,
2939 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002940
Chris Wilsonaa653a62016-08-04 07:52:27 +01002941int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002942void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002943
Chris Wilson7c108fd2016-10-24 13:42:18 +01002944void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2945
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002946static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002947{
Chris Wilsonee286372015-04-07 16:20:25 +01002948 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002949}
Chris Wilsonee286372015-04-07 16:20:25 +01002950
Chris Wilson96d77632016-10-28 13:58:33 +01002951struct scatterlist *
2952i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2953 unsigned int n, unsigned int *offset);
2954
Dave Gordon033908a2015-12-10 18:51:23 +00002955struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002956i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2957 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002958
Chris Wilson96d77632016-10-28 13:58:33 +01002959struct page *
2960i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2961 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302962
Chris Wilson96d77632016-10-28 13:58:33 +01002963dma_addr_t
2964i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2965 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002966
Chris Wilson03ac84f2016-10-28 13:58:36 +01002967void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002968 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002969 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002970int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2971
2972static inline int __must_check
2973i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002974{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002975 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002976
Chris Wilson1233e2d2016-10-28 13:58:37 +01002977 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002978 return 0;
2979
2980 return __i915_gem_object_get_pages(obj);
2981}
2982
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002983static inline bool
2984i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2985{
2986 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2987}
2988
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002989static inline void
2990__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2991{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002992 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002993
Chris Wilson1233e2d2016-10-28 13:58:37 +01002994 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002995}
2996
2997static inline bool
2998i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2999{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003000 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003001}
3002
3003static inline void
3004__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3005{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003006 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003007 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003008
Chris Wilson1233e2d2016-10-28 13:58:37 +01003009 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003010}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003011
Chris Wilson1233e2d2016-10-28 13:58:37 +01003012static inline void
3013i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003014{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003015 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003016}
3017
Chris Wilson548625e2016-11-01 12:11:34 +00003018enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3019 I915_MM_NORMAL = 0,
3020 I915_MM_SHRINKER
3021};
3022
3023void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3024 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003025void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003026
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003027enum i915_map_type {
3028 I915_MAP_WB = 0,
3029 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003030#define I915_MAP_OVERRIDE BIT(31)
3031 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3032 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003033};
3034
Chris Wilson0a798eb2016-04-08 12:11:11 +01003035/**
3036 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003037 * @obj: the object to map into kernel address space
3038 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003039 *
3040 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3041 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003042 * the kernel address space. Based on the @type of mapping, the PTE will be
3043 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003044 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003045 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3046 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003047 *
Dave Gordon83052162016-04-12 14:46:16 +01003048 * Returns the pointer through which to access the mapped object, or an
3049 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003050 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003051void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3052 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003053
3054/**
3055 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003056 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003057 *
3058 * After pinning the object and mapping its pages, once you are finished
3059 * with your access, call i915_gem_object_unpin_map() to release the pin
3060 * upon the mapping. Once the pin count reaches zero, that mapping may be
3061 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003062 */
3063static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3064{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003065 i915_gem_object_unpin_pages(obj);
3066}
3067
Chris Wilson43394c72016-08-18 17:16:47 +01003068int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3069 unsigned int *needs_clflush);
3070int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3071 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003072#define CLFLUSH_BEFORE BIT(0)
3073#define CLFLUSH_AFTER BIT(1)
3074#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003075
3076static inline void
3077i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3078{
3079 i915_gem_object_unpin_pages(obj);
3080}
3081
Chris Wilson54cf91d2010-11-25 18:00:26 +00003082int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003083void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilsone61e0f52018-02-21 09:56:36 +00003084 struct i915_request *rq,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003085 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003086int i915_gem_dumb_create(struct drm_file *file_priv,
3087 struct drm_device *dev,
3088 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003089int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3090 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003091int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003092
3093void i915_gem_track_fb(struct drm_i915_gem_object *old,
3094 struct drm_i915_gem_object *new,
3095 unsigned frontbuffer_bits);
3096
Chris Wilson73cb9702016-10-28 13:58:46 +01003097int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003098
Chris Wilsone61e0f52018-02-21 09:56:36 +00003099struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003100i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003101
Chris Wilson8c185ec2017-03-16 17:13:02 +00003102static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003103{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003104 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3105}
3106
3107static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3108{
3109 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003110}
3111
3112static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3113{
Chris Wilson8af29b02016-09-09 14:11:47 +01003114 return unlikely(test_bit(I915_WEDGED, &error->flags));
3115}
3116
Chris Wilson8c185ec2017-03-16 17:13:02 +00003117static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003118{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003119 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003120}
3121
3122static inline u32 i915_reset_count(struct i915_gpu_error *error)
3123{
Chris Wilson8af29b02016-09-09 14:11:47 +01003124 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003125}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003126
Michel Thierry702c8f82017-06-20 10:57:48 +01003127static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3128 struct intel_engine_cs *engine)
3129{
3130 return READ_ONCE(error->reset_engine_count[engine->id]);
3131}
3132
Chris Wilsone61e0f52018-02-21 09:56:36 +00003133struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003134i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003135int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003136void i915_gem_reset(struct drm_i915_private *dev_priv,
3137 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003138void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003139void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003140void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003141bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003142void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003143 struct i915_request *request,
3144 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003145
Chris Wilson24145512017-01-24 11:01:35 +00003146void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003147int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3148int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003149void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003150void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003151int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3152 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003153int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3154void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003155int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003156int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3157 unsigned int flags,
3158 long timeout,
3159 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003160int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3161 unsigned int flags,
3162 int priority);
3163#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3164
Chris Wilson2e2f3512015-04-27 13:41:14 +01003165int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003166i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3167int __must_check
3168i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003169int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003170i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003171struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003172i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3173 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003174 const struct i915_ggtt_view *view,
3175 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003176void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003177int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003178 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003179int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003180void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003181
Chris Wilsone4ffd172011-04-04 09:44:39 +01003182int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3183 enum i915_cache_level cache_level);
3184
Daniel Vetter1286ff72012-05-10 15:25:09 +02003185struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3186 struct dma_buf *dma_buf);
3187
3188struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3189 struct drm_gem_object *gem_obj, int flags);
3190
Daniel Vetter841cd772014-08-06 15:04:48 +02003191static inline struct i915_hw_ppgtt *
3192i915_vm_to_ppgtt(struct i915_address_space *vm)
3193{
Daniel Vetter841cd772014-08-06 15:04:48 +02003194 return container_of(vm, struct i915_hw_ppgtt, base);
3195}
3196
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003197/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003198struct drm_i915_fence_reg *
3199i915_reserve_fence(struct drm_i915_private *dev_priv);
3200void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003201
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003202void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003203void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003204
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003205void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003206void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3207 struct sg_table *pages);
3208void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3209 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003210
Chris Wilsonca585b52016-05-24 14:53:36 +01003211static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003212__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3213{
3214 return idr_find(&file_priv->context_idr, id);
3215}
3216
3217static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003218i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3219{
3220 struct i915_gem_context *ctx;
3221
Chris Wilson1acfc102017-06-20 12:05:47 +01003222 rcu_read_lock();
3223 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3224 if (ctx && !kref_get_unless_zero(&ctx->ref))
3225 ctx = NULL;
3226 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003227
3228 return ctx;
3229}
3230
Chris Wilson80b204b2016-10-28 13:58:58 +01003231static inline struct intel_timeline *
3232i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3233 struct intel_engine_cs *engine)
3234{
3235 struct i915_address_space *vm;
3236
3237 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3238 return &vm->timeline.engine[engine->id];
3239}
3240
Robert Braggeec688e2016-11-07 19:49:47 +00003241int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3242 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003243int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3244 struct drm_file *file);
3245int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3246 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003247void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3248 struct i915_gem_context *ctx,
3249 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003250
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003251/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003252int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003253 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003254 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003255 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003256 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003257int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3258 struct drm_mm_node *node,
3259 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003260int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003261
Chris Wilson71253972017-12-06 12:49:14 +00003262void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3263
Ben Widawsky0260c422014-03-22 22:47:21 -07003264/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003265static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003266{
Chris Wilson600f4362016-08-18 17:16:40 +01003267 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003268 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003269 intel_gtt_chipset_flush();
3270}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003271
Chris Wilson9797fbf2012-04-24 15:47:39 +01003272/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003273int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3274 struct drm_mm_node *node, u64 size,
3275 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003276int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3277 struct drm_mm_node *node, u64 size,
3278 unsigned alignment, u64 start,
3279 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003280void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3281 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003282int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003283void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003284struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003285i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3286 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003287struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003288i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003289 resource_size_t stolen_offset,
3290 resource_size_t gtt_offset,
3291 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003292
Chris Wilson920cf412016-10-28 13:58:30 +01003293/* i915_gem_internal.c */
3294struct drm_i915_gem_object *
3295i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003296 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003297
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003298/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003299unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003300 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003301 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003302 unsigned flags);
3303#define I915_SHRINK_PURGEABLE 0x1
3304#define I915_SHRINK_UNBOUND 0x2
3305#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003306#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003307#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003308unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3309void i915_gem_shrinker_register(struct drm_i915_private *i915);
3310void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003311
3312
Eric Anholt673a3942008-07-30 12:06:12 -07003313/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003314static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003315{
Chris Wilson091387c2016-06-24 14:00:21 +01003316 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003317
3318 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003319 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003320}
3321
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003322u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3323 unsigned int tiling, unsigned int stride);
3324u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3325 unsigned int tiling, unsigned int stride);
3326
Ben Gamari20172632009-02-17 20:08:50 -05003327/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003328#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003329int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003330int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003331void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003332#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003333static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003334static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3335{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003336static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003337#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003338
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003339const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003340
Brad Volkin351e3db2014-02-18 10:15:46 -08003341/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003342int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003343void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003344void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003345int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3346 struct drm_i915_gem_object *batch_obj,
3347 struct drm_i915_gem_object *shadow_batch_obj,
3348 u32 batch_start_offset,
3349 u32 batch_len,
3350 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003351
Robert Braggeec688e2016-11-07 19:49:47 +00003352/* i915_perf.c */
3353extern void i915_perf_init(struct drm_i915_private *dev_priv);
3354extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003355extern void i915_perf_register(struct drm_i915_private *dev_priv);
3356extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003357
Jesse Barnes317c35d2008-08-25 15:11:06 -07003358/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003359extern int i915_save_state(struct drm_i915_private *dev_priv);
3360extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003361
Ben Widawsky0136db52012-04-10 21:17:01 -07003362/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003363void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3364void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003365
Jerome Anandeef57322017-01-25 04:27:49 +05303366/* intel_lpe_audio.c */
3367int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3368void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3369void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303370void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003371 enum pipe pipe, enum port port,
3372 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303373
Chris Wilsonf899fc62010-07-20 15:44:45 -07003374/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003375extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3376extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003377extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3378 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003379extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003380
Jani Nikula0184df42015-03-27 00:20:20 +02003381extern struct i2c_adapter *
3382intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003383extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3384extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003385static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003386{
3387 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3388}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003389extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003390
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003391/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003392void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003393void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003394bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003395bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003396bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003397bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003398bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003399bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003400bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303401bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3402 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303403bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3404 enum port port);
3405
Jesse Barnes723bfd72010-10-07 16:01:13 -07003406/* intel_acpi.c */
3407#ifdef CONFIG_ACPI
3408extern void intel_register_dsm_handler(void);
3409extern void intel_unregister_dsm_handler(void);
3410#else
3411static inline void intel_register_dsm_handler(void) { return; }
3412static inline void intel_unregister_dsm_handler(void) { return; }
3413#endif /* CONFIG_ACPI */
3414
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003415/* intel_device_info.c */
3416static inline struct intel_device_info *
3417mkwrite_device_info(struct drm_i915_private *dev_priv)
3418{
3419 return (struct intel_device_info *)&dev_priv->info;
3420}
3421
Jesse Barnes79e53942008-11-07 14:24:08 -08003422/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003423extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003424extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003425extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003426extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003427extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003428extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3429 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003430extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003431extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3432extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003433extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003434extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003435extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003436extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003437 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003438
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003439int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3440 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003441
Chris Wilson6ef3d422010-08-04 20:26:07 +01003442/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003443extern struct intel_overlay_error_state *
3444intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003445extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3446 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003447
Chris Wilsonc0336662016-05-06 15:40:21 +01003448extern struct intel_display_error_state *
3449intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003450extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003451 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003452
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003453int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003454int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003455 u32 val, int fast_timeout_us,
3456 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003457#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003458 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003459
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003460int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3461 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003462
3463/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303464u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003465int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003466u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003467u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3468void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003469u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3470void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3471u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3472void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003473u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3474void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003475u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3476void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003477u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3478 enum intel_sbi_destination destination);
3479void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3480 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303481u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3482void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003483
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003484/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003485void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003486 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003487void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3488 enum port port, u32 margin, u32 scale,
3489 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003490void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3491void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3492bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3493 enum dpio_phy phy);
3494bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3495 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003496uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003497void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3498 uint8_t lane_lat_optim_mask);
3499uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3500
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003501void chv_set_phy_signal_level(struct intel_encoder *encoder,
3502 u32 deemph_reg_value, u32 margin_reg_value,
3503 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003504void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003505 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003506 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003507void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3508 const struct intel_crtc_state *crtc_state);
3509void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3510 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003511void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003512void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3513 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003514
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003515void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3516 u32 demph_reg_value, u32 preemph_reg_value,
3517 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003518void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3519 const struct intel_crtc_state *crtc_state);
3520void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3521 const struct intel_crtc_state *crtc_state);
3522void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3523 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003524
Ville Syrjälä616bc822015-01-23 21:04:25 +02003525int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3526int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003527u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003528 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303529
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003530u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3531
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003532static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3533 const i915_reg_t reg)
3534{
3535 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3536}
3537
Ben Widawsky0b274482013-10-04 21:22:51 -07003538#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3539#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003540
Ben Widawsky0b274482013-10-04 21:22:51 -07003541#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3542#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3543#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3544#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003545
Ben Widawsky0b274482013-10-04 21:22:51 -07003546#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3547#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3548#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3549#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003550
Chris Wilson698b3132014-03-21 13:16:43 +00003551/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3552 * will be implemented using 2 32-bit writes in an arbitrary order with
3553 * an arbitrary delay between them. This can cause the hardware to
3554 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003555 * machine death. For this reason we do not support I915_WRITE64, or
3556 * dev_priv->uncore.funcs.mmio_writeq.
3557 *
3558 * When reading a 64-bit value as two 32-bit values, the delay may cause
3559 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3560 * occasionally a 64-bit register does not actualy support a full readq
3561 * and must be read using two 32-bit reads.
3562 *
3563 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003564 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003565#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003566
Chris Wilson50877442014-03-21 12:41:53 +00003567#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003568 u32 upper, lower, old_upper, loop = 0; \
3569 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003570 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003571 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003572 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003573 upper = I915_READ(upper_reg); \
3574 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003575 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003576
Zou Nan haicae58522010-11-09 17:17:32 +08003577#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3578#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3579
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003580#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003581static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003583{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003584 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003585}
3586
3587#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003588static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003590{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003591 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003592}
3593__raw_read(8, b)
3594__raw_read(16, w)
3595__raw_read(32, l)
3596__raw_read(64, q)
3597
3598__raw_write(8, b)
3599__raw_write(16, w)
3600__raw_write(32, l)
3601__raw_write(64, q)
3602
3603#undef __raw_read
3604#undef __raw_write
3605
Chris Wilsona6111f72015-04-07 16:21:02 +01003606/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003607 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003608 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003609 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003610 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003611 *
3612 * As an example, these accessors can possibly be used between:
3613 *
3614 * spin_lock_irq(&dev_priv->uncore.lock);
3615 * intel_uncore_forcewake_get__locked();
3616 *
3617 * and
3618 *
3619 * intel_uncore_forcewake_put__locked();
3620 * spin_unlock_irq(&dev_priv->uncore.lock);
3621 *
3622 *
3623 * Note: some registers may not need forcewake held, so
3624 * intel_uncore_forcewake_{get,put} can be omitted, see
3625 * intel_uncore_forcewake_for_reg().
3626 *
3627 * Certain architectures will die if the same cacheline is concurrently accessed
3628 * by different clients (e.g. on Ivybridge). Access to registers should
3629 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3630 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003631 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003632#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3633#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003634#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003635#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3636
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003637/* "Broadcast RGB" property */
3638#define INTEL_BROADCAST_RGB_AUTO 0
3639#define INTEL_BROADCAST_RGB_FULL 1
3640#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003641
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003642static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003643{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003644 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003645 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003646 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303647 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003648 else
3649 return VGACNTRL;
3650}
3651
Imre Deakdf977292013-05-21 20:03:17 +03003652static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3653{
3654 unsigned long j = msecs_to_jiffies(m);
3655
3656 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3657}
3658
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003659static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3660{
Chris Wilsonb8050142017-08-11 11:57:31 +01003661 /* nsecs_to_jiffies64() does not guard against overflow */
3662 if (NSEC_PER_SEC % HZ &&
3663 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3664 return MAX_JIFFY_OFFSET;
3665
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003666 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3667}
3668
Imre Deakdf977292013-05-21 20:03:17 +03003669static inline unsigned long
3670timespec_to_jiffies_timeout(const struct timespec *value)
3671{
3672 unsigned long j = timespec_to_jiffies(value);
3673
3674 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3675}
3676
Paulo Zanonidce56b32013-12-19 14:29:40 -02003677/*
3678 * If you need to wait X milliseconds between events A and B, but event B
3679 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3680 * when event A happened, then just before event B you call this function and
3681 * pass the timestamp as the first argument, and X as the second argument.
3682 */
3683static inline void
3684wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3685{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003686 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003687
3688 /*
3689 * Don't re-read the value of "jiffies" every time since it may change
3690 * behind our back and break the math.
3691 */
3692 tmp_jiffies = jiffies;
3693 target_jiffies = timestamp_jiffies +
3694 msecs_to_jiffies_timeout(to_wait_ms);
3695
3696 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003697 remaining_jiffies = target_jiffies - tmp_jiffies;
3698 while (remaining_jiffies)
3699 remaining_jiffies =
3700 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003701 }
3702}
Chris Wilson221fe792016-09-09 14:11:51 +01003703
3704static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003705__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003706{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003707 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003708 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003709
Chris Wilson309663a2017-02-23 07:44:07 +00003710 /* Note that the engine may have wrapped around the seqno, and
3711 * so our request->global_seqno will be ahead of the hardware,
3712 * even though it completed the request before wrapping. We catch
3713 * this by kicking all the waiters before resetting the seqno
3714 * in hardware, and also signal the fence.
3715 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003716 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003717 return true;
3718
Chris Wilson754c9fd2017-02-23 07:44:14 +00003719 /* The request was dequeued before we were awoken. We check after
3720 * inspecting the hw to confirm that this was the same request
3721 * that generated the HWS update. The memory barriers within
3722 * the request execution are sufficient to ensure that a check
3723 * after reading the value from hw matches this request.
3724 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003725 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003726 if (!seqno)
3727 return false;
3728
Chris Wilson7ec2c732016-07-01 17:23:22 +01003729 /* Before we do the heavier coherent read of the seqno,
3730 * check the value (hopefully) in the CPU cacheline.
3731 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003732 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003733 return true;
3734
Chris Wilson688e6c72016-07-01 17:23:15 +01003735 /* Ensure our read of the seqno is coherent so that we
3736 * do not "miss an interrupt" (i.e. if this is the last
3737 * request and the seqno write from the GPU is not visible
3738 * by the time the interrupt fires, we will see that the
3739 * request is incomplete and go back to sleep awaiting
3740 * another interrupt that will never come.)
3741 *
3742 * Strictly, we only need to do this once after an interrupt,
3743 * but it is easier and safer to do it every time the waiter
3744 * is woken.
3745 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003746 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003747 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003748 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003749
Chris Wilson3d5564e2016-07-01 17:23:23 +01003750 /* The ordering of irq_posted versus applying the barrier
3751 * is crucial. The clearing of the current irq_posted must
3752 * be visible before we perform the barrier operation,
3753 * such that if a subsequent interrupt arrives, irq_posted
3754 * is reasserted and our task rewoken (which causes us to
3755 * do another __i915_request_irq_complete() immediately
3756 * and reapply the barrier). Conversely, if the clear
3757 * occurs after the barrier, then an interrupt that arrived
3758 * whilst we waited on the barrier would not trigger a
3759 * barrier on the next pass, and the read may not see the
3760 * seqno update.
3761 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003762 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003763
3764 /* If we consume the irq, but we are no longer the bottom-half,
3765 * the real bottom-half may not have serialised their own
3766 * seqno check with the irq-barrier (i.e. may have inspected
3767 * the seqno before we believe it coherent since they see
3768 * irq_posted == false but we are still running).
3769 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003770 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003771 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003772 /* Note that if the bottom-half is changed as we
3773 * are sending the wake-up, the new bottom-half will
3774 * be woken by whomever made the change. We only have
3775 * to worry about when we steal the irq-posted for
3776 * ourself.
3777 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003778 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003779 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003780
Chris Wilsone61e0f52018-02-21 09:56:36 +00003781 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003782 return true;
3783 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003784
Chris Wilson688e6c72016-07-01 17:23:15 +01003785 return false;
3786}
3787
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003788void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3789bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3790
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003791/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3792 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3793 * perform the operation. To check beforehand, pass in the parameters to
3794 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3795 * you only need to pass in the minor offsets, page-aligned pointers are
3796 * always valid.
3797 *
3798 * For just checking for SSE4.1, in the foreknowledge that the future use
3799 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3800 */
3801#define i915_can_memcpy_from_wc(dst, src, len) \
3802 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3803
3804#define i915_has_memcpy_from_wc() \
3805 i915_memcpy_from_wc(NULL, NULL, 0)
3806
Chris Wilsonc58305a2016-08-19 16:54:28 +01003807/* i915_mm.c */
3808int remap_io_mapping(struct vm_area_struct *vma,
3809 unsigned long addr, unsigned long pfn, unsigned long size,
3810 struct io_mapping *iomap);
3811
Chris Wilson767a9832017-09-13 09:56:05 +01003812static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3813{
3814 if (INTEL_GEN(i915) >= 10)
3815 return CNL_HWS_CSB_WRITE_INDEX;
3816 else
3817 return I915_HWS_CSB_WRITE_INDEX;
3818}
3819
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820#endif