blob: 182c794744344ac3d46b8deb639dc117a207bb75 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Francois Romieu99f252b2007-04-02 22:59:59 +020030#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/io.h>
32#include <asm/irq.h>
33
Francois Romieu865c6522008-05-11 14:51:00 +020034#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define MODULENAME "r8169"
36#define PFX MODULENAME ": "
37
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080042#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
françois romieubca03d52011-01-03 15:07:31 +000043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#ifdef RTL8169_DEBUG
45#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020046 if (!(expr)) { \
47 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070048 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020049 }
Joe Perches06fa7352007-10-18 21:15:00 +020050#define dprintk(fmt, args...) \
51 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#else
53#define assert(expr) do {} while (0)
54#define dprintk(fmt, args...) do {} while (0)
55#endif /* RTL8169_DEBUG */
56
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070058 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define TX_BUFFS_AVAIL(tp) \
61 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
64 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050065static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67/* MAC address length */
68#define MAC_ADDR_LEN 6
69
Francois Romieu9c14cea2008-07-05 00:21:15 +020070#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
72#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
73#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
75#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
76
77#define R8169_REGS_SIZE 256
78#define R8169_NAPI_WEIGHT 64
79#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
80#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
81#define RX_BUF_SIZE 1536 /* Rx Buffer size */
82#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
83#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
84
85#define RTL8169_TX_TIMEOUT (6*HZ)
86#define RTL8169_PHY_TIMEOUT (10*HZ)
87
françois romieuea8dbdd2009-03-15 01:10:50 +000088#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
89#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020090#define RTL_EEPROM_SIG_ADDR 0x0000
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092/* write/read MMIO register */
93#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
94#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
95#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
96#define RTL_R8(reg) readb (ioaddr + (reg))
97#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +000098#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -0700101 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200102 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
103 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
104 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
105 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
106 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100107 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200108 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
109 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
110 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
111 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200112 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200113 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
114 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
115 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
116 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
117 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
118 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
119 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
120 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200121 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200122 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200123 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200124 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200125 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
françois romieudaf9df62009-10-07 12:44:20 +0000126 RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
127 RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
françois romieue6de30d2011-01-03 15:08:37 +0000128 RTL_GIGA_MAC_VER_27 = 0x1b, // 8168DP
129 RTL_GIGA_MAC_VER_28 = 0x1c, // 8168DP
Hayes Wang5a5e4442011-02-22 17:26:21 +0800130 RTL_GIGA_MAC_VER_29 = 0x1d, // 8105E
131 RTL_GIGA_MAC_VER_30 = 0x1e, // 8105E
hayeswang4804b3b2011-03-21 01:50:29 +0000132 RTL_GIGA_MAC_VER_31 = 0x1f, // 8168DP
hayeswang01dc7fe2011-03-21 01:50:28 +0000133 RTL_GIGA_MAC_VER_32 = 0x20, // 8168E
134 RTL_GIGA_MAC_VER_33 = 0x21, // 8168E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135};
136
Francois Romieu2b7b4312011-04-18 22:53:24 -0700137enum rtl_tx_desc_version {
138 RTL_TD_0 = 0,
139 RTL_TD_1 = 1,
140};
141
142#define _R(NAME,MAC,TD) \
143 { .name = NAME, .mac_version = MAC, .txd_version = TD }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800145static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 const char *name;
147 u8 mac_version;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700148 enum rtl_tx_desc_version txd_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149} rtl_chip_info[] = {
Francois Romieu2b7b4312011-04-18 22:53:24 -0700150 _R("RTL8169", RTL_GIGA_MAC_VER_01, RTL_TD_0), // 8169
151 _R("RTL8169s", RTL_GIGA_MAC_VER_02, RTL_TD_0), // 8169S
152 _R("RTL8110s", RTL_GIGA_MAC_VER_03, RTL_TD_0), // 8110S
153 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, RTL_TD_0), // 8169SB
154 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, RTL_TD_0), // 8110SCd
155 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, RTL_TD_0), // 8110SCe
156 _R("RTL8102e", RTL_GIGA_MAC_VER_07, RTL_TD_1), // PCI-E
157 _R("RTL8102e", RTL_GIGA_MAC_VER_08, RTL_TD_1), // PCI-E
158 _R("RTL8102e", RTL_GIGA_MAC_VER_09, RTL_TD_1), // PCI-E
159 _R("RTL8101e", RTL_GIGA_MAC_VER_10, RTL_TD_0), // PCI-E
160 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, RTL_TD_0), // PCI-E
161 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, RTL_TD_0), // PCI-E
162 _R("RTL8101e", RTL_GIGA_MAC_VER_13, RTL_TD_0), // PCI-E 8139
163 _R("RTL8100e", RTL_GIGA_MAC_VER_14, RTL_TD_0), // PCI-E 8139
164 _R("RTL8100e", RTL_GIGA_MAC_VER_15, RTL_TD_0), // PCI-E 8139
165 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, RTL_TD_0), // PCI-E
166 _R("RTL8101e", RTL_GIGA_MAC_VER_16, RTL_TD_0), // PCI-E
167 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, RTL_TD_1), // PCI-E
168 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, RTL_TD_1), // PCI-E
169 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, RTL_TD_1), // PCI-E
170 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, RTL_TD_1), // PCI-E
171 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, RTL_TD_1), // PCI-E
172 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, RTL_TD_1), // PCI-E
173 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, RTL_TD_1), // PCI-E
174 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, RTL_TD_1), // PCI-E
175 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, RTL_TD_1), // PCI-E
176 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, RTL_TD_1), // PCI-E
177 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_28, RTL_TD_1), // PCI-E
178 _R("RTL8105e", RTL_GIGA_MAC_VER_29, RTL_TD_1), // PCI-E
179 _R("RTL8105e", RTL_GIGA_MAC_VER_30, RTL_TD_1), // PCI-E
180 _R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_31, RTL_TD_1), // PCI-E
181 _R("RTL8168e/8111e", RTL_GIGA_MAC_VER_32, RTL_TD_1), // PCI-E
182 _R("RTL8168e/8111e", RTL_GIGA_MAC_VER_33, RTL_TD_1) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183};
184#undef _R
185
François Romieu953a12c2011-04-24 17:38:48 +0200186static const struct rtl_firmware_info {
187 int mac_version;
188 const char *fw_name;
189} rtl_firmware_infos[] = {
190 { .mac_version = RTL_GIGA_MAC_VER_25, .fw_name = FIRMWARE_8168D_1 },
191 { .mac_version = RTL_GIGA_MAC_VER_26, .fw_name = FIRMWARE_8168D_2 },
192 { .mac_version = RTL_GIGA_MAC_VER_29, .fw_name = FIRMWARE_8105E_1 },
David S. Miller2bd93d72011-04-26 12:16:46 -0700193 { .mac_version = RTL_GIGA_MAC_VER_30, .fw_name = FIRMWARE_8105E_1 },
Francois Romieu15ecd032011-04-27 13:52:22 -0700194 { .mac_version = RTL_GIGA_MAC_VER_32, .fw_name = FIRMWARE_8168E_1 },
195 { .mac_version = RTL_GIGA_MAC_VER_33, .fw_name = FIRMWARE_8168E_2 }
François Romieu953a12c2011-04-24 17:38:48 +0200196};
197
Francois Romieubcf0bf92006-07-26 23:14:13 +0200198enum cfg_version {
199 RTL_CFG_0 = 0x00,
200 RTL_CFG_1,
201 RTL_CFG_2
202};
203
Francois Romieu07ce4062007-02-23 23:36:39 +0100204static void rtl_hw_start_8169(struct net_device *);
205static void rtl_hw_start_8168(struct net_device *);
206static void rtl_hw_start_8101(struct net_device *);
207
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000208static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200209 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200210 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200211 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100212 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200213 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
214 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200215 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200216 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
217 { PCI_VENDOR_ID_LINKSYS, 0x1032,
218 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100219 { 0x0001, 0x8168,
220 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 {0,},
222};
223
224MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
225
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000226static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700227static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200228static struct {
229 u32 msg_enable;
230} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Francois Romieu07d3f512007-02-21 22:40:46 +0100232enum rtl_registers {
233 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100234 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100235 MAR0 = 8, /* Multicast filter. */
236 CounterAddrLow = 0x10,
237 CounterAddrHigh = 0x14,
238 TxDescStartAddrLow = 0x20,
239 TxDescStartAddrHigh = 0x24,
240 TxHDescStartAddrLow = 0x28,
241 TxHDescStartAddrHigh = 0x2c,
242 FLASH = 0x30,
243 ERSR = 0x36,
244 ChipCmd = 0x37,
245 TxPoll = 0x38,
246 IntrMask = 0x3c,
247 IntrStatus = 0x3e,
248 TxConfig = 0x40,
249 RxConfig = 0x44,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700250
251#define RTL_RX_CONFIG_MASK 0xff7e1880u
252
Francois Romieu07d3f512007-02-21 22:40:46 +0100253 RxMissed = 0x4c,
254 Cfg9346 = 0x50,
255 Config0 = 0x51,
256 Config1 = 0x52,
257 Config2 = 0x53,
258 Config3 = 0x54,
259 Config4 = 0x55,
260 Config5 = 0x56,
261 MultiIntr = 0x5c,
262 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100263 PHYstatus = 0x6c,
264 RxMaxSize = 0xda,
265 CPlusCmd = 0xe0,
266 IntrMitigate = 0xe2,
267 RxDescAddrLow = 0xe4,
268 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000269 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
270
271#define NoEarlyTx 0x3f /* Max value : no early transmit. */
272
273 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
274
275#define TxPacketMax (8064 >> 7)
276
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 FuncEvent = 0xf0,
278 FuncEventMask = 0xf4,
279 FuncPresetState = 0xf8,
280 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281};
282
Francois Romieuf162a5d2008-06-01 22:37:49 +0200283enum rtl8110_registers {
284 TBICSR = 0x64,
285 TBI_ANAR = 0x68,
286 TBI_LPAR = 0x6a,
287};
288
289enum rtl8168_8101_registers {
290 CSIDR = 0x64,
291 CSIAR = 0x68,
292#define CSIAR_FLAG 0x80000000
293#define CSIAR_WRITE_CMD 0x80000000
294#define CSIAR_BYTE_ENABLE 0x0f
295#define CSIAR_BYTE_ENABLE_SHIFT 12
296#define CSIAR_ADDR_MASK 0x0fff
françois romieu065c27c2011-01-03 15:08:12 +0000297 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200298 EPHYAR = 0x80,
299#define EPHYAR_FLAG 0x80000000
300#define EPHYAR_WRITE_CMD 0x80000000
301#define EPHYAR_REG_MASK 0x1f
302#define EPHYAR_REG_SHIFT 16
303#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800304 DLLPR = 0xd0,
305#define PM_SWITCH (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200306 DBG_REG = 0xd1,
307#define FIX_NAK_1 (1 << 4)
308#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800309 TWSI = 0xd2,
310 MCU = 0xd3,
311#define EN_NDP (1 << 3)
312#define EN_OOB_RESET (1 << 2)
françois romieudaf9df62009-10-07 12:44:20 +0000313 EFUSEAR = 0xdc,
314#define EFUSEAR_FLAG 0x80000000
315#define EFUSEAR_WRITE_CMD 0x80000000
316#define EFUSEAR_READ_CMD 0x00000000
317#define EFUSEAR_REG_MASK 0x03ff
318#define EFUSEAR_REG_SHIFT 8
319#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320};
321
françois romieuc0e45c12011-01-03 15:08:04 +0000322enum rtl8168_registers {
françois romieub646d902011-01-03 15:08:21 +0000323 ERIDR = 0x70,
324 ERIAR = 0x74,
325#define ERIAR_FLAG 0x80000000
326#define ERIAR_WRITE_CMD 0x80000000
327#define ERIAR_READ_CMD 0x00000000
328#define ERIAR_ADDR_BYTE_ALIGN 4
329#define ERIAR_EXGMAC 0
330#define ERIAR_MSIX 1
331#define ERIAR_ASF 2
332#define ERIAR_TYPE_SHIFT 16
333#define ERIAR_BYTEEN 0x0f
334#define ERIAR_BYTEEN_SHIFT 12
françois romieuc0e45c12011-01-03 15:08:04 +0000335 EPHY_RXER_NUM = 0x7c,
336 OCPDR = 0xb0, /* OCP GPHY access */
337#define OCPDR_WRITE_CMD 0x80000000
338#define OCPDR_READ_CMD 0x00000000
339#define OCPDR_REG_MASK 0x7f
340#define OCPDR_GPHY_REG_SHIFT 16
341#define OCPDR_DATA_MASK 0xffff
342 OCPAR = 0xb4,
343#define OCPAR_FLAG 0x80000000
344#define OCPAR_GPHY_WRITE_CMD 0x8000f060
345#define OCPAR_GPHY_READ_CMD 0x0000f060
hayeswang01dc7fe2011-03-21 01:50:28 +0000346 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
347 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200348#define TXPLA_RST (1 << 29)
françois romieuc0e45c12011-01-03 15:08:04 +0000349};
350
Francois Romieu07d3f512007-02-21 22:40:46 +0100351enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100353 SYSErr = 0x8000,
354 PCSTimeout = 0x4000,
355 SWInt = 0x0100,
356 TxDescUnavail = 0x0080,
357 RxFIFOOver = 0x0040,
358 LinkChg = 0x0020,
359 RxOverflow = 0x0010,
360 TxErr = 0x0008,
361 TxOK = 0x0004,
362 RxErr = 0x0002,
363 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200366 RxFOVF = (1 << 23),
367 RxRWT = (1 << 22),
368 RxRES = (1 << 21),
369 RxRUNT = (1 << 20),
370 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
372 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100373 CmdReset = 0x10,
374 CmdRxEnb = 0x08,
375 CmdTxEnb = 0x04,
376 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Francois Romieu275391a2007-02-23 23:50:28 +0100378 /* TXPoll register p.5 */
379 HPQ = 0x80, /* Poll cmd on the high prio queue */
380 NPQ = 0x40, /* Poll cmd on the low prio queue */
381 FSWInt = 0x01, /* Forced software interrupt */
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100384 Cfg9346_Lock = 0x00,
385 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100388 AcceptErr = 0x20,
389 AcceptRunt = 0x10,
390 AcceptBroadcast = 0x08,
391 AcceptMulticast = 0x04,
392 AcceptMyPhys = 0x02,
393 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100396 RxCfgFIFOShift = 13,
397 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* TxConfigBits */
400 TxInterFrameGapShift = 24,
401 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
402
Francois Romieu5d06a992006-02-23 00:47:58 +0100403 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200404 LEDS1 = (1 << 7),
405 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200406 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200407 Speed_down = (1 << 4),
408 MEMMAP = (1 << 3),
409 IOMAP = (1 << 2),
410 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100411 PMEnable = (1 << 0), /* Power Management Enable */
412
Francois Romieu6dccd162007-02-13 23:38:05 +0100413 /* Config2 register p. 25 */
414 PCI_Clock_66MHz = 0x01,
415 PCI_Clock_33MHz = 0x00,
416
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100417 /* Config3 register p.25 */
418 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
419 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200420 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100421
Francois Romieu5d06a992006-02-23 00:47:58 +0100422 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100423 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
424 MWF = (1 << 5), /* Accept Multicast wakeup frame */
425 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200426 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100427 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100428 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 /* TBICSR p.28 */
431 TBIReset = 0x80000000,
432 TBILoopback = 0x40000000,
433 TBINwEnable = 0x20000000,
434 TBINwRestart = 0x10000000,
435 TBILinkOk = 0x02000000,
436 TBINwComplete = 0x01000000,
437
438 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200439 EnableBist = (1 << 15), // 8168 8101
440 Mac_dbgo_oe = (1 << 14), // 8168 8101
441 Normal_mode = (1 << 13), // unused
442 Force_half_dup = (1 << 12), // 8168 8101
443 Force_rxflow_en = (1 << 11), // 8168 8101
444 Force_txflow_en = (1 << 10), // 8168 8101
445 Cxpl_dbg_sel = (1 << 9), // 8168 8101
446 ASF = (1 << 8), // 8168 8101
447 PktCntrDisable = (1 << 7), // 8168 8101
448 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 RxVlan = (1 << 6),
450 RxChkSum = (1 << 5),
451 PCIDAC = (1 << 4),
452 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100453 INTT_0 = 0x0000, // 8168
454 INTT_1 = 0x0001, // 8168
455 INTT_2 = 0x0002, // 8168
456 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100459 TBI_Enable = 0x80,
460 TxFlowCtrl = 0x40,
461 RxFlowCtrl = 0x20,
462 _1000bpsF = 0x10,
463 _100bps = 0x08,
464 _10bps = 0x04,
465 LinkStatus = 0x02,
466 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100469 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200470
471 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100472 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473};
474
Francois Romieu2b7b4312011-04-18 22:53:24 -0700475enum rtl_desc_bit {
476 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
478 RingEnd = (1 << 30), /* End of descriptor ring */
479 FirstFrag = (1 << 29), /* First segment of a packet */
480 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700481};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Francois Romieu2b7b4312011-04-18 22:53:24 -0700483/* Generic case. */
484enum rtl_tx_desc_bit {
485 /* First doubleword. */
486 TD_LSO = (1 << 27), /* Large Send Offload */
487#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Francois Romieu2b7b4312011-04-18 22:53:24 -0700489 /* Second doubleword. */
490 TxVlanTag = (1 << 17), /* Add VLAN tag */
491};
492
493/* 8169, 8168b and 810x except 8102e. */
494enum rtl_tx_desc_bit_0 {
495 /* First doubleword. */
496#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
497 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
498 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
499 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
500};
501
502/* 8102e, 8168c and beyond. */
503enum rtl_tx_desc_bit_1 {
504 /* Second doubleword. */
505#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
506 TD1_IP_CS = (1 << 29), /* Calculate IP checksum */
507 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
508 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
509};
510
511static const struct rtl_tx_desc_info {
512 struct {
513 u32 udp;
514 u32 tcp;
515 } checksum;
516 u16 mss_shift;
517 u16 opts_offset;
518} tx_desc_info [] = {
519 [RTL_TD_0] = {
520 .checksum = {
521 .udp = TD0_IP_CS | TD0_UDP_CS,
522 .tcp = TD0_IP_CS | TD0_TCP_CS
523 },
524 .mss_shift = TD0_MSS_SHIFT,
525 .opts_offset = 0
526 },
527 [RTL_TD_1] = {
528 .checksum = {
529 .udp = TD1_IP_CS | TD1_UDP_CS,
530 .tcp = TD1_IP_CS | TD1_TCP_CS
531 },
532 .mss_shift = TD1_MSS_SHIFT,
533 .opts_offset = 1
534 }
535};
536
537enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 /* Rx private */
539 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
540 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
541
542#define RxProtoUDP (PID1)
543#define RxProtoTCP (PID0)
544#define RxProtoIP (PID1 | PID0)
545#define RxProtoMask RxProtoIP
546
547 IPFail = (1 << 16), /* IP checksum failed */
548 UDPFail = (1 << 15), /* UDP/IP checksum failed */
549 TCPFail = (1 << 14), /* TCP/IP checksum failed */
550 RxVlanTag = (1 << 16), /* VLAN tag available */
551};
552
553#define RsvdMask 0x3fffc000
554
555struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200556 __le32 opts1;
557 __le32 opts2;
558 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559};
560
561struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200562 __le32 opts1;
563 __le32 opts2;
564 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565};
566
567struct ring_info {
568 struct sk_buff *skb;
569 u32 len;
570 u8 __pad[sizeof(void *) - sizeof(u32)];
571};
572
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200573enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200574 RTL_FEATURE_WOL = (1 << 0),
575 RTL_FEATURE_MSI = (1 << 1),
576 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200577};
578
Ivan Vecera355423d2009-02-06 21:49:57 -0800579struct rtl8169_counters {
580 __le64 tx_packets;
581 __le64 rx_packets;
582 __le64 tx_errors;
583 __le32 rx_errors;
584 __le16 rx_missed;
585 __le16 align_errors;
586 __le32 tx_one_collision;
587 __le32 tx_multi_collision;
588 __le64 rx_unicast;
589 __le64 rx_broadcast;
590 __le32 rx_multicast;
591 __le16 tx_aborted;
592 __le16 tx_underun;
593};
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595struct rtl8169_private {
596 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200597 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000598 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700599 struct napi_struct napi;
Francois Romieucecb5fd2011-04-01 10:21:07 +0200600 spinlock_t lock;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200601 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700602 u16 txd_version;
603 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
605 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
606 u32 dirty_rx;
607 u32 dirty_tx;
608 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
609 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
610 dma_addr_t TxPhyAddr;
611 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000612 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 struct timer_list timer;
615 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100616 u16 intr_event;
617 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 int phy_1000_ctrl_reg;
françois romieuc0e45c12011-01-03 15:08:04 +0000620
621 struct mdio_ops {
622 void (*write)(void __iomem *, int, int);
623 int (*read)(void __iomem *, int);
624 } mdio_ops;
625
françois romieu065c27c2011-01-03 15:08:12 +0000626 struct pll_power_ops {
627 void (*down)(struct rtl8169_private *);
628 void (*up)(struct rtl8169_private *);
629 } pll_power_ops;
630
Oliver Neukum54405cd2011-01-06 21:55:13 +0100631 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200632 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000633 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100634 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000635 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800637 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200638 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000639 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200640 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200641
642 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800643 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000644 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000645
646 const struct firmware *fw;
François Romieu953a12c2011-04-24 17:38:48 +0200647#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648};
649
Ralf Baechle979b6c12005-06-13 14:30:40 -0700650MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700653MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200654module_param_named(debug, debug.msg_enable, int, 0);
655MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656MODULE_LICENSE("GPL");
657MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000658MODULE_FIRMWARE(FIRMWARE_8168D_1);
659MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000660MODULE_FIRMWARE(FIRMWARE_8168E_1);
661MODULE_FIRMWARE(FIRMWARE_8168E_2);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800662MODULE_FIRMWARE(FIRMWARE_8105E_1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664static int rtl8169_open(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000665static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
666 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100667static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100669static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100671static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200673static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700675 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200676static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200678static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700679static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200682 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
françois romieub646d902011-01-03 15:08:21 +0000684static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
685{
686 void __iomem *ioaddr = tp->mmio_addr;
687 int i;
688
689 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
690 for (i = 0; i < 20; i++) {
691 udelay(100);
692 if (RTL_R32(OCPAR) & OCPAR_FLAG)
693 break;
694 }
695 return RTL_R32(OCPDR);
696}
697
698static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
699{
700 void __iomem *ioaddr = tp->mmio_addr;
701 int i;
702
703 RTL_W32(OCPDR, data);
704 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
705 for (i = 0; i < 20; i++) {
706 udelay(100);
707 if ((RTL_R32(OCPAR) & OCPAR_FLAG) == 0)
708 break;
709 }
710}
711
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800712static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
françois romieub646d902011-01-03 15:08:21 +0000713{
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800714 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000715 int i;
716
717 RTL_W8(ERIDR, cmd);
718 RTL_W32(ERIAR, 0x800010e8);
719 msleep(2);
720 for (i = 0; i < 5; i++) {
721 udelay(100);
722 if (!(RTL_R32(ERIDR) & ERIAR_FLAG))
723 break;
724 }
725
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800726 ocp_write(tp, 0x1, 0x30, 0x00000001);
françois romieub646d902011-01-03 15:08:21 +0000727}
728
729#define OOB_CMD_RESET 0x00
730#define OOB_CMD_DRIVER_START 0x05
731#define OOB_CMD_DRIVER_STOP 0x06
732
Francois Romieucecb5fd2011-04-01 10:21:07 +0200733static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
734{
735 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
736}
737
françois romieub646d902011-01-03 15:08:21 +0000738static void rtl8168_driver_start(struct rtl8169_private *tp)
739{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200740 u16 reg;
françois romieub646d902011-01-03 15:08:21 +0000741 int i;
742
743 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
744
Francois Romieucecb5fd2011-04-01 10:21:07 +0200745 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000746
françois romieub646d902011-01-03 15:08:21 +0000747 for (i = 0; i < 10; i++) {
748 msleep(10);
hayeswang4804b3b2011-03-21 01:50:29 +0000749 if (ocp_read(tp, 0x0f, reg) & 0x00000800)
françois romieub646d902011-01-03 15:08:21 +0000750 break;
751 }
752}
753
754static void rtl8168_driver_stop(struct rtl8169_private *tp)
755{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200756 u16 reg;
françois romieub646d902011-01-03 15:08:21 +0000757 int i;
758
759 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
760
Francois Romieucecb5fd2011-04-01 10:21:07 +0200761 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000762
françois romieub646d902011-01-03 15:08:21 +0000763 for (i = 0; i < 10; i++) {
764 msleep(10);
hayeswang4804b3b2011-03-21 01:50:29 +0000765 if ((ocp_read(tp, 0x0f, reg) & 0x00000800) == 0)
françois romieub646d902011-01-03 15:08:21 +0000766 break;
767 }
768}
769
hayeswang4804b3b2011-03-21 01:50:29 +0000770static int r8168dp_check_dash(struct rtl8169_private *tp)
771{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200772 u16 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000773
Francois Romieucecb5fd2011-04-01 10:21:07 +0200774 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
hayeswang4804b3b2011-03-21 01:50:29 +0000775}
françois romieub646d902011-01-03 15:08:21 +0000776
françois romieu4da19632011-01-03 15:07:55 +0000777static void r8169_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778{
779 int i;
780
Francois Romieua6baf3a2007-11-08 23:23:21 +0100781 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Francois Romieu23714082006-01-29 00:49:09 +0100783 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100784 /*
785 * Check if the RTL8169 has completed writing to the specified
786 * MII register.
787 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200788 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 break;
Francois Romieu23714082006-01-29 00:49:09 +0100790 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 }
Timo Teräs024a07b2010-06-06 15:38:47 -0700792 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700793 * According to hardware specs a 20us delay is required after write
794 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700795 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700796 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797}
798
françois romieu4da19632011-01-03 15:07:55 +0000799static int r8169_mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 int i, value = -1;
802
Francois Romieua6baf3a2007-11-08 23:23:21 +0100803 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Francois Romieu23714082006-01-29 00:49:09 +0100805 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100806 /*
807 * Check if the RTL8169 has completed retrieving data from
808 * the specified MII register.
809 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100811 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 break;
813 }
Francois Romieu23714082006-01-29 00:49:09 +0100814 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
Timo Teräs81a95f02010-06-09 17:31:48 -0700816 /*
817 * According to hardware specs a 20us delay is required after read
818 * complete indication, but before sending next command.
819 */
820 udelay(20);
821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return value;
823}
824
françois romieuc0e45c12011-01-03 15:08:04 +0000825static void r8168dp_1_mdio_access(void __iomem *ioaddr, int reg_addr, u32 data)
826{
827 int i;
828
829 RTL_W32(OCPDR, data |
830 ((reg_addr & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
831 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
832 RTL_W32(EPHY_RXER_NUM, 0);
833
834 for (i = 0; i < 100; i++) {
835 mdelay(1);
836 if (!(RTL_R32(OCPAR) & OCPAR_FLAG))
837 break;
838 }
839}
840
841static void r8168dp_1_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
842{
843 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_WRITE_CMD |
844 (value & OCPDR_DATA_MASK));
845}
846
847static int r8168dp_1_mdio_read(void __iomem *ioaddr, int reg_addr)
848{
849 int i;
850
851 r8168dp_1_mdio_access(ioaddr, reg_addr, OCPDR_READ_CMD);
852
853 mdelay(1);
854 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
855 RTL_W32(EPHY_RXER_NUM, 0);
856
857 for (i = 0; i < 100; i++) {
858 mdelay(1);
859 if (RTL_R32(OCPAR) & OCPAR_FLAG)
860 break;
861 }
862
863 return RTL_R32(OCPDR) & OCPDR_DATA_MASK;
864}
865
françois romieue6de30d2011-01-03 15:08:37 +0000866#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
867
868static void r8168dp_2_mdio_start(void __iomem *ioaddr)
869{
870 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
871}
872
873static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
874{
875 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
876}
877
878static void r8168dp_2_mdio_write(void __iomem *ioaddr, int reg_addr, int value)
879{
880 r8168dp_2_mdio_start(ioaddr);
881
882 r8169_mdio_write(ioaddr, reg_addr, value);
883
884 r8168dp_2_mdio_stop(ioaddr);
885}
886
887static int r8168dp_2_mdio_read(void __iomem *ioaddr, int reg_addr)
888{
889 int value;
890
891 r8168dp_2_mdio_start(ioaddr);
892
893 value = r8169_mdio_read(ioaddr, reg_addr);
894
895 r8168dp_2_mdio_stop(ioaddr);
896
897 return value;
898}
899
françois romieu4da19632011-01-03 15:07:55 +0000900static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +0200901{
françois romieuc0e45c12011-01-03 15:08:04 +0000902 tp->mdio_ops.write(tp->mmio_addr, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +0200903}
904
françois romieu4da19632011-01-03 15:07:55 +0000905static int rtl_readphy(struct rtl8169_private *tp, int location)
906{
françois romieuc0e45c12011-01-03 15:08:04 +0000907 return tp->mdio_ops.read(tp->mmio_addr, location);
françois romieu4da19632011-01-03 15:07:55 +0000908}
909
910static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
911{
912 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
913}
914
915static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +0000916{
917 int val;
918
françois romieu4da19632011-01-03 15:07:55 +0000919 val = rtl_readphy(tp, reg_addr);
920 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +0000921}
922
Francois Romieuccdffb92008-07-26 14:26:06 +0200923static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
924 int val)
925{
926 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200927
françois romieu4da19632011-01-03 15:07:55 +0000928 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +0200929}
930
931static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
932{
933 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +0200934
françois romieu4da19632011-01-03 15:07:55 +0000935 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +0200936}
937
Francois Romieudacf8152008-08-02 20:44:13 +0200938static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
939{
940 unsigned int i;
941
942 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
943 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
944
945 for (i = 0; i < 100; i++) {
946 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
947 break;
948 udelay(10);
949 }
950}
951
952static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
953{
954 u16 value = 0xffff;
955 unsigned int i;
956
957 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
958
959 for (i = 0; i < 100; i++) {
960 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
961 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
962 break;
963 }
964 udelay(10);
965 }
966
967 return value;
968}
969
970static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
971{
972 unsigned int i;
973
974 RTL_W32(CSIDR, value);
975 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
976 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
977
978 for (i = 0; i < 100; i++) {
979 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
980 break;
981 udelay(10);
982 }
983}
984
985static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
986{
987 u32 value = ~0x00;
988 unsigned int i;
989
990 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
991 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
992
993 for (i = 0; i < 100; i++) {
994 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
995 value = RTL_R32(CSIDR);
996 break;
997 }
998 udelay(10);
999 }
1000
1001 return value;
1002}
1003
françois romieudaf9df62009-10-07 12:44:20 +00001004static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
1005{
1006 u8 value = 0xff;
1007 unsigned int i;
1008
1009 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1010
1011 for (i = 0; i < 300; i++) {
1012 if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
1013 value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
1014 break;
1015 }
1016 udelay(100);
1017 }
1018
1019 return value;
1020}
1021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
1023{
1024 RTL_W16(IntrMask, 0x0000);
1025
1026 RTL_W16(IntrStatus, 0xffff);
1027}
1028
1029static void rtl8169_asic_down(void __iomem *ioaddr)
1030{
1031 RTL_W8(ChipCmd, 0x00);
1032 rtl8169_irq_mask_and_ack(ioaddr);
1033 RTL_R16(CPlusCmd);
1034}
1035
françois romieu4da19632011-01-03 15:07:55 +00001036static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
françois romieu4da19632011-01-03 15:07:55 +00001038 void __iomem *ioaddr = tp->mmio_addr;
1039
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 return RTL_R32(TBICSR) & TBIReset;
1041}
1042
françois romieu4da19632011-01-03 15:07:55 +00001043static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044{
françois romieu4da19632011-01-03 15:07:55 +00001045 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046}
1047
1048static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1049{
1050 return RTL_R32(TBICSR) & TBILinkOk;
1051}
1052
1053static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1054{
1055 return RTL_R8(PHYstatus) & LinkStatus;
1056}
1057
françois romieu4da19632011-01-03 15:07:55 +00001058static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
françois romieu4da19632011-01-03 15:07:55 +00001060 void __iomem *ioaddr = tp->mmio_addr;
1061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1063}
1064
françois romieu4da19632011-01-03 15:07:55 +00001065static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
1067 unsigned int val;
1068
françois romieu4da19632011-01-03 15:07:55 +00001069 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1070 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001073static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001074 struct rtl8169_private *tp,
1075 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076{
1077 unsigned long flags;
1078
1079 spin_lock_irqsave(&tp->lock, flags);
1080 if (tp->link_ok(ioaddr)) {
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001081 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001082 if (pm)
1083 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001085 if (net_ratelimit())
1086 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001087 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001089 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001090 if (pm)
1091 pm_schedule_suspend(&tp->pci_dev->dev, 100);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001092 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 spin_unlock_irqrestore(&tp->lock, flags);
1094}
1095
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001096static void rtl8169_check_link_status(struct net_device *dev,
1097 struct rtl8169_private *tp,
1098 void __iomem *ioaddr)
1099{
1100 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1101}
1102
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001103#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1104
1105static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1106{
1107 void __iomem *ioaddr = tp->mmio_addr;
1108 u8 options;
1109 u32 wolopts = 0;
1110
1111 options = RTL_R8(Config1);
1112 if (!(options & PMEnable))
1113 return 0;
1114
1115 options = RTL_R8(Config3);
1116 if (options & LinkUp)
1117 wolopts |= WAKE_PHY;
1118 if (options & MagicPacket)
1119 wolopts |= WAKE_MAGIC;
1120
1121 options = RTL_R8(Config5);
1122 if (options & UWF)
1123 wolopts |= WAKE_UCAST;
1124 if (options & BWF)
1125 wolopts |= WAKE_BCAST;
1126 if (options & MWF)
1127 wolopts |= WAKE_MCAST;
1128
1129 return wolopts;
1130}
1131
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001132static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1133{
1134 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001135
1136 spin_lock_irq(&tp->lock);
1137
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001138 wol->supported = WAKE_ANY;
1139 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001140
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001141 spin_unlock_irq(&tp->lock);
1142}
1143
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001144static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001145{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001146 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001147 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001148 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001149 u32 opt;
1150 u16 reg;
1151 u8 mask;
1152 } cfg[] = {
1153 { WAKE_ANY, Config1, PMEnable },
1154 { WAKE_PHY, Config3, LinkUp },
1155 { WAKE_MAGIC, Config3, MagicPacket },
1156 { WAKE_UCAST, Config5, UWF },
1157 { WAKE_BCAST, Config5, BWF },
1158 { WAKE_MCAST, Config5, MWF },
1159 { WAKE_ANY, Config5, LanWake }
1160 };
1161
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001162 RTL_W8(Cfg9346, Cfg9346_Unlock);
1163
1164 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
1165 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001166 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001167 options |= cfg[i].mask;
1168 RTL_W8(cfg[i].reg, options);
1169 }
1170
1171 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001172}
1173
1174static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1175{
1176 struct rtl8169_private *tp = netdev_priv(dev);
1177
1178 spin_lock_irq(&tp->lock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001179
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001180 if (wol->wolopts)
1181 tp->features |= RTL_FEATURE_WOL;
1182 else
1183 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001184 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001185 spin_unlock_irq(&tp->lock);
1186
françois romieuea809072010-11-08 13:23:58 +00001187 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1188
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001189 return 0;
1190}
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192static void rtl8169_get_drvinfo(struct net_device *dev,
1193 struct ethtool_drvinfo *info)
1194{
1195 struct rtl8169_private *tp = netdev_priv(dev);
1196
1197 strcpy(info->driver, MODULENAME);
1198 strcpy(info->version, RTL8169_VERSION);
1199 strcpy(info->bus_info, pci_name(tp->pci_dev));
1200}
1201
1202static int rtl8169_get_regs_len(struct net_device *dev)
1203{
1204 return R8169_REGS_SIZE;
1205}
1206
1207static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001208 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
1210 struct rtl8169_private *tp = netdev_priv(dev);
1211 void __iomem *ioaddr = tp->mmio_addr;
1212 int ret = 0;
1213 u32 reg;
1214
1215 reg = RTL_R32(TBICSR);
1216 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1217 (duplex == DUPLEX_FULL)) {
1218 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1219 } else if (autoneg == AUTONEG_ENABLE)
1220 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1221 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001222 netif_warn(tp, link, dev,
1223 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 ret = -EOPNOTSUPP;
1225 }
1226
1227 return ret;
1228}
1229
1230static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001231 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
1233 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001234 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001235 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Hayes Wang716b50a2011-02-22 17:26:18 +08001237 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
1239 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001240 int auto_nego;
1241
françois romieu4da19632011-01-03 15:07:55 +00001242 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001243 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1244 ADVERTISE_100HALF | ADVERTISE_100FULL);
1245
1246 if (adv & ADVERTISED_10baseT_Half)
1247 auto_nego |= ADVERTISE_10HALF;
1248 if (adv & ADVERTISED_10baseT_Full)
1249 auto_nego |= ADVERTISE_10FULL;
1250 if (adv & ADVERTISED_100baseT_Half)
1251 auto_nego |= ADVERTISE_100HALF;
1252 if (adv & ADVERTISED_100baseT_Full)
1253 auto_nego |= ADVERTISE_100FULL;
1254
françois romieu3577aa12009-05-19 10:46:48 +00001255 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1256
françois romieu4da19632011-01-03 15:07:55 +00001257 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001258 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1259
1260 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001261 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001262 if (adv & ADVERTISED_1000baseT_Half)
1263 giga_ctrl |= ADVERTISE_1000HALF;
1264 if (adv & ADVERTISED_1000baseT_Full)
1265 giga_ctrl |= ADVERTISE_1000FULL;
1266 } else if (adv & (ADVERTISED_1000baseT_Half |
1267 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001268 netif_info(tp, link, dev,
1269 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001270 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
françois romieu3577aa12009-05-19 10:46:48 +00001273 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001274
françois romieu4da19632011-01-03 15:07:55 +00001275 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1276 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001277 } else {
1278 giga_ctrl = 0;
1279
1280 if (speed == SPEED_10)
1281 bmcr = 0;
1282 else if (speed == SPEED_100)
1283 bmcr = BMCR_SPEED100;
1284 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001285 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001286
1287 if (duplex == DUPLEX_FULL)
1288 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001289 }
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 tp->phy_1000_ctrl_reg = giga_ctrl;
1292
françois romieu4da19632011-01-03 15:07:55 +00001293 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001294
Francois Romieucecb5fd2011-04-01 10:21:07 +02001295 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1296 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001297 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001298 rtl_writephy(tp, 0x17, 0x2138);
1299 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001300 } else {
françois romieu4da19632011-01-03 15:07:55 +00001301 rtl_writephy(tp, 0x17, 0x2108);
1302 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001303 }
1304 }
1305
Oliver Neukum54405cd2011-01-06 21:55:13 +01001306 rc = 0;
1307out:
1308 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309}
1310
1311static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001312 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313{
1314 struct rtl8169_private *tp = netdev_priv(dev);
1315 int ret;
1316
Oliver Neukum54405cd2011-01-06 21:55:13 +01001317 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001319 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1321
1322 return ret;
1323}
1324
1325static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1326{
1327 struct rtl8169_private *tp = netdev_priv(dev);
1328 unsigned long flags;
1329 int ret;
1330
1331 spin_lock_irqsave(&tp->lock, flags);
Francois Romieucecb5fd2011-04-01 10:21:07 +02001332 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00001333 cmd->duplex, cmd->advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 return ret;
1337}
1338
Michał Mirosław350fb322011-04-08 06:35:56 +00001339static u32 rtl8169_fix_features(struct net_device *dev, u32 features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
Francois Romieu2b7b4312011-04-18 22:53:24 -07001341 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001342 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Michał Mirosław350fb322011-04-08 06:35:56 +00001344 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345}
1346
Michał Mirosław350fb322011-04-08 06:35:56 +00001347static int rtl8169_set_features(struct net_device *dev, u32 features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348{
1349 struct rtl8169_private *tp = netdev_priv(dev);
1350 void __iomem *ioaddr = tp->mmio_addr;
1351 unsigned long flags;
1352
1353 spin_lock_irqsave(&tp->lock, flags);
1354
Michał Mirosław350fb322011-04-08 06:35:56 +00001355 if (features & NETIF_F_RXCSUM)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 tp->cp_cmd |= RxChkSum;
1357 else
1358 tp->cp_cmd &= ~RxChkSum;
1359
Michał Mirosław350fb322011-04-08 06:35:56 +00001360 if (dev->features & NETIF_F_HW_VLAN_RX)
1361 tp->cp_cmd |= RxVlan;
1362 else
1363 tp->cp_cmd &= ~RxVlan;
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 RTL_W16(CPlusCmd, tp->cp_cmd);
1366 RTL_R16(CPlusCmd);
1367
1368 spin_unlock_irqrestore(&tp->lock, flags);
1369
1370 return 0;
1371}
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1374 struct sk_buff *skb)
1375{
Jesse Grosseab6d182010-10-20 13:56:03 +00001376 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1378}
1379
Francois Romieu7a8fc772011-03-01 17:18:33 +01001380static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381{
1382 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383
Francois Romieu7a8fc772011-03-01 17:18:33 +01001384 if (opts2 & RxVlanTag)
1385 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
Eric Dumazet2edae082010-09-06 18:46:39 +00001386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 desc->opts2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388}
1389
Francois Romieuccdffb92008-07-26 14:26:06 +02001390static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391{
1392 struct rtl8169_private *tp = netdev_priv(dev);
1393 void __iomem *ioaddr = tp->mmio_addr;
1394 u32 status;
1395
1396 cmd->supported =
1397 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1398 cmd->port = PORT_FIBRE;
1399 cmd->transceiver = XCVR_INTERNAL;
1400
1401 status = RTL_R32(TBICSR);
1402 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1403 cmd->autoneg = !!(status & TBINwEnable);
1404
David Decotigny70739492011-04-27 18:32:40 +00001405 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001407
1408 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409}
1410
Francois Romieuccdffb92008-07-26 14:26:06 +02001411static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
1413 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
Francois Romieuccdffb92008-07-26 14:26:06 +02001415 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416}
1417
1418static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1419{
1420 struct rtl8169_private *tp = netdev_priv(dev);
1421 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001422 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
1424 spin_lock_irqsave(&tp->lock, flags);
1425
Francois Romieuccdffb92008-07-26 14:26:06 +02001426 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
1428 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001429 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430}
1431
1432static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1433 void *p)
1434{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001435 struct rtl8169_private *tp = netdev_priv(dev);
1436 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Francois Romieu5b0384f2006-08-16 16:00:01 +02001438 if (regs->len > R8169_REGS_SIZE)
1439 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Francois Romieu5b0384f2006-08-16 16:00:01 +02001441 spin_lock_irqsave(&tp->lock, flags);
1442 memcpy_fromio(p, tp->mmio_addr, regs->len);
1443 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444}
1445
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001446static u32 rtl8169_get_msglevel(struct net_device *dev)
1447{
1448 struct rtl8169_private *tp = netdev_priv(dev);
1449
1450 return tp->msg_enable;
1451}
1452
1453static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1454{
1455 struct rtl8169_private *tp = netdev_priv(dev);
1456
1457 tp->msg_enable = value;
1458}
1459
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001460static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1461 "tx_packets",
1462 "rx_packets",
1463 "tx_errors",
1464 "rx_errors",
1465 "rx_missed",
1466 "align_errors",
1467 "tx_single_collisions",
1468 "tx_multi_collisions",
1469 "unicast",
1470 "broadcast",
1471 "multicast",
1472 "tx_aborted",
1473 "tx_underrun",
1474};
1475
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001476static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001477{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001478 switch (sset) {
1479 case ETH_SS_STATS:
1480 return ARRAY_SIZE(rtl8169_gstrings);
1481 default:
1482 return -EOPNOTSUPP;
1483 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001484}
1485
Ivan Vecera355423d2009-02-06 21:49:57 -08001486static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001487{
1488 struct rtl8169_private *tp = netdev_priv(dev);
1489 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieucecb5fd2011-04-01 10:21:07 +02001490 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001491 struct rtl8169_counters *counters;
1492 dma_addr_t paddr;
1493 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001494 int wait = 1000;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001495
Ivan Vecera355423d2009-02-06 21:49:57 -08001496 /*
1497 * Some chips are unable to dump tally counters when the receiver
1498 * is disabled.
1499 */
1500 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1501 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001502
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001503 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001504 if (!counters)
1505 return;
1506
1507 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001508 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001509 RTL_W32(CounterAddrLow, cmd);
1510 RTL_W32(CounterAddrLow, cmd | CounterDump);
1511
Ivan Vecera355423d2009-02-06 21:49:57 -08001512 while (wait--) {
1513 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
Ivan Vecera355423d2009-02-06 21:49:57 -08001514 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001515 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001516 }
1517 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001518 }
1519
1520 RTL_W32(CounterAddrLow, 0);
1521 RTL_W32(CounterAddrHigh, 0);
1522
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001523 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001524}
1525
Ivan Vecera355423d2009-02-06 21:49:57 -08001526static void rtl8169_get_ethtool_stats(struct net_device *dev,
1527 struct ethtool_stats *stats, u64 *data)
1528{
1529 struct rtl8169_private *tp = netdev_priv(dev);
1530
1531 ASSERT_RTNL();
1532
1533 rtl8169_update_counters(dev);
1534
1535 data[0] = le64_to_cpu(tp->counters.tx_packets);
1536 data[1] = le64_to_cpu(tp->counters.rx_packets);
1537 data[2] = le64_to_cpu(tp->counters.tx_errors);
1538 data[3] = le32_to_cpu(tp->counters.rx_errors);
1539 data[4] = le16_to_cpu(tp->counters.rx_missed);
1540 data[5] = le16_to_cpu(tp->counters.align_errors);
1541 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1542 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1543 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1544 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1545 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1546 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1547 data[12] = le16_to_cpu(tp->counters.tx_underun);
1548}
1549
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001550static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1551{
1552 switch(stringset) {
1553 case ETH_SS_STATS:
1554 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1555 break;
1556 }
1557}
1558
Jeff Garzik7282d492006-09-13 14:30:00 -04001559static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 .get_drvinfo = rtl8169_get_drvinfo,
1561 .get_regs_len = rtl8169_get_regs_len,
1562 .get_link = ethtool_op_get_link,
1563 .get_settings = rtl8169_get_settings,
1564 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001565 .get_msglevel = rtl8169_get_msglevel,
1566 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001568 .get_wol = rtl8169_get_wol,
1569 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001570 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001571 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001572 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573};
1574
Francois Romieu07d3f512007-02-21 22:40:46 +01001575static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1576 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577{
Francois Romieu0e485152007-02-20 00:00:26 +01001578 /*
1579 * The driver currently handles the 8168Bf and the 8168Be identically
1580 * but they can be identified more specifically through the test below
1581 * if needed:
1582 *
1583 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001584 *
1585 * Same thing for the 8101Eb and the 8101Ec:
1586 *
1587 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001588 */
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001589 static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001591 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 int mac_version;
1593 } mac_info[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00001594 /* 8168E family. */
1595 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
1596 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
1597 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
1598
Francois Romieu5b538df2008-07-20 16:22:45 +02001599 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00001600 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
1601 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00001602 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02001603
françois romieue6de30d2011-01-03 15:08:37 +00001604 /* 8168DP family. */
1605 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
1606 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00001607 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00001608
Francois Romieuef808d52008-06-29 13:10:54 +02001609 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07001610 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001611 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001612 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001613 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001614 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1615 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001616 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001617 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001618 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001619
1620 /* 8168B family. */
1621 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1622 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1623 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1624 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1625
1626 /* 8101 family. */
hayeswang36a0e6c2011-03-21 01:50:30 +00001627 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08001628 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
1629 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
1630 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001631 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1632 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1633 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1634 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1635 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1636 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001637 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001638 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001639 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001640 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1641 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001642 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1643 /* FIXME: where did these entries come from ? -- FR */
1644 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1645 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1646
1647 /* 8110 family. */
1648 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1649 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1650 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1651 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1652 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1653 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1654
Jean Delvaref21b75e2009-05-26 20:54:48 -07001655 /* Catch-all */
1656 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 }, *p = mac_info;
1658 u32 reg;
1659
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001660 reg = RTL_R32(TxConfig);
1661 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 p++;
1663 tp->mac_version = p->mac_version;
1664}
1665
1666static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1667{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001668 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669}
1670
Francois Romieu867763c2007-08-17 18:21:58 +02001671struct phy_reg {
1672 u16 reg;
1673 u16 val;
1674};
1675
françois romieu4da19632011-01-03 15:07:55 +00001676static void rtl_writephy_batch(struct rtl8169_private *tp,
1677 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02001678{
1679 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00001680 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02001681 regs++;
1682 }
1683}
1684
françois romieubca03d52011-01-03 15:07:31 +00001685#define PHY_READ 0x00000000
1686#define PHY_DATA_OR 0x10000000
1687#define PHY_DATA_AND 0x20000000
1688#define PHY_BJMPN 0x30000000
1689#define PHY_READ_EFUSE 0x40000000
1690#define PHY_READ_MAC_BYTE 0x50000000
1691#define PHY_WRITE_MAC_BYTE 0x60000000
1692#define PHY_CLEAR_READCOUNT 0x70000000
1693#define PHY_WRITE 0x80000000
1694#define PHY_READCOUNT_EQ_SKIP 0x90000000
1695#define PHY_COMP_EQ_SKIPN 0xa0000000
1696#define PHY_COMP_NEQ_SKIPN 0xb0000000
1697#define PHY_WRITE_PREVIOUS 0xc0000000
1698#define PHY_SKIPN 0xd0000000
1699#define PHY_DELAY_MS 0xe0000000
1700#define PHY_WRITE_ERI_WORD 0xf0000000
1701
1702static void
1703rtl_phy_write_fw(struct rtl8169_private *tp, const struct firmware *fw)
1704{
françois romieubca03d52011-01-03 15:07:31 +00001705 __le32 *phytable = (__le32 *)fw->data;
1706 struct net_device *dev = tp->dev;
hayeswang42b82dc2011-01-10 02:07:25 +00001707 size_t index, fw_size = fw->size / sizeof(*phytable);
1708 u32 predata, count;
françois romieubca03d52011-01-03 15:07:31 +00001709
1710 if (fw->size % sizeof(*phytable)) {
1711 netif_err(tp, probe, dev, "odd sized firmware %zd\n", fw->size);
1712 return;
1713 }
1714
hayeswang42b82dc2011-01-10 02:07:25 +00001715 for (index = 0; index < fw_size; index++) {
1716 u32 action = le32_to_cpu(phytable[index]);
1717 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00001718
hayeswang42b82dc2011-01-10 02:07:25 +00001719 switch(action & 0xf0000000) {
1720 case PHY_READ:
1721 case PHY_DATA_OR:
1722 case PHY_DATA_AND:
1723 case PHY_READ_EFUSE:
1724 case PHY_CLEAR_READCOUNT:
1725 case PHY_WRITE:
1726 case PHY_WRITE_PREVIOUS:
1727 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00001728 break;
1729
hayeswang42b82dc2011-01-10 02:07:25 +00001730 case PHY_BJMPN:
1731 if (regno > index) {
1732 netif_err(tp, probe, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001733 "Out of range of firmware\n");
hayeswang42b82dc2011-01-10 02:07:25 +00001734 return;
1735 }
1736 break;
1737 case PHY_READCOUNT_EQ_SKIP:
1738 if (index + 2 >= fw_size) {
1739 netif_err(tp, probe, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001740 "Out of range of firmware\n");
hayeswang42b82dc2011-01-10 02:07:25 +00001741 return;
1742 }
1743 break;
1744 case PHY_COMP_EQ_SKIPN:
1745 case PHY_COMP_NEQ_SKIPN:
1746 case PHY_SKIPN:
1747 if (index + 1 + regno >= fw_size) {
1748 netif_err(tp, probe, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001749 "Out of range of firmware\n");
hayeswang42b82dc2011-01-10 02:07:25 +00001750 return;
1751 }
1752 break;
1753
1754 case PHY_READ_MAC_BYTE:
1755 case PHY_WRITE_MAC_BYTE:
1756 case PHY_WRITE_ERI_WORD:
1757 default:
1758 netif_err(tp, probe, tp->dev,
1759 "Invalid action 0x%08x\n", action);
françois romieubca03d52011-01-03 15:07:31 +00001760 return;
1761 }
1762 }
1763
hayeswang42b82dc2011-01-10 02:07:25 +00001764 predata = 0;
1765 count = 0;
1766
1767 for (index = 0; index < fw_size; ) {
1768 u32 action = le32_to_cpu(phytable[index]);
françois romieubca03d52011-01-03 15:07:31 +00001769 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00001770 u32 regno = (action & 0x0fff0000) >> 16;
1771
1772 if (!action)
1773 break;
françois romieubca03d52011-01-03 15:07:31 +00001774
1775 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00001776 case PHY_READ:
1777 predata = rtl_readphy(tp, regno);
1778 count++;
1779 index++;
françois romieubca03d52011-01-03 15:07:31 +00001780 break;
hayeswang42b82dc2011-01-10 02:07:25 +00001781 case PHY_DATA_OR:
1782 predata |= data;
1783 index++;
1784 break;
1785 case PHY_DATA_AND:
1786 predata &= data;
1787 index++;
1788 break;
1789 case PHY_BJMPN:
1790 index -= regno;
1791 break;
1792 case PHY_READ_EFUSE:
1793 predata = rtl8168d_efuse_read(tp->mmio_addr, regno);
1794 index++;
1795 break;
1796 case PHY_CLEAR_READCOUNT:
1797 count = 0;
1798 index++;
1799 break;
1800 case PHY_WRITE:
1801 rtl_writephy(tp, regno, data);
1802 index++;
1803 break;
1804 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02001805 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00001806 break;
1807 case PHY_COMP_EQ_SKIPN:
1808 if (predata == data)
1809 index += regno;
1810 index++;
1811 break;
1812 case PHY_COMP_NEQ_SKIPN:
1813 if (predata != data)
1814 index += regno;
1815 index++;
1816 break;
1817 case PHY_WRITE_PREVIOUS:
1818 rtl_writephy(tp, regno, predata);
1819 index++;
1820 break;
1821 case PHY_SKIPN:
1822 index += regno + 1;
1823 break;
1824 case PHY_DELAY_MS:
1825 mdelay(data);
1826 index++;
1827 break;
1828
1829 case PHY_READ_MAC_BYTE:
1830 case PHY_WRITE_MAC_BYTE:
1831 case PHY_WRITE_ERI_WORD:
françois romieubca03d52011-01-03 15:07:31 +00001832 default:
1833 BUG();
1834 }
1835 }
1836}
1837
françois romieuf1e02ed2011-01-13 13:07:53 +00001838static void rtl_release_firmware(struct rtl8169_private *tp)
1839{
François Romieu953a12c2011-04-24 17:38:48 +02001840 if (!IS_ERR_OR_NULL(tp->fw))
1841 release_firmware(tp->fw);
1842 tp->fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00001843}
1844
François Romieu953a12c2011-04-24 17:38:48 +02001845static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00001846{
François Romieu953a12c2011-04-24 17:38:48 +02001847 const struct firmware *fw = tp->fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00001848
1849 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
François Romieu953a12c2011-04-24 17:38:48 +02001850 if (!IS_ERR_OR_NULL(fw))
1851 rtl_phy_write_fw(tp, fw);
1852}
1853
1854static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
1855{
1856 if (rtl_readphy(tp, reg) != val)
1857 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
1858 else
1859 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00001860}
1861
françois romieu4da19632011-01-03 15:07:55 +00001862static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001864 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00001865 { 0x1f, 0x0001 },
1866 { 0x06, 0x006e },
1867 { 0x08, 0x0708 },
1868 { 0x15, 0x4000 },
1869 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
françois romieu0b9b5712009-08-10 19:44:56 +00001871 { 0x1f, 0x0001 },
1872 { 0x03, 0x00a1 },
1873 { 0x02, 0x0008 },
1874 { 0x01, 0x0120 },
1875 { 0x00, 0x1000 },
1876 { 0x04, 0x0800 },
1877 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
françois romieu0b9b5712009-08-10 19:44:56 +00001879 { 0x03, 0xff41 },
1880 { 0x02, 0xdf60 },
1881 { 0x01, 0x0140 },
1882 { 0x00, 0x0077 },
1883 { 0x04, 0x7800 },
1884 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
françois romieu0b9b5712009-08-10 19:44:56 +00001886 { 0x03, 0x802f },
1887 { 0x02, 0x4f02 },
1888 { 0x01, 0x0409 },
1889 { 0x00, 0xf0f9 },
1890 { 0x04, 0x9800 },
1891 { 0x04, 0x9000 },
1892
1893 { 0x03, 0xdf01 },
1894 { 0x02, 0xdf20 },
1895 { 0x01, 0xff95 },
1896 { 0x00, 0xba00 },
1897 { 0x04, 0xa800 },
1898 { 0x04, 0xa000 },
1899
1900 { 0x03, 0xff41 },
1901 { 0x02, 0xdf20 },
1902 { 0x01, 0x0140 },
1903 { 0x00, 0x00bb },
1904 { 0x04, 0xb800 },
1905 { 0x04, 0xb000 },
1906
1907 { 0x03, 0xdf41 },
1908 { 0x02, 0xdc60 },
1909 { 0x01, 0x6340 },
1910 { 0x00, 0x007d },
1911 { 0x04, 0xd800 },
1912 { 0x04, 0xd000 },
1913
1914 { 0x03, 0xdf01 },
1915 { 0x02, 0xdf20 },
1916 { 0x01, 0x100a },
1917 { 0x00, 0xa0ff },
1918 { 0x04, 0xf800 },
1919 { 0x04, 0xf000 },
1920
1921 { 0x1f, 0x0000 },
1922 { 0x0b, 0x0000 },
1923 { 0x00, 0x9200 }
1924 };
1925
françois romieu4da19632011-01-03 15:07:55 +00001926 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927}
1928
françois romieu4da19632011-01-03 15:07:55 +00001929static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02001930{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001931 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02001932 { 0x1f, 0x0002 },
1933 { 0x01, 0x90d0 },
1934 { 0x1f, 0x0000 }
1935 };
1936
françois romieu4da19632011-01-03 15:07:55 +00001937 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001938}
1939
françois romieu4da19632011-01-03 15:07:55 +00001940static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001941{
1942 struct pci_dev *pdev = tp->pci_dev;
1943 u16 vendor_id, device_id;
1944
1945 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1946 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1947
1948 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1949 return;
1950
françois romieu4da19632011-01-03 15:07:55 +00001951 rtl_writephy(tp, 0x1f, 0x0001);
1952 rtl_writephy(tp, 0x10, 0xf01b);
1953 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00001954}
1955
françois romieu4da19632011-01-03 15:07:55 +00001956static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00001957{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001958 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00001959 { 0x1f, 0x0001 },
1960 { 0x04, 0x0000 },
1961 { 0x03, 0x00a1 },
1962 { 0x02, 0x0008 },
1963 { 0x01, 0x0120 },
1964 { 0x00, 0x1000 },
1965 { 0x04, 0x0800 },
1966 { 0x04, 0x9000 },
1967 { 0x03, 0x802f },
1968 { 0x02, 0x4f02 },
1969 { 0x01, 0x0409 },
1970 { 0x00, 0xf099 },
1971 { 0x04, 0x9800 },
1972 { 0x04, 0xa000 },
1973 { 0x03, 0xdf01 },
1974 { 0x02, 0xdf20 },
1975 { 0x01, 0xff95 },
1976 { 0x00, 0xba00 },
1977 { 0x04, 0xa800 },
1978 { 0x04, 0xf000 },
1979 { 0x03, 0xdf01 },
1980 { 0x02, 0xdf20 },
1981 { 0x01, 0x101a },
1982 { 0x00, 0xa0ff },
1983 { 0x04, 0xf800 },
1984 { 0x04, 0x0000 },
1985 { 0x1f, 0x0000 },
1986
1987 { 0x1f, 0x0001 },
1988 { 0x10, 0xf41b },
1989 { 0x14, 0xfb54 },
1990 { 0x18, 0xf5c7 },
1991 { 0x1f, 0x0000 },
1992
1993 { 0x1f, 0x0001 },
1994 { 0x17, 0x0cc0 },
1995 { 0x1f, 0x0000 }
1996 };
1997
françois romieu4da19632011-01-03 15:07:55 +00001998 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00001999
françois romieu4da19632011-01-03 15:07:55 +00002000 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002001}
2002
françois romieu4da19632011-01-03 15:07:55 +00002003static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002004{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002005 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002006 { 0x1f, 0x0001 },
2007 { 0x04, 0x0000 },
2008 { 0x03, 0x00a1 },
2009 { 0x02, 0x0008 },
2010 { 0x01, 0x0120 },
2011 { 0x00, 0x1000 },
2012 { 0x04, 0x0800 },
2013 { 0x04, 0x9000 },
2014 { 0x03, 0x802f },
2015 { 0x02, 0x4f02 },
2016 { 0x01, 0x0409 },
2017 { 0x00, 0xf099 },
2018 { 0x04, 0x9800 },
2019 { 0x04, 0xa000 },
2020 { 0x03, 0xdf01 },
2021 { 0x02, 0xdf20 },
2022 { 0x01, 0xff95 },
2023 { 0x00, 0xba00 },
2024 { 0x04, 0xa800 },
2025 { 0x04, 0xf000 },
2026 { 0x03, 0xdf01 },
2027 { 0x02, 0xdf20 },
2028 { 0x01, 0x101a },
2029 { 0x00, 0xa0ff },
2030 { 0x04, 0xf800 },
2031 { 0x04, 0x0000 },
2032 { 0x1f, 0x0000 },
2033
2034 { 0x1f, 0x0001 },
2035 { 0x0b, 0x8480 },
2036 { 0x1f, 0x0000 },
2037
2038 { 0x1f, 0x0001 },
2039 { 0x18, 0x67c7 },
2040 { 0x04, 0x2000 },
2041 { 0x03, 0x002f },
2042 { 0x02, 0x4360 },
2043 { 0x01, 0x0109 },
2044 { 0x00, 0x3022 },
2045 { 0x04, 0x2800 },
2046 { 0x1f, 0x0000 },
2047
2048 { 0x1f, 0x0001 },
2049 { 0x17, 0x0cc0 },
2050 { 0x1f, 0x0000 }
2051 };
2052
françois romieu4da19632011-01-03 15:07:55 +00002053 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002054}
2055
françois romieu4da19632011-01-03 15:07:55 +00002056static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002057{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002058 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002059 { 0x10, 0xf41b },
2060 { 0x1f, 0x0000 }
2061 };
2062
françois romieu4da19632011-01-03 15:07:55 +00002063 rtl_writephy(tp, 0x1f, 0x0001);
2064 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002065
françois romieu4da19632011-01-03 15:07:55 +00002066 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002067}
2068
françois romieu4da19632011-01-03 15:07:55 +00002069static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002070{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002071 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002072 { 0x1f, 0x0001 },
2073 { 0x10, 0xf41b },
2074 { 0x1f, 0x0000 }
2075 };
2076
françois romieu4da19632011-01-03 15:07:55 +00002077 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002078}
2079
françois romieu4da19632011-01-03 15:07:55 +00002080static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002081{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002082 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002083 { 0x1f, 0x0000 },
2084 { 0x1d, 0x0f00 },
2085 { 0x1f, 0x0002 },
2086 { 0x0c, 0x1ec8 },
2087 { 0x1f, 0x0000 }
2088 };
2089
françois romieu4da19632011-01-03 15:07:55 +00002090 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002091}
2092
françois romieu4da19632011-01-03 15:07:55 +00002093static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002094{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002095 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002096 { 0x1f, 0x0001 },
2097 { 0x1d, 0x3d98 },
2098 { 0x1f, 0x0000 }
2099 };
2100
françois romieu4da19632011-01-03 15:07:55 +00002101 rtl_writephy(tp, 0x1f, 0x0000);
2102 rtl_patchphy(tp, 0x14, 1 << 5);
2103 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002104
françois romieu4da19632011-01-03 15:07:55 +00002105 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002106}
2107
françois romieu4da19632011-01-03 15:07:55 +00002108static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002109{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002110 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002111 { 0x1f, 0x0001 },
2112 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002113 { 0x1f, 0x0002 },
2114 { 0x00, 0x88d4 },
2115 { 0x01, 0x82b1 },
2116 { 0x03, 0x7002 },
2117 { 0x08, 0x9e30 },
2118 { 0x09, 0x01f0 },
2119 { 0x0a, 0x5500 },
2120 { 0x0c, 0x00c8 },
2121 { 0x1f, 0x0003 },
2122 { 0x12, 0xc096 },
2123 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002124 { 0x1f, 0x0000 },
2125 { 0x1f, 0x0000 },
2126 { 0x09, 0x2000 },
2127 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002128 };
2129
françois romieu4da19632011-01-03 15:07:55 +00002130 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002131
françois romieu4da19632011-01-03 15:07:55 +00002132 rtl_patchphy(tp, 0x14, 1 << 5);
2133 rtl_patchphy(tp, 0x0d, 1 << 5);
2134 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002135}
2136
françois romieu4da19632011-01-03 15:07:55 +00002137static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002138{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002139 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002140 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002141 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002142 { 0x03, 0x802f },
2143 { 0x02, 0x4f02 },
2144 { 0x01, 0x0409 },
2145 { 0x00, 0xf099 },
2146 { 0x04, 0x9800 },
2147 { 0x04, 0x9000 },
2148 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002149 { 0x1f, 0x0002 },
2150 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002151 { 0x06, 0x0761 },
2152 { 0x1f, 0x0003 },
2153 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002154 { 0x1f, 0x0000 }
2155 };
2156
françois romieu4da19632011-01-03 15:07:55 +00002157 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002158
françois romieu4da19632011-01-03 15:07:55 +00002159 rtl_patchphy(tp, 0x16, 1 << 0);
2160 rtl_patchphy(tp, 0x14, 1 << 5);
2161 rtl_patchphy(tp, 0x0d, 1 << 5);
2162 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002163}
2164
françois romieu4da19632011-01-03 15:07:55 +00002165static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002166{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002167 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002168 { 0x1f, 0x0001 },
2169 { 0x12, 0x2300 },
2170 { 0x1d, 0x3d98 },
2171 { 0x1f, 0x0002 },
2172 { 0x0c, 0x7eb8 },
2173 { 0x06, 0x5461 },
2174 { 0x1f, 0x0003 },
2175 { 0x16, 0x0f0a },
2176 { 0x1f, 0x0000 }
2177 };
2178
françois romieu4da19632011-01-03 15:07:55 +00002179 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002180
françois romieu4da19632011-01-03 15:07:55 +00002181 rtl_patchphy(tp, 0x16, 1 << 0);
2182 rtl_patchphy(tp, 0x14, 1 << 5);
2183 rtl_patchphy(tp, 0x0d, 1 << 5);
2184 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002185}
2186
françois romieu4da19632011-01-03 15:07:55 +00002187static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002188{
françois romieu4da19632011-01-03 15:07:55 +00002189 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002190}
2191
françois romieubca03d52011-01-03 15:07:31 +00002192static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002193{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002194 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002195 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002196 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002197 { 0x06, 0x4064 },
2198 { 0x07, 0x2863 },
2199 { 0x08, 0x059c },
2200 { 0x09, 0x26b4 },
2201 { 0x0a, 0x6a19 },
2202 { 0x0b, 0xdcc8 },
2203 { 0x10, 0xf06d },
2204 { 0x14, 0x7f68 },
2205 { 0x18, 0x7fd9 },
2206 { 0x1c, 0xf0ff },
2207 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002208 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002209 { 0x12, 0xf49f },
2210 { 0x13, 0x070b },
2211 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002212 { 0x14, 0x94c0 },
2213
2214 /*
2215 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002216 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002217 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002218 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002219 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002220 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002221 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002222 { 0x06, 0x5561 },
2223
2224 /*
2225 * Can not link to 1Gbps with bad cable
2226 * Decrease SNR threshold form 21.07dB to 19.04dB
2227 */
2228 { 0x1f, 0x0001 },
2229 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002230
2231 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002232 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002233 };
françois romieubca03d52011-01-03 15:07:31 +00002234 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu5b538df2008-07-20 16:22:45 +02002235
françois romieu4da19632011-01-03 15:07:55 +00002236 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002237
françois romieubca03d52011-01-03 15:07:31 +00002238 /*
2239 * Rx Error Issue
2240 * Fine Tune Switching regulator parameter
2241 */
françois romieu4da19632011-01-03 15:07:55 +00002242 rtl_writephy(tp, 0x1f, 0x0002);
2243 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2244 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002245
françois romieudaf9df62009-10-07 12:44:20 +00002246 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002247 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002248 { 0x1f, 0x0002 },
2249 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002250 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002251 { 0x05, 0x8330 },
2252 { 0x06, 0x669a },
2253 { 0x1f, 0x0002 }
2254 };
2255 int val;
2256
françois romieu4da19632011-01-03 15:07:55 +00002257 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002258
françois romieu4da19632011-01-03 15:07:55 +00002259 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002260
2261 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002262 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002263 0x0065, 0x0066, 0x0067, 0x0068,
2264 0x0069, 0x006a, 0x006b, 0x006c
2265 };
2266 int i;
2267
françois romieu4da19632011-01-03 15:07:55 +00002268 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002269
2270 val &= 0xff00;
2271 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002272 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002273 }
2274 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002275 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002276 { 0x1f, 0x0002 },
2277 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002278 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002279 { 0x05, 0x8330 },
2280 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002281 };
2282
françois romieu4da19632011-01-03 15:07:55 +00002283 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002284 }
2285
françois romieubca03d52011-01-03 15:07:31 +00002286 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002287 rtl_writephy(tp, 0x1f, 0x0002);
2288 rtl_patchphy(tp, 0x0d, 0x0300);
2289 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002290
françois romieubca03d52011-01-03 15:07:31 +00002291 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002292 rtl_writephy(tp, 0x1f, 0x0002);
2293 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2294 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002295
françois romieu4da19632011-01-03 15:07:55 +00002296 rtl_writephy(tp, 0x1f, 0x0005);
2297 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002298
2299 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002300
françois romieu4da19632011-01-03 15:07:55 +00002301 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002302}
2303
françois romieubca03d52011-01-03 15:07:31 +00002304static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002305{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002306 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002307 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002308 { 0x1f, 0x0001 },
2309 { 0x06, 0x4064 },
2310 { 0x07, 0x2863 },
2311 { 0x08, 0x059c },
2312 { 0x09, 0x26b4 },
2313 { 0x0a, 0x6a19 },
2314 { 0x0b, 0xdcc8 },
2315 { 0x10, 0xf06d },
2316 { 0x14, 0x7f68 },
2317 { 0x18, 0x7fd9 },
2318 { 0x1c, 0xf0ff },
2319 { 0x1d, 0x3d9c },
2320 { 0x1f, 0x0003 },
2321 { 0x12, 0xf49f },
2322 { 0x13, 0x070b },
2323 { 0x1a, 0x05ad },
2324 { 0x14, 0x94c0 },
2325
françois romieubca03d52011-01-03 15:07:31 +00002326 /*
2327 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002328 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002329 */
françois romieudaf9df62009-10-07 12:44:20 +00002330 { 0x1f, 0x0002 },
2331 { 0x06, 0x5561 },
2332 { 0x1f, 0x0005 },
2333 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002334 { 0x06, 0x5561 },
2335
2336 /*
2337 * Can not link to 1Gbps with bad cable
2338 * Decrease SNR threshold form 21.07dB to 19.04dB
2339 */
2340 { 0x1f, 0x0001 },
2341 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002342
2343 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002344 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002345 };
françois romieubca03d52011-01-03 15:07:31 +00002346 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00002347
françois romieu4da19632011-01-03 15:07:55 +00002348 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002349
2350 if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002351 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002352 { 0x1f, 0x0002 },
2353 { 0x05, 0x669a },
2354 { 0x1f, 0x0005 },
2355 { 0x05, 0x8330 },
2356 { 0x06, 0x669a },
2357
2358 { 0x1f, 0x0002 }
2359 };
2360 int val;
2361
françois romieu4da19632011-01-03 15:07:55 +00002362 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002363
françois romieu4da19632011-01-03 15:07:55 +00002364 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002365 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002366 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002367 0x0065, 0x0066, 0x0067, 0x0068,
2368 0x0069, 0x006a, 0x006b, 0x006c
2369 };
2370 int i;
2371
françois romieu4da19632011-01-03 15:07:55 +00002372 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002373
2374 val &= 0xff00;
2375 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002376 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002377 }
2378 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002379 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002380 { 0x1f, 0x0002 },
2381 { 0x05, 0x2642 },
2382 { 0x1f, 0x0005 },
2383 { 0x05, 0x8330 },
2384 { 0x06, 0x2642 }
2385 };
2386
françois romieu4da19632011-01-03 15:07:55 +00002387 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002388 }
2389
françois romieubca03d52011-01-03 15:07:31 +00002390 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002391 rtl_writephy(tp, 0x1f, 0x0002);
2392 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2393 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002394
françois romieubca03d52011-01-03 15:07:31 +00002395 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002396 rtl_writephy(tp, 0x1f, 0x0002);
2397 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002398
françois romieu4da19632011-01-03 15:07:55 +00002399 rtl_writephy(tp, 0x1f, 0x0005);
2400 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002401
2402 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002403
françois romieu4da19632011-01-03 15:07:55 +00002404 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002405}
2406
françois romieu4da19632011-01-03 15:07:55 +00002407static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002408{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002409 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002410 { 0x1f, 0x0002 },
2411 { 0x10, 0x0008 },
2412 { 0x0d, 0x006c },
2413
2414 { 0x1f, 0x0000 },
2415 { 0x0d, 0xf880 },
2416
2417 { 0x1f, 0x0001 },
2418 { 0x17, 0x0cc0 },
2419
2420 { 0x1f, 0x0001 },
2421 { 0x0b, 0xa4d8 },
2422 { 0x09, 0x281c },
2423 { 0x07, 0x2883 },
2424 { 0x0a, 0x6b35 },
2425 { 0x1d, 0x3da4 },
2426 { 0x1c, 0xeffd },
2427 { 0x14, 0x7f52 },
2428 { 0x18, 0x7fc6 },
2429 { 0x08, 0x0601 },
2430 { 0x06, 0x4063 },
2431 { 0x10, 0xf074 },
2432 { 0x1f, 0x0003 },
2433 { 0x13, 0x0789 },
2434 { 0x12, 0xf4bd },
2435 { 0x1a, 0x04fd },
2436 { 0x14, 0x84b0 },
2437 { 0x1f, 0x0000 },
2438 { 0x00, 0x9200 },
2439
2440 { 0x1f, 0x0005 },
2441 { 0x01, 0x0340 },
2442 { 0x1f, 0x0001 },
2443 { 0x04, 0x4000 },
2444 { 0x03, 0x1d21 },
2445 { 0x02, 0x0c32 },
2446 { 0x01, 0x0200 },
2447 { 0x00, 0x5554 },
2448 { 0x04, 0x4800 },
2449 { 0x04, 0x4000 },
2450 { 0x04, 0xf000 },
2451 { 0x03, 0xdf01 },
2452 { 0x02, 0xdf20 },
2453 { 0x01, 0x101a },
2454 { 0x00, 0xa0ff },
2455 { 0x04, 0xf800 },
2456 { 0x04, 0xf000 },
2457 { 0x1f, 0x0000 },
2458
2459 { 0x1f, 0x0007 },
2460 { 0x1e, 0x0023 },
2461 { 0x16, 0x0000 },
2462 { 0x1f, 0x0000 }
2463 };
2464
françois romieu4da19632011-01-03 15:07:55 +00002465 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002466}
2467
françois romieue6de30d2011-01-03 15:08:37 +00002468static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2469{
2470 static const struct phy_reg phy_reg_init[] = {
2471 { 0x1f, 0x0001 },
2472 { 0x17, 0x0cc0 },
2473
2474 { 0x1f, 0x0007 },
2475 { 0x1e, 0x002d },
2476 { 0x18, 0x0040 },
2477 { 0x1f, 0x0000 }
2478 };
2479
2480 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2481 rtl_patchphy(tp, 0x0d, 1 << 5);
2482}
2483
hayeswang01dc7fe2011-03-21 01:50:28 +00002484static void rtl8168e_hw_phy_config(struct rtl8169_private *tp)
2485{
2486 static const struct phy_reg phy_reg_init[] = {
2487 /* Enable Delay cap */
2488 { 0x1f, 0x0005 },
2489 { 0x05, 0x8b80 },
2490 { 0x06, 0xc896 },
2491 { 0x1f, 0x0000 },
2492
2493 /* Channel estimation fine tune */
2494 { 0x1f, 0x0001 },
2495 { 0x0b, 0x6c20 },
2496 { 0x07, 0x2872 },
2497 { 0x1c, 0xefff },
2498 { 0x1f, 0x0003 },
2499 { 0x14, 0x6420 },
2500 { 0x1f, 0x0000 },
2501
2502 /* Update PFM & 10M TX idle timer */
2503 { 0x1f, 0x0007 },
2504 { 0x1e, 0x002f },
2505 { 0x15, 0x1919 },
2506 { 0x1f, 0x0000 },
2507
2508 { 0x1f, 0x0007 },
2509 { 0x1e, 0x00ac },
2510 { 0x18, 0x0006 },
2511 { 0x1f, 0x0000 }
2512 };
2513
Francois Romieu15ecd032011-04-27 13:52:22 -07002514 rtl_apply_firmware(tp);
2515
hayeswang01dc7fe2011-03-21 01:50:28 +00002516 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2517
2518 /* DCO enable for 10M IDLE Power */
2519 rtl_writephy(tp, 0x1f, 0x0007);
2520 rtl_writephy(tp, 0x1e, 0x0023);
2521 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
2522 rtl_writephy(tp, 0x1f, 0x0000);
2523
2524 /* For impedance matching */
2525 rtl_writephy(tp, 0x1f, 0x0002);
2526 rtl_w1w0_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002527 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002528
2529 /* PHY auto speed down */
2530 rtl_writephy(tp, 0x1f, 0x0007);
2531 rtl_writephy(tp, 0x1e, 0x002d);
2532 rtl_w1w0_phy(tp, 0x18, 0x0050, 0x0000);
2533 rtl_writephy(tp, 0x1f, 0x0000);
2534 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
2535
2536 rtl_writephy(tp, 0x1f, 0x0005);
2537 rtl_writephy(tp, 0x05, 0x8b86);
2538 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
2539 rtl_writephy(tp, 0x1f, 0x0000);
2540
2541 rtl_writephy(tp, 0x1f, 0x0005);
2542 rtl_writephy(tp, 0x05, 0x8b85);
2543 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
2544 rtl_writephy(tp, 0x1f, 0x0007);
2545 rtl_writephy(tp, 0x1e, 0x0020);
2546 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x1100);
2547 rtl_writephy(tp, 0x1f, 0x0006);
2548 rtl_writephy(tp, 0x00, 0x5a00);
2549 rtl_writephy(tp, 0x1f, 0x0000);
2550 rtl_writephy(tp, 0x0d, 0x0007);
2551 rtl_writephy(tp, 0x0e, 0x003c);
2552 rtl_writephy(tp, 0x0d, 0x4007);
2553 rtl_writephy(tp, 0x0e, 0x0000);
2554 rtl_writephy(tp, 0x0d, 0x0000);
2555}
2556
françois romieu4da19632011-01-03 15:07:55 +00002557static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02002558{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002559 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02002560 { 0x1f, 0x0003 },
2561 { 0x08, 0x441d },
2562 { 0x01, 0x9100 },
2563 { 0x1f, 0x0000 }
2564 };
2565
françois romieu4da19632011-01-03 15:07:55 +00002566 rtl_writephy(tp, 0x1f, 0x0000);
2567 rtl_patchphy(tp, 0x11, 1 << 12);
2568 rtl_patchphy(tp, 0x19, 1 << 13);
2569 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002570
françois romieu4da19632011-01-03 15:07:55 +00002571 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02002572}
2573
Hayes Wang5a5e4442011-02-22 17:26:21 +08002574static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
2575{
2576 static const struct phy_reg phy_reg_init[] = {
2577 { 0x1f, 0x0005 },
2578 { 0x1a, 0x0000 },
2579 { 0x1f, 0x0000 },
2580
2581 { 0x1f, 0x0004 },
2582 { 0x1c, 0x0000 },
2583 { 0x1f, 0x0000 },
2584
2585 { 0x1f, 0x0001 },
2586 { 0x15, 0x7701 },
2587 { 0x1f, 0x0000 }
2588 };
2589
2590 /* Disable ALDPS before ram code */
2591 rtl_writephy(tp, 0x1f, 0x0000);
2592 rtl_writephy(tp, 0x18, 0x0310);
2593 msleep(100);
2594
François Romieu953a12c2011-04-24 17:38:48 +02002595 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08002596
2597 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2598}
2599
Francois Romieu5615d9f2007-08-17 17:50:46 +02002600static void rtl_hw_phy_config(struct net_device *dev)
2601{
2602 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002603
2604 rtl8169_print_mac_version(tp);
2605
2606 switch (tp->mac_version) {
2607 case RTL_GIGA_MAC_VER_01:
2608 break;
2609 case RTL_GIGA_MAC_VER_02:
2610 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00002611 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002612 break;
2613 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00002614 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002615 break;
françois romieu2e9558562009-08-10 19:44:19 +00002616 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00002617 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002618 break;
françois romieu8c7006a2009-08-10 19:43:29 +00002619 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00002620 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00002621 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02002622 case RTL_GIGA_MAC_VER_07:
2623 case RTL_GIGA_MAC_VER_08:
2624 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00002625 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02002626 break;
Francois Romieu236b8082008-05-30 16:11:48 +02002627 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00002628 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002629 break;
2630 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00002631 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002632 break;
2633 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00002634 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02002635 break;
Francois Romieu867763c2007-08-17 18:21:58 +02002636 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00002637 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002638 break;
2639 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00002640 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02002641 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02002642 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00002643 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002644 break;
Francois Romieu197ff762008-06-28 13:16:02 +02002645 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00002646 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02002647 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02002648 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00002649 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002650 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002651 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002652 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00002653 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02002654 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02002655 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00002656 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002657 break;
2658 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00002659 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00002660 break;
2661 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00002662 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02002663 break;
françois romieue6de30d2011-01-03 15:08:37 +00002664 case RTL_GIGA_MAC_VER_28:
2665 rtl8168d_4_hw_phy_config(tp);
2666 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08002667 case RTL_GIGA_MAC_VER_29:
2668 case RTL_GIGA_MAC_VER_30:
2669 rtl8105e_hw_phy_config(tp);
2670 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02002671 case RTL_GIGA_MAC_VER_31:
2672 /* None. */
2673 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00002674 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00002675 case RTL_GIGA_MAC_VER_33:
Francois Romieu15ecd032011-04-27 13:52:22 -07002676 rtl8168e_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00002677 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02002678
Francois Romieu5615d9f2007-08-17 17:50:46 +02002679 default:
2680 break;
2681 }
2682}
2683
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684static void rtl8169_phy_timer(unsigned long __opaque)
2685{
2686 struct net_device *dev = (struct net_device *)__opaque;
2687 struct rtl8169_private *tp = netdev_priv(dev);
2688 struct timer_list *timer = &tp->timer;
2689 void __iomem *ioaddr = tp->mmio_addr;
2690 unsigned long timeout = RTL8169_PHY_TIMEOUT;
2691
Francois Romieubcf0bf92006-07-26 23:14:13 +02002692 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002694 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 return;
2696
2697 spin_lock_irq(&tp->lock);
2698
françois romieu4da19632011-01-03 15:07:55 +00002699 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02002700 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 * A busy loop could burn quite a few cycles on nowadays CPU.
2702 * Let's delay the execution of the timer for a few ticks.
2703 */
2704 timeout = HZ/10;
2705 goto out_mod_timer;
2706 }
2707
2708 if (tp->link_ok(ioaddr))
2709 goto out_unlock;
2710
Joe Perchesbf82c182010-02-09 11:49:50 +00002711 netif_warn(tp, link, dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
françois romieu4da19632011-01-03 15:07:55 +00002713 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714
2715out_mod_timer:
2716 mod_timer(timer, jiffies + timeout);
2717out_unlock:
2718 spin_unlock_irq(&tp->lock);
2719}
2720
2721static inline void rtl8169_delete_timer(struct net_device *dev)
2722{
2723 struct rtl8169_private *tp = netdev_priv(dev);
2724 struct timer_list *timer = &tp->timer;
2725
Francois Romieue179bb72007-08-17 15:05:21 +02002726 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 return;
2728
2729 del_timer_sync(timer);
2730}
2731
2732static inline void rtl8169_request_timer(struct net_device *dev)
2733{
2734 struct rtl8169_private *tp = netdev_priv(dev);
2735 struct timer_list *timer = &tp->timer;
2736
Francois Romieue179bb72007-08-17 15:05:21 +02002737 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 return;
2739
Francois Romieu2efa53f2007-03-09 00:00:05 +01002740 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741}
2742
2743#ifdef CONFIG_NET_POLL_CONTROLLER
2744/*
2745 * Polling 'interrupt' - used by things like netconsole to send skbs
2746 * without having to re-enable interrupts. It's not called while
2747 * the interrupt routine is executing.
2748 */
2749static void rtl8169_netpoll(struct net_device *dev)
2750{
2751 struct rtl8169_private *tp = netdev_priv(dev);
2752 struct pci_dev *pdev = tp->pci_dev;
2753
2754 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01002755 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 enable_irq(pdev->irq);
2757}
2758#endif
2759
2760static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
2761 void __iomem *ioaddr)
2762{
2763 iounmap(ioaddr);
2764 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00002765 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 pci_disable_device(pdev);
2767 free_netdev(dev);
2768}
2769
Francois Romieubf793292006-11-01 00:53:05 +01002770static void rtl8169_phy_reset(struct net_device *dev,
2771 struct rtl8169_private *tp)
2772{
Francois Romieu07d3f512007-02-21 22:40:46 +01002773 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01002774
françois romieu4da19632011-01-03 15:07:55 +00002775 tp->phy_reset_enable(tp);
Francois Romieubf793292006-11-01 00:53:05 +01002776 for (i = 0; i < 100; i++) {
françois romieu4da19632011-01-03 15:07:55 +00002777 if (!tp->phy_reset_pending(tp))
Francois Romieubf793292006-11-01 00:53:05 +01002778 return;
2779 msleep(1);
2780 }
Joe Perchesbf82c182010-02-09 11:49:50 +00002781 netif_err(tp, link, dev, "PHY reset failed\n");
Francois Romieubf793292006-11-01 00:53:05 +01002782}
2783
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002784static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002786 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002787
Francois Romieu5615d9f2007-08-17 17:50:46 +02002788 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002789
Marcus Sundberg773328942008-07-10 21:28:08 +02002790 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2791 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2792 RTL_W8(0x82, 0x01);
2793 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002794
Francois Romieu6dccd162007-02-13 23:38:05 +01002795 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2796
2797 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
2798 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002799
Francois Romieubcf0bf92006-07-26 23:14:13 +02002800 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002801 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
2802 RTL_W8(0x82, 0x01);
2803 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00002804 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002805 }
2806
Francois Romieubf793292006-11-01 00:53:05 +01002807 rtl8169_phy_reset(dev, tp);
2808
Oliver Neukum54405cd2011-01-06 21:55:13 +01002809 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002810 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
2811 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
2812 (tp->mii.supports_gmii ?
2813 ADVERTISED_1000baseT_Half |
2814 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002815
Joe Perchesbf82c182010-02-09 11:49:50 +00002816 if (RTL_R8(PHYstatus) & TBI_Enable)
2817 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002818}
2819
Francois Romieu773d2022007-01-31 23:47:43 +01002820static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2821{
2822 void __iomem *ioaddr = tp->mmio_addr;
2823 u32 high;
2824 u32 low;
2825
2826 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
2827 high = addr[4] | (addr[5] << 8);
2828
2829 spin_lock_irq(&tp->lock);
2830
2831 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00002832
Francois Romieu773d2022007-01-31 23:47:43 +01002833 RTL_W32(MAC4, high);
françois romieu908ba2b2010-04-26 11:42:58 +00002834 RTL_R32(MAC4);
2835
Francois Romieu78f1cd02010-03-27 19:35:46 -07002836 RTL_W32(MAC0, low);
françois romieu908ba2b2010-04-26 11:42:58 +00002837 RTL_R32(MAC0);
2838
Francois Romieu773d2022007-01-31 23:47:43 +01002839 RTL_W8(Cfg9346, Cfg9346_Lock);
2840
2841 spin_unlock_irq(&tp->lock);
2842}
2843
2844static int rtl_set_mac_address(struct net_device *dev, void *p)
2845{
2846 struct rtl8169_private *tp = netdev_priv(dev);
2847 struct sockaddr *addr = p;
2848
2849 if (!is_valid_ether_addr(addr->sa_data))
2850 return -EADDRNOTAVAIL;
2851
2852 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2853
2854 rtl_rar_set(tp, dev->dev_addr);
2855
2856 return 0;
2857}
2858
Francois Romieu5f787a12006-08-17 13:02:36 +02002859static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2860{
2861 struct rtl8169_private *tp = netdev_priv(dev);
2862 struct mii_ioctl_data *data = if_mii(ifr);
2863
Francois Romieu8b4ab282008-11-19 22:05:25 -08002864 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
2865}
Francois Romieu5f787a12006-08-17 13:02:36 +02002866
Francois Romieucecb5fd2011-04-01 10:21:07 +02002867static int rtl_xmii_ioctl(struct rtl8169_private *tp,
2868 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08002869{
Francois Romieu5f787a12006-08-17 13:02:36 +02002870 switch (cmd) {
2871 case SIOCGMIIPHY:
2872 data->phy_id = 32; /* Internal PHY */
2873 return 0;
2874
2875 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002876 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02002877 return 0;
2878
2879 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00002880 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02002881 return 0;
2882 }
2883 return -EOPNOTSUPP;
2884}
2885
Francois Romieu8b4ab282008-11-19 22:05:25 -08002886static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2887{
2888 return -EOPNOTSUPP;
2889}
2890
Francois Romieu0e485152007-02-20 00:00:26 +01002891static const struct rtl_cfg_info {
2892 void (*hw_start)(struct net_device *);
2893 unsigned int region;
2894 unsigned int align;
2895 u16 intr_event;
2896 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002897 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002898 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002899} rtl_cfg_infos [] = {
2900 [RTL_CFG_0] = {
2901 .hw_start = rtl_hw_start_8169,
2902 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002903 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002904 .intr_event = SYSErr | LinkChg | RxOverflow |
2905 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002906 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002907 .features = RTL_FEATURE_GMII,
2908 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002909 },
2910 [RTL_CFG_1] = {
2911 .hw_start = rtl_hw_start_8168,
2912 .region = 2,
2913 .align = 8,
françois romieu53f57352010-11-08 13:23:05 +00002914 .intr_event = SYSErr | LinkChg | RxOverflow |
Francois Romieu0e485152007-02-20 00:00:26 +01002915 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002916 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002917 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2918 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002919 },
2920 [RTL_CFG_2] = {
2921 .hw_start = rtl_hw_start_8101,
2922 .region = 2,
2923 .align = 8,
2924 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2925 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002926 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002927 .features = RTL_FEATURE_MSI,
2928 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002929 }
2930};
2931
Francois Romieufbac58f2007-10-04 22:51:38 +02002932/* Cfg9346_Unlock assumed. */
2933static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2934 const struct rtl_cfg_info *cfg)
2935{
2936 unsigned msi = 0;
2937 u8 cfg2;
2938
2939 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002940 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002941 if (pci_enable_msi(pdev)) {
2942 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2943 } else {
2944 cfg2 |= MSIEnable;
2945 msi = RTL_FEATURE_MSI;
2946 }
2947 }
2948 RTL_W8(Config2, cfg2);
2949 return msi;
2950}
2951
2952static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2953{
2954 if (tp->features & RTL_FEATURE_MSI) {
2955 pci_disable_msi(pdev);
2956 tp->features &= ~RTL_FEATURE_MSI;
2957 }
2958}
2959
Francois Romieu8b4ab282008-11-19 22:05:25 -08002960static const struct net_device_ops rtl8169_netdev_ops = {
2961 .ndo_open = rtl8169_open,
2962 .ndo_stop = rtl8169_close,
2963 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002964 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002965 .ndo_tx_timeout = rtl8169_tx_timeout,
2966 .ndo_validate_addr = eth_validate_addr,
2967 .ndo_change_mtu = rtl8169_change_mtu,
Michał Mirosław350fb322011-04-08 06:35:56 +00002968 .ndo_fix_features = rtl8169_fix_features,
2969 .ndo_set_features = rtl8169_set_features,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002970 .ndo_set_mac_address = rtl_set_mac_address,
2971 .ndo_do_ioctl = rtl8169_ioctl,
2972 .ndo_set_multicast_list = rtl_set_rx_mode,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002973#ifdef CONFIG_NET_POLL_CONTROLLER
2974 .ndo_poll_controller = rtl8169_netpoll,
2975#endif
2976
2977};
2978
françois romieuc0e45c12011-01-03 15:08:04 +00002979static void __devinit rtl_init_mdio_ops(struct rtl8169_private *tp)
2980{
2981 struct mdio_ops *ops = &tp->mdio_ops;
2982
2983 switch (tp->mac_version) {
2984 case RTL_GIGA_MAC_VER_27:
2985 ops->write = r8168dp_1_mdio_write;
2986 ops->read = r8168dp_1_mdio_read;
2987 break;
françois romieue6de30d2011-01-03 15:08:37 +00002988 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00002989 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00002990 ops->write = r8168dp_2_mdio_write;
2991 ops->read = r8168dp_2_mdio_read;
2992 break;
françois romieuc0e45c12011-01-03 15:08:04 +00002993 default:
2994 ops->write = r8169_mdio_write;
2995 ops->read = r8169_mdio_read;
2996 break;
2997 }
2998}
2999
françois romieu065c27c2011-01-03 15:08:12 +00003000static void r810x_phy_power_down(struct rtl8169_private *tp)
3001{
3002 rtl_writephy(tp, 0x1f, 0x0000);
3003 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3004}
3005
3006static void r810x_phy_power_up(struct rtl8169_private *tp)
3007{
3008 rtl_writephy(tp, 0x1f, 0x0000);
3009 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3010}
3011
3012static void r810x_pll_power_down(struct rtl8169_private *tp)
3013{
3014 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
3015 rtl_writephy(tp, 0x1f, 0x0000);
3016 rtl_writephy(tp, MII_BMCR, 0x0000);
3017 return;
3018 }
3019
3020 r810x_phy_power_down(tp);
3021}
3022
3023static void r810x_pll_power_up(struct rtl8169_private *tp)
3024{
3025 r810x_phy_power_up(tp);
3026}
3027
3028static void r8168_phy_power_up(struct rtl8169_private *tp)
3029{
3030 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003031 switch (tp->mac_version) {
3032 case RTL_GIGA_MAC_VER_11:
3033 case RTL_GIGA_MAC_VER_12:
3034 case RTL_GIGA_MAC_VER_17:
3035 case RTL_GIGA_MAC_VER_18:
3036 case RTL_GIGA_MAC_VER_19:
3037 case RTL_GIGA_MAC_VER_20:
3038 case RTL_GIGA_MAC_VER_21:
3039 case RTL_GIGA_MAC_VER_22:
3040 case RTL_GIGA_MAC_VER_23:
3041 case RTL_GIGA_MAC_VER_24:
3042 case RTL_GIGA_MAC_VER_25:
3043 case RTL_GIGA_MAC_VER_26:
3044 case RTL_GIGA_MAC_VER_27:
3045 case RTL_GIGA_MAC_VER_28:
3046 case RTL_GIGA_MAC_VER_31:
3047 rtl_writephy(tp, 0x0e, 0x0000);
3048 break;
3049 default:
3050 break;
3051 }
françois romieu065c27c2011-01-03 15:08:12 +00003052 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3053}
3054
3055static void r8168_phy_power_down(struct rtl8169_private *tp)
3056{
3057 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003058 switch (tp->mac_version) {
3059 case RTL_GIGA_MAC_VER_32:
3060 case RTL_GIGA_MAC_VER_33:
3061 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
3062 break;
3063
3064 case RTL_GIGA_MAC_VER_11:
3065 case RTL_GIGA_MAC_VER_12:
3066 case RTL_GIGA_MAC_VER_17:
3067 case RTL_GIGA_MAC_VER_18:
3068 case RTL_GIGA_MAC_VER_19:
3069 case RTL_GIGA_MAC_VER_20:
3070 case RTL_GIGA_MAC_VER_21:
3071 case RTL_GIGA_MAC_VER_22:
3072 case RTL_GIGA_MAC_VER_23:
3073 case RTL_GIGA_MAC_VER_24:
3074 case RTL_GIGA_MAC_VER_25:
3075 case RTL_GIGA_MAC_VER_26:
3076 case RTL_GIGA_MAC_VER_27:
3077 case RTL_GIGA_MAC_VER_28:
3078 case RTL_GIGA_MAC_VER_31:
3079 rtl_writephy(tp, 0x0e, 0x0200);
3080 default:
3081 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3082 break;
3083 }
françois romieu065c27c2011-01-03 15:08:12 +00003084}
3085
3086static void r8168_pll_power_down(struct rtl8169_private *tp)
3087{
3088 void __iomem *ioaddr = tp->mmio_addr;
3089
Francois Romieucecb5fd2011-04-01 10:21:07 +02003090 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
3091 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3092 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
hayeswang4804b3b2011-03-21 01:50:29 +00003093 r8168dp_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00003094 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08003095 }
françois romieu065c27c2011-01-03 15:08:12 +00003096
Francois Romieucecb5fd2011-04-01 10:21:07 +02003097 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
3098 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00003099 (RTL_R16(CPlusCmd) & ASF)) {
3100 return;
3101 }
3102
hayeswang01dc7fe2011-03-21 01:50:28 +00003103 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3104 tp->mac_version == RTL_GIGA_MAC_VER_33)
3105 rtl_ephy_write(ioaddr, 0x19, 0xff64);
3106
françois romieu065c27c2011-01-03 15:08:12 +00003107 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
3108 rtl_writephy(tp, 0x1f, 0x0000);
3109 rtl_writephy(tp, MII_BMCR, 0x0000);
3110
3111 RTL_W32(RxConfig, RTL_R32(RxConfig) |
3112 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3113 return;
3114 }
3115
3116 r8168_phy_power_down(tp);
3117
3118 switch (tp->mac_version) {
3119 case RTL_GIGA_MAC_VER_25:
3120 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08003121 case RTL_GIGA_MAC_VER_27:
3122 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003123 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00003124 case RTL_GIGA_MAC_VER_32:
3125 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00003126 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
3127 break;
3128 }
3129}
3130
3131static void r8168_pll_power_up(struct rtl8169_private *tp)
3132{
3133 void __iomem *ioaddr = tp->mmio_addr;
3134
Francois Romieucecb5fd2011-04-01 10:21:07 +02003135 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
3136 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3137 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
hayeswang4804b3b2011-03-21 01:50:29 +00003138 r8168dp_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00003139 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08003140 }
françois romieu065c27c2011-01-03 15:08:12 +00003141
3142 switch (tp->mac_version) {
3143 case RTL_GIGA_MAC_VER_25:
3144 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08003145 case RTL_GIGA_MAC_VER_27:
3146 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003147 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00003148 case RTL_GIGA_MAC_VER_32:
3149 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00003150 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
3151 break;
3152 }
3153
3154 r8168_phy_power_up(tp);
3155}
3156
3157static void rtl_pll_power_op(struct rtl8169_private *tp,
3158 void (*op)(struct rtl8169_private *))
3159{
3160 if (op)
3161 op(tp);
3162}
3163
3164static void rtl_pll_power_down(struct rtl8169_private *tp)
3165{
3166 rtl_pll_power_op(tp, tp->pll_power_ops.down);
3167}
3168
3169static void rtl_pll_power_up(struct rtl8169_private *tp)
3170{
3171 rtl_pll_power_op(tp, tp->pll_power_ops.up);
3172}
3173
3174static void __devinit rtl_init_pll_power_ops(struct rtl8169_private *tp)
3175{
3176 struct pll_power_ops *ops = &tp->pll_power_ops;
3177
3178 switch (tp->mac_version) {
3179 case RTL_GIGA_MAC_VER_07:
3180 case RTL_GIGA_MAC_VER_08:
3181 case RTL_GIGA_MAC_VER_09:
3182 case RTL_GIGA_MAC_VER_10:
3183 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08003184 case RTL_GIGA_MAC_VER_29:
3185 case RTL_GIGA_MAC_VER_30:
françois romieu065c27c2011-01-03 15:08:12 +00003186 ops->down = r810x_pll_power_down;
3187 ops->up = r810x_pll_power_up;
3188 break;
3189
3190 case RTL_GIGA_MAC_VER_11:
3191 case RTL_GIGA_MAC_VER_12:
3192 case RTL_GIGA_MAC_VER_17:
3193 case RTL_GIGA_MAC_VER_18:
3194 case RTL_GIGA_MAC_VER_19:
3195 case RTL_GIGA_MAC_VER_20:
3196 case RTL_GIGA_MAC_VER_21:
3197 case RTL_GIGA_MAC_VER_22:
3198 case RTL_GIGA_MAC_VER_23:
3199 case RTL_GIGA_MAC_VER_24:
3200 case RTL_GIGA_MAC_VER_25:
3201 case RTL_GIGA_MAC_VER_26:
3202 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00003203 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003204 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00003205 case RTL_GIGA_MAC_VER_32:
3206 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00003207 ops->down = r8168_pll_power_down;
3208 ops->up = r8168_pll_power_up;
3209 break;
3210
3211 default:
3212 ops->down = NULL;
3213 ops->up = NULL;
3214 break;
3215 }
3216}
3217
Francois Romieu6f43adc2011-04-29 15:05:51 +02003218static void rtl_hw_reset(struct rtl8169_private *tp)
3219{
3220 void __iomem *ioaddr = tp->mmio_addr;
3221 int i;
3222
3223 /* Soft reset the chip. */
3224 RTL_W8(ChipCmd, CmdReset);
3225
3226 /* Check that the chip has finished the reset. */
3227 for (i = 0; i < 100; i++) {
3228 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
3229 break;
3230 msleep_interruptible(1);
3231 }
3232}
3233
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003234static int __devinit
3235rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
3236{
Francois Romieu0e485152007-02-20 00:00:26 +01003237 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
3238 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02003240 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003241 struct net_device *dev;
3242 void __iomem *ioaddr;
Francois Romieu2b7b4312011-04-18 22:53:24 -07003243 int chipset, i;
Francois Romieu07d3f512007-02-21 22:40:46 +01003244 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003246 if (netif_msg_drv(&debug)) {
3247 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
3248 MODULENAME, RTL8169_VERSION);
3249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003252 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003253 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04003254 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003255 rc = -ENOMEM;
3256 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 }
3258
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003260 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00003262 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02003263 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003264 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265
Francois Romieuccdffb92008-07-26 14:26:06 +02003266 mii = &tp->mii;
3267 mii->dev = dev;
3268 mii->mdio_read = rtl_mdio_read;
3269 mii->mdio_write = rtl_mdio_write;
3270 mii->phy_id_mask = 0x1f;
3271 mii->reg_num_mask = 0x1f;
3272 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
3273
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +00003274 /* disable ASPM completely as that cause random device stop working
3275 * problems as well as full system hangs for some PCIe devices users */
3276 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
3277 PCIE_LINK_STATE_CLKPM);
3278
Linus Torvalds1da177e2005-04-16 15:20:36 -07003279 /* enable device (incl. PCI PM wakeup and hotplug setup) */
3280 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003281 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003282 netif_err(tp, probe, dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003283 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284 }
3285
françois romieu87aeec72010-04-26 11:42:06 +00003286 if (pci_set_mwi(pdev) < 0)
3287 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003290 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003291 netif_err(tp, probe, dev,
3292 "region #%d not an MMIO resource, aborting\n",
3293 region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003295 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003297
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003299 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003300 netif_err(tp, probe, dev,
3301 "Invalid PCI region size(s), aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302 rc = -ENODEV;
françois romieu87aeec72010-04-26 11:42:06 +00003303 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304 }
3305
3306 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003307 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003308 netif_err(tp, probe, dev, "could not request regions\n");
françois romieu87aeec72010-04-26 11:42:06 +00003309 goto err_out_mwi_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 }
3311
Hayes Wangd24e9aa2011-02-22 17:26:19 +08003312 tp->cp_cmd = RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003313
3314 if ((sizeof(dma_addr_t) > 4) &&
David S. Miller4300e8c2010-03-26 10:23:30 -07003315 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316 tp->cp_cmd |= PCIDAC;
3317 dev->features |= NETIF_F_HIGHDMA;
3318 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003319 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320 if (rc < 0) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003321 netif_err(tp, probe, dev, "DMA configuration failed\n");
françois romieu87aeec72010-04-26 11:42:06 +00003322 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323 }
3324 }
3325
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02003327 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003328 if (!ioaddr) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003329 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003330 rc = -EIO;
françois romieu87aeec72010-04-26 11:42:06 +00003331 goto err_out_free_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332 }
Francois Romieu6f43adc2011-04-29 15:05:51 +02003333 tp->mmio_addr = ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334
David S. Miller4300e8c2010-03-26 10:23:30 -07003335 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3336 if (!tp->pcie_cap)
3337 netif_info(tp, probe, dev, "no PCI Express capability\n");
3338
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003339 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340
Francois Romieu6f43adc2011-04-29 15:05:51 +02003341 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07003343 RTL_W16(IntrStatus, 0xffff);
3344
françois romieuca52efd2009-07-24 12:34:19 +00003345 pci_set_master(pdev);
3346
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347 /* Identify chip attached to board */
3348 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349
Francois Romieu7a8fc772011-03-01 17:18:33 +01003350 /*
3351 * Pretend we are using VLANs; This bypasses a nasty bug where
3352 * Interrupts stop flowing on high load on 8110SCd controllers.
3353 */
3354 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3355 tp->cp_cmd |= RxVlan;
3356
françois romieuc0e45c12011-01-03 15:08:04 +00003357 rtl_init_mdio_ops(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003358 rtl_init_pll_power_ops(tp);
françois romieuc0e45c12011-01-03 15:08:04 +00003359
Jean Delvaref21b75e2009-05-26 20:54:48 -07003360 /* Use appropriate default if unknown */
3361 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Joe Perchesbf82c182010-02-09 11:49:50 +00003362 netif_notice(tp, probe, dev,
3363 "unknown MAC, using family default\n");
Jean Delvaref21b75e2009-05-26 20:54:48 -07003364 tp->mac_version = cfg->default_ver;
3365 }
3366
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368
Roel Kluincee60c32008-04-17 22:35:54 +02003369 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 if (tp->mac_version == rtl_chip_info[i].mac_version)
3371 break;
3372 }
Roel Kluincee60c32008-04-17 22:35:54 +02003373 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07003374 dev_err(&pdev->dev,
3375 "driver bug, MAC version not found in rtl_chip_info\n");
françois romieu87aeec72010-04-26 11:42:06 +00003376 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377 }
Francois Romieu2b7b4312011-04-18 22:53:24 -07003378 chipset = i;
3379 tp->txd_version = rtl_chip_info[chipset].txd_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380
Francois Romieu5d06a992006-02-23 00:47:58 +01003381 RTL_W8(Cfg9346, Cfg9346_Unlock);
3382 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
3383 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07003384 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
3385 tp->features |= RTL_FEATURE_WOL;
3386 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
3387 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02003388 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01003389 RTL_W8(Cfg9346, Cfg9346_Lock);
3390
Francois Romieu66ec5d42007-11-06 22:56:10 +01003391 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
3392 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003393 tp->set_speed = rtl8169_set_speed_tbi;
3394 tp->get_settings = rtl8169_gset_tbi;
3395 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
3396 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
3397 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003398 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399
Francois Romieu64e4bfb2006-08-17 12:43:06 +02003400 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401 } else {
3402 tp->set_speed = rtl8169_set_speed_xmii;
3403 tp->get_settings = rtl8169_gset_xmii;
3404 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
3405 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
3406 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08003407 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 }
3409
Francois Romieudf58ef52008-10-09 14:35:58 -07003410 spin_lock_init(&tp->lock);
3411
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00003412 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 for (i = 0; i < MAC_ADDR_LEN; i++)
3414 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04003415 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
3419 dev->irq = pdev->irq;
3420 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003422 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423
Michał Mirosław350fb322011-04-08 06:35:56 +00003424 /* don't enable SG, IP_CSUM and TSO by default - it might not work
3425 * properly for all devices */
3426 dev->features |= NETIF_F_RXCSUM |
3427 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3428
3429 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
3430 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3431 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
3432 NETIF_F_HIGHDMA;
3433
3434 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3435 /* 8110SCd requires hardware Rx VLAN - disallow toggling */
3436 dev->hw_features &= ~NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437
3438 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01003439 tp->hw_start = cfg->hw_start;
3440 tp->intr_event = cfg->intr_event;
3441 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442
Francois Romieu2efa53f2007-03-09 00:00:05 +01003443 init_timer(&tp->timer);
3444 tp->timer.data = (unsigned long) dev;
3445 tp->timer.function = rtl8169_phy_timer;
3446
François Romieu953a12c2011-04-24 17:38:48 +02003447 tp->fw = RTL_FIRMWARE_UNKNOWN;
3448
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003450 if (rc < 0)
françois romieu87aeec72010-04-26 11:42:06 +00003451 goto err_out_msi_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452
3453 pci_set_drvdata(pdev, dev);
3454
Joe Perchesbf82c182010-02-09 11:49:50 +00003455 netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
Francois Romieu2b7b4312011-04-18 22:53:24 -07003456 rtl_chip_info[chipset].name, dev->base_addr, dev->dev_addr,
Joe Perchesbf82c182010-02-09 11:49:50 +00003457 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003458
Francois Romieucecb5fd2011-04-01 10:21:07 +02003459 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
3460 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3461 tp->mac_version == RTL_GIGA_MAC_VER_31) {
françois romieub646d902011-01-03 15:08:21 +00003462 rtl8168_driver_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003463 }
françois romieub646d902011-01-03 15:08:21 +00003464
Bruno Prémont8b76ab32008-10-08 17:06:25 -07003465 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003466
Alan Sternf3ec4f82010-06-08 15:23:51 -04003467 if (pci_dev_run_wake(pdev))
3468 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003469
Ivan Vecera0d672e92011-02-15 02:08:39 +00003470 netif_carrier_off(dev);
3471
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003472out:
3473 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474
françois romieu87aeec72010-04-26 11:42:06 +00003475err_out_msi_4:
Francois Romieufbac58f2007-10-04 22:51:38 +02003476 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003477 iounmap(ioaddr);
françois romieu87aeec72010-04-26 11:42:06 +00003478err_out_free_res_3:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003479 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003480err_out_mwi_2:
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003481 pci_clear_mwi(pdev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003482 pci_disable_device(pdev);
3483err_out_free_dev_1:
3484 free_netdev(dev);
3485 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486}
3487
Francois Romieu07d3f512007-02-21 22:40:46 +01003488static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003489{
3490 struct net_device *dev = pci_get_drvdata(pdev);
3491 struct rtl8169_private *tp = netdev_priv(dev);
3492
Francois Romieucecb5fd2011-04-01 10:21:07 +02003493 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
3494 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3495 tp->mac_version == RTL_GIGA_MAC_VER_31) {
françois romieub646d902011-01-03 15:08:21 +00003496 rtl8168_driver_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00003497 }
françois romieub646d902011-01-03 15:08:21 +00003498
Tejun Heo23f333a2010-12-12 16:45:14 +01003499 cancel_delayed_work_sync(&tp->task);
Francois Romieueb2a0212007-02-15 23:37:21 +01003500
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501 unregister_netdev(dev);
Ivan Veceracc098dc2009-11-29 23:12:52 -08003502
François Romieu953a12c2011-04-24 17:38:48 +02003503 rtl_release_firmware(tp);
3504
Alan Sternf3ec4f82010-06-08 15:23:51 -04003505 if (pci_dev_run_wake(pdev))
3506 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003507
Ivan Veceracc098dc2009-11-29 23:12:52 -08003508 /* restore original MAC address */
3509 rtl_rar_set(tp, dev->perm_addr);
3510
Francois Romieufbac58f2007-10-04 22:51:38 +02003511 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 rtl8169_release_board(pdev, dev, tp->mmio_addr);
3513 pci_set_drvdata(pdev, NULL);
3514}
3515
François Romieu953a12c2011-04-24 17:38:48 +02003516static void rtl_request_firmware(struct rtl8169_private *tp)
3517{
3518 int i;
3519
3520 /* Return early if the firmware is already loaded / cached. */
3521 if (!IS_ERR(tp->fw))
3522 goto out;
3523
3524 for (i = 0; i < ARRAY_SIZE(rtl_firmware_infos); i++) {
3525 const struct rtl_firmware_info *info = rtl_firmware_infos + i;
3526
3527 if (info->mac_version == tp->mac_version) {
3528 const char *name = info->fw_name;
3529 int rc;
3530
3531 rc = request_firmware(&tp->fw, name, &tp->pci_dev->dev);
3532 if (rc < 0) {
3533 netif_warn(tp, ifup, tp->dev, "unable to load "
3534 "firmware patch %s (%d)\n", name, rc);
3535 goto out_disable_request_firmware;
3536 }
3537 goto out;
3538 }
3539 }
3540
3541out_disable_request_firmware:
3542 tp->fw = NULL;
3543out:
3544 return;
3545}
3546
Linus Torvalds1da177e2005-04-16 15:20:36 -07003547static int rtl8169_open(struct net_device *dev)
3548{
3549 struct rtl8169_private *tp = netdev_priv(dev);
françois romieueee3a962011-01-08 02:17:26 +00003550 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003551 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02003552 int retval = -ENOMEM;
3553
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003554 pm_runtime_get_sync(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555
Neil Hormanc0cd8842010-03-29 13:16:02 -07003556 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 * Rx and Tx desscriptors needs 256 bytes alignment.
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003558 * dma_alloc_coherent provides more.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003559 */
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003560 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
3561 &tp->TxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003563 goto err_pm_runtime_put;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003564
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003565 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
3566 &tp->RxPhyAddr, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003567 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02003568 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569
3570 retval = rtl8169_init_ring(dev);
3571 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02003572 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573
David Howellsc4028952006-11-22 14:57:56 +00003574 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575
Francois Romieu99f252b2007-04-02 22:59:59 +02003576 smp_mb();
3577
François Romieu953a12c2011-04-24 17:38:48 +02003578 rtl_request_firmware(tp);
3579
Francois Romieufbac58f2007-10-04 22:51:38 +02003580 retval = request_irq(dev->irq, rtl8169_interrupt,
3581 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02003582 dev->name, dev);
3583 if (retval < 0)
François Romieu953a12c2011-04-24 17:38:48 +02003584 goto err_release_fw_2;
Francois Romieu99f252b2007-04-02 22:59:59 +02003585
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003586 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003587
françois romieueee3a962011-01-08 02:17:26 +00003588 rtl8169_init_phy(dev, tp);
3589
Michał Mirosław350fb322011-04-08 06:35:56 +00003590 rtl8169_set_features(dev, dev->features);
françois romieueee3a962011-01-08 02:17:26 +00003591
françois romieu065c27c2011-01-03 15:08:12 +00003592 rtl_pll_power_up(tp);
3593
Francois Romieu07ce4062007-02-23 23:36:39 +01003594 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595
3596 rtl8169_request_timer(dev);
3597
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003598 tp->saved_wolopts = 0;
3599 pm_runtime_put_noidle(&pdev->dev);
3600
françois romieueee3a962011-01-08 02:17:26 +00003601 rtl8169_check_link_status(dev, tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003602out:
3603 return retval;
3604
François Romieu953a12c2011-04-24 17:38:48 +02003605err_release_fw_2:
3606 rtl_release_firmware(tp);
Francois Romieu99f252b2007-04-02 22:59:59 +02003607 rtl8169_rx_clear(tp);
3608err_free_rx_1:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003609 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
3610 tp->RxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003611 tp->RxDescArray = NULL;
Francois Romieu99f252b2007-04-02 22:59:59 +02003612err_free_tx_0:
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00003613 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
3614 tp->TxPhyAddr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00003615 tp->TxDescArray = NULL;
3616err_pm_runtime_put:
3617 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003618 goto out;
3619}
3620
françois romieue6de30d2011-01-03 15:08:37 +00003621static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003622{
françois romieue6de30d2011-01-03 15:08:37 +00003623 void __iomem *ioaddr = tp->mmio_addr;
3624
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625 /* Disable interrupts */
3626 rtl8169_irq_mask_and_ack(ioaddr);
3627
Hayes Wang5d2e1952011-02-22 17:26:22 +08003628 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00003629 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
3630 tp->mac_version == RTL_GIGA_MAC_VER_31) {
françois romieue6de30d2011-01-03 15:08:37 +00003631 while (RTL_R8(TxPoll) & NPQ)
3632 udelay(20);
3633
3634 }
3635
Linus Torvalds1da177e2005-04-16 15:20:36 -07003636 /* Reset the chipset */
3637 RTL_W8(ChipCmd, CmdReset);
3638
3639 /* PCI commit */
3640 RTL_R8(ChipCmd);
3641}
3642
Francois Romieu7f796d82007-06-11 23:04:41 +02003643static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003644{
3645 void __iomem *ioaddr = tp->mmio_addr;
3646 u32 cfg = rtl8169_rx_config;
3647
Francois Romieu2b7b4312011-04-18 22:53:24 -07003648 cfg |= (RTL_R32(RxConfig) & RTL_RX_CONFIG_MASK);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003649 RTL_W32(RxConfig, cfg);
3650
3651 /* Set DMA burst size and Interframe Gap Time */
3652 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
3653 (InterFrameGap << TxInterFrameGapShift));
3654}
3655
Francois Romieu07ce4062007-02-23 23:36:39 +01003656static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003657{
3658 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003659
Francois Romieu6f43adc2011-04-29 15:05:51 +02003660 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003661
Francois Romieu07ce4062007-02-23 23:36:39 +01003662 tp->hw_start(dev);
3663
Francois Romieu07ce4062007-02-23 23:36:39 +01003664 netif_start_queue(dev);
3665}
3666
Francois Romieu7f796d82007-06-11 23:04:41 +02003667static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
3668 void __iomem *ioaddr)
3669{
3670 /*
3671 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
3672 * register to be written before TxDescAddrLow to work.
3673 * Switching from MMIO to I/O access fixes the issue as well.
3674 */
3675 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003676 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003677 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07003678 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d82007-06-11 23:04:41 +02003679}
3680
3681static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
3682{
3683 u16 cmd;
3684
3685 cmd = RTL_R16(CPlusCmd);
3686 RTL_W16(CPlusCmd, cmd);
3687 return cmd;
3688}
3689
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07003690static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d82007-06-11 23:04:41 +02003691{
3692 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e82009-10-26 10:52:37 +00003693 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d82007-06-11 23:04:41 +02003694}
3695
Francois Romieu6dccd162007-02-13 23:38:05 +01003696static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
3697{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003698 static const struct {
Francois Romieu6dccd162007-02-13 23:38:05 +01003699 u32 mac_version;
3700 u32 clk;
3701 u32 val;
3702 } cfg2_info [] = {
3703 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
3704 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
3705 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
3706 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
3707 }, *p = cfg2_info;
3708 unsigned int i;
3709 u32 clk;
3710
3711 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01003712 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01003713 if ((p->mac_version == mac_version) && (p->clk == clk)) {
3714 RTL_W32(0x7c, p->val);
3715 break;
3716 }
3717 }
3718}
3719
Francois Romieu07ce4062007-02-23 23:36:39 +01003720static void rtl_hw_start_8169(struct net_device *dev)
3721{
3722 struct rtl8169_private *tp = netdev_priv(dev);
3723 void __iomem *ioaddr = tp->mmio_addr;
3724 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01003725
Francois Romieu9cb427b2006-11-02 00:10:16 +01003726 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
3727 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
3728 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
3729 }
3730
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003732 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
3733 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
3734 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
3735 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01003736 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3737
françois romieuf0298f82011-01-03 15:07:42 +00003738 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739
Eric Dumazet6f0333b2010-10-11 11:17:47 +00003740 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741
Francois Romieucecb5fd2011-04-01 10:21:07 +02003742 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
3743 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
3744 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
3745 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02003746 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003747
Francois Romieu7f796d82007-06-11 23:04:41 +02003748 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003749
Francois Romieucecb5fd2011-04-01 10:21:07 +02003750 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
3751 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Joe Perches06fa7352007-10-18 21:15:00 +02003752 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02003754 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755 }
3756
Francois Romieubcf0bf92006-07-26 23:14:13 +02003757 RTL_W16(CPlusCmd, tp->cp_cmd);
3758
Francois Romieu6dccd162007-02-13 23:38:05 +01003759 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
3760
Linus Torvalds1da177e2005-04-16 15:20:36 -07003761 /*
3762 * Undocumented corner. Supposedly:
3763 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
3764 */
3765 RTL_W16(IntrMitigate, 0x0000);
3766
Francois Romieu7f796d82007-06-11 23:04:41 +02003767 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01003768
Francois Romieucecb5fd2011-04-01 10:21:07 +02003769 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
3770 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
3771 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
3772 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02003773 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3774 rtl_set_rx_tx_config_registers(tp);
3775 }
3776
Linus Torvalds1da177e2005-04-16 15:20:36 -07003777 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02003778
3779 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3780 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003781
3782 RTL_W32(RxMissed, 0);
3783
Francois Romieu07ce4062007-02-23 23:36:39 +01003784 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003785
3786 /* no early-rx interrupts */
3787 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003788
3789 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01003790 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01003791}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792
Francois Romieu9c14cea2008-07-05 00:21:15 +02003793static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02003794{
Francois Romieu9c14cea2008-07-05 00:21:15 +02003795 struct net_device *dev = pci_get_drvdata(pdev);
3796 struct rtl8169_private *tp = netdev_priv(dev);
3797 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02003798
Francois Romieu9c14cea2008-07-05 00:21:15 +02003799 if (cap) {
3800 u16 ctl;
3801
3802 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
3803 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
3804 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
3805 }
Francois Romieu458a9f62008-08-02 15:50:02 +02003806}
3807
françois romieu650e8d52011-01-03 15:08:29 +00003808static void rtl_csi_access_enable(void __iomem *ioaddr, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02003809{
3810 u32 csi;
3811
3812 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
françois romieu650e8d52011-01-03 15:08:29 +00003813 rtl_csi_write(ioaddr, 0x070c, csi | bits);
3814}
3815
françois romieue6de30d2011-01-03 15:08:37 +00003816static void rtl_csi_access_enable_1(void __iomem *ioaddr)
3817{
3818 rtl_csi_access_enable(ioaddr, 0x17000000);
3819}
3820
françois romieu650e8d52011-01-03 15:08:29 +00003821static void rtl_csi_access_enable_2(void __iomem *ioaddr)
3822{
3823 rtl_csi_access_enable(ioaddr, 0x27000000);
Francois Romieudacf8152008-08-02 20:44:13 +02003824}
3825
3826struct ephy_info {
3827 unsigned int offset;
3828 u16 mask;
3829 u16 bits;
3830};
3831
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003832static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02003833{
3834 u16 w;
3835
3836 while (len-- > 0) {
3837 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
3838 rtl_ephy_write(ioaddr, e->offset, w);
3839 e++;
3840 }
3841}
3842
Francois Romieub726e492008-06-28 12:22:59 +02003843static void rtl_disable_clock_request(struct pci_dev *pdev)
3844{
3845 struct net_device *dev = pci_get_drvdata(pdev);
3846 struct rtl8169_private *tp = netdev_priv(dev);
3847 int cap = tp->pcie_cap;
3848
3849 if (cap) {
3850 u16 ctl;
3851
3852 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3853 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
3854 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3855 }
3856}
3857
françois romieue6de30d2011-01-03 15:08:37 +00003858static void rtl_enable_clock_request(struct pci_dev *pdev)
3859{
3860 struct net_device *dev = pci_get_drvdata(pdev);
3861 struct rtl8169_private *tp = netdev_priv(dev);
3862 int cap = tp->pcie_cap;
3863
3864 if (cap) {
3865 u16 ctl;
3866
3867 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
3868 ctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3869 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
3870 }
3871}
3872
Francois Romieub726e492008-06-28 12:22:59 +02003873#define R8168_CPCMD_QUIRK_MASK (\
3874 EnableBist | \
3875 Mac_dbgo_oe | \
3876 Force_half_dup | \
3877 Force_rxflow_en | \
3878 Force_txflow_en | \
3879 Cxpl_dbg_sel | \
3880 ASF | \
3881 PktCntrDisable | \
3882 Mac_dbgo_sel)
3883
Francois Romieu219a1e92008-06-28 11:58:39 +02003884static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
3885{
Francois Romieub726e492008-06-28 12:22:59 +02003886 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3887
3888 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3889
Francois Romieu2e68ae42008-06-28 12:00:55 +02003890 rtl_tx_performance_tweak(pdev,
3891 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02003892}
3893
3894static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
3895{
3896 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02003897
françois romieuf0298f82011-01-03 15:07:42 +00003898 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02003899
3900 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02003901}
3902
3903static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
3904{
Francois Romieub726e492008-06-28 12:22:59 +02003905 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
3906
3907 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3908
Francois Romieu219a1e92008-06-28 11:58:39 +02003909 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02003910
3911 rtl_disable_clock_request(pdev);
3912
3913 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02003914}
3915
Francois Romieuef3386f2008-06-29 12:24:30 +02003916static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02003917{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003918 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003919 { 0x01, 0, 0x0001 },
3920 { 0x02, 0x0800, 0x1000 },
3921 { 0x03, 0, 0x0042 },
3922 { 0x06, 0x0080, 0x0000 },
3923 { 0x07, 0, 0x2000 }
3924 };
3925
françois romieu650e8d52011-01-03 15:08:29 +00003926 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003927
3928 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
3929
Francois Romieu219a1e92008-06-28 11:58:39 +02003930 __rtl_hw_start_8168cp(ioaddr, pdev);
3931}
3932
Francois Romieuef3386f2008-06-29 12:24:30 +02003933static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
3934{
françois romieu650e8d52011-01-03 15:08:29 +00003935 rtl_csi_access_enable_2(ioaddr);
Francois Romieuef3386f2008-06-29 12:24:30 +02003936
3937 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3938
3939 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3940
3941 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3942}
3943
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003944static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
3945{
françois romieu650e8d52011-01-03 15:08:29 +00003946 rtl_csi_access_enable_2(ioaddr);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003947
3948 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
3949
3950 /* Magic. */
3951 RTL_W8(DBG_REG, 0x20);
3952
françois romieuf0298f82011-01-03 15:07:42 +00003953 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003954
3955 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
3956
3957 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
3958}
3959
Francois Romieu219a1e92008-06-28 11:58:39 +02003960static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
3961{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003962 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003963 { 0x02, 0x0800, 0x1000 },
3964 { 0x03, 0, 0x0002 },
3965 { 0x06, 0x0080, 0x0000 }
3966 };
3967
françois romieu650e8d52011-01-03 15:08:29 +00003968 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003969
3970 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
3971
3972 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
3973
Francois Romieu219a1e92008-06-28 11:58:39 +02003974 __rtl_hw_start_8168cp(ioaddr, pdev);
3975}
3976
3977static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
3978{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003979 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02003980 { 0x01, 0, 0x0001 },
3981 { 0x03, 0x0400, 0x0220 }
3982 };
3983
françois romieu650e8d52011-01-03 15:08:29 +00003984 rtl_csi_access_enable_2(ioaddr);
Francois Romieub726e492008-06-28 12:22:59 +02003985
3986 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
3987
Francois Romieu219a1e92008-06-28 11:58:39 +02003988 __rtl_hw_start_8168cp(ioaddr, pdev);
3989}
3990
Francois Romieu197ff762008-06-28 13:16:02 +02003991static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
3992{
3993 rtl_hw_start_8168c_2(ioaddr, pdev);
3994}
3995
Francois Romieu6fb07052008-06-29 11:54:28 +02003996static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
3997{
françois romieu650e8d52011-01-03 15:08:29 +00003998 rtl_csi_access_enable_2(ioaddr);
Francois Romieu6fb07052008-06-29 11:54:28 +02003999
4000 __rtl_hw_start_8168cp(ioaddr, pdev);
4001}
4002
Francois Romieu5b538df2008-07-20 16:22:45 +02004003static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
4004{
françois romieu650e8d52011-01-03 15:08:29 +00004005 rtl_csi_access_enable_2(ioaddr);
Francois Romieu5b538df2008-07-20 16:22:45 +02004006
4007 rtl_disable_clock_request(pdev);
4008
françois romieuf0298f82011-01-03 15:07:42 +00004009 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004010
4011 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4012
4013 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4014}
4015
hayeswang4804b3b2011-03-21 01:50:29 +00004016static void rtl_hw_start_8168dp(void __iomem *ioaddr, struct pci_dev *pdev)
4017{
4018 rtl_csi_access_enable_1(ioaddr);
4019
4020 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4021
4022 RTL_W8(MaxTxPacketSize, TxPacketMax);
4023
4024 rtl_disable_clock_request(pdev);
4025}
4026
françois romieue6de30d2011-01-03 15:08:37 +00004027static void rtl_hw_start_8168d_4(void __iomem *ioaddr, struct pci_dev *pdev)
4028{
4029 static const struct ephy_info e_info_8168d_4[] = {
4030 { 0x0b, ~0, 0x48 },
4031 { 0x19, 0x20, 0x50 },
4032 { 0x0c, ~0, 0x20 }
4033 };
4034 int i;
4035
4036 rtl_csi_access_enable_1(ioaddr);
4037
4038 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4039
4040 RTL_W8(MaxTxPacketSize, TxPacketMax);
4041
4042 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
4043 const struct ephy_info *e = e_info_8168d_4 + i;
4044 u16 w;
4045
4046 w = rtl_ephy_read(ioaddr, e->offset);
4047 rtl_ephy_write(ioaddr, 0x03, (w & e->mask) | e->bits);
4048 }
4049
4050 rtl_enable_clock_request(pdev);
4051}
4052
hayeswang01dc7fe2011-03-21 01:50:28 +00004053static void rtl_hw_start_8168e(void __iomem *ioaddr, struct pci_dev *pdev)
4054{
4055 static const struct ephy_info e_info_8168e[] = {
4056 { 0x00, 0x0200, 0x0100 },
4057 { 0x00, 0x0000, 0x0004 },
4058 { 0x06, 0x0002, 0x0001 },
4059 { 0x06, 0x0000, 0x0030 },
4060 { 0x07, 0x0000, 0x2000 },
4061 { 0x00, 0x0000, 0x0020 },
4062 { 0x03, 0x5800, 0x2000 },
4063 { 0x03, 0x0000, 0x0001 },
4064 { 0x01, 0x0800, 0x1000 },
4065 { 0x07, 0x0000, 0x4000 },
4066 { 0x1e, 0x0000, 0x2000 },
4067 { 0x19, 0xffff, 0xfe6c },
4068 { 0x0a, 0x0000, 0x0040 }
4069 };
4070
4071 rtl_csi_access_enable_2(ioaddr);
4072
4073 rtl_ephy_init(ioaddr, e_info_8168e, ARRAY_SIZE(e_info_8168e));
4074
4075 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4076
4077 RTL_W8(MaxTxPacketSize, TxPacketMax);
4078
4079 rtl_disable_clock_request(pdev);
4080
4081 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02004082 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
4083 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004084
Francois Romieucecb5fd2011-04-01 10:21:07 +02004085 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004086}
4087
Francois Romieu07ce4062007-02-23 23:36:39 +01004088static void rtl_hw_start_8168(struct net_device *dev)
4089{
Francois Romieu2dd99532007-06-11 23:22:52 +02004090 struct rtl8169_private *tp = netdev_priv(dev);
4091 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01004092 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02004093
4094 RTL_W8(Cfg9346, Cfg9346_Unlock);
4095
françois romieuf0298f82011-01-03 15:07:42 +00004096 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02004097
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004098 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02004099
Francois Romieu0e485152007-02-20 00:00:26 +01004100 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02004101
4102 RTL_W16(CPlusCmd, tp->cp_cmd);
4103
Francois Romieu0e485152007-02-20 00:00:26 +01004104 RTL_W16(IntrMitigate, 0x5151);
4105
4106 /* Work around for RxFIFO overflow. */
Ivan Vecerab5ba6d12011-01-27 12:24:11 +01004107 if (tp->mac_version == RTL_GIGA_MAC_VER_11 ||
4108 tp->mac_version == RTL_GIGA_MAC_VER_22) {
Francois Romieu0e485152007-02-20 00:00:26 +01004109 tp->intr_event |= RxFIFOOver | PCSTimeout;
4110 tp->intr_event &= ~RxOverflow;
4111 }
Francois Romieu2dd99532007-06-11 23:22:52 +02004112
4113 rtl_set_rx_tx_desc_registers(tp, ioaddr);
4114
Francois Romieub8363902008-06-01 12:31:57 +02004115 rtl_set_rx_mode(dev);
4116
4117 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
4118 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02004119
4120 RTL_R8(IntrMask);
4121
Francois Romieu219a1e92008-06-28 11:58:39 +02004122 switch (tp->mac_version) {
4123 case RTL_GIGA_MAC_VER_11:
4124 rtl_hw_start_8168bb(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004125 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004126
4127 case RTL_GIGA_MAC_VER_12:
4128 case RTL_GIGA_MAC_VER_17:
4129 rtl_hw_start_8168bef(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004130 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004131
4132 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02004133 rtl_hw_start_8168cp_1(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004134 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004135
4136 case RTL_GIGA_MAC_VER_19:
4137 rtl_hw_start_8168c_1(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004138 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004139
4140 case RTL_GIGA_MAC_VER_20:
4141 rtl_hw_start_8168c_2(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004142 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004143
Francois Romieu197ff762008-06-28 13:16:02 +02004144 case RTL_GIGA_MAC_VER_21:
4145 rtl_hw_start_8168c_3(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004146 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004147
Francois Romieu6fb07052008-06-29 11:54:28 +02004148 case RTL_GIGA_MAC_VER_22:
4149 rtl_hw_start_8168c_4(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004150 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004151
Francois Romieuef3386f2008-06-29 12:24:30 +02004152 case RTL_GIGA_MAC_VER_23:
4153 rtl_hw_start_8168cp_2(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004154 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004155
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004156 case RTL_GIGA_MAC_VER_24:
4157 rtl_hw_start_8168cp_3(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004158 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004159
Francois Romieu5b538df2008-07-20 16:22:45 +02004160 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00004161 case RTL_GIGA_MAC_VER_26:
4162 case RTL_GIGA_MAC_VER_27:
Francois Romieu5b538df2008-07-20 16:22:45 +02004163 rtl_hw_start_8168d(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004164 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004165
françois romieue6de30d2011-01-03 15:08:37 +00004166 case RTL_GIGA_MAC_VER_28:
4167 rtl_hw_start_8168d_4(ioaddr, pdev);
hayeswang4804b3b2011-03-21 01:50:29 +00004168 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004169
hayeswang4804b3b2011-03-21 01:50:29 +00004170 case RTL_GIGA_MAC_VER_31:
4171 rtl_hw_start_8168dp(ioaddr, pdev);
4172 break;
4173
hayeswang01dc7fe2011-03-21 01:50:28 +00004174 case RTL_GIGA_MAC_VER_32:
4175 case RTL_GIGA_MAC_VER_33:
4176 rtl_hw_start_8168e(ioaddr, pdev);
4177 break;
françois romieue6de30d2011-01-03 15:08:37 +00004178
Francois Romieu219a1e92008-06-28 11:58:39 +02004179 default:
4180 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
4181 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00004182 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02004183 }
Francois Romieu2dd99532007-06-11 23:22:52 +02004184
Francois Romieu0e485152007-02-20 00:00:26 +01004185 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4186
Francois Romieub8363902008-06-01 12:31:57 +02004187 RTL_W8(Cfg9346, Cfg9346_Lock);
4188
Francois Romieu2dd99532007-06-11 23:22:52 +02004189 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01004190
Francois Romieu0e485152007-02-20 00:00:26 +01004191 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01004192}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193
Francois Romieu2857ffb2008-08-02 21:08:49 +02004194#define R810X_CPCMD_QUIRK_MASK (\
4195 EnableBist | \
4196 Mac_dbgo_oe | \
4197 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00004198 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02004199 Force_txflow_en | \
4200 Cxpl_dbg_sel | \
4201 ASF | \
4202 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08004203 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004204
4205static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
4206{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004207 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004208 { 0x01, 0, 0x6e65 },
4209 { 0x02, 0, 0x091f },
4210 { 0x03, 0, 0xc2f9 },
4211 { 0x06, 0, 0xafb5 },
4212 { 0x07, 0, 0x0e00 },
4213 { 0x19, 0, 0xec80 },
4214 { 0x01, 0, 0x2e65 },
4215 { 0x01, 0, 0x6e65 }
4216 };
4217 u8 cfg1;
4218
françois romieu650e8d52011-01-03 15:08:29 +00004219 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004220
4221 RTL_W8(DBG_REG, FIX_NAK_1);
4222
4223 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4224
4225 RTL_W8(Config1,
4226 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
4227 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4228
4229 cfg1 = RTL_R8(Config1);
4230 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
4231 RTL_W8(Config1, cfg1 & ~LEDS0);
4232
Francois Romieu2857ffb2008-08-02 21:08:49 +02004233 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
4234}
4235
4236static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
4237{
françois romieu650e8d52011-01-03 15:08:29 +00004238 rtl_csi_access_enable_2(ioaddr);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004239
4240 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
4241
4242 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
4243 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004244}
4245
4246static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
4247{
4248 rtl_hw_start_8102e_2(ioaddr, pdev);
4249
4250 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
4251}
4252
Hayes Wang5a5e4442011-02-22 17:26:21 +08004253static void rtl_hw_start_8105e_1(void __iomem *ioaddr, struct pci_dev *pdev)
4254{
4255 static const struct ephy_info e_info_8105e_1[] = {
4256 { 0x07, 0, 0x4000 },
4257 { 0x19, 0, 0x0200 },
4258 { 0x19, 0, 0x0020 },
4259 { 0x1e, 0, 0x2000 },
4260 { 0x03, 0, 0x0001 },
4261 { 0x19, 0, 0x0100 },
4262 { 0x19, 0, 0x0004 },
4263 { 0x0a, 0, 0x0020 }
4264 };
4265
Francois Romieucecb5fd2011-04-01 10:21:07 +02004266 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08004267 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
4268
Francois Romieucecb5fd2011-04-01 10:21:07 +02004269 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08004270 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
4271
4272 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
4273 RTL_W8(DLLPR, RTL_R8(DLLPR) | PM_SWITCH);
4274
4275 rtl_ephy_init(ioaddr, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
4276}
4277
4278static void rtl_hw_start_8105e_2(void __iomem *ioaddr, struct pci_dev *pdev)
4279{
4280 rtl_hw_start_8105e_1(ioaddr, pdev);
4281 rtl_ephy_write(ioaddr, 0x1e, rtl_ephy_read(ioaddr, 0x1e) | 0x8000);
4282}
4283
Francois Romieu07ce4062007-02-23 23:36:39 +01004284static void rtl_hw_start_8101(struct net_device *dev)
4285{
Francois Romieucdf1a602007-06-11 23:29:50 +02004286 struct rtl8169_private *tp = netdev_priv(dev);
4287 void __iomem *ioaddr = tp->mmio_addr;
4288 struct pci_dev *pdev = tp->pci_dev;
4289
Francois Romieucecb5fd2011-04-01 10:21:07 +02004290 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
4291 tp->mac_version == RTL_GIGA_MAC_VER_16) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02004292 int cap = tp->pcie_cap;
4293
4294 if (cap) {
4295 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
4296 PCI_EXP_DEVCTL_NOSNOOP_EN);
4297 }
Francois Romieucdf1a602007-06-11 23:29:50 +02004298 }
4299
Hayes Wangd24e9aa2011-02-22 17:26:19 +08004300 RTL_W8(Cfg9346, Cfg9346_Unlock);
4301
Francois Romieu2857ffb2008-08-02 21:08:49 +02004302 switch (tp->mac_version) {
4303 case RTL_GIGA_MAC_VER_07:
4304 rtl_hw_start_8102e_1(ioaddr, pdev);
4305 break;
4306
4307 case RTL_GIGA_MAC_VER_08:
4308 rtl_hw_start_8102e_3(ioaddr, pdev);
4309 break;
4310
4311 case RTL_GIGA_MAC_VER_09:
4312 rtl_hw_start_8102e_2(ioaddr, pdev);
4313 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004314
4315 case RTL_GIGA_MAC_VER_29:
4316 rtl_hw_start_8105e_1(ioaddr, pdev);
4317 break;
4318 case RTL_GIGA_MAC_VER_30:
4319 rtl_hw_start_8105e_2(ioaddr, pdev);
4320 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02004321 }
4322
Hayes Wangd24e9aa2011-02-22 17:26:19 +08004323 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02004324
françois romieuf0298f82011-01-03 15:07:42 +00004325 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieucdf1a602007-06-11 23:29:50 +02004326
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004327 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02004328
Hayes Wangd24e9aa2011-02-22 17:26:19 +08004329 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
Francois Romieucdf1a602007-06-11 23:29:50 +02004330 RTL_W16(CPlusCmd, tp->cp_cmd);
4331
4332 RTL_W16(IntrMitigate, 0x0000);
4333
4334 rtl_set_rx_tx_desc_registers(tp, ioaddr);
4335
4336 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4337 rtl_set_rx_tx_config_registers(tp);
4338
Francois Romieucdf1a602007-06-11 23:29:50 +02004339 RTL_R8(IntrMask);
4340
Francois Romieucdf1a602007-06-11 23:29:50 +02004341 rtl_set_rx_mode(dev);
4342
4343 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01004344
Francois Romieu0e485152007-02-20 00:00:26 +01004345 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004346}
4347
4348static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
4349{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
4351 return -EINVAL;
4352
4353 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00004354 netdev_update_features(dev);
4355
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00004356 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004357}
4358
4359static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
4360{
Al Viro95e09182007-12-22 18:55:39 +00004361 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004362 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
4363}
4364
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004365static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
4366 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004368 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00004369 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004370
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004371 kfree(*data_buff);
4372 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004373 rtl8169_make_unusable_by_asic(desc);
4374}
4375
4376static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
4377{
4378 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
4379
4380 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
4381}
4382
4383static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
4384 u32 rx_buf_sz)
4385{
4386 desc->addr = cpu_to_le64(mapping);
4387 wmb();
4388 rtl8169_mark_to_asic(desc, rx_buf_sz);
4389}
4390
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004391static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004392{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004393 return (void *)ALIGN((long)data, 16);
4394}
4395
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004396static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
4397 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004398{
4399 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004401 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004402 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004403 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004404
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004405 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
4406 if (!data)
4407 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01004408
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004409 if (rtl8169_align(data) != data) {
4410 kfree(data);
4411 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
4412 if (!data)
4413 return NULL;
4414 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004415
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004416 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00004417 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004418 if (unlikely(dma_mapping_error(d, mapping))) {
4419 if (net_ratelimit())
4420 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004421 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004423
4424 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004425 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004426
4427err_out:
4428 kfree(data);
4429 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004430}
4431
4432static void rtl8169_rx_clear(struct rtl8169_private *tp)
4433{
Francois Romieu07d3f512007-02-21 22:40:46 +01004434 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004435
4436 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004437 if (tp->Rx_databuff[i]) {
4438 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004439 tp->RxDescArray + i);
4440 }
4441 }
4442}
4443
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004444static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004446 desc->opts1 |= cpu_to_le32(RingEnd);
4447}
Francois Romieu5b0384f2006-08-16 16:00:01 +02004448
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004449static int rtl8169_rx_fill(struct rtl8169_private *tp)
4450{
4451 unsigned int i;
4452
4453 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004454 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02004455
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004456 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07004457 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004458
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004459 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004460 if (!data) {
4461 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004462 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004463 }
4464 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004467 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
4468 return 0;
4469
4470err_out:
4471 rtl8169_rx_clear(tp);
4472 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004473}
4474
4475static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4476{
4477 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
4478}
4479
4480static int rtl8169_init_ring(struct net_device *dev)
4481{
4482 struct rtl8169_private *tp = netdev_priv(dev);
4483
4484 rtl8169_init_ring_indexes(tp);
4485
4486 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004487 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004488
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00004489 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490}
4491
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004492static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004493 struct TxDesc *desc)
4494{
4495 unsigned int len = tx_skb->len;
4496
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004497 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
4498
Linus Torvalds1da177e2005-04-16 15:20:36 -07004499 desc->opts1 = 0x00;
4500 desc->opts2 = 0x00;
4501 desc->addr = 0x00;
4502 tx_skb->len = 0;
4503}
4504
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004505static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
4506 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004507{
4508 unsigned int i;
4509
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004510 for (i = 0; i < n; i++) {
4511 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512 struct ring_info *tx_skb = tp->tx_skb + entry;
4513 unsigned int len = tx_skb->len;
4514
4515 if (len) {
4516 struct sk_buff *skb = tx_skb->skb;
4517
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004518 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519 tp->TxDescArray + entry);
4520 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004521 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004522 dev_kfree_skb(skb);
4523 tx_skb->skb = NULL;
4524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004525 }
4526 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004527}
4528
4529static void rtl8169_tx_clear(struct rtl8169_private *tp)
4530{
4531 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004532 tp->cur_tx = tp->dirty_tx = 0;
4533}
4534
David Howellsc4028952006-11-22 14:57:56 +00004535static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004536{
4537 struct rtl8169_private *tp = netdev_priv(dev);
4538
David Howellsc4028952006-11-22 14:57:56 +00004539 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004540 schedule_delayed_work(&tp->task, 4);
4541}
4542
4543static void rtl8169_wait_for_quiescence(struct net_device *dev)
4544{
4545 struct rtl8169_private *tp = netdev_priv(dev);
4546 void __iomem *ioaddr = tp->mmio_addr;
4547
4548 synchronize_irq(dev->irq);
4549
4550 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004551 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004552
4553 rtl8169_irq_mask_and_ack(ioaddr);
4554
David S. Millerd1d08d12008-01-07 20:53:33 -08004555 tp->intr_mask = 0xffff;
4556 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004557 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004558}
4559
David Howellsc4028952006-11-22 14:57:56 +00004560static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004561{
David Howellsc4028952006-11-22 14:57:56 +00004562 struct rtl8169_private *tp =
4563 container_of(work, struct rtl8169_private, task.work);
4564 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004565 int ret;
4566
Francois Romieueb2a0212007-02-15 23:37:21 +01004567 rtnl_lock();
4568
4569 if (!netif_running(dev))
4570 goto out_unlock;
4571
4572 rtl8169_wait_for_quiescence(dev);
4573 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004574
4575 ret = rtl8169_open(dev);
4576 if (unlikely(ret < 0)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004577 if (net_ratelimit())
4578 netif_err(tp, drv, dev,
4579 "reinit failure (status = %d). Rescheduling\n",
4580 ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004581 rtl8169_schedule_work(dev, rtl8169_reinit_task);
4582 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004583
4584out_unlock:
4585 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004586}
4587
David Howellsc4028952006-11-22 14:57:56 +00004588static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004589{
David Howellsc4028952006-11-22 14:57:56 +00004590 struct rtl8169_private *tp =
4591 container_of(work, struct rtl8169_private, task.work);
4592 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004593
Francois Romieueb2a0212007-02-15 23:37:21 +01004594 rtnl_lock();
4595
Linus Torvalds1da177e2005-04-16 15:20:36 -07004596 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01004597 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598
4599 rtl8169_wait_for_quiescence(dev);
4600
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004601 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 rtl8169_tx_clear(tp);
4603
4604 if (tp->dirty_rx == tp->cur_rx) {
4605 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004606 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004608 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609 } else {
Joe Perchesbf82c182010-02-09 11:49:50 +00004610 if (net_ratelimit())
4611 netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004612 rtl8169_schedule_work(dev, rtl8169_reset_task);
4613 }
Francois Romieueb2a0212007-02-15 23:37:21 +01004614
4615out_unlock:
4616 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004617}
4618
4619static void rtl8169_tx_timeout(struct net_device *dev)
4620{
4621 struct rtl8169_private *tp = netdev_priv(dev);
4622
françois romieue6de30d2011-01-03 15:08:37 +00004623 rtl8169_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004624
4625 /* Let's wait a bit while any (async) irq lands on */
4626 rtl8169_schedule_work(dev, rtl8169_reset_task);
4627}
4628
4629static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07004630 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631{
4632 struct skb_shared_info *info = skb_shinfo(skb);
4633 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04004634 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004635 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636
4637 entry = tp->cur_tx;
4638 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4639 skb_frag_t *frag = info->frags + cur_frag;
4640 dma_addr_t mapping;
4641 u32 status, len;
4642 void *addr;
4643
4644 entry = (entry + 1) % NUM_TX_DESC;
4645
4646 txd = tp->TxDescArray + entry;
4647 len = frag->size;
4648 addr = ((void *) page_address(frag->page)) + frag->page_offset;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004649 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004650 if (unlikely(dma_mapping_error(d, mapping))) {
4651 if (net_ratelimit())
4652 netif_err(tp, drv, tp->dev,
4653 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004654 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656
Francois Romieucecb5fd2011-04-01 10:21:07 +02004657 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07004658 status = opts[0] | len |
4659 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004660
4661 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07004662 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004663 txd->addr = cpu_to_le64(mapping);
4664
4665 tp->tx_skb[entry].len = len;
4666 }
4667
4668 if (cur_frag) {
4669 tp->tx_skb[entry].skb = skb;
4670 txd->opts1 |= cpu_to_le32(LastFrag);
4671 }
4672
4673 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004674
4675err_out:
4676 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
4677 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678}
4679
Francois Romieu2b7b4312011-04-18 22:53:24 -07004680static inline void rtl8169_tso_csum(struct rtl8169_private *tp,
4681 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682{
Francois Romieu2b7b4312011-04-18 22:53:24 -07004683 const struct rtl_tx_desc_info *info = tx_desc_info + tp->txd_version;
Michał Mirosław350fb322011-04-08 06:35:56 +00004684 u32 mss = skb_shinfo(skb)->gso_size;
Francois Romieu2b7b4312011-04-18 22:53:24 -07004685 int offset = info->opts_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004686
Francois Romieu2b7b4312011-04-18 22:53:24 -07004687 if (mss) {
4688 opts[0] |= TD_LSO;
4689 opts[offset] |= min(mss, TD_MSS_MAX) << info->mss_shift;
4690 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07004691 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004692
4693 if (ip->protocol == IPPROTO_TCP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07004694 opts[offset] |= info->checksum.tcp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004695 else if (ip->protocol == IPPROTO_UDP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07004696 opts[offset] |= info->checksum.udp;
4697 else
4698 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004700}
4701
Stephen Hemminger613573252009-08-31 19:50:58 +00004702static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4703 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004704{
4705 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004706 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004707 struct TxDesc *txd = tp->TxDescArray + entry;
4708 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004709 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004710 dma_addr_t mapping;
4711 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07004712 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004713 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02004714
Linus Torvalds1da177e2005-04-16 15:20:36 -07004715 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004716 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004717 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 }
4719
4720 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004721 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004722
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004723 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004724 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004725 if (unlikely(dma_mapping_error(d, mapping))) {
4726 if (net_ratelimit())
4727 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004728 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00004729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004730
4731 tp->tx_skb[entry].len = len;
4732 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733
Francois Romieu2b7b4312011-04-18 22:53:24 -07004734 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
4735 opts[0] = DescOwn;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004736
Francois Romieu2b7b4312011-04-18 22:53:24 -07004737 rtl8169_tso_csum(tp, skb, opts);
4738
4739 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004740 if (frags < 0)
4741 goto err_dma_1;
4742 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07004743 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004744 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07004745 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004746 tp->tx_skb[entry].skb = skb;
4747 }
4748
Francois Romieu2b7b4312011-04-18 22:53:24 -07004749 txd->opts2 = cpu_to_le32(opts[1]);
4750
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 wmb();
4752
Francois Romieucecb5fd2011-04-01 10:21:07 +02004753 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07004754 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004755 txd->opts1 = cpu_to_le32(status);
4756
Linus Torvalds1da177e2005-04-16 15:20:36 -07004757 tp->cur_tx += frags + 1;
4758
David Dillow4c020a92010-03-03 16:33:10 +00004759 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760
Francois Romieucecb5fd2011-04-01 10:21:07 +02004761 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762
4763 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
4764 netif_stop_queue(dev);
4765 smp_rmb();
4766 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
4767 netif_wake_queue(dev);
4768 }
4769
Stephen Hemminger613573252009-08-31 19:50:58 +00004770 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004772err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004773 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00004774err_dma_0:
4775 dev_kfree_skb(skb);
4776 dev->stats.tx_dropped++;
4777 return NETDEV_TX_OK;
4778
4779err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004780 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004781 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00004782 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004783}
4784
4785static void rtl8169_pcierr_interrupt(struct net_device *dev)
4786{
4787 struct rtl8169_private *tp = netdev_priv(dev);
4788 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789 u16 pci_status, pci_cmd;
4790
4791 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4792 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4793
Joe Perchesbf82c182010-02-09 11:49:50 +00004794 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4795 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004796
4797 /*
4798 * The recovery sequence below admits a very elaborated explanation:
4799 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01004800 * - I did not see what else could be done;
4801 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004802 *
4803 * Feel free to adjust to your needs.
4804 */
Francois Romieua27993f2006-12-18 00:04:19 +01004805 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01004806 pci_cmd &= ~PCI_COMMAND_PARITY;
4807 else
4808 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4809
4810 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004811
4812 pci_write_config_word(pdev, PCI_STATUS,
4813 pci_status & (PCI_STATUS_DETECTED_PARITY |
4814 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4815 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4816
4817 /* The infamous DAC f*ckup only happens at boot time */
4818 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00004819 void __iomem *ioaddr = tp->mmio_addr;
4820
Joe Perchesbf82c182010-02-09 11:49:50 +00004821 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004822 tp->cp_cmd &= ~PCIDAC;
4823 RTL_W16(CPlusCmd, tp->cp_cmd);
4824 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825 }
4826
françois romieue6de30d2011-01-03 15:08:37 +00004827 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01004828
4829 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830}
4831
Francois Romieu07d3f512007-02-21 22:40:46 +01004832static void rtl8169_tx_interrupt(struct net_device *dev,
4833 struct rtl8169_private *tp,
4834 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004835{
4836 unsigned int dirty_tx, tx_left;
4837
Linus Torvalds1da177e2005-04-16 15:20:36 -07004838 dirty_tx = tp->dirty_tx;
4839 smp_rmb();
4840 tx_left = tp->cur_tx - dirty_tx;
4841
4842 while (tx_left > 0) {
4843 unsigned int entry = dirty_tx % NUM_TX_DESC;
4844 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004845 u32 status;
4846
4847 rmb();
4848 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4849 if (status & DescOwn)
4850 break;
4851
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004852 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
4853 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 if (status & LastFrag) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00004855 dev->stats.tx_packets++;
4856 dev->stats.tx_bytes += tx_skb->skb->len;
Eric Dumazet87433bf2009-06-09 22:55:53 +00004857 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004858 tx_skb->skb = NULL;
4859 }
4860 dirty_tx++;
4861 tx_left--;
4862 }
4863
4864 if (tp->dirty_tx != dirty_tx) {
4865 tp->dirty_tx = dirty_tx;
4866 smp_wmb();
4867 if (netif_queue_stopped(dev) &&
4868 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
4869 netif_wake_queue(dev);
4870 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02004871 /*
4872 * 8168 hack: TxPoll requests are lost when the Tx packets are
4873 * too close. Let's kick an extra TxPoll request when a burst
4874 * of start_xmit activity is detected (if it is not detected,
4875 * it is slow enough). -- FR
4876 */
4877 smp_rmb();
4878 if (tp->cur_tx != dirty_tx)
4879 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004880 }
4881}
4882
Francois Romieu126fa4b2005-05-12 20:09:17 -04004883static inline int rtl8169_fragmented_frame(u32 status)
4884{
4885 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4886}
4887
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004888static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004889{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004890 u32 status = opts1 & RxProtoMask;
4891
4892 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00004893 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004894 skb->ip_summed = CHECKSUM_UNNECESSARY;
4895 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07004896 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004897}
4898
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004899static struct sk_buff *rtl8169_try_rx_copy(void *data,
4900 struct rtl8169_private *tp,
4901 int pkt_size,
4902 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004903{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004904 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004905 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004906
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004907 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004908 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004909 prefetch(data);
4910 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
4911 if (skb)
4912 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00004913 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
4914
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004915 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004916}
4917
Eric Dumazet630b9432010-03-31 02:08:31 +00004918/*
4919 * Warning : rtl8169_rx_interrupt() might be called :
4920 * 1) from NAPI (softirq) context
4921 * (polling = 1 : we should call netif_receive_skb())
4922 * 2) from process context (rtl8169_reset_task())
4923 * (polling = 0 : we must call netif_rx() instead)
4924 */
Francois Romieu07d3f512007-02-21 22:40:46 +01004925static int rtl8169_rx_interrupt(struct net_device *dev,
4926 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004927 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928{
4929 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004930 unsigned int count;
Eric Dumazet630b9432010-03-31 02:08:31 +00004931 int polling = (budget != ~(u32)0) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004932
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933 cur_rx = tp->cur_rx;
4934 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02004935 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004936
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004937 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004938 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004939 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004940 u32 status;
4941
4942 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04004943 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004944
4945 if (status & DescOwn)
4946 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004947 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00004948 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4949 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004950 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004951 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02004952 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004953 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02004954 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004955 if (status & RxFOVF) {
4956 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02004957 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02004958 }
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004959 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004960 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004961 struct sk_buff *skb;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02004962 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004963 int pkt_size = (status & 0x00001FFF) - 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004964
Francois Romieu126fa4b2005-05-12 20:09:17 -04004965 /*
4966 * The driver does not support incoming fragmented
4967 * frames. They are seen as a symptom of over-mtu
4968 * sized frames.
4969 */
4970 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02004971 dev->stats.rx_dropped++;
4972 dev->stats.rx_length_errors++;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004973 rtl8169_mark_to_asic(desc, rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02004974 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04004975 }
4976
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004977 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
4978 tp, pkt_size, addr);
4979 rtl8169_mark_to_asic(desc, rx_buf_sz);
4980 if (!skb) {
4981 dev->stats.rx_dropped++;
4982 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983 }
4984
Eric Dumazetadea1ac72010-09-05 20:04:05 -07004985 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004986 skb_put(skb, pkt_size);
4987 skb->protocol = eth_type_trans(skb, dev);
4988
Francois Romieu7a8fc772011-03-01 17:18:33 +01004989 rtl8169_rx_vlan_tag(desc, skb);
4990
4991 if (likely(polling))
4992 napi_gro_receive(&tp->napi, skb);
4993 else
4994 netif_rx(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004995
Francois Romieucebf8cc2007-10-18 12:06:54 +02004996 dev->stats.rx_bytes += pkt_size;
4997 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004998 }
Francois Romieu6dccd162007-02-13 23:38:05 +01004999
5000 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00005001 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01005002 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
5003 desc->opts2 = 0;
5004 cur_rx++;
5005 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005006 }
5007
5008 count = cur_rx - tp->cur_rx;
5009 tp->cur_rx = cur_rx;
5010
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005011 tp->dirty_rx += count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012
5013 return count;
5014}
5015
Francois Romieu07d3f512007-02-21 22:40:46 +01005016static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005017{
Francois Romieu07d3f512007-02-21 22:40:46 +01005018 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005019 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005021 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02005022 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005023
David Dillowf11a3772009-05-22 15:29:34 +00005024 /* loop handling interrupts until we have no new ones or
5025 * we hit a invalid/hotplug case.
5026 */
Francois Romieu865c6522008-05-11 14:51:00 +02005027 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00005028 while (status && status != 0xffff) {
5029 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005030
David Dillowf11a3772009-05-22 15:29:34 +00005031 /* Handle all of the error cases first. These will reset
5032 * the chip, so just exit the loop.
5033 */
5034 if (unlikely(!netif_running(dev))) {
5035 rtl8169_asic_down(ioaddr);
5036 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037 }
David Dillowf11a3772009-05-22 15:29:34 +00005038
Francois Romieu1519e572011-02-03 12:02:36 +01005039 if (unlikely(status & RxFIFOOver)) {
5040 switch (tp->mac_version) {
5041 /* Work around for rx fifo overflow */
5042 case RTL_GIGA_MAC_VER_11:
5043 case RTL_GIGA_MAC_VER_22:
5044 case RTL_GIGA_MAC_VER_26:
5045 netif_stop_queue(dev);
5046 rtl8169_tx_timeout(dev);
5047 goto done;
Francois Romieuf60ac8e2011-02-03 17:27:52 +01005048 /* Testers needed. */
5049 case RTL_GIGA_MAC_VER_17:
5050 case RTL_GIGA_MAC_VER_19:
5051 case RTL_GIGA_MAC_VER_20:
5052 case RTL_GIGA_MAC_VER_21:
5053 case RTL_GIGA_MAC_VER_23:
5054 case RTL_GIGA_MAC_VER_24:
5055 case RTL_GIGA_MAC_VER_27:
5056 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00005057 case RTL_GIGA_MAC_VER_31:
Francois Romieu1519e572011-02-03 12:02:36 +01005058 /* Experimental science. Pktgen proof. */
5059 case RTL_GIGA_MAC_VER_12:
5060 case RTL_GIGA_MAC_VER_25:
5061 if (status == RxFIFOOver)
5062 goto done;
5063 break;
5064 default:
5065 break;
5066 }
David Dillowf11a3772009-05-22 15:29:34 +00005067 }
5068
5069 if (unlikely(status & SYSErr)) {
5070 rtl8169_pcierr_interrupt(dev);
5071 break;
5072 }
5073
5074 if (status & LinkChg)
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00005075 __rtl8169_check_link_status(dev, tp, ioaddr, true);
David Dillowf11a3772009-05-22 15:29:34 +00005076
5077 /* We need to see the lastest version of tp->intr_mask to
5078 * avoid ignoring an MSI interrupt and having to wait for
5079 * another event which may never come.
5080 */
5081 smp_rmb();
5082 if (status & tp->intr_mask & tp->napi_event) {
5083 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
5084 tp->intr_mask = ~tp->napi_event;
5085
5086 if (likely(napi_schedule_prep(&tp->napi)))
5087 __napi_schedule(&tp->napi);
Joe Perchesbf82c182010-02-09 11:49:50 +00005088 else
5089 netif_info(tp, intr, dev,
5090 "interrupt %04x in poll\n", status);
David Dillowf11a3772009-05-22 15:29:34 +00005091 }
5092
5093 /* We only get a new MSI interrupt when all active irq
5094 * sources on the chip have been acknowledged. So, ack
5095 * everything we've seen and check if new sources have become
5096 * active to avoid blocking all interrupts from the chip.
5097 */
5098 RTL_W16(IntrStatus,
5099 (status & RxFIFOOver) ? (status | RxOverflow) : status);
5100 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101 }
Francois Romieu1519e572011-02-03 12:02:36 +01005102done:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005103 return IRQ_RETVAL(handled);
5104}
5105
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005106static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005108 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
5109 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005111 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005112
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005113 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 rtl8169_tx_interrupt(dev, tp, ioaddr);
5115
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005116 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005117 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00005118
5119 /* We need for force the visibility of tp->intr_mask
5120 * for other CPUs, as we can loose an MSI interrupt
5121 * and potentially wait for a retransmit timeout if we don't.
5122 * The posted write to IntrMask is safe, as it will
5123 * eventually make it to the chip and we won't loose anything
5124 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005125 */
David Dillowf11a3772009-05-22 15:29:34 +00005126 tp->intr_mask = 0xffff;
David Dillow4c020a92010-03-03 16:33:10 +00005127 wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01005128 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005129 }
5130
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005131 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005133
Francois Romieu523a6092008-09-10 22:28:56 +02005134static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
5135{
5136 struct rtl8169_private *tp = netdev_priv(dev);
5137
5138 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
5139 return;
5140
5141 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
5142 RTL_W32(RxMissed, 0);
5143}
5144
Linus Torvalds1da177e2005-04-16 15:20:36 -07005145static void rtl8169_down(struct net_device *dev)
5146{
5147 struct rtl8169_private *tp = netdev_priv(dev);
5148 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149
5150 rtl8169_delete_timer(dev);
5151
5152 netif_stop_queue(dev);
5153
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01005154 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01005155
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156 spin_lock_irq(&tp->lock);
5157
5158 rtl8169_asic_down(ioaddr);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005159 /*
5160 * At this point device interrupts can not be enabled in any function,
5161 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task,
5162 * rtl8169_reinit_task) and napi is disabled (rtl8169_poll).
5163 */
Francois Romieu523a6092008-09-10 22:28:56 +02005164 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165
5166 spin_unlock_irq(&tp->lock);
5167
5168 synchronize_irq(dev->irq);
5169
Linus Torvalds1da177e2005-04-16 15:20:36 -07005170 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07005171 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005172
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173 rtl8169_tx_clear(tp);
5174
5175 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00005176
5177 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005178}
5179
5180static int rtl8169_close(struct net_device *dev)
5181{
5182 struct rtl8169_private *tp = netdev_priv(dev);
5183 struct pci_dev *pdev = tp->pci_dev;
5184
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005185 pm_runtime_get_sync(&pdev->dev);
5186
Francois Romieucecb5fd2011-04-01 10:21:07 +02005187 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08005188 rtl8169_update_counters(dev);
5189
Linus Torvalds1da177e2005-04-16 15:20:36 -07005190 rtl8169_down(dev);
5191
5192 free_irq(dev->irq, dev);
5193
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00005194 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
5195 tp->RxPhyAddr);
5196 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
5197 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198 tp->TxDescArray = NULL;
5199 tp->RxDescArray = NULL;
5200
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005201 pm_runtime_put_sync(&pdev->dev);
5202
Linus Torvalds1da177e2005-04-16 15:20:36 -07005203 return 0;
5204}
5205
Francois Romieu07ce4062007-02-23 23:36:39 +01005206static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005207{
5208 struct rtl8169_private *tp = netdev_priv(dev);
5209 void __iomem *ioaddr = tp->mmio_addr;
5210 unsigned long flags;
5211 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01005212 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005213 u32 tmp = 0;
5214
5215 if (dev->flags & IFF_PROMISC) {
5216 /* Unconditionally log net taps. */
Joe Perchesbf82c182010-02-09 11:49:50 +00005217 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005218 rx_mode =
5219 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5220 AcceptAllPhys;
5221 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00005222 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00005223 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005224 /* Too many to filter perfectly -- accept all multicasts. */
5225 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5226 mc_filter[1] = mc_filter[0] = 0xffffffff;
5227 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00005228 struct netdev_hw_addr *ha;
Francois Romieu07d3f512007-02-21 22:40:46 +01005229
Linus Torvalds1da177e2005-04-16 15:20:36 -07005230 rx_mode = AcceptBroadcast | AcceptMyPhys;
5231 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00005232 netdev_for_each_mc_addr(ha, dev) {
5233 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005234 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5235 rx_mode |= AcceptMulticast;
5236 }
5237 }
5238
5239 spin_lock_irqsave(&tp->lock, flags);
5240
5241 tmp = rtl8169_rx_config | rx_mode |
Francois Romieu2b7b4312011-04-18 22:53:24 -07005242 (RTL_R32(RxConfig) & RTL_RX_CONFIG_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005243
Francois Romieuf887cce2008-07-17 22:24:18 +02005244 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01005245 u32 data = mc_filter[0];
5246
5247 mc_filter[0] = swab32(mc_filter[1]);
5248 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02005249 }
5250
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251 RTL_W32(MAR0 + 4, mc_filter[1]);
Francois Romieu78f1cd02010-03-27 19:35:46 -07005252 RTL_W32(MAR0 + 0, mc_filter[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253
Francois Romieu57a9f232007-06-04 22:10:15 +02005254 RTL_W32(RxConfig, tmp);
5255
Linus Torvalds1da177e2005-04-16 15:20:36 -07005256 spin_unlock_irqrestore(&tp->lock, flags);
5257}
5258
5259/**
5260 * rtl8169_get_stats - Get rtl8169 read/write statistics
5261 * @dev: The Ethernet Device to get statistics for
5262 *
5263 * Get TX/RX statistics for rtl8169
5264 */
5265static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
5266{
5267 struct rtl8169_private *tp = netdev_priv(dev);
5268 void __iomem *ioaddr = tp->mmio_addr;
5269 unsigned long flags;
5270
5271 if (netif_running(dev)) {
5272 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02005273 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274 spin_unlock_irqrestore(&tp->lock, flags);
5275 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02005276
Francois Romieucebf8cc2007-10-18 12:06:54 +02005277 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005278}
5279
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005280static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01005281{
françois romieu065c27c2011-01-03 15:08:12 +00005282 struct rtl8169_private *tp = netdev_priv(dev);
5283
Francois Romieu5d06a992006-02-23 00:47:58 +01005284 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005285 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01005286
françois romieu065c27c2011-01-03 15:08:12 +00005287 rtl_pll_power_down(tp);
5288
Francois Romieu5d06a992006-02-23 00:47:58 +01005289 netif_device_detach(dev);
5290 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005291}
Francois Romieu5d06a992006-02-23 00:47:58 +01005292
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005293#ifdef CONFIG_PM
5294
5295static int rtl8169_suspend(struct device *device)
5296{
5297 struct pci_dev *pdev = to_pci_dev(device);
5298 struct net_device *dev = pci_get_drvdata(pdev);
5299
5300 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02005301
Francois Romieu5d06a992006-02-23 00:47:58 +01005302 return 0;
5303}
5304
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005305static void __rtl8169_resume(struct net_device *dev)
5306{
françois romieu065c27c2011-01-03 15:08:12 +00005307 struct rtl8169_private *tp = netdev_priv(dev);
5308
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005309 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00005310
5311 rtl_pll_power_up(tp);
5312
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005313 rtl8169_schedule_work(dev, rtl8169_reset_task);
5314}
5315
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005316static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01005317{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005318 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01005319 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00005320 struct rtl8169_private *tp = netdev_priv(dev);
5321
5322 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01005323
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005324 if (netif_running(dev))
5325 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01005326
Francois Romieu5d06a992006-02-23 00:47:58 +01005327 return 0;
5328}
5329
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005330static int rtl8169_runtime_suspend(struct device *device)
5331{
5332 struct pci_dev *pdev = to_pci_dev(device);
5333 struct net_device *dev = pci_get_drvdata(pdev);
5334 struct rtl8169_private *tp = netdev_priv(dev);
5335
5336 if (!tp->TxDescArray)
5337 return 0;
5338
5339 spin_lock_irq(&tp->lock);
5340 tp->saved_wolopts = __rtl8169_get_wol(tp);
5341 __rtl8169_set_wol(tp, WAKE_ANY);
5342 spin_unlock_irq(&tp->lock);
5343
5344 rtl8169_net_suspend(dev);
5345
5346 return 0;
5347}
5348
5349static int rtl8169_runtime_resume(struct device *device)
5350{
5351 struct pci_dev *pdev = to_pci_dev(device);
5352 struct net_device *dev = pci_get_drvdata(pdev);
5353 struct rtl8169_private *tp = netdev_priv(dev);
5354
5355 if (!tp->TxDescArray)
5356 return 0;
5357
5358 spin_lock_irq(&tp->lock);
5359 __rtl8169_set_wol(tp, tp->saved_wolopts);
5360 tp->saved_wolopts = 0;
5361 spin_unlock_irq(&tp->lock);
5362
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00005363 rtl8169_init_phy(dev, tp);
5364
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005365 __rtl8169_resume(dev);
5366
5367 return 0;
5368}
5369
5370static int rtl8169_runtime_idle(struct device *device)
5371{
5372 struct pci_dev *pdev = to_pci_dev(device);
5373 struct net_device *dev = pci_get_drvdata(pdev);
5374 struct rtl8169_private *tp = netdev_priv(dev);
5375
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00005376 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00005377}
5378
Alexey Dobriyan47145212009-12-14 18:00:08 -08005379static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02005380 .suspend = rtl8169_suspend,
5381 .resume = rtl8169_resume,
5382 .freeze = rtl8169_suspend,
5383 .thaw = rtl8169_resume,
5384 .poweroff = rtl8169_suspend,
5385 .restore = rtl8169_resume,
5386 .runtime_suspend = rtl8169_runtime_suspend,
5387 .runtime_resume = rtl8169_runtime_resume,
5388 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005389};
5390
5391#define RTL8169_PM_OPS (&rtl8169_pm_ops)
5392
5393#else /* !CONFIG_PM */
5394
5395#define RTL8169_PM_OPS NULL
5396
5397#endif /* !CONFIG_PM */
5398
Francois Romieu1765f952008-09-13 17:21:40 +02005399static void rtl_shutdown(struct pci_dev *pdev)
5400{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005401 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00005402 struct rtl8169_private *tp = netdev_priv(dev);
5403 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02005404
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005405 rtl8169_net_suspend(dev);
5406
Francois Romieucecb5fd2011-04-01 10:21:07 +02005407 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08005408 rtl_rar_set(tp, dev->perm_addr);
5409
françois romieu4bb3f522009-06-17 11:41:45 +00005410 spin_lock_irq(&tp->lock);
5411
5412 rtl8169_asic_down(ioaddr);
5413
5414 spin_unlock_irq(&tp->lock);
5415
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005416 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00005417 /* WoL fails with some 8168 when the receiver is disabled. */
5418 if (tp->features & RTL_FEATURE_WOL) {
5419 pci_clear_master(pdev);
5420
5421 RTL_W8(ChipCmd, CmdRxEnb);
5422 /* PCI commit */
5423 RTL_R8(ChipCmd);
5424 }
5425
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005426 pci_wake_from_d3(pdev, true);
5427 pci_set_power_state(pdev, PCI_D3hot);
5428 }
5429}
Francois Romieu5d06a992006-02-23 00:47:58 +01005430
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431static struct pci_driver rtl8169_pci_driver = {
5432 .name = MODULENAME,
5433 .id_table = rtl8169_pci_tbl,
5434 .probe = rtl8169_init_one,
5435 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02005436 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00005437 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438};
5439
Francois Romieu07d3f512007-02-21 22:40:46 +01005440static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441{
Jeff Garzik29917622006-08-19 17:48:59 -04005442 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005443}
5444
Francois Romieu07d3f512007-02-21 22:40:46 +01005445static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005446{
5447 pci_unregister_driver(&rtl8169_pci_driver);
5448}
5449
5450module_init(rtl8169_init_module);
5451module_exit(rtl8169_cleanup_module);