blob: 083644ef8f316e5d6d57eb5201b27067e50d13e4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080052 PIPE_C,
53 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070054};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080055#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070056
Jesse Barnes80824002009-09-10 15:28:06 -070057enum plane {
58 PLANE_A = 0,
59 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080063
Eric Anholt62fdfea2010-05-21 13:26:39 -070064#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Interface history:
69 *
70 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110071 * 1.2: Add Power Management
72 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110073 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100074 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100075 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
78#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100079#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_PATCHLEVEL 0
81
Eric Anholt673a3942008-07-30 12:06:12 -070082#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010083#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070084
Dave Airlie71acb5e2008-12-30 20:31:46 +100085#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000094 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100095};
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100115 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000116 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100117};
Chris Wilson44834a62010-08-19 16:09:23 +0100118#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119
Chris Wilson6ef3d422010-08-04 20:26:07 +0100120struct intel_overlay;
121struct intel_overlay_error_state;
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200130 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000131 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000132 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000134
yakui_zhao9b9d1722009-05-31 17:17:17 +0800135struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100136 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100140 u8 i2c_pin;
141 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400142 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143};
144
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000145struct intel_display_error_state;
146
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800150 u32 pipestat[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000170 u64 bbaddr;
Chris Wilson748ebc62010-10-24 10:28:47 +0100171 u64 fence[16];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700172 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000178 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000179 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000185 s32 fence_reg:5;
Chris Wilson9df30792010-02-18 10:24:56 +0000186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000190 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700191 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100194 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000195 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700196};
197
Jesse Barnese70236a2009-09-21 10:42:27 -0700198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400200 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000205 void (*update_wm)(struct drm_device *dev);
Eric Anholtf5640482011-03-30 13:01:02 -0700206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
211
Jesse Barnese70236a2009-09-21 10:42:27 -0700212 /* clock updates for mode set */
213 /* cursor updates */
214 /* render clock increase/decrease */
215 /* display clock increase/decrease */
216 /* pll clock increase/decrease */
217 /* clock gating init */
218};
219
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220struct intel_device_info {
Chris Wilsonc96c3a82010-08-11 09:59:24 +0100221 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500222 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400223 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500224 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500225 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226 u8 is_g33 : 1;
227 u8 need_gfx_hws : 1;
228 u8 is_g4x : 1;
229 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100230 u8 is_broadwater : 1;
231 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500232 u8 has_fbc : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500233 u8 has_pipe_cxsr : 1;
234 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500235 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100236 u8 has_overlay : 1;
237 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100238 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800239 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100240 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500241};
242
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800243enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100244 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800245 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
246 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
247 FBC_MODE_TOO_LARGE, /* mode too large for compression */
248 FBC_BAD_PLANE, /* fbc not supported on plane */
249 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700250 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800251};
252
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800253enum intel_pch {
254 PCH_IBX, /* Ibexpeak PCH */
255 PCH_CPT, /* Cougarpoint PCH */
256};
257
Jesse Barnesb690e962010-07-19 13:53:12 -0700258#define QUIRK_PIPEA_FORCE (1<<0)
259
Dave Airlie8be48d92010-03-30 05:34:14 +0000260struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700263 struct drm_device *dev;
264
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500265 const struct intel_device_info *info;
266
Dave Airlieac5c4e72008-12-19 15:38:34 +1000267 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000268 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000269
Eric Anholt3043c602008-10-02 12:24:47 -0700270 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Chris Wilsonf899fc62010-07-20 15:44:45 -0700272 struct intel_gmbus {
273 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100274 struct i2c_adapter *force_bit;
275 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700276 } *gmbus;
277
Dave Airlieec2a4c32009-08-04 11:43:41 +1000278 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000279 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d52010-08-07 11:01:22 +0100280 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000282 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700283 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000284 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000285 struct drm_i915_gem_object *pwrctx;
286 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Jesse Barnesd7658982009-06-05 14:41:29 +0000288 struct resource mch_res;
289
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000290 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 int back_offset;
292 int front_offset;
293 int current_page;
294 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000297
298 /* protects the irq masks */
299 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700300 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800301 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000302 u32 irq_mask;
303 u32 gt_irq_mask;
304 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Jesse Barnes5ca58282009-03-31 14:11:15 -0700306 u32 hotplug_supported_mask;
307 struct work_struct hotplug_work;
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 int tex_lru_log_granularity;
310 int allow_batchbuffer;
311 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100312 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000313 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000314 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000315
Ben Gamarif65d9422009-09-14 17:48:44 -0400316 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000317#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400318 struct timer_list hangcheck_timer;
319 int hangcheck_count;
320 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100321 uint32_t last_instdone;
322 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400323
Jesse Barnes80824002009-09-10 15:28:06 -0700324 unsigned long cfb_size;
325 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100326 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700327 int cfb_fence;
328 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100329 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700330
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100331 struct intel_opregion opregion;
332
Daniel Vetter02e792f2009-09-15 22:57:34 +0200333 /* overlay */
334 struct intel_overlay *overlay;
335
Jesse Barnes79e53942008-11-07 14:24:08 -0800336 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100337 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000338 bool backlight_enabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800339 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800340 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
341 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800342
343 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100344 unsigned int int_tv_support:1;
345 unsigned int lvds_dither:1;
346 unsigned int lvds_vbt:1;
347 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500348 unsigned int lvds_use_ssc:1;
349 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100350 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700351 int rate;
352 int lanes;
353 int preemphasis;
354 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100355
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700356 bool initialized;
357 bool support;
358 int bpp;
359 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100360 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700361 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800362
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700363 struct notifier_block lid_notifier;
364
Chris Wilsonf899fc62010-07-20 15:44:45 -0700365 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800366 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
367 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
368 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
369
Li Peng95534262010-05-18 18:58:44 +0800370 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800371
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700372 spinlock_t error_lock;
373 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400374 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100375 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700376 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700377
Jesse Barnese70236a2009-09-21 10:42:27 -0700378 /* Display functions */
379 struct drm_i915_display_funcs display;
380
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800381 /* PCH chipset type */
382 enum intel_pch pch_type;
383
Jesse Barnesb690e962010-07-19 13:53:12 -0700384 unsigned long quirks;
385
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000386 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800387 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000388 u8 saveLBB;
389 u32 saveDSPACNTR;
390 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000391 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000392 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000393 u32 savePIPEACONF;
394 u32 savePIPEBCONF;
395 u32 savePIPEASRC;
396 u32 savePIPEBSRC;
397 u32 saveFPA0;
398 u32 saveFPA1;
399 u32 saveDPLL_A;
400 u32 saveDPLL_A_MD;
401 u32 saveHTOTAL_A;
402 u32 saveHBLANK_A;
403 u32 saveHSYNC_A;
404 u32 saveVTOTAL_A;
405 u32 saveVBLANK_A;
406 u32 saveVSYNC_A;
407 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000408 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800409 u32 saveTRANS_HTOTAL_A;
410 u32 saveTRANS_HBLANK_A;
411 u32 saveTRANS_HSYNC_A;
412 u32 saveTRANS_VTOTAL_A;
413 u32 saveTRANS_VBLANK_A;
414 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000415 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000416 u32 saveDSPASTRIDE;
417 u32 saveDSPASIZE;
418 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700419 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000420 u32 saveDSPASURF;
421 u32 saveDSPATILEOFF;
422 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700423 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000424 u32 saveBLC_PWM_CTL;
425 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800426 u32 saveBLC_CPU_PWM_CTL;
427 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000428 u32 saveFPB0;
429 u32 saveFPB1;
430 u32 saveDPLL_B;
431 u32 saveDPLL_B_MD;
432 u32 saveHTOTAL_B;
433 u32 saveHBLANK_B;
434 u32 saveHSYNC_B;
435 u32 saveVTOTAL_B;
436 u32 saveVBLANK_B;
437 u32 saveVSYNC_B;
438 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000439 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800440 u32 saveTRANS_HTOTAL_B;
441 u32 saveTRANS_HBLANK_B;
442 u32 saveTRANS_HSYNC_B;
443 u32 saveTRANS_VTOTAL_B;
444 u32 saveTRANS_VBLANK_B;
445 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000446 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000447 u32 saveDSPBSTRIDE;
448 u32 saveDSPBSIZE;
449 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700450 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000451 u32 saveDSPBSURF;
452 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700453 u32 saveVGA0;
454 u32 saveVGA1;
455 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 u32 saveVGACNTRL;
457 u32 saveADPA;
458 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700459 u32 savePP_ON_DELAYS;
460 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000461 u32 saveDVOA;
462 u32 saveDVOB;
463 u32 saveDVOC;
464 u32 savePP_ON;
465 u32 savePP_OFF;
466 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700467 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000468 u32 savePFIT_CONTROL;
469 u32 save_palette_a[256];
470 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700471 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000472 u32 saveFBC_CFB_BASE;
473 u32 saveFBC_LL_BASE;
474 u32 saveFBC_CONTROL;
475 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000476 u32 saveIER;
477 u32 saveIIR;
478 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800479 u32 saveDEIER;
480 u32 saveDEIMR;
481 u32 saveGTIER;
482 u32 saveGTIMR;
483 u32 saveFDI_RXA_IMR;
484 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800485 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800486 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 saveSWF0[16];
488 u32 saveSWF1[16];
489 u32 saveSWF2[3];
490 u8 saveMSR;
491 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800492 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000493 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000494 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000495 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000496 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700497 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000498 u32 saveCURACNTR;
499 u32 saveCURAPOS;
500 u32 saveCURABASE;
501 u32 saveCURBCNTR;
502 u32 saveCURBPOS;
503 u32 saveCURBBASE;
504 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 u32 saveDP_B;
506 u32 saveDP_C;
507 u32 saveDP_D;
508 u32 savePIPEA_GMCH_DATA_M;
509 u32 savePIPEB_GMCH_DATA_M;
510 u32 savePIPEA_GMCH_DATA_N;
511 u32 savePIPEB_GMCH_DATA_N;
512 u32 savePIPEA_DP_LINK_M;
513 u32 savePIPEB_DP_LINK_M;
514 u32 savePIPEA_DP_LINK_N;
515 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800516 u32 saveFDI_RXA_CTL;
517 u32 saveFDI_TXA_CTL;
518 u32 saveFDI_RXB_CTL;
519 u32 saveFDI_TXB_CTL;
520 u32 savePFA_CTL_1;
521 u32 savePFB_CTL_1;
522 u32 savePFA_WIN_SZ;
523 u32 savePFB_WIN_SZ;
524 u32 savePFA_WIN_POS;
525 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000526 u32 savePCH_DREF_CONTROL;
527 u32 saveDISP_ARB_CTL;
528 u32 savePIPEA_DATA_M1;
529 u32 savePIPEA_DATA_N1;
530 u32 savePIPEA_LINK_M1;
531 u32 savePIPEA_LINK_N1;
532 u32 savePIPEB_DATA_M1;
533 u32 savePIPEB_DATA_N1;
534 u32 savePIPEB_LINK_M1;
535 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000536 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700537
538 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200539 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000540 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200541 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000542 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200543 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700544 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100545 /** List of all objects in gtt_space. Used to restore gtt
546 * mappings on resume */
547 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000548
549 /** Usable portion of the GTT for GEM */
550 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200551 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000552 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700553
Keith Packard0839ccb2008-10-30 19:38:48 -0700554 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800555 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700556
Chris Wilson17250b72010-10-28 12:51:39 +0100557 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100558
Eric Anholt673a3942008-07-30 12:06:12 -0700559 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100560 * List of objects currently involved in rendering.
561 *
562 * Includes buffers having the contents of their GPU caches
563 * flushed, not necessarily primitives. last_rendering_seqno
564 * represents when the rendering involved will be completed.
565 *
566 * A reference is held on the buffer while on this list.
567 */
568 struct list_head active_list;
569
570 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700571 * List of objects which are not in the ringbuffer but which
572 * still have a write_domain which needs to be flushed before
573 * unbinding.
574 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800575 * last_rendering_seqno is 0 while an object is in this list.
576 *
Eric Anholt673a3942008-07-30 12:06:12 -0700577 * A reference is held on the buffer while on this list.
578 */
579 struct list_head flushing_list;
580
581 /**
582 * LRU list of objects which are not in the ringbuffer and
583 * are ready to unbind, but are still in the GTT.
584 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800585 * last_rendering_seqno is 0 while an object is in this list.
586 *
Eric Anholt673a3942008-07-30 12:06:12 -0700587 * A reference is not held on the buffer while on this list,
588 * as merely being GTT-bound shouldn't prevent its being
589 * freed, and we'll pull it off the list in the free path.
590 */
591 struct list_head inactive_list;
592
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100593 /**
594 * LRU list of objects which are not in the ringbuffer but
595 * are still pinned in the GTT.
596 */
597 struct list_head pinned_list;
598
Eric Anholta09ba7f2009-08-29 12:49:51 -0700599 /** LRU list of objects with fence regs on them. */
600 struct list_head fence_list;
601
Eric Anholt673a3942008-07-30 12:06:12 -0700602 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100603 * List of objects currently pending being freed.
604 *
605 * These objects are no longer in use, but due to a signal
606 * we were prevented from freeing them at the appointed time.
607 */
608 struct list_head deferred_free_list;
609
610 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700611 * We leave the user IRQ off as much as possible,
612 * but this means that requests will finish and never
613 * be retired once the system goes idle. Set a timer to
614 * fire periodically while the ring is running. When it
615 * fires, go retire requests.
616 */
617 struct delayed_work retire_work;
618
Eric Anholt673a3942008-07-30 12:06:12 -0700619 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000620 * Are we in a non-interruptible section of code like
621 * modesetting?
622 */
623 bool interruptible;
624
625 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700626 * Flag if the X Server, and thus DRM, is not currently in
627 * control of the device.
628 *
629 * This is set between LeaveVT and EnterVT. It needs to be
630 * replaced with a semaphore. It also needs to be
631 * transitioned away from for kernel modesetting.
632 */
633 int suspended;
634
635 /**
636 * Flag if the hardware appears to be wedged.
637 *
638 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300639 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700640 * every pending request fail
641 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400642 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700643
644 /** Bit 6 swizzling required for X tiling */
645 uint32_t bit_6_swizzle_x;
646 /** Bit 6 swizzling required for Y tiling */
647 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000648
649 /* storage for physical objects */
650 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100651
Chris Wilson73aa8082010-09-30 11:46:12 +0100652 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100653 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000654 size_t mappable_gtt_total;
655 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100656 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700657 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800658 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800659 /* indicate whether the LVDS_BORDER should be enabled or not */
660 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100661 /* Panel fitter placement and size for Ironlake+ */
662 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes5d613502011-01-24 17:10:54 -0800663 int panel_t3, panel_t12;
Jesse Barnes652c3932009-08-17 13:31:43 -0700664
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500665 struct drm_crtc *plane_to_crtc_mapping[2];
666 struct drm_crtc *pipe_to_crtc_mapping[2];
667 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700668 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500669
Jesse Barnes652c3932009-08-17 13:31:43 -0700670 /* Reclocking support */
671 bool render_reclock_avail;
672 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000673 /* indicates the reduced downclock for LVDS*/
674 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700675 struct work_struct idle_work;
676 struct timer_list idle_timer;
677 bool busy;
678 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800679 int child_dev_num;
680 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800681 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800682
Zhenyu Wangc4804412009-12-17 14:48:43 +0800683 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800684
685 u8 cur_delay;
686 u8 min_delay;
687 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700688 u8 fmax;
689 u8 fstart;
690
Chris Wilson05394f32010-11-08 19:18:58 +0000691 u64 last_count1;
692 unsigned long last_time1;
693 u64 last_count2;
694 struct timespec last_time2;
695 unsigned long gfx_power;
696 int c_m;
697 int r_t;
698 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700699 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800700
701 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000702
Jesse Barnes20bf3772010-04-21 11:39:22 -0700703 struct drm_mm_node *compressed_fb;
704 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700705
Chris Wilsonae681d92010-10-01 14:57:56 +0100706 unsigned long last_gpu_reset;
707
Dave Airlie8be48d92010-03-30 05:34:14 +0000708 /* list of fbdev register on this device */
709 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000710
711 struct drm_property *broadcast_rgb_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712} drm_i915_private_t;
713
Chris Wilson93dfb402011-03-29 16:59:50 -0700714enum i915_cache_level {
715 I915_CACHE_NONE,
716 I915_CACHE_LLC,
717 I915_CACHE_LLC_MLC, /* gen6+ */
718};
719
Eric Anholt673a3942008-07-30 12:06:12 -0700720struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000721 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700722
723 /** Current space allocated to this object in the GTT, if any. */
724 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100725 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700726
727 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100728 struct list_head ring_list;
729 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100730 /** This object's place on GPU write list */
731 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000732 /** This object's place in the batchbuffer or on the eviction list */
733 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700734
735 /**
736 * This is set if the object is on the active or flushing lists
737 * (has pending rendering), and is not set if it's on inactive (ready
738 * to be unbound).
739 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200740 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700741
742 /**
743 * This is set if the object has been written to since last bound
744 * to the GTT
745 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200746 unsigned int dirty : 1;
747
748 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000749 * This is set if the object has been written to since the last
750 * GPU flush.
751 */
752 unsigned int pending_gpu_write : 1;
753
754 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200755 * Fence register bits (if any) for this object. Will be set
756 * as needed when mapped into the GTT.
757 * Protected by dev->struct_mutex.
758 *
759 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
760 */
Chris Wilson11824e82010-06-06 15:40:18 +0100761 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200762
763 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200764 * Advice: are the backing pages purgeable?
765 */
766 unsigned int madv : 2;
767
768 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200769 * Current tiling mode for the object.
770 */
771 unsigned int tiling_mode : 2;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000772 unsigned int tiling_changed : 1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200773
774 /** How many users have pinned this object in GTT space. The following
775 * users can each hold at most one reference: pwrite/pread, pin_ioctl
776 * (via user_pin_count), execbuffer (objects are not allowed multiple
777 * times for the same batchbuffer), and the framebuffer code. When
778 * switching/pageflipping, the framebuffer code has at most two buffers
779 * pinned per crtc.
780 *
781 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
782 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100783 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200784#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200786 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100787 * Is the object at the current location in the gtt mappable and
788 * fenceable? Used to avoid costly recalculations.
789 */
790 unsigned int map_and_fenceable : 1;
791
792 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200793 * Whether the current gtt mapping needs to be mappable (and isn't just
794 * mappable by accident). Track pin and fault separate for a more
795 * accurate mappable working set.
796 */
797 unsigned int fault_mappable : 1;
798 unsigned int pin_mappable : 1;
799
Chris Wilsoncaea7472010-11-12 13:53:37 +0000800 /*
801 * Is the GPU currently using a fence to access this buffer,
802 */
803 unsigned int pending_fenced_gpu_access:1;
804 unsigned int fenced_gpu_access:1;
805
Chris Wilson93dfb402011-03-29 16:59:50 -0700806 unsigned int cache_level:2;
807
Eric Anholt856fa192009-03-19 14:10:50 -0700808 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700809
810 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100811 * DMAR support
812 */
813 struct scatterlist *sg_list;
814 int num_sg;
815
816 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000817 * Used for performing relocations during execbuffer insertion.
818 */
819 struct hlist_node exec_node;
820 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000821 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000822
823 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700824 * Current offset of the object in GTT space.
825 *
826 * This is the same as gtt_space->start
827 */
828 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100829
Eric Anholt673a3942008-07-30 12:06:12 -0700830 /** Breadcrumb of last rendering to the buffer. */
831 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000832 struct intel_ring_buffer *ring;
833
834 /** Breadcrumb of last fenced GPU access to the buffer. */
835 uint32_t last_fenced_seqno;
836 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700837
Daniel Vetter778c3542010-05-13 11:49:44 +0200838 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800839 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700840
Eric Anholt280b7132009-03-12 16:56:27 -0700841 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100842 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700843
Keith Packardba1eb1d2008-10-14 19:55:10 -0700844
Eric Anholt673a3942008-07-30 12:06:12 -0700845 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800846 * If present, while GEM_DOMAIN_CPU is in the read domain this array
847 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700848 */
849 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800850
851 /** User space pin count and filp owning the pin */
852 uint32_t user_pin_count;
853 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000854
855 /** for phy allocated objects */
856 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500857
858 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500859 * Number of crtcs where this object is currently the fb, but
860 * will be page flipped away on the next vblank. When it
861 * reaches 0, dev_priv->pending_flip_queue will be woken up.
862 */
863 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700864};
865
Daniel Vetter62b8b212010-04-09 19:05:08 +0000866#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100867
Eric Anholt673a3942008-07-30 12:06:12 -0700868/**
869 * Request queue structure.
870 *
871 * The request queue allows us to note sequence numbers that have been emitted
872 * and may be associated with active buffers to be retired.
873 *
874 * By keeping this list, we can avoid having to do questionable
875 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
876 * an emission time with seqnos for tracking how far ahead of the GPU we are.
877 */
878struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800879 /** On Which ring this request was generated */
880 struct intel_ring_buffer *ring;
881
Eric Anholt673a3942008-07-30 12:06:12 -0700882 /** GEM sequence number associated with this request. */
883 uint32_t seqno;
884
885 /** Time at which this request was emitted, in jiffies. */
886 unsigned long emitted_jiffies;
887
Eric Anholtb9624422009-06-03 07:27:35 +0000888 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700889 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000890
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100891 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000892 /** file_priv list entry for this request */
893 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700894};
895
896struct drm_i915_file_private {
897 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100898 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000899 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700900 } mm;
901};
902
Jesse Barnes79e53942008-11-07 14:24:08 -0800903enum intel_chip_family {
904 CHIP_I8XX = 0x01,
905 CHIP_I9XX = 0x02,
906 CHIP_I915 = 0x04,
907 CHIP_I965 = 0x08,
908};
909
Zou Nan haicae58522010-11-09 17:17:32 +0800910#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
911
912#define IS_I830(dev) ((dev)->pci_device == 0x3577)
913#define IS_845G(dev) ((dev)->pci_device == 0x2562)
914#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
915#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
916#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
917#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
918#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
919#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
920#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
921#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
922#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
923#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
924#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
925#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
926#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
927#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
928#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
929#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
930#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
931
932#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
933#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
934#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
935#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
936#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
937
938#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
939#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
940#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
941
Chris Wilson05394f32010-11-08 19:18:58 +0000942#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800943#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
944
945/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
946 * rows, which changed the alignment requirements and fence programming.
947 */
948#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
949 IS_I915GM(dev)))
950#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
951#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
952#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
953#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
954#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
955#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
956/* dsparb controlled by hw only */
957#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
958
959#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
960#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
961#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800962
963#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
964#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
965
966#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
967#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
968#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
969
Chris Wilson05394f32010-11-08 19:18:58 +0000970#include "i915_trace.h"
971
Eric Anholtc153f452007-09-03 12:06:45 +1000972extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000973extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800974extern unsigned int i915_fbpercrtc;
Chris Wilsonfca87402011-02-17 13:44:48 +0000975extern int i915_panel_ignore_lid;
Jesse Barnes652c3932009-08-17 13:31:43 -0700976extern unsigned int i915_powersave;
Chris Wilsona1656b92011-03-04 18:48:03 +0000977extern unsigned int i915_semaphores;
Jesse Barnes33814342010-01-14 20:48:02 +0000978extern unsigned int i915_lvds_downclock;
Chris Wilsona7615032011-01-12 17:04:08 +0000979extern unsigned int i915_panel_use_ssc;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000980extern int i915_vbt_sdvo_panel_type;
Chris Wilsonac668082011-02-09 16:15:32 +0000981extern unsigned int i915_enable_rc6;
Dave Airlieb3a83632005-09-30 18:37:36 +1000982
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000983extern int i915_suspend(struct drm_device *dev, pm_message_t state);
984extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400985extern void i915_save_display(struct drm_device *dev);
986extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000987extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
988extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000991extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100992extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000993extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700994extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000995extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000996extern void i915_driver_preclose(struct drm_device *dev,
997 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700998extern void i915_driver_postclose(struct drm_device *dev,
999 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001000extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001001extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1002 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001003extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001004 struct drm_clip_rect *box,
1005 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001006extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1008extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1009extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1010extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1011
Dave Airlieaf6061a2008-05-07 12:15:39 +10001012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001014void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001015void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001016extern int i915_irq_emit(struct drm_device *dev, void *data,
1017 struct drm_file *file_priv);
1018extern int i915_irq_wait(struct drm_device *dev, void *data,
1019 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
1021extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001022extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001023extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001024extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +10001025extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1026 struct drm_file *file_priv);
1027extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1028 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001029extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1030extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1031extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001032extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +10001033extern int i915_vblank_swap(struct drm_device *dev, void *data,
1034 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Keith Packard7c463582008-11-04 02:03:27 -08001036void
1037i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1038
1039void
1040i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1041
Zhao Yakui01c66882009-10-28 05:10:00 +00001042void intel_enable_asle (struct drm_device *dev);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001043int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1044 int *max_error,
1045 struct timeval *vblank_time,
1046 unsigned flags);
1047
1048int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1049 int *vpos, int *hpos);
Zhao Yakui01c66882009-10-28 05:10:00 +00001050
Chris Wilson3bd3c932010-08-19 08:19:30 +01001051#ifdef CONFIG_DEBUG_FS
1052extern void i915_destroy_error_state(struct drm_device *dev);
1053#else
1054#define i915_destroy_error_state(x)
1055#endif
1056
Keith Packard7c463582008-11-04 02:03:27 -08001057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001059extern int i915_mem_alloc(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061extern int i915_mem_free(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
1063extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
1065extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001068extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001069 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001070/* i915_gem.c */
1071int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001081int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001083int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_execbuffer(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001089int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001091int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
1093int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
1095int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
1097int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1098 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001099int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001101int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
1105int i915_gem_set_tiling(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
1107int i915_gem_get_tiling(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001109int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001111void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001112int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001113int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001114 uint32_t invalidate_domains,
1115 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001116struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1117 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001118void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001119int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1120 uint32_t alignment,
1121 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001122void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001123int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001124void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001125void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001126
Chris Wilson54cf91d2010-11-25 18:00:26 +00001127int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001128int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001129void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001130 struct intel_ring_buffer *ring,
1131 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001132
Dave Airlieff72145b2011-02-07 12:16:14 +10001133int i915_gem_dumb_create(struct drm_file *file_priv,
1134 struct drm_device *dev,
1135 struct drm_mode_create_dumb *args);
1136int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1137 uint32_t handle, uint64_t *offset);
1138int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1139 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001140/**
1141 * Returns true if seq1 is later than seq2.
1142 */
1143static inline bool
1144i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1145{
1146 return (int32_t)(seq1 - seq2) >= 0;
1147}
1148
Chris Wilson54cf91d2010-11-25 18:00:26 +00001149static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001150i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001151{
Chris Wilsondb53a302011-02-03 11:57:46 +00001152 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001153 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1154}
1155
Chris Wilsond9e86c02010-11-10 16:40:20 +00001156int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001157 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001158int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001159
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001160void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001161void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001162void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001163int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1164 uint32_t read_domains,
1165 uint32_t write_domain);
Chris Wilsonce453d82011-02-21 14:43:56 +00001166int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001167int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001168void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001169void i915_gem_do_init(struct drm_device *dev,
1170 unsigned long start,
1171 unsigned long mappable_end,
1172 unsigned long end);
1173int __must_check i915_gpu_idle(struct drm_device *dev);
1174int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001175int __must_check i915_add_request(struct intel_ring_buffer *ring,
1176 struct drm_file *file,
1177 struct drm_i915_gem_request *request);
1178int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00001179 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001180int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001181int __must_check
1182i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1183 bool write);
1184int __must_check
1185i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1186 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001187int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001188 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001189 int id,
1190 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001191void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001192 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001193void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001194void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001195
Chris Wilson467cffb2011-03-07 10:42:03 +00001196uint32_t
1197i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1198
Daniel Vetter76aaf222010-11-05 22:23:30 +01001199/* i915_gem_gtt.c */
1200void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001201int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001202void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001203
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001204/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001205int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1206 unsigned alignment, bool mappable);
1207int __must_check i915_gem_evict_everything(struct drm_device *dev,
1208 bool purgeable_only);
1209int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1210 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001211
Eric Anholt673a3942008-07-30 12:06:12 -07001212/* i915_gem_tiling.c */
1213void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001214void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1215void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001216
1217/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001218void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001219 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001220#if WATCH_LISTS
1221int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001222#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001223#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001224#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001225void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1226 int handle);
1227void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001228 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Ben Gamari20172632009-02-17 20:08:50 -05001230/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001231int i915_debugfs_init(struct drm_minor *minor);
1232void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001233
Jesse Barnes317c35d2008-08-25 15:11:06 -07001234/* i915_suspend.c */
1235extern int i915_save_state(struct drm_device *dev);
1236extern int i915_restore_state(struct drm_device *dev);
1237
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001238/* i915_suspend.c */
1239extern int i915_save_state(struct drm_device *dev);
1240extern int i915_restore_state(struct drm_device *dev);
1241
Chris Wilsonf899fc62010-07-20 15:44:45 -07001242/* intel_i2c.c */
1243extern int intel_setup_gmbus(struct drm_device *dev);
1244extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001245extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1246extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001247extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1248{
1249 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1250}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001251extern void intel_i2c_reset(struct drm_device *dev);
1252
Chris Wilson3b617962010-08-24 09:02:58 +01001253/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001254extern int intel_opregion_setup(struct drm_device *dev);
1255#ifdef CONFIG_ACPI
1256extern void intel_opregion_init(struct drm_device *dev);
1257extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001258extern void intel_opregion_asle_intr(struct drm_device *dev);
1259extern void intel_opregion_gse_intr(struct drm_device *dev);
1260extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001261#else
Chris Wilson44834a62010-08-19 16:09:23 +01001262static inline void intel_opregion_init(struct drm_device *dev) { return; }
1263static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001264static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1265static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1266static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001267#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001268
Jesse Barnes723bfd72010-10-07 16:01:13 -07001269/* intel_acpi.c */
1270#ifdef CONFIG_ACPI
1271extern void intel_register_dsm_handler(void);
1272extern void intel_unregister_dsm_handler(void);
1273#else
1274static inline void intel_register_dsm_handler(void) { return; }
1275static inline void intel_unregister_dsm_handler(void) { return; }
1276#endif /* CONFIG_ACPI */
1277
Jesse Barnes79e53942008-11-07 14:24:08 -08001278/* modesetting */
1279extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001280extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001281extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001282extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001283extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001284extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001285extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001286extern void intel_disable_fbc(struct drm_device *dev);
1287extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1288extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001289extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001290extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001291extern void gen6_set_rps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001292extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001293extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001294
Chris Wilson6ef3d422010-08-04 20:26:07 +01001295/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001296#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001297extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1298extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001299
1300extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1301extern void intel_display_print_error_state(struct seq_file *m,
1302 struct drm_device *dev,
1303 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001304#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001305
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001306#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1307
1308#define BEGIN_LP_RING(n) \
1309 intel_ring_begin(LP_RING(dev_priv), (n))
1310
1311#define OUT_RING(x) \
1312 intel_ring_emit(LP_RING(dev_priv), x)
1313
1314#define ADVANCE_LP_RING() \
1315 intel_ring_advance(LP_RING(dev_priv))
1316
Eric Anholt546b0972008-09-01 16:45:29 -07001317/**
1318 * Lock test for when it's just for synchronization of ring access.
1319 *
1320 * In that case, we don't need to do it when GEM is initialized as nobody else
1321 * has access to the ring.
1322 */
Chris Wilson05394f32010-11-08 19:18:58 +00001323#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001325 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001326} while (0)
1327
Ben Widawskyb7287d82011-04-25 11:22:22 -07001328/* On SNB platform, before reading ring registers forcewake bit
1329 * must be set to prevent GT core from power down and stale values being
1330 * returned.
1331 */
1332void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1333void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1334void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1335
1336/* We give fast paths for the really cool registers */
1337#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1338 (((dev_priv)->info->gen >= 6) && \
1339 ((reg) < 0x40000) && \
1340 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001341
Keith Packard5f753772010-11-22 09:24:22 +00001342#define __i915_read(x, y) \
1343static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001344 u##x val = 0; \
1345 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1346 __gen6_gt_force_wake_get(dev_priv); \
1347 val = read##y(dev_priv->regs + reg); \
1348 __gen6_gt_force_wake_put(dev_priv); \
1349 } else { \
1350 val = read##y(dev_priv->regs + reg); \
1351 } \
Chris Wilsondb53a302011-02-03 11:57:46 +00001352 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
Keith Packard5f753772010-11-22 09:24:22 +00001353 return val; \
1354}
1355__i915_read(8, b)
1356__i915_read(16, w)
1357__i915_read(32, l)
1358__i915_read(64, q)
1359#undef __i915_read
1360
1361#define __i915_write(x, y) \
1362static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Chris Wilsondb53a302011-02-03 11:57:46 +00001363 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
Ben Widawskyb7287d82011-04-25 11:22:22 -07001364 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1365 __gen6_gt_wait_for_fifo(dev_priv); \
1366 } \
Keith Packard5f753772010-11-22 09:24:22 +00001367 write##y(val, dev_priv->regs + reg); \
1368}
1369__i915_write(8, b)
1370__i915_write(16, w)
1371__i915_write(32, l)
1372__i915_write(64, q)
1373#undef __i915_write
1374
1375#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1376#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1377
1378#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1379#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1380#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1381#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1382
1383#define I915_READ(reg) i915_read32(dev_priv, (reg))
1384#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001385#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1386#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001387
1388#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1389#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001390
1391#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1392#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1393
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001394
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395#endif