blob: 25c1047f6ecda8e898360324125a01371cfb3510 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Jesse Barnese70236a2009-09-21 10:42:27 -0700156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
Daniel Vetter02e792f2009-09-15 22:57:34 +0200173struct intel_overlay;
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700176 struct drm_device *dev;
177
Dave Airlieac5c4e72008-12-19 15:38:34 +1000178 int has_gem;
179
Eric Anholt3043c602008-10-02 12:24:47 -0700180 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Dave Airlieec2a4c32009-08-04 11:43:41 +1000182 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 drm_i915_ring_buffer_t ring;
184
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000185 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700188 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000189 unsigned int status_gfx_addr;
190 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700191 struct drm_gem_object *hws_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700192 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Jesse Barnesd7658982009-06-05 14:41:29 +0000194 struct resource mch_res;
195
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000196 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 int back_offset;
198 int front_offset;
199 int current_page;
200 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 wait_queue_head_t irq_queue;
203 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700204 /** Protects user_irq_refcount and irq_mask_reg */
205 spinlock_t user_irq_lock;
206 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
207 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100208 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700209 /** Cached value of IMR to avoid reads in updating the bitfield */
210 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800211 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500212 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800213 irq_mask_reg is still used for display irq. */
214 u32 gt_irq_mask_reg;
215 u32 gt_irq_enable_reg;
216 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000217 u32 pch_irq_mask_reg;
218 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Jesse Barnes5ca58282009-03-31 14:11:15 -0700220 u32 hotplug_supported_mask;
221 struct work_struct hotplug_work;
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 int tex_lru_log_granularity;
224 int allow_batchbuffer;
225 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100226 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000227 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000228
Ben Gamarif65d9422009-09-14 17:48:44 -0400229 /* For hangcheck timer */
230#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
231 struct timer_list hangcheck_timer;
232 int hangcheck_count;
233 uint32_t last_acthd;
234
Jesse Barnes79e53942008-11-07 14:24:08 -0800235 bool cursor_needs_physical;
236
237 struct drm_mm vram;
238
Jesse Barnes80824002009-09-10 15:28:06 -0700239 unsigned long cfb_size;
240 unsigned long cfb_pitch;
241 int cfb_fence;
242 int cfb_plane;
243
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 int irq_enabled;
245
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100246 struct intel_opregion opregion;
247
Daniel Vetter02e792f2009-09-15 22:57:34 +0200248 /* overlay */
249 struct intel_overlay *overlay;
250
Jesse Barnes79e53942008-11-07 14:24:08 -0800251 /* LVDS info */
252 int backlight_duty_cycle; /* restore backlight to this value */
253 bool panel_wants_dither;
254 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800255 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
256 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800257
258 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100259 unsigned int int_tv_support:1;
260 unsigned int lvds_dither:1;
261 unsigned int lvds_vbt:1;
262 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500263 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800264 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500265 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800266
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700267 struct notifier_block lid_notifier;
268
Shaohua Li29874f42009-11-18 15:15:02 +0800269 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800270 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
271 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
272 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
273
Shaohua Li7662c8b2009-06-26 11:23:55 +0800274 unsigned int fsb_freq, mem_freq;
275
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700276 spinlock_t error_lock;
277 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400278 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700279 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700280
Jesse Barnese70236a2009-09-21 10:42:27 -0700281 /* Display functions */
282 struct drm_i915_display_funcs display;
283
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000284 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800285 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000286 u8 saveLBB;
287 u32 saveDSPACNTR;
288 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000289 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800290 u32 saveRENDERSTANDBY;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700291 u32 savePWRCTXA;
Peng Li461cba22008-11-18 12:39:02 +0800292 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000293 u32 savePIPEACONF;
294 u32 savePIPEBCONF;
295 u32 savePIPEASRC;
296 u32 savePIPEBSRC;
297 u32 saveFPA0;
298 u32 saveFPA1;
299 u32 saveDPLL_A;
300 u32 saveDPLL_A_MD;
301 u32 saveHTOTAL_A;
302 u32 saveHBLANK_A;
303 u32 saveHSYNC_A;
304 u32 saveVTOTAL_A;
305 u32 saveVBLANK_A;
306 u32 saveVSYNC_A;
307 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000308 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800309 u32 saveTRANS_HTOTAL_A;
310 u32 saveTRANS_HBLANK_A;
311 u32 saveTRANS_HSYNC_A;
312 u32 saveTRANS_VTOTAL_A;
313 u32 saveTRANS_VBLANK_A;
314 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000315 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000316 u32 saveDSPASTRIDE;
317 u32 saveDSPASIZE;
318 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700319 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000320 u32 saveDSPASURF;
321 u32 saveDSPATILEOFF;
322 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700323 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000324 u32 saveBLC_PWM_CTL;
325 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800326 u32 saveBLC_CPU_PWM_CTL;
327 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000328 u32 saveFPB0;
329 u32 saveFPB1;
330 u32 saveDPLL_B;
331 u32 saveDPLL_B_MD;
332 u32 saveHTOTAL_B;
333 u32 saveHBLANK_B;
334 u32 saveHSYNC_B;
335 u32 saveVTOTAL_B;
336 u32 saveVBLANK_B;
337 u32 saveVSYNC_B;
338 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000339 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800340 u32 saveTRANS_HTOTAL_B;
341 u32 saveTRANS_HBLANK_B;
342 u32 saveTRANS_HSYNC_B;
343 u32 saveTRANS_VTOTAL_B;
344 u32 saveTRANS_VBLANK_B;
345 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000346 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000347 u32 saveDSPBSTRIDE;
348 u32 saveDSPBSIZE;
349 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700350 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000351 u32 saveDSPBSURF;
352 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700353 u32 saveVGA0;
354 u32 saveVGA1;
355 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000356 u32 saveVGACNTRL;
357 u32 saveADPA;
358 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700359 u32 savePP_ON_DELAYS;
360 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000361 u32 saveDVOA;
362 u32 saveDVOB;
363 u32 saveDVOC;
364 u32 savePP_ON;
365 u32 savePP_OFF;
366 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700367 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000368 u32 savePFIT_CONTROL;
369 u32 save_palette_a[256];
370 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700371 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000372 u32 saveFBC_CFB_BASE;
373 u32 saveFBC_LL_BASE;
374 u32 saveFBC_CONTROL;
375 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000376 u32 saveIER;
377 u32 saveIIR;
378 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800379 u32 saveDEIER;
380 u32 saveDEIMR;
381 u32 saveGTIER;
382 u32 saveGTIMR;
383 u32 saveFDI_RXA_IMR;
384 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800385 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800386 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 u32 saveSWF0[16];
388 u32 saveSWF1[16];
389 u32 saveSWF2[3];
390 u8 saveMSR;
391 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800392 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000393 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000394 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000395 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000396 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700397 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000398 u32 saveCURACNTR;
399 u32 saveCURAPOS;
400 u32 saveCURABASE;
401 u32 saveCURBCNTR;
402 u32 saveCURBPOS;
403 u32 saveCURBBASE;
404 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 u32 saveDP_B;
406 u32 saveDP_C;
407 u32 saveDP_D;
408 u32 savePIPEA_GMCH_DATA_M;
409 u32 savePIPEB_GMCH_DATA_M;
410 u32 savePIPEA_GMCH_DATA_N;
411 u32 savePIPEB_GMCH_DATA_N;
412 u32 savePIPEA_DP_LINK_M;
413 u32 savePIPEB_DP_LINK_M;
414 u32 savePIPEA_DP_LINK_N;
415 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800416 u32 saveFDI_RXA_CTL;
417 u32 saveFDI_TXA_CTL;
418 u32 saveFDI_RXB_CTL;
419 u32 saveFDI_TXB_CTL;
420 u32 savePFA_CTL_1;
421 u32 savePFB_CTL_1;
422 u32 savePFA_WIN_SZ;
423 u32 savePFB_WIN_SZ;
424 u32 savePFA_WIN_POS;
425 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000426 u32 savePCH_DREF_CONTROL;
427 u32 saveDISP_ARB_CTL;
428 u32 savePIPEA_DATA_M1;
429 u32 savePIPEA_DATA_N1;
430 u32 savePIPEA_LINK_M1;
431 u32 savePIPEA_LINK_N1;
432 u32 savePIPEB_DATA_M1;
433 u32 savePIPEB_DATA_N1;
434 u32 savePIPEB_LINK_M1;
435 u32 savePIPEB_LINK_N1;
Eric Anholt673a3942008-07-30 12:06:12 -0700436
437 struct {
438 struct drm_mm gtt_space;
439
Keith Packard0839ccb2008-10-30 19:38:48 -0700440 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800441 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700442
Eric Anholt673a3942008-07-30 12:06:12 -0700443 /**
Chris Wilson31169712009-09-14 16:50:28 +0100444 * Membership on list of all loaded devices, used to evict
445 * inactive buffers under memory pressure.
446 *
447 * Modifications should only be done whilst holding the
448 * shrink_list_lock spinlock.
449 */
450 struct list_head shrink_list;
451
452 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700453 * List of objects currently involved in rendering from the
454 * ringbuffer.
455 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800456 * Includes buffers having the contents of their GPU caches
457 * flushed, not necessarily primitives. last_rendering_seqno
458 * represents when the rendering involved will be completed.
459 *
Eric Anholt673a3942008-07-30 12:06:12 -0700460 * A reference is held on the buffer while on this list.
461 */
Carl Worth5e118f42009-03-20 11:54:25 -0700462 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700463 struct list_head active_list;
464
465 /**
466 * List of objects which are not in the ringbuffer but which
467 * still have a write_domain which needs to be flushed before
468 * unbinding.
469 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800470 * last_rendering_seqno is 0 while an object is in this list.
471 *
Eric Anholt673a3942008-07-30 12:06:12 -0700472 * A reference is held on the buffer while on this list.
473 */
474 struct list_head flushing_list;
475
476 /**
477 * LRU list of objects which are not in the ringbuffer and
478 * are ready to unbind, but are still in the GTT.
479 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800480 * last_rendering_seqno is 0 while an object is in this list.
481 *
Eric Anholt673a3942008-07-30 12:06:12 -0700482 * A reference is not held on the buffer while on this list,
483 * as merely being GTT-bound shouldn't prevent its being
484 * freed, and we'll pull it off the list in the free path.
485 */
486 struct list_head inactive_list;
487
Eric Anholta09ba7f2009-08-29 12:49:51 -0700488 /** LRU list of objects with fence regs on them. */
489 struct list_head fence_list;
490
Eric Anholt673a3942008-07-30 12:06:12 -0700491 /**
492 * List of breadcrumbs associated with GPU requests currently
493 * outstanding.
494 */
495 struct list_head request_list;
496
497 /**
498 * We leave the user IRQ off as much as possible,
499 * but this means that requests will finish and never
500 * be retired once the system goes idle. Set a timer to
501 * fire periodically while the ring is running. When it
502 * fires, go retire requests.
503 */
504 struct delayed_work retire_work;
505
506 uint32_t next_gem_seqno;
507
508 /**
509 * Waiting sequence number, if any
510 */
511 uint32_t waiting_gem_seqno;
512
513 /**
514 * Last seq seen at irq time
515 */
516 uint32_t irq_gem_seqno;
517
518 /**
519 * Flag if the X Server, and thus DRM, is not currently in
520 * control of the device.
521 *
522 * This is set between LeaveVT and EnterVT. It needs to be
523 * replaced with a semaphore. It also needs to be
524 * transitioned away from for kernel modesetting.
525 */
526 int suspended;
527
528 /**
529 * Flag if the hardware appears to be wedged.
530 *
531 * This is set when attempts to idle the device timeout.
532 * It prevents command submission from occuring and makes
533 * every pending request fail
534 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400535 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
537 /** Bit 6 swizzling required for X tiling */
538 uint32_t bit_6_swizzle_x;
539 /** Bit 6 swizzling required for Y tiling */
540 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000541
542 /* storage for physical objects */
543 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700544 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800545 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800546 /* indicate whether the LVDS_BORDER should be enabled or not */
547 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700548
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500549 struct drm_crtc *plane_to_crtc_mapping[2];
550 struct drm_crtc *pipe_to_crtc_mapping[2];
551 wait_queue_head_t pending_flip_queue;
552
Jesse Barnes652c3932009-08-17 13:31:43 -0700553 /* Reclocking support */
554 bool render_reclock_avail;
555 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000556 /* indicates the reduced downclock for LVDS*/
557 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700558 struct work_struct idle_work;
559 struct timer_list idle_timer;
560 bool busy;
561 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800562 int child_dev_num;
563 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800564 struct drm_connector *int_lvds_connector;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565} drm_i915_private_t;
566
Eric Anholt673a3942008-07-30 12:06:12 -0700567/** driver private structure attached to each drm_gem_object */
568struct drm_i915_gem_object {
569 struct drm_gem_object *obj;
570
571 /** Current space allocated to this object in the GTT, if any. */
572 struct drm_mm_node *gtt_space;
573
574 /** This object's place on the active/flushing/inactive lists */
575 struct list_head list;
576
Eric Anholta09ba7f2009-08-29 12:49:51 -0700577 /** This object's place on the fenced object LRU */
578 struct list_head fence_list;
579
Eric Anholt673a3942008-07-30 12:06:12 -0700580 /**
581 * This is set if the object is on the active or flushing lists
582 * (has pending rendering), and is not set if it's on inactive (ready
583 * to be unbound).
584 */
585 int active;
586
587 /**
588 * This is set if the object has been written to since last bound
589 * to the GTT
590 */
591 int dirty;
592
593 /** AGP memory structure for our GTT binding. */
594 DRM_AGP_MEM *agp_mem;
595
Eric Anholt856fa192009-03-19 14:10:50 -0700596 struct page **pages;
597 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700598
599 /**
600 * Current offset of the object in GTT space.
601 *
602 * This is the same as gtt_space->start
603 */
604 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100605
Jesse Barnesde151cf2008-11-12 10:03:55 -0800606 /**
607 * Fake offset for use by mmap(2)
608 */
609 uint64_t mmap_offset;
610
611 /**
612 * Fence register bits (if any) for this object. Will be set
613 * as needed when mapped into the GTT.
614 * Protected by dev->struct_mutex.
615 */
616 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700617
Eric Anholt673a3942008-07-30 12:06:12 -0700618 /** How many users have pinned this object in GTT space */
619 int pin_count;
620
621 /** Breadcrumb of last rendering to the buffer. */
622 uint32_t last_rendering_seqno;
623
624 /** Current tiling mode for the object. */
625 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800626 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
Eric Anholt280b7132009-03-12 16:56:27 -0700628 /** Record of address bit 17 of each page at last unbind. */
629 long *bit_17;
630
Keith Packardba1eb1d2008-10-14 19:55:10 -0700631 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
632 uint32_t agp_type;
633
Eric Anholt673a3942008-07-30 12:06:12 -0700634 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800635 * If present, while GEM_DOMAIN_CPU is in the read domain this array
636 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700637 */
638 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
640 /** User space pin count and filp owning the pin */
641 uint32_t user_pin_count;
642 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000643
644 /** for phy allocated objects */
645 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500646
647 /**
648 * Used for checking the object doesn't appear more than once
649 * in an execbuffer object list.
650 */
651 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100652
653 /**
654 * Advice: are the backing pages purgeable?
655 */
656 int madv;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500657
658 /**
659 * Number of crtcs where this object is currently the fb, but
660 * will be page flipped away on the next vblank. When it
661 * reaches 0, dev_priv->pending_flip_queue will be woken up.
662 */
663 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700664};
665
666/**
667 * Request queue structure.
668 *
669 * The request queue allows us to note sequence numbers that have been emitted
670 * and may be associated with active buffers to be retired.
671 *
672 * By keeping this list, we can avoid having to do questionable
673 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
674 * an emission time with seqnos for tracking how far ahead of the GPU we are.
675 */
676struct drm_i915_gem_request {
677 /** GEM sequence number associated with this request. */
678 uint32_t seqno;
679
680 /** Time at which this request was emitted, in jiffies. */
681 unsigned long emitted_jiffies;
682
Eric Anholtb9624422009-06-03 07:27:35 +0000683 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700684 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000685
686 /** file_priv list entry for this request */
687 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700688};
689
690struct drm_i915_file_private {
691 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000692 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700693 } mm;
694};
695
Jesse Barnes79e53942008-11-07 14:24:08 -0800696enum intel_chip_family {
697 CHIP_I8XX = 0x01,
698 CHIP_I9XX = 0x02,
699 CHIP_I915 = 0x04,
700 CHIP_I965 = 0x08,
701};
702
Eric Anholtc153f452007-09-03 12:06:45 +1000703extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000704extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800705extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700706extern unsigned int i915_powersave;
Dave Airlieb3a83632005-09-30 18:37:36 +1000707
Ben Gamari1341d652009-09-14 17:48:42 -0400708extern void i915_save_display(struct drm_device *dev);
709extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000710extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
711extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000714extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100715extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700717extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000718extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000719extern void i915_driver_preclose(struct drm_device *dev,
720 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700721extern void i915_driver_postclose(struct drm_device *dev,
722 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000723extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100724extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
725 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700726extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700727 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700728 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400729extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400732void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000733extern int i915_irq_emit(struct drm_device *dev, void *data,
734 struct drm_file *file_priv);
735extern int i915_irq_wait(struct drm_device *dev, void *data,
736 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700737void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100738void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700739void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800740extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
742extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000743extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700744extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000745extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000746extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
747 struct drm_file *file_priv);
748extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
749 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700750extern int i915_enable_vblank(struct drm_device *dev, int crtc);
751extern void i915_disable_vblank(struct drm_device *dev, int crtc);
752extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800753extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000754extern int i915_vblank_swap(struct drm_device *dev, void *data,
755 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100756extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Keith Packard7c463582008-11-04 02:03:27 -0800758void
759i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
760
761void
762i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
763
Zhao Yakui01c66882009-10-28 05:10:00 +0000764void intel_enable_asle (struct drm_device *dev);
765
Keith Packard7c463582008-11-04 02:03:27 -0800766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000768extern int i915_mem_alloc(struct drm_device *dev, void *data,
769 struct drm_file *file_priv);
770extern int i915_mem_free(struct drm_device *dev, void *data,
771 struct drm_file *file_priv);
772extern int i915_mem_init_heap(struct drm_device *dev, void *data,
773 struct drm_file *file_priv);
774extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
775 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000777extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000778 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700779/* i915_gem.c */
780int i915_gem_init_ioctl(struct drm_device *dev, void *data,
781 struct drm_file *file_priv);
782int i915_gem_create_ioctl(struct drm_device *dev, void *data,
783 struct drm_file *file_priv);
784int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
785 struct drm_file *file_priv);
786int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
787 struct drm_file *file_priv);
788int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
789 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800790int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
791 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700792int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
793 struct drm_file *file_priv);
794int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
795 struct drm_file *file_priv);
796int i915_gem_execbuffer(struct drm_device *dev, void *data,
797 struct drm_file *file_priv);
798int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
799 struct drm_file *file_priv);
800int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
801 struct drm_file *file_priv);
802int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
803 struct drm_file *file_priv);
804int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
805 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100806int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
807 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700808int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
809 struct drm_file *file_priv);
810int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
811 struct drm_file *file_priv);
812int i915_gem_set_tiling(struct drm_device *dev, void *data,
813 struct drm_file *file_priv);
814int i915_gem_get_tiling(struct drm_device *dev, void *data,
815 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700816int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
817 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700818void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700819int i915_gem_init_object(struct drm_gem_object *obj);
820void i915_gem_free_object(struct drm_gem_object *obj);
821int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
822void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800823int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700824void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700825void i915_gem_lastclose(struct drm_device *dev);
826uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400827bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100828int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100829int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700830void i915_gem_retire_requests(struct drm_device *dev);
831void i915_gem_retire_work_handler(struct work_struct *work);
832void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800833int i915_gem_object_set_domain(struct drm_gem_object *obj,
834 uint32_t read_domains,
835 uint32_t write_domain);
836int i915_gem_init_ringbuffer(struct drm_device *dev);
837void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
838int i915_gem_do_init(struct drm_device *dev, unsigned long start,
839 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800840int i915_gem_idle(struct drm_device *dev);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200841uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
842 uint32_t flush_domains);
843int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800844int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800845int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
846 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000847int i915_gem_attach_phys_object(struct drm_device *dev,
848 struct drm_gem_object *obj, int id);
849void i915_gem_detach_phys_object(struct drm_device *dev,
850 struct drm_gem_object *obj);
851void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700852int i915_gem_object_get_pages(struct drm_gem_object *obj);
853void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000854void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500855void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700856
Chris Wilson31169712009-09-14 16:50:28 +0100857void i915_gem_shrinker_init(void);
858void i915_gem_shrinker_exit(void);
859
Eric Anholt673a3942008-07-30 12:06:12 -0700860/* i915_gem_tiling.c */
861void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700862void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
863void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700864
865/* i915_gem_debug.c */
866void i915_gem_dump_object(struct drm_gem_object *obj, int len,
867 const char *where, uint32_t mark);
868#if WATCH_INACTIVE
869void i915_verify_inactive(struct drm_device *dev, char *file, int line);
870#else
871#define i915_verify_inactive(dev, file, line)
872#endif
873void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
874void i915_gem_dump_object(struct drm_gem_object *obj, int len,
875 const char *where, uint32_t mark);
876void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
Ben Gamari20172632009-02-17 20:08:50 -0500878/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400879int i915_debugfs_init(struct drm_minor *minor);
880void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500881
Jesse Barnes317c35d2008-08-25 15:11:06 -0700882/* i915_suspend.c */
883extern int i915_save_state(struct drm_device *dev);
884extern int i915_restore_state(struct drm_device *dev);
885
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700886/* i915_suspend.c */
887extern int i915_save_state(struct drm_device *dev);
888extern int i915_restore_state(struct drm_device *dev);
889
Len Brown65e082c2008-10-24 17:18:10 -0400890#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100891/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000892extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100893extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100894extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +0000895extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100896extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400897#else
Len Brown03ae61d2009-03-28 01:41:14 -0400898static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100899static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400900static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +0000901static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400902static inline void opregion_enable_asle(struct drm_device *dev) { return; }
903#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100904
Jesse Barnes79e53942008-11-07 14:24:08 -0800905/* modesetting */
906extern void intel_modeset_init(struct drm_device *dev);
907extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +1000908extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -0700909extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -0700910extern void g4x_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800911
Eric Anholt546b0972008-09-01 16:45:29 -0700912/**
913 * Lock test for when it's just for synchronization of ring access.
914 *
915 * In that case, we don't need to do it when GEM is initialized as nobody else
916 * has access to the ring.
917 */
918#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
919 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
920 LOCK_TEST_WITH_RETURN(dev, file_priv); \
921} while (0)
922
Eric Anholt3043c602008-10-02 12:24:47 -0700923#define I915_READ(reg) readl(dev_priv->regs + (reg))
924#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
925#define I915_READ16(reg) readw(dev_priv->regs + (reg))
926#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
927#define I915_READ8(reg) readb(dev_priv->regs + (reg))
928#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800929#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700930#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800931#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
933#define I915_VERBOSE 0
934
Chris Wilson0ef82af2009-09-05 18:07:06 +0100935#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Chris Wilson0ef82af2009-09-05 18:07:06 +0100937#define BEGIN_LP_RING(n) do { \
938 int bytes__ = 4*(n); \
939 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
940 /* a wrap must occur between instructions so pad beforehand */ \
941 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
942 i915_wrap_ring(dev); \
943 if (unlikely (dev_priv->ring.space < bytes__)) \
944 i915_wait_ring(dev, bytes__, __func__); \
945 ring_virt__ = (unsigned int *) \
946 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
947 dev_priv->ring.tail += bytes__; \
948 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
949 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950} while (0)
951
Chris Wilson0ef82af2009-09-05 18:07:06 +0100952#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100954 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955} while (0)
956
957#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100958 if (I915_VERBOSE) \
959 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
960 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961} while(0)
962
Jesse Barnes585fb112008-07-29 11:54:06 -0700963/**
964 * Reads a dword out of the status page, which is written to from the command
965 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
966 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000967 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700968 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700969 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
970 * 0x04: ring 0 head pointer
971 * 0x05: ring 1 head pointer (915-class)
972 * 0x06: ring 2 head pointer (915-class)
973 * 0x10-0x1b: Context status DWords (GM45)
974 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700975 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700976 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000977 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000978#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000979#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700980#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000981#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000982
Chris Wilson0ef82af2009-09-05 18:07:06 +0100983extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -0700984extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000985
986#define IS_I830(dev) ((dev)->pci_device == 0x3577)
987#define IS_845G(dev) ((dev)->pci_device == 0x2562)
988#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000989#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Zhenyu Wang103a1962009-11-27 11:44:36 +0800990#define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000991
Carlos Martín4d1f7882008-01-23 16:41:17 +1000992#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000993#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
994#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700995#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
996 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000997#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
998 (dev)->pci_device == 0x2982 || \
999 (dev)->pci_device == 0x2992 || \
1000 (dev)->pci_device == 0x29A2 || \
1001 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +10001002 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +10001003 (dev)->pci_device == 0x2A42 || \
1004 (dev)->pci_device == 0x2E02 || \
1005 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +08001006 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001007 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +08001008 (dev)->pci_device == 0x2E42 || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001009 (dev)->pci_device == 0x0042 || \
1010 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001011
Ma Lingc9ed4482009-05-13 15:08:27 +08001012#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
1013 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001014
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -07001015#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +10001016
Zhenyu Wangd3adbc02008-06-20 12:12:56 +10001017#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
1018 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -08001019 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +08001020 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +08001021 (dev)->pci_device == 0x2E42 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -08001022 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +10001023
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001024#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1025#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1026#define IS_PINEVIEW(dev) (IS_PINEVIEW_G(dev) || IS_PINEVIEW_M(dev))
Shaohua Li21778322009-02-23 15:19:16 +08001027
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001028#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
1029 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +08001030 (dev)->pci_device == 0x29D2 || \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001031 (IS_PINEVIEW(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001032
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001033#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1034#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1035#define IS_IRONLAKE(dev) (IS_IRONLAKE_D(dev) || IS_IRONLAKE_M(dev))
Zhenyu Wang280da222009-06-05 15:38:37 +08001036
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001037#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001038 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001039 IS_IRONLAKE(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001040
1041#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +08001042 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001043 IS_PINEVIEW(dev) || IS_IRONLAKE_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001044
Zhenyu Wang280da222009-06-05 15:38:37 +08001045#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001046 IS_IRONLAKE(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08001047/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1048 * rows, which changed the alignment requirements and fence programming.
1049 */
1050#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1051 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001052#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1053#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1054#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1055#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001056#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001057 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
Li Pengaf729a22009-08-25 10:43:01 +08001058#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +08001059/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001060#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001061
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001062#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1063#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangc03342f2009-09-29 11:01:23 +08001064#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
1065 (IS_I9XX(dev) || IS_GM45(dev)) && \
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001066 !IS_PINEVIEW(dev) && \
1067 !IS_IRONLAKE(dev))
1068#define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IRONLAKE_M(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07001069
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001070#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#endif