blob: afbcaa9866f48ea7dca521a4c71ef6279477326a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700157 struct drm_device *dev;
158
Dave Airlieac5c4e72008-12-19 15:38:34 +1000159 int has_gem;
160
Eric Anholt3043c602008-10-02 12:24:47 -0700161 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Dave Airlieec2a4c32009-08-04 11:43:41 +1000163 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 drm_i915_ring_buffer_t ring;
165
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000166 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700169 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000170 unsigned int status_gfx_addr;
171 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700172 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Jesse Barnesd7658982009-06-05 14:41:29 +0000174 struct resource mch_res;
175
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000176 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 int back_offset;
178 int front_offset;
179 int current_page;
180 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 wait_queue_head_t irq_queue;
183 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700184 /** Protects user_irq_refcount and irq_mask_reg */
185 spinlock_t user_irq_lock;
186 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
187 int user_irq_refcount;
188 /** Cached value of IMR to avoid reads in updating the bitfield */
189 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800190 u32 pipestat[2];
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800191 /** splitted irq regs for graphics and display engine on IGDNG,
192 irq_mask_reg is still used for display irq. */
193 u32 gt_irq_mask_reg;
194 u32 gt_irq_enable_reg;
195 u32 de_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Jesse Barnes5ca58282009-03-31 14:11:15 -0700197 u32 hotplug_supported_mask;
198 struct work_struct hotplug_work;
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int tex_lru_log_granularity;
201 int allow_batchbuffer;
202 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100203 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000204 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000205
Ben Gamarif65d9422009-09-14 17:48:44 -0400206 /* For hangcheck timer */
207#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
208 struct timer_list hangcheck_timer;
209 int hangcheck_count;
210 uint32_t last_acthd;
211
Jesse Barnes79e53942008-11-07 14:24:08 -0800212 bool cursor_needs_physical;
213
214 struct drm_mm vram;
215
Jesse Barnes80824002009-09-10 15:28:06 -0700216 unsigned long cfb_size;
217 unsigned long cfb_pitch;
218 int cfb_fence;
219 int cfb_plane;
220
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 int irq_enabled;
222
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100223 struct intel_opregion opregion;
224
Jesse Barnes79e53942008-11-07 14:24:08 -0800225 /* LVDS info */
226 int backlight_duty_cycle; /* restore backlight to this value */
227 bool panel_wants_dither;
228 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800229 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
230 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800231
232 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100233 unsigned int int_tv_support:1;
234 unsigned int lvds_dither:1;
235 unsigned int lvds_vbt:1;
236 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500237 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800238 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500239 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700241 struct notifier_block lid_notifier;
242
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200243 int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800244 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
245 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
246 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
247
Shaohua Li7662c8b2009-06-26 11:23:55 +0800248 unsigned int fsb_freq, mem_freq;
249
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700250 spinlock_t error_lock;
251 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400252 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700253 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700254
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000255 /* Register state */
256 u8 saveLBB;
257 u32 saveDSPACNTR;
258 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000259 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800260 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800261 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000262 u32 savePIPEACONF;
263 u32 savePIPEBCONF;
264 u32 savePIPEASRC;
265 u32 savePIPEBSRC;
266 u32 saveFPA0;
267 u32 saveFPA1;
268 u32 saveDPLL_A;
269 u32 saveDPLL_A_MD;
270 u32 saveHTOTAL_A;
271 u32 saveHBLANK_A;
272 u32 saveHSYNC_A;
273 u32 saveVTOTAL_A;
274 u32 saveVBLANK_A;
275 u32 saveVSYNC_A;
276 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000277 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000278 u32 saveDSPASTRIDE;
279 u32 saveDSPASIZE;
280 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700281 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000282 u32 saveDSPASURF;
283 u32 saveDSPATILEOFF;
284 u32 savePFIT_PGM_RATIOS;
285 u32 saveBLC_PWM_CTL;
286 u32 saveBLC_PWM_CTL2;
287 u32 saveFPB0;
288 u32 saveFPB1;
289 u32 saveDPLL_B;
290 u32 saveDPLL_B_MD;
291 u32 saveHTOTAL_B;
292 u32 saveHBLANK_B;
293 u32 saveHSYNC_B;
294 u32 saveVTOTAL_B;
295 u32 saveVBLANK_B;
296 u32 saveVSYNC_B;
297 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000298 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000299 u32 saveDSPBSTRIDE;
300 u32 saveDSPBSIZE;
301 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700302 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000303 u32 saveDSPBSURF;
304 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700305 u32 saveVGA0;
306 u32 saveVGA1;
307 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000308 u32 saveVGACNTRL;
309 u32 saveADPA;
310 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700311 u32 savePP_ON_DELAYS;
312 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000313 u32 saveDVOA;
314 u32 saveDVOB;
315 u32 saveDVOC;
316 u32 savePP_ON;
317 u32 savePP_OFF;
318 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700319 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000320 u32 savePFIT_CONTROL;
321 u32 save_palette_a[256];
322 u32 save_palette_b[256];
323 u32 saveFBC_CFB_BASE;
324 u32 saveFBC_LL_BASE;
325 u32 saveFBC_CONTROL;
326 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000327 u32 saveIER;
328 u32 saveIIR;
329 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800330 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000331 u32 saveD_STATE;
Jesse Barnes652c3932009-08-17 13:31:43 -0700332 u32 saveDSPCLK_GATE_D;
Keith Packard1f84e552008-02-16 19:19:29 -0800333 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000334 u32 saveSWF0[16];
335 u32 saveSWF1[16];
336 u32 saveSWF2[3];
337 u8 saveMSR;
338 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800339 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000340 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000341 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000342 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000343 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700344 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000345 u32 saveCURACNTR;
346 u32 saveCURAPOS;
347 u32 saveCURABASE;
348 u32 saveCURBCNTR;
349 u32 saveCURBPOS;
350 u32 saveCURBBASE;
351 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700352 u32 saveDP_B;
353 u32 saveDP_C;
354 u32 saveDP_D;
355 u32 savePIPEA_GMCH_DATA_M;
356 u32 savePIPEB_GMCH_DATA_M;
357 u32 savePIPEA_GMCH_DATA_N;
358 u32 savePIPEB_GMCH_DATA_N;
359 u32 savePIPEA_DP_LINK_M;
360 u32 savePIPEB_DP_LINK_M;
361 u32 savePIPEA_DP_LINK_N;
362 u32 savePIPEB_DP_LINK_N;
Eric Anholt673a3942008-07-30 12:06:12 -0700363
364 struct {
365 struct drm_mm gtt_space;
366
Keith Packard0839ccb2008-10-30 19:38:48 -0700367 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800368 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700369
Eric Anholt673a3942008-07-30 12:06:12 -0700370 /**
371 * List of objects currently involved in rendering from the
372 * ringbuffer.
373 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800374 * Includes buffers having the contents of their GPU caches
375 * flushed, not necessarily primitives. last_rendering_seqno
376 * represents when the rendering involved will be completed.
377 *
Eric Anholt673a3942008-07-30 12:06:12 -0700378 * A reference is held on the buffer while on this list.
379 */
Carl Worth5e118f42009-03-20 11:54:25 -0700380 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700381 struct list_head active_list;
382
383 /**
384 * List of objects which are not in the ringbuffer but which
385 * still have a write_domain which needs to be flushed before
386 * unbinding.
387 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800388 * last_rendering_seqno is 0 while an object is in this list.
389 *
Eric Anholt673a3942008-07-30 12:06:12 -0700390 * A reference is held on the buffer while on this list.
391 */
392 struct list_head flushing_list;
393
394 /**
395 * LRU list of objects which are not in the ringbuffer and
396 * are ready to unbind, but are still in the GTT.
397 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800398 * last_rendering_seqno is 0 while an object is in this list.
399 *
Eric Anholt673a3942008-07-30 12:06:12 -0700400 * A reference is not held on the buffer while on this list,
401 * as merely being GTT-bound shouldn't prevent its being
402 * freed, and we'll pull it off the list in the free path.
403 */
404 struct list_head inactive_list;
405
Eric Anholta09ba7f2009-08-29 12:49:51 -0700406 /** LRU list of objects with fence regs on them. */
407 struct list_head fence_list;
408
Eric Anholt673a3942008-07-30 12:06:12 -0700409 /**
410 * List of breadcrumbs associated with GPU requests currently
411 * outstanding.
412 */
413 struct list_head request_list;
414
415 /**
416 * We leave the user IRQ off as much as possible,
417 * but this means that requests will finish and never
418 * be retired once the system goes idle. Set a timer to
419 * fire periodically while the ring is running. When it
420 * fires, go retire requests.
421 */
422 struct delayed_work retire_work;
423
424 uint32_t next_gem_seqno;
425
426 /**
427 * Waiting sequence number, if any
428 */
429 uint32_t waiting_gem_seqno;
430
431 /**
432 * Last seq seen at irq time
433 */
434 uint32_t irq_gem_seqno;
435
436 /**
437 * Flag if the X Server, and thus DRM, is not currently in
438 * control of the device.
439 *
440 * This is set between LeaveVT and EnterVT. It needs to be
441 * replaced with a semaphore. It also needs to be
442 * transitioned away from for kernel modesetting.
443 */
444 int suspended;
445
446 /**
447 * Flag if the hardware appears to be wedged.
448 *
449 * This is set when attempts to idle the device timeout.
450 * It prevents command submission from occuring and makes
451 * every pending request fail
452 */
453 int wedged;
454
455 /** Bit 6 swizzling required for X tiling */
456 uint32_t bit_6_swizzle_x;
457 /** Bit 6 swizzling required for Y tiling */
458 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000459
460 /* storage for physical objects */
461 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700462 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800463 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -0700464
465 /* Reclocking support */
466 bool render_reclock_avail;
467 bool lvds_downclock_avail;
468 struct work_struct idle_work;
469 struct timer_list idle_timer;
470 bool busy;
471 u16 orig_clock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472} drm_i915_private_t;
473
Eric Anholt673a3942008-07-30 12:06:12 -0700474/** driver private structure attached to each drm_gem_object */
475struct drm_i915_gem_object {
476 struct drm_gem_object *obj;
477
478 /** Current space allocated to this object in the GTT, if any. */
479 struct drm_mm_node *gtt_space;
480
481 /** This object's place on the active/flushing/inactive lists */
482 struct list_head list;
483
Eric Anholta09ba7f2009-08-29 12:49:51 -0700484 /** This object's place on the fenced object LRU */
485 struct list_head fence_list;
486
Eric Anholt673a3942008-07-30 12:06:12 -0700487 /**
488 * This is set if the object is on the active or flushing lists
489 * (has pending rendering), and is not set if it's on inactive (ready
490 * to be unbound).
491 */
492 int active;
493
494 /**
495 * This is set if the object has been written to since last bound
496 * to the GTT
497 */
498 int dirty;
499
500 /** AGP memory structure for our GTT binding. */
501 DRM_AGP_MEM *agp_mem;
502
Eric Anholt856fa192009-03-19 14:10:50 -0700503 struct page **pages;
504 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700505
506 /**
507 * Current offset of the object in GTT space.
508 *
509 * This is the same as gtt_space->start
510 */
511 uint32_t gtt_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800512 /**
513 * Required alignment for the object
514 */
515 uint32_t gtt_alignment;
516 /**
517 * Fake offset for use by mmap(2)
518 */
519 uint64_t mmap_offset;
520
521 /**
522 * Fence register bits (if any) for this object. Will be set
523 * as needed when mapped into the GTT.
524 * Protected by dev->struct_mutex.
525 */
526 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Eric Anholt673a3942008-07-30 12:06:12 -0700528 /** How many users have pinned this object in GTT space */
529 int pin_count;
530
531 /** Breadcrumb of last rendering to the buffer. */
532 uint32_t last_rendering_seqno;
533
534 /** Current tiling mode for the object. */
535 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800536 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700537
Eric Anholt280b7132009-03-12 16:56:27 -0700538 /** Record of address bit 17 of each page at last unbind. */
539 long *bit_17;
540
Keith Packardba1eb1d2008-10-14 19:55:10 -0700541 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
542 uint32_t agp_type;
543
Eric Anholt673a3942008-07-30 12:06:12 -0700544 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800545 * If present, while GEM_DOMAIN_CPU is in the read domain this array
546 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700547 */
548 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800549
550 /** User space pin count and filp owning the pin */
551 uint32_t user_pin_count;
552 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000553
554 /** for phy allocated objects */
555 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500556
557 /**
558 * Used for checking the object doesn't appear more than once
559 * in an execbuffer object list.
560 */
561 int in_execbuffer;
Eric Anholt673a3942008-07-30 12:06:12 -0700562};
563
564/**
565 * Request queue structure.
566 *
567 * The request queue allows us to note sequence numbers that have been emitted
568 * and may be associated with active buffers to be retired.
569 *
570 * By keeping this list, we can avoid having to do questionable
571 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
572 * an emission time with seqnos for tracking how far ahead of the GPU we are.
573 */
574struct drm_i915_gem_request {
575 /** GEM sequence number associated with this request. */
576 uint32_t seqno;
577
578 /** Time at which this request was emitted, in jiffies. */
579 unsigned long emitted_jiffies;
580
Eric Anholtb9624422009-06-03 07:27:35 +0000581 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700582 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000583
584 /** file_priv list entry for this request */
585 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700586};
587
588struct drm_i915_file_private {
589 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000590 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700591 } mm;
592};
593
Jesse Barnes79e53942008-11-07 14:24:08 -0800594enum intel_chip_family {
595 CHIP_I8XX = 0x01,
596 CHIP_I9XX = 0x02,
597 CHIP_I915 = 0x04,
598 CHIP_I965 = 0x08,
599};
600
Eric Anholtc153f452007-09-03 12:06:45 +1000601extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000602extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700604extern unsigned int i915_powersave;
Dave Airlieb3a83632005-09-30 18:37:36 +1000605
Ben Gamari1341d652009-09-14 17:48:42 -0400606extern void i915_save_display(struct drm_device *dev);
607extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000608extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
609extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000612extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100613extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000614extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700615extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000616extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000617extern void i915_driver_preclose(struct drm_device *dev,
618 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700619extern void i915_driver_postclose(struct drm_device *dev,
620 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000621extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100622extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
623 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700624extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700625 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700626 int i, int DR1, int DR4);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400629void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000630extern int i915_irq_emit(struct drm_device *dev, void *data,
631 struct drm_file *file_priv);
632extern int i915_irq_wait(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700634void i915_user_irq_get(struct drm_device *dev);
635void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800636extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
638extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000639extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700640extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000641extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000642extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
643 struct drm_file *file_priv);
644extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
645 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700646extern int i915_enable_vblank(struct drm_device *dev, int crtc);
647extern void i915_disable_vblank(struct drm_device *dev, int crtc);
648extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800649extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000650extern int i915_vblank_swap(struct drm_device *dev, void *data,
651 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100652extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Keith Packard7c463582008-11-04 02:03:27 -0800654void
655i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
656
657void
658i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
659
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000662extern int i915_mem_alloc(struct drm_device *dev, void *data,
663 struct drm_file *file_priv);
664extern int i915_mem_free(struct drm_device *dev, void *data,
665 struct drm_file *file_priv);
666extern int i915_mem_init_heap(struct drm_device *dev, void *data,
667 struct drm_file *file_priv);
668extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
669 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000671extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000672 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700673/* i915_gem.c */
674int i915_gem_init_ioctl(struct drm_device *dev, void *data,
675 struct drm_file *file_priv);
676int i915_gem_create_ioctl(struct drm_device *dev, void *data,
677 struct drm_file *file_priv);
678int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
679 struct drm_file *file_priv);
680int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
681 struct drm_file *file_priv);
682int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
683 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800684int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700686int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
687 struct drm_file *file_priv);
688int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
689 struct drm_file *file_priv);
690int i915_gem_execbuffer(struct drm_device *dev, void *data,
691 struct drm_file *file_priv);
692int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
693 struct drm_file *file_priv);
694int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
695 struct drm_file *file_priv);
696int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
697 struct drm_file *file_priv);
698int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
699 struct drm_file *file_priv);
700int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
701 struct drm_file *file_priv);
702int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
703 struct drm_file *file_priv);
704int i915_gem_set_tiling(struct drm_device *dev, void *data,
705 struct drm_file *file_priv);
706int i915_gem_get_tiling(struct drm_device *dev, void *data,
707 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700708int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
709 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700710void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700711int i915_gem_init_object(struct drm_gem_object *obj);
712void i915_gem_free_object(struct drm_gem_object *obj);
713int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
714void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800715int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700716void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700717void i915_gem_lastclose(struct drm_device *dev);
718uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400719bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100720int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100721int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700722void i915_gem_retire_requests(struct drm_device *dev);
723void i915_gem_retire_work_handler(struct work_struct *work);
724void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800725int i915_gem_object_set_domain(struct drm_gem_object *obj,
726 uint32_t read_domains,
727 uint32_t write_domain);
728int i915_gem_init_ringbuffer(struct drm_device *dev);
729void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
730int i915_gem_do_init(struct drm_device *dev, unsigned long start,
731 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800732int i915_gem_idle(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800733int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800734int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
735 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000736int i915_gem_attach_phys_object(struct drm_device *dev,
737 struct drm_gem_object *obj, int id);
738void i915_gem_detach_phys_object(struct drm_device *dev,
739 struct drm_gem_object *obj);
740void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700741int i915_gem_object_get_pages(struct drm_gem_object *obj);
742void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000743void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700744
745/* i915_gem_tiling.c */
746void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700747void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
748void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700749
750/* i915_gem_debug.c */
751void i915_gem_dump_object(struct drm_gem_object *obj, int len,
752 const char *where, uint32_t mark);
753#if WATCH_INACTIVE
754void i915_verify_inactive(struct drm_device *dev, char *file, int line);
755#else
756#define i915_verify_inactive(dev, file, line)
757#endif
758void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
759void i915_gem_dump_object(struct drm_gem_object *obj, int len,
760 const char *where, uint32_t mark);
761void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Ben Gamari20172632009-02-17 20:08:50 -0500763/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400764int i915_debugfs_init(struct drm_minor *minor);
765void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500766
Jesse Barnes317c35d2008-08-25 15:11:06 -0700767/* i915_suspend.c */
768extern int i915_save_state(struct drm_device *dev);
769extern int i915_restore_state(struct drm_device *dev);
770
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700771/* i915_suspend.c */
772extern int i915_save_state(struct drm_device *dev);
773extern int i915_restore_state(struct drm_device *dev);
774
Len Brown65e082c2008-10-24 17:18:10 -0400775#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100776/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000777extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100778extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100779extern void opregion_asle_intr(struct drm_device *dev);
780extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400781#else
Len Brown03ae61d2009-03-28 01:41:14 -0400782static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100783static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400784static inline void opregion_asle_intr(struct drm_device *dev) { return; }
785static inline void opregion_enable_asle(struct drm_device *dev) { return; }
786#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100787
Jesse Barnes79e53942008-11-07 14:24:08 -0800788/* modesetting */
789extern void intel_modeset_init(struct drm_device *dev);
790extern void intel_modeset_cleanup(struct drm_device *dev);
Jesse Barnes80824002009-09-10 15:28:06 -0700791extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
Eric Anholt546b0972008-09-01 16:45:29 -0700793/**
794 * Lock test for when it's just for synchronization of ring access.
795 *
796 * In that case, we don't need to do it when GEM is initialized as nobody else
797 * has access to the ring.
798 */
799#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
800 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
801 LOCK_TEST_WITH_RETURN(dev, file_priv); \
802} while (0)
803
Eric Anholt3043c602008-10-02 12:24:47 -0700804#define I915_READ(reg) readl(dev_priv->regs + (reg))
805#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
806#define I915_READ16(reg) readw(dev_priv->regs + (reg))
807#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
808#define I915_READ8(reg) readb(dev_priv->regs + (reg))
809#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800810#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700811#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800812#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
814#define I915_VERBOSE 0
815
Chris Wilson0ef82af2009-09-05 18:07:06 +0100816#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Chris Wilson0ef82af2009-09-05 18:07:06 +0100818#define BEGIN_LP_RING(n) do { \
819 int bytes__ = 4*(n); \
820 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
821 /* a wrap must occur between instructions so pad beforehand */ \
822 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
823 i915_wrap_ring(dev); \
824 if (unlikely (dev_priv->ring.space < bytes__)) \
825 i915_wait_ring(dev, bytes__, __func__); \
826 ring_virt__ = (unsigned int *) \
827 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
828 dev_priv->ring.tail += bytes__; \
829 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
830 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831} while (0)
832
Chris Wilson0ef82af2009-09-05 18:07:06 +0100833#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100835 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836} while (0)
837
838#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100839 if (I915_VERBOSE) \
840 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
841 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842} while(0)
843
Jesse Barnes585fb112008-07-29 11:54:06 -0700844/**
845 * Reads a dword out of the status page, which is written to from the command
846 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
847 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000848 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700849 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700850 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
851 * 0x04: ring 0 head pointer
852 * 0x05: ring 1 head pointer (915-class)
853 * 0x06: ring 2 head pointer (915-class)
854 * 0x10-0x1b: Context status DWords (GM45)
855 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700856 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700857 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000858 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000860#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700861#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000862#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000863
Chris Wilson0ef82af2009-09-05 18:07:06 +0100864extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -0700865extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000866
867#define IS_I830(dev) ((dev)->pci_device == 0x3577)
868#define IS_845G(dev) ((dev)->pci_device == 0x2562)
869#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
870#define IS_I855(dev) ((dev)->pci_device == 0x3582)
871#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
872
Carlos Martín4d1f7882008-01-23 16:41:17 +1000873#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000874#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
875#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700876#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
877 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000878#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
879 (dev)->pci_device == 0x2982 || \
880 (dev)->pci_device == 0x2992 || \
881 (dev)->pci_device == 0x29A2 || \
882 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000883 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000884 (dev)->pci_device == 0x2A42 || \
885 (dev)->pci_device == 0x2E02 || \
886 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800887 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800888 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800889 (dev)->pci_device == 0x2E42 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800890 (dev)->pci_device == 0x0042 || \
891 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000892
Ma Lingc9ed4482009-05-13 15:08:27 +0800893#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
894 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700896#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000897
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000898#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
899 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800900 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800901 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800902 (dev)->pci_device == 0x2E42 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800903 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000904
Shaohua Li21778322009-02-23 15:19:16 +0800905#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
906#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
907#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
908
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000909#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
910 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +0800911 (dev)->pci_device == 0x29D2 || \
912 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000913
Zhenyu Wang280da222009-06-05 15:38:37 +0800914#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
915#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
916#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
917
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000918#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800919 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
920 IS_IGDNG(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000921
922#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +0800923 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800924 IS_IGD(dev) || IS_IGDNG_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000925
Zhenyu Wang280da222009-06-05 15:38:37 +0800926#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
927 IS_IGDNG(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800928/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
929 * rows, which changed the alignment requirements and fence programming.
930 */
931#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
932 IS_I915GM(dev)))
Zhenyu Wang280da222009-06-05 15:38:37 +0800933#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800935#define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
Li Pengaf729a22009-08-25 10:43:01 +0800936#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +0800937/* dsparb controlled by hw only */
Zhenyu Wang22bd50c2009-07-06 17:27:52 +0800938#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000939
Jesse Barnes652c3932009-08-17 13:31:43 -0700940#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
941#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Jesse Barnes80824002009-09-10 15:28:06 -0700942#define I915_HAS_FBC(dev) (IS_I9XX(dev) || IS_I965G(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -0700943
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000944#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946#endif