blob: a725f6591192e2216798fc4dcf04108125795b3e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Jesse Barnese70236a2009-09-21 10:42:27 -0700156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700174 struct drm_device *dev;
175
Dave Airlieac5c4e72008-12-19 15:38:34 +1000176 int has_gem;
177
Eric Anholt3043c602008-10-02 12:24:47 -0700178 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Dave Airlieec2a4c32009-08-04 11:43:41 +1000180 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 drm_i915_ring_buffer_t ring;
182
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000183 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700186 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000187 unsigned int status_gfx_addr;
188 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700189 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Jesse Barnesd7658982009-06-05 14:41:29 +0000191 struct resource mch_res;
192
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000193 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 int back_offset;
195 int front_offset;
196 int current_page;
197 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 wait_queue_head_t irq_queue;
200 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700201 /** Protects user_irq_refcount and irq_mask_reg */
202 spinlock_t user_irq_lock;
203 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
204 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100205 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700206 /** Cached value of IMR to avoid reads in updating the bitfield */
207 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800208 u32 pipestat[2];
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800209 /** splitted irq regs for graphics and display engine on IGDNG,
210 irq_mask_reg is still used for display irq. */
211 u32 gt_irq_mask_reg;
212 u32 gt_irq_enable_reg;
213 u32 de_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
Jesse Barnes5ca58282009-03-31 14:11:15 -0700215 u32 hotplug_supported_mask;
216 struct work_struct hotplug_work;
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 int tex_lru_log_granularity;
219 int allow_batchbuffer;
220 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100221 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000222 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000223
Ben Gamarif65d9422009-09-14 17:48:44 -0400224 /* For hangcheck timer */
225#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
226 struct timer_list hangcheck_timer;
227 int hangcheck_count;
228 uint32_t last_acthd;
229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230 bool cursor_needs_physical;
231
232 struct drm_mm vram;
233
Jesse Barnes80824002009-09-10 15:28:06 -0700234 unsigned long cfb_size;
235 unsigned long cfb_pitch;
236 int cfb_fence;
237 int cfb_plane;
238
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 int irq_enabled;
240
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100241 struct intel_opregion opregion;
242
Jesse Barnes79e53942008-11-07 14:24:08 -0800243 /* LVDS info */
244 int backlight_duty_cycle; /* restore backlight to this value */
245 bool panel_wants_dither;
246 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800247 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
248 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800249
250 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100251 unsigned int int_tv_support:1;
252 unsigned int lvds_dither:1;
253 unsigned int lvds_vbt:1;
254 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500255 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800256 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500257 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800258
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700259 struct notifier_block lid_notifier;
260
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200261 int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800262 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
263 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
264 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
265
Shaohua Li7662c8b2009-06-26 11:23:55 +0800266 unsigned int fsb_freq, mem_freq;
267
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700268 spinlock_t error_lock;
269 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400270 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700271 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700272
Jesse Barnese70236a2009-09-21 10:42:27 -0700273 /* Display functions */
274 struct drm_i915_display_funcs display;
275
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000276 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800277 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000278 u8 saveLBB;
279 u32 saveDSPACNTR;
280 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000281 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800282 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800283 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000284 u32 savePIPEACONF;
285 u32 savePIPEBCONF;
286 u32 savePIPEASRC;
287 u32 savePIPEBSRC;
288 u32 saveFPA0;
289 u32 saveFPA1;
290 u32 saveDPLL_A;
291 u32 saveDPLL_A_MD;
292 u32 saveHTOTAL_A;
293 u32 saveHBLANK_A;
294 u32 saveHSYNC_A;
295 u32 saveVTOTAL_A;
296 u32 saveVBLANK_A;
297 u32 saveVSYNC_A;
298 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000299 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800300 u32 saveTRANS_HTOTAL_A;
301 u32 saveTRANS_HBLANK_A;
302 u32 saveTRANS_HSYNC_A;
303 u32 saveTRANS_VTOTAL_A;
304 u32 saveTRANS_VBLANK_A;
305 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000306 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000307 u32 saveDSPASTRIDE;
308 u32 saveDSPASIZE;
309 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700310 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000311 u32 saveDSPASURF;
312 u32 saveDSPATILEOFF;
313 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700314 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000315 u32 saveBLC_PWM_CTL;
316 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800317 u32 saveBLC_CPU_PWM_CTL;
318 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000319 u32 saveFPB0;
320 u32 saveFPB1;
321 u32 saveDPLL_B;
322 u32 saveDPLL_B_MD;
323 u32 saveHTOTAL_B;
324 u32 saveHBLANK_B;
325 u32 saveHSYNC_B;
326 u32 saveVTOTAL_B;
327 u32 saveVBLANK_B;
328 u32 saveVSYNC_B;
329 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000330 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800331 u32 saveTRANS_HTOTAL_B;
332 u32 saveTRANS_HBLANK_B;
333 u32 saveTRANS_HSYNC_B;
334 u32 saveTRANS_VTOTAL_B;
335 u32 saveTRANS_VBLANK_B;
336 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000337 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000338 u32 saveDSPBSTRIDE;
339 u32 saveDSPBSIZE;
340 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700341 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000342 u32 saveDSPBSURF;
343 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700344 u32 saveVGA0;
345 u32 saveVGA1;
346 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000347 u32 saveVGACNTRL;
348 u32 saveADPA;
349 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700350 u32 savePP_ON_DELAYS;
351 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000352 u32 saveDVOA;
353 u32 saveDVOB;
354 u32 saveDVOC;
355 u32 savePP_ON;
356 u32 savePP_OFF;
357 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700358 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000359 u32 savePFIT_CONTROL;
360 u32 save_palette_a[256];
361 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700362 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000363 u32 saveFBC_CFB_BASE;
364 u32 saveFBC_LL_BASE;
365 u32 saveFBC_CONTROL;
366 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000367 u32 saveIER;
368 u32 saveIIR;
369 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800370 u32 saveDEIER;
371 u32 saveDEIMR;
372 u32 saveGTIER;
373 u32 saveGTIMR;
374 u32 saveFDI_RXA_IMR;
375 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800376 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000377 u32 saveD_STATE;
Jesse Barnes652c3932009-08-17 13:31:43 -0700378 u32 saveDSPCLK_GATE_D;
Keith Packard1f84e552008-02-16 19:19:29 -0800379 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000380 u32 saveSWF0[16];
381 u32 saveSWF1[16];
382 u32 saveSWF2[3];
383 u8 saveMSR;
384 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800385 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000386 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000387 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000388 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000389 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700390 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000391 u32 saveCURACNTR;
392 u32 saveCURAPOS;
393 u32 saveCURABASE;
394 u32 saveCURBCNTR;
395 u32 saveCURBPOS;
396 u32 saveCURBBASE;
397 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700398 u32 saveDP_B;
399 u32 saveDP_C;
400 u32 saveDP_D;
401 u32 savePIPEA_GMCH_DATA_M;
402 u32 savePIPEB_GMCH_DATA_M;
403 u32 savePIPEA_GMCH_DATA_N;
404 u32 savePIPEB_GMCH_DATA_N;
405 u32 savePIPEA_DP_LINK_M;
406 u32 savePIPEB_DP_LINK_M;
407 u32 savePIPEA_DP_LINK_N;
408 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800409 u32 saveFDI_RXA_CTL;
410 u32 saveFDI_TXA_CTL;
411 u32 saveFDI_RXB_CTL;
412 u32 saveFDI_TXB_CTL;
413 u32 savePFA_CTL_1;
414 u32 savePFB_CTL_1;
415 u32 savePFA_WIN_SZ;
416 u32 savePFB_WIN_SZ;
417 u32 savePFA_WIN_POS;
418 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000419 u32 savePCH_DREF_CONTROL;
420 u32 saveDISP_ARB_CTL;
421 u32 savePIPEA_DATA_M1;
422 u32 savePIPEA_DATA_N1;
423 u32 savePIPEA_LINK_M1;
424 u32 savePIPEA_LINK_N1;
425 u32 savePIPEB_DATA_M1;
426 u32 savePIPEB_DATA_N1;
427 u32 savePIPEB_LINK_M1;
428 u32 savePIPEB_LINK_N1;
Eric Anholt673a3942008-07-30 12:06:12 -0700429
430 struct {
431 struct drm_mm gtt_space;
432
Keith Packard0839ccb2008-10-30 19:38:48 -0700433 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800434 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700435
Eric Anholt673a3942008-07-30 12:06:12 -0700436 /**
Chris Wilson31169712009-09-14 16:50:28 +0100437 * Membership on list of all loaded devices, used to evict
438 * inactive buffers under memory pressure.
439 *
440 * Modifications should only be done whilst holding the
441 * shrink_list_lock spinlock.
442 */
443 struct list_head shrink_list;
444
445 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700446 * List of objects currently involved in rendering from the
447 * ringbuffer.
448 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800449 * Includes buffers having the contents of their GPU caches
450 * flushed, not necessarily primitives. last_rendering_seqno
451 * represents when the rendering involved will be completed.
452 *
Eric Anholt673a3942008-07-30 12:06:12 -0700453 * A reference is held on the buffer while on this list.
454 */
Carl Worth5e118f42009-03-20 11:54:25 -0700455 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700456 struct list_head active_list;
457
458 /**
459 * List of objects which are not in the ringbuffer but which
460 * still have a write_domain which needs to be flushed before
461 * unbinding.
462 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800463 * last_rendering_seqno is 0 while an object is in this list.
464 *
Eric Anholt673a3942008-07-30 12:06:12 -0700465 * A reference is held on the buffer while on this list.
466 */
467 struct list_head flushing_list;
468
469 /**
470 * LRU list of objects which are not in the ringbuffer and
471 * are ready to unbind, but are still in the GTT.
472 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800473 * last_rendering_seqno is 0 while an object is in this list.
474 *
Eric Anholt673a3942008-07-30 12:06:12 -0700475 * A reference is not held on the buffer while on this list,
476 * as merely being GTT-bound shouldn't prevent its being
477 * freed, and we'll pull it off the list in the free path.
478 */
479 struct list_head inactive_list;
480
Eric Anholta09ba7f2009-08-29 12:49:51 -0700481 /** LRU list of objects with fence regs on them. */
482 struct list_head fence_list;
483
Eric Anholt673a3942008-07-30 12:06:12 -0700484 /**
485 * List of breadcrumbs associated with GPU requests currently
486 * outstanding.
487 */
488 struct list_head request_list;
489
490 /**
491 * We leave the user IRQ off as much as possible,
492 * but this means that requests will finish and never
493 * be retired once the system goes idle. Set a timer to
494 * fire periodically while the ring is running. When it
495 * fires, go retire requests.
496 */
497 struct delayed_work retire_work;
498
499 uint32_t next_gem_seqno;
500
501 /**
502 * Waiting sequence number, if any
503 */
504 uint32_t waiting_gem_seqno;
505
506 /**
507 * Last seq seen at irq time
508 */
509 uint32_t irq_gem_seqno;
510
511 /**
512 * Flag if the X Server, and thus DRM, is not currently in
513 * control of the device.
514 *
515 * This is set between LeaveVT and EnterVT. It needs to be
516 * replaced with a semaphore. It also needs to be
517 * transitioned away from for kernel modesetting.
518 */
519 int suspended;
520
521 /**
522 * Flag if the hardware appears to be wedged.
523 *
524 * This is set when attempts to idle the device timeout.
525 * It prevents command submission from occuring and makes
526 * every pending request fail
527 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400528 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700529
530 /** Bit 6 swizzling required for X tiling */
531 uint32_t bit_6_swizzle_x;
532 /** Bit 6 swizzling required for Y tiling */
533 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000534
535 /* storage for physical objects */
536 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700537 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800538 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800539 /* indicate whether the LVDS_BORDER should be enabled or not */
540 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700541
542 /* Reclocking support */
543 bool render_reclock_avail;
544 bool lvds_downclock_avail;
545 struct work_struct idle_work;
546 struct timer_list idle_timer;
547 bool busy;
548 u16 orig_clock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549} drm_i915_private_t;
550
Eric Anholt673a3942008-07-30 12:06:12 -0700551/** driver private structure attached to each drm_gem_object */
552struct drm_i915_gem_object {
553 struct drm_gem_object *obj;
554
555 /** Current space allocated to this object in the GTT, if any. */
556 struct drm_mm_node *gtt_space;
557
558 /** This object's place on the active/flushing/inactive lists */
559 struct list_head list;
560
Eric Anholta09ba7f2009-08-29 12:49:51 -0700561 /** This object's place on the fenced object LRU */
562 struct list_head fence_list;
563
Eric Anholt673a3942008-07-30 12:06:12 -0700564 /**
565 * This is set if the object is on the active or flushing lists
566 * (has pending rendering), and is not set if it's on inactive (ready
567 * to be unbound).
568 */
569 int active;
570
571 /**
572 * This is set if the object has been written to since last bound
573 * to the GTT
574 */
575 int dirty;
576
577 /** AGP memory structure for our GTT binding. */
578 DRM_AGP_MEM *agp_mem;
579
Eric Anholt856fa192009-03-19 14:10:50 -0700580 struct page **pages;
581 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 /**
584 * Current offset of the object in GTT space.
585 *
586 * This is the same as gtt_space->start
587 */
588 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100589
Jesse Barnesde151cf2008-11-12 10:03:55 -0800590 /**
591 * Fake offset for use by mmap(2)
592 */
593 uint64_t mmap_offset;
594
595 /**
596 * Fence register bits (if any) for this object. Will be set
597 * as needed when mapped into the GTT.
598 * Protected by dev->struct_mutex.
599 */
600 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700601
Eric Anholt673a3942008-07-30 12:06:12 -0700602 /** How many users have pinned this object in GTT space */
603 int pin_count;
604
605 /** Breadcrumb of last rendering to the buffer. */
606 uint32_t last_rendering_seqno;
607
608 /** Current tiling mode for the object. */
609 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800610 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Eric Anholt280b7132009-03-12 16:56:27 -0700612 /** Record of address bit 17 of each page at last unbind. */
613 long *bit_17;
614
Keith Packardba1eb1d2008-10-14 19:55:10 -0700615 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
616 uint32_t agp_type;
617
Eric Anholt673a3942008-07-30 12:06:12 -0700618 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800619 * If present, while GEM_DOMAIN_CPU is in the read domain this array
620 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700621 */
622 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623
624 /** User space pin count and filp owning the pin */
625 uint32_t user_pin_count;
626 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000627
628 /** for phy allocated objects */
629 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500630
631 /**
632 * Used for checking the object doesn't appear more than once
633 * in an execbuffer object list.
634 */
635 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100636
637 /**
638 * Advice: are the backing pages purgeable?
639 */
640 int madv;
Eric Anholt673a3942008-07-30 12:06:12 -0700641};
642
643/**
644 * Request queue structure.
645 *
646 * The request queue allows us to note sequence numbers that have been emitted
647 * and may be associated with active buffers to be retired.
648 *
649 * By keeping this list, we can avoid having to do questionable
650 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
651 * an emission time with seqnos for tracking how far ahead of the GPU we are.
652 */
653struct drm_i915_gem_request {
654 /** GEM sequence number associated with this request. */
655 uint32_t seqno;
656
657 /** Time at which this request was emitted, in jiffies. */
658 unsigned long emitted_jiffies;
659
Eric Anholtb9624422009-06-03 07:27:35 +0000660 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700661 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000662
663 /** file_priv list entry for this request */
664 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700665};
666
667struct drm_i915_file_private {
668 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000669 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700670 } mm;
671};
672
Jesse Barnes79e53942008-11-07 14:24:08 -0800673enum intel_chip_family {
674 CHIP_I8XX = 0x01,
675 CHIP_I9XX = 0x02,
676 CHIP_I915 = 0x04,
677 CHIP_I965 = 0x08,
678};
679
Eric Anholtc153f452007-09-03 12:06:45 +1000680extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000681extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700683extern unsigned int i915_powersave;
Dave Airlieb3a83632005-09-30 18:37:36 +1000684
Ben Gamari1341d652009-09-14 17:48:42 -0400685extern void i915_save_display(struct drm_device *dev);
686extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000687extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
688extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000691extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100692extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000693extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700694extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000695extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000696extern void i915_driver_preclose(struct drm_device *dev,
697 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700698extern void i915_driver_postclose(struct drm_device *dev,
699 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000700extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100701extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
702 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700703extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700704 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700705 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400706extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400709void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000710extern int i915_irq_emit(struct drm_device *dev, void *data,
711 struct drm_file *file_priv);
712extern int i915_irq_wait(struct drm_device *dev, void *data,
713 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700714void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100715void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700716void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800717extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
719extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000720extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700721extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000722extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000723extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
724 struct drm_file *file_priv);
725extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
726 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700727extern int i915_enable_vblank(struct drm_device *dev, int crtc);
728extern void i915_disable_vblank(struct drm_device *dev, int crtc);
729extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800730extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000731extern int i915_vblank_swap(struct drm_device *dev, void *data,
732 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100733extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Keith Packard7c463582008-11-04 02:03:27 -0800735void
736i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
737
738void
739i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
740
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000743extern int i915_mem_alloc(struct drm_device *dev, void *data,
744 struct drm_file *file_priv);
745extern int i915_mem_free(struct drm_device *dev, void *data,
746 struct drm_file *file_priv);
747extern int i915_mem_init_heap(struct drm_device *dev, void *data,
748 struct drm_file *file_priv);
749extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
750 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000752extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000753 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700754/* i915_gem.c */
755int i915_gem_init_ioctl(struct drm_device *dev, void *data,
756 struct drm_file *file_priv);
757int i915_gem_create_ioctl(struct drm_device *dev, void *data,
758 struct drm_file *file_priv);
759int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
760 struct drm_file *file_priv);
761int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
762 struct drm_file *file_priv);
763int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
764 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800765int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
766 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700767int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
768 struct drm_file *file_priv);
769int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
770 struct drm_file *file_priv);
771int i915_gem_execbuffer(struct drm_device *dev, void *data,
772 struct drm_file *file_priv);
773int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
774 struct drm_file *file_priv);
775int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
776 struct drm_file *file_priv);
777int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
778 struct drm_file *file_priv);
779int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
780 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100781int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
782 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700783int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
784 struct drm_file *file_priv);
785int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
786 struct drm_file *file_priv);
787int i915_gem_set_tiling(struct drm_device *dev, void *data,
788 struct drm_file *file_priv);
789int i915_gem_get_tiling(struct drm_device *dev, void *data,
790 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700791int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
792 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700793void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700794int i915_gem_init_object(struct drm_gem_object *obj);
795void i915_gem_free_object(struct drm_gem_object *obj);
796int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
797void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800798int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700799void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700800void i915_gem_lastclose(struct drm_device *dev);
801uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400802bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100803int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100804int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700805void i915_gem_retire_requests(struct drm_device *dev);
806void i915_gem_retire_work_handler(struct work_struct *work);
807void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800808int i915_gem_object_set_domain(struct drm_gem_object *obj,
809 uint32_t read_domains,
810 uint32_t write_domain);
811int i915_gem_init_ringbuffer(struct drm_device *dev);
812void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
813int i915_gem_do_init(struct drm_device *dev, unsigned long start,
814 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800815int i915_gem_idle(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800816int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800817int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
818 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000819int i915_gem_attach_phys_object(struct drm_device *dev,
820 struct drm_gem_object *obj, int id);
821void i915_gem_detach_phys_object(struct drm_device *dev,
822 struct drm_gem_object *obj);
823void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700824int i915_gem_object_get_pages(struct drm_gem_object *obj);
825void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000826void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700827
Chris Wilson31169712009-09-14 16:50:28 +0100828void i915_gem_shrinker_init(void);
829void i915_gem_shrinker_exit(void);
830
Eric Anholt673a3942008-07-30 12:06:12 -0700831/* i915_gem_tiling.c */
832void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700833void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
834void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700835
836/* i915_gem_debug.c */
837void i915_gem_dump_object(struct drm_gem_object *obj, int len,
838 const char *where, uint32_t mark);
839#if WATCH_INACTIVE
840void i915_verify_inactive(struct drm_device *dev, char *file, int line);
841#else
842#define i915_verify_inactive(dev, file, line)
843#endif
844void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
845void i915_gem_dump_object(struct drm_gem_object *obj, int len,
846 const char *where, uint32_t mark);
847void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Ben Gamari20172632009-02-17 20:08:50 -0500849/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400850int i915_debugfs_init(struct drm_minor *minor);
851void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500852
Jesse Barnes317c35d2008-08-25 15:11:06 -0700853/* i915_suspend.c */
854extern int i915_save_state(struct drm_device *dev);
855extern int i915_restore_state(struct drm_device *dev);
856
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700857/* i915_suspend.c */
858extern int i915_save_state(struct drm_device *dev);
859extern int i915_restore_state(struct drm_device *dev);
860
Len Brown65e082c2008-10-24 17:18:10 -0400861#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100862/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000863extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100864extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100865extern void opregion_asle_intr(struct drm_device *dev);
866extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400867#else
Len Brown03ae61d2009-03-28 01:41:14 -0400868static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100869static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400870static inline void opregion_asle_intr(struct drm_device *dev) { return; }
871static inline void opregion_enable_asle(struct drm_device *dev) { return; }
872#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100873
Jesse Barnes79e53942008-11-07 14:24:08 -0800874/* modesetting */
875extern void intel_modeset_init(struct drm_device *dev);
876extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +1000877extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -0700878extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -0700879extern void g4x_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800880
Eric Anholt546b0972008-09-01 16:45:29 -0700881/**
882 * Lock test for when it's just for synchronization of ring access.
883 *
884 * In that case, we don't need to do it when GEM is initialized as nobody else
885 * has access to the ring.
886 */
887#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
888 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
889 LOCK_TEST_WITH_RETURN(dev, file_priv); \
890} while (0)
891
Eric Anholt3043c602008-10-02 12:24:47 -0700892#define I915_READ(reg) readl(dev_priv->regs + (reg))
893#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
894#define I915_READ16(reg) readw(dev_priv->regs + (reg))
895#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
896#define I915_READ8(reg) readb(dev_priv->regs + (reg))
897#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800898#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700899#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800900#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902#define I915_VERBOSE 0
903
Chris Wilson0ef82af2009-09-05 18:07:06 +0100904#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Chris Wilson0ef82af2009-09-05 18:07:06 +0100906#define BEGIN_LP_RING(n) do { \
907 int bytes__ = 4*(n); \
908 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
909 /* a wrap must occur between instructions so pad beforehand */ \
910 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
911 i915_wrap_ring(dev); \
912 if (unlikely (dev_priv->ring.space < bytes__)) \
913 i915_wait_ring(dev, bytes__, __func__); \
914 ring_virt__ = (unsigned int *) \
915 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
916 dev_priv->ring.tail += bytes__; \
917 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
918 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919} while (0)
920
Chris Wilson0ef82af2009-09-05 18:07:06 +0100921#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100923 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924} while (0)
925
926#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100927 if (I915_VERBOSE) \
928 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
929 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930} while(0)
931
Jesse Barnes585fb112008-07-29 11:54:06 -0700932/**
933 * Reads a dword out of the status page, which is written to from the command
934 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
935 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000936 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700937 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700938 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
939 * 0x04: ring 0 head pointer
940 * 0x05: ring 1 head pointer (915-class)
941 * 0x06: ring 2 head pointer (915-class)
942 * 0x10-0x1b: Context status DWords (GM45)
943 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700944 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700945 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000946 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000947#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000948#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700949#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000950#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000951
Chris Wilson0ef82af2009-09-05 18:07:06 +0100952extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -0700953extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000954
955#define IS_I830(dev) ((dev)->pci_device == 0x3577)
956#define IS_845G(dev) ((dev)->pci_device == 0x2562)
957#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
958#define IS_I855(dev) ((dev)->pci_device == 0x3582)
959#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
960
Carlos Martín4d1f7882008-01-23 16:41:17 +1000961#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000962#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
963#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700964#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
965 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000966#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
967 (dev)->pci_device == 0x2982 || \
968 (dev)->pci_device == 0x2992 || \
969 (dev)->pci_device == 0x29A2 || \
970 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000971 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000972 (dev)->pci_device == 0x2A42 || \
973 (dev)->pci_device == 0x2E02 || \
974 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800975 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800976 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800977 (dev)->pci_device == 0x2E42 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800978 (dev)->pci_device == 0x0042 || \
979 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000980
Ma Lingc9ed4482009-05-13 15:08:27 +0800981#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
982 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000983
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700984#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000985
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000986#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
987 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800988 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800989 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800990 (dev)->pci_device == 0x2E42 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800991 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000992
Shaohua Li21778322009-02-23 15:19:16 +0800993#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
994#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
995#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
996
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000997#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
998 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +0800999 (dev)->pci_device == 0x29D2 || \
1000 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001001
Zhenyu Wang280da222009-06-05 15:38:37 +08001002#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
1003#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
1004#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
1005
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001006#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001007 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
1008 IS_IGDNG(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001009
1010#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +08001011 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +08001012 IS_IGD(dev) || IS_IGDNG_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001013
Zhenyu Wang280da222009-06-05 15:38:37 +08001014#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
1015 IS_IGDNG(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08001016/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1017 * rows, which changed the alignment requirements and fence programming.
1018 */
1019#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1020 IS_I915GM(dev)))
Zhenyu Wang280da222009-06-05 15:38:37 +08001021#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001023#define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
Li Pengaf729a22009-08-25 10:43:01 +08001024#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +08001025/* dsparb controlled by hw only */
Zhenyu Wang22bd50c2009-07-06 17:27:52 +08001026#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001027
Jesse Barnes652c3932009-08-17 13:31:43 -07001028#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
1029#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangc03342f2009-09-29 11:01:23 +08001030#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
1031 (IS_I9XX(dev) || IS_GM45(dev)) && \
1032 !IS_IGD(dev) && \
1033 !IS_IGDNG(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07001034
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001035#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037#endif