Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
Jim Grosbach | d8be410 | 2010-09-15 19:27:50 +0000 | [diff] [blame] | 15 | #include "ARMBaseInfo.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 16 | #include "ARMInstPrinter.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 25 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | |
Chris Lattner | d374087 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 27 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 28 | // Check for MOVs and print canonical forms, instead. |
| 29 | if (MI->getOpcode() == ARM::MOVs) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 30 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 31 | const MCOperand &Dst = MI->getOperand(0); |
| 32 | const MCOperand &MO1 = MI->getOperand(1); |
| 33 | const MCOperand &MO2 = MI->getOperand(2); |
| 34 | const MCOperand &MO3 = MI->getOperand(3); |
| 35 | |
| 36 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 37 | printSBitModifierOperand(MI, 6, O); |
| 38 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 39 | |
| 40 | O << '\t' << getRegisterName(Dst.getReg()) |
| 41 | << ", " << getRegisterName(MO1.getReg()); |
| 42 | |
| 43 | if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx) |
| 44 | return; |
| 45 | |
| 46 | O << ", "; |
| 47 | |
| 48 | if (MO2.getReg()) { |
| 49 | O << getRegisterName(MO2.getReg()); |
| 50 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 51 | } else { |
| 52 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 53 | } |
| 54 | return; |
| 55 | } |
| 56 | |
| 57 | // A8.6.123 PUSH |
| 58 | if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) && |
| 59 | MI->getOperand(0).getReg() == ARM::SP) { |
| 60 | const MCOperand &MO1 = MI->getOperand(2); |
| 61 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) { |
| 62 | O << '\t' << "push"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 63 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 64 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 65 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 66 | return; |
| 67 | } |
| 68 | } |
| 69 | |
| 70 | // A8.6.122 POP |
| 71 | if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) && |
| 72 | MI->getOperand(0).getReg() == ARM::SP) { |
| 73 | const MCOperand &MO1 = MI->getOperand(2); |
| 74 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) { |
| 75 | O << '\t' << "pop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 76 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 77 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 78 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 79 | return; |
| 80 | } |
| 81 | } |
| 82 | |
| 83 | // A8.6.355 VPUSH |
| 84 | if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) && |
| 85 | MI->getOperand(0).getReg() == ARM::SP) { |
| 86 | const MCOperand &MO1 = MI->getOperand(2); |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 87 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 88 | O << '\t' << "vpush"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 89 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 90 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 91 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 92 | return; |
| 93 | } |
| 94 | } |
| 95 | |
| 96 | // A8.6.354 VPOP |
| 97 | if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) && |
| 98 | MI->getOperand(0).getReg() == ARM::SP) { |
| 99 | const MCOperand &MO1 = MI->getOperand(2); |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 100 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 101 | O << '\t' << "vpop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 102 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 103 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 104 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 105 | return; |
| 106 | } |
| 107 | } |
| 108 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 109 | printInstruction(MI, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 110 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 111 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 112 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 113 | raw_ostream &O, const char *Modifier) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 114 | const MCOperand &Op = MI->getOperand(OpNo); |
| 115 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 116 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame^] | 117 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 118 | } else if (Op.isImm()) { |
Daniel Dunbar | 6b7c2cf | 2010-03-19 03:18:23 +0000 | [diff] [blame] | 119 | assert((Modifier && !strcmp(Modifier, "call")) || |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 120 | ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported")); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 121 | O << '#' << Op.getImm(); |
| 122 | } else { |
Rafael Espindola | 18c1021 | 2010-05-12 05:16:34 +0000 | [diff] [blame] | 123 | if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0) |
| 124 | llvm_unreachable("Unsupported modifier"); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 125 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 8cb9a3b | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 126 | O << *Op.getExpr(); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 127 | } |
| 128 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 129 | |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 130 | static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream, |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 131 | const MCAsmInfo *MAI) { |
| 132 | // Break it up into two parts that make up a shifter immediate. |
Bob Wilson | b123b8b | 2010-04-13 02:11:48 +0000 | [diff] [blame] | 133 | V = ARM_AM::getSOImmVal(V); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 134 | assert(V != -1 && "Not a valid so_imm value!"); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 135 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 136 | unsigned Imm = ARM_AM::getSOImmValImm(V); |
| 137 | unsigned Rot = ARM_AM::getSOImmValRot(V); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 138 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 139 | // Print low-level immediate formation info, per |
| 140 | // A5.1.3: "Data-processing operands - Immediate". |
| 141 | if (Rot) { |
| 142 | O << "#" << Imm << ", " << Rot; |
| 143 | // Pretty printed version. |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 144 | if (CommentStream) |
| 145 | *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n"; |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 146 | } else { |
| 147 | O << "#" << Imm; |
| 148 | } |
| 149 | } |
| 150 | |
| 151 | |
| 152 | /// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit |
| 153 | /// immediate in bits 0-7. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 154 | void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum, |
| 155 | raw_ostream &O) { |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 156 | const MCOperand &MO = MI->getOperand(OpNum); |
| 157 | assert(MO.isImm() && "Not a valid so_imm value!"); |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 158 | printSOImm(O, MO.getImm(), CommentStream, &MAI); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 159 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 160 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 161 | /// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov' |
| 162 | /// followed by an 'orr' to materialize. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 163 | void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum, |
| 164 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 165 | // FIXME: REMOVE this method. |
| 166 | abort(); |
| 167 | } |
| 168 | |
| 169 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 170 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 171 | // REG 0 0 - e.g. R5 |
| 172 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 173 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 174 | void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum, |
| 175 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 176 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 177 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 178 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 179 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 180 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 181 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 182 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 183 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 184 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 185 | if (MO2.getReg()) { |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 186 | O << ' ' << getRegisterName(MO2.getReg()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 187 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 188 | } else if (ShOpc != ARM_AM::rrx) { |
| 189 | O << " #" << ARM_AM::getSORegOffset(MO3.getImm()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 190 | } |
| 191 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 192 | |
| 193 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 194 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 195 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 196 | const MCOperand &MO1 = MI->getOperand(Op); |
| 197 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 198 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 199 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 200 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 201 | printOperand(MI, Op, O); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 202 | return; |
| 203 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 204 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 205 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 206 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 207 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 208 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 209 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 210 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 211 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 212 | O << "]"; |
| 213 | return; |
| 214 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 215 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 216 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 217 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 218 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 219 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 220 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 221 | O << ", " |
| 222 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 223 | << " #" << ShImm; |
| 224 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 225 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 226 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 227 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 228 | unsigned OpNum, |
| 229 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 230 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 231 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 232 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 233 | if (!MO1.getReg()) { |
| 234 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 235 | O << '#' |
| 236 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 237 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 238 | return; |
| 239 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 240 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 241 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 242 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 243 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 244 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 245 | O << ", " |
| 246 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 247 | << " #" << ShImm; |
| 248 | } |
| 249 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 250 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum, |
| 251 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 252 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 253 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 254 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 255 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 256 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 257 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 258 | if (MO2.getReg()) { |
| 259 | O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 260 | << getRegisterName(MO2.getReg()) << ']'; |
| 261 | return; |
| 262 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 263 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 264 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 265 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 266 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 267 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 268 | O << ']'; |
| 269 | } |
| 270 | |
| 271 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 272 | unsigned OpNum, |
| 273 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 274 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 275 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 276 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 277 | if (MO1.getReg()) { |
| 278 | O << (char)ARM_AM::getAM3Op(MO2.getImm()) |
| 279 | << getRegisterName(MO1.getReg()); |
| 280 | return; |
| 281 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 282 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 283 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 284 | O << '#' |
| 285 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 286 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 289 | |
| 290 | void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 291 | raw_ostream &O, |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 292 | const char *Modifier) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 293 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 294 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 295 | if (Modifier && strcmp(Modifier, "submode") == 0) { |
Bob Wilson | ea7f22c | 2010-03-16 16:19:07 +0000 | [diff] [blame] | 296 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 297 | } else if (Modifier && strcmp(Modifier, "wide") == 0) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 298 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
| 299 | if (Mode == ARM_AM::ia) |
| 300 | O << ".w"; |
| 301 | } else { |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 302 | printOperand(MI, OpNum, O); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 303 | } |
| 304 | } |
| 305 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 306 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 307 | raw_ostream &O, |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 308 | const char *Modifier) { |
| 309 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 310 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 311 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 312 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 313 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 314 | return; |
| 315 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 316 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 317 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 318 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 319 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) { |
| 320 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 321 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 322 | << ImmOffs*4; |
| 323 | } |
| 324 | O << "]"; |
| 325 | } |
| 326 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 327 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 328 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 329 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 330 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 331 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 332 | O << "[" << getRegisterName(MO1.getReg()); |
| 333 | if (MO2.getImm()) { |
| 334 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 335 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 336 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 337 | O << "]"; |
| 338 | } |
| 339 | |
| 340 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 341 | unsigned OpNum, |
| 342 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 343 | const MCOperand &MO = MI->getOperand(OpNum); |
| 344 | if (MO.getReg() == 0) |
| 345 | O << "!"; |
| 346 | else |
| 347 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 351 | raw_ostream &O, |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 352 | const char *Modifier) { |
Jim Grosbach | b74ca9d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 353 | // All instructions using addrmodepc are pseudos and should have been |
| 354 | // handled explicitly in printInstructionThroughMCStreamer(). If one got |
| 355 | // here, it wasn't, so something's wrong. |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 356 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 359 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 360 | unsigned OpNum, |
| 361 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 362 | const MCOperand &MO = MI->getOperand(OpNum); |
| 363 | uint32_t v = ~MO.getImm(); |
| 364 | int32_t lsb = CountTrailingZeros_32(v); |
| 365 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 366 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 367 | O << '#' << lsb << ", #" << width; |
| 368 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 369 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 370 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 371 | raw_ostream &O) { |
| 372 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 373 | O << ARM_MB::MemBOptToString(val); |
| 374 | } |
| 375 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 376 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 377 | raw_ostream &O) { |
| 378 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
| 379 | ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp); |
| 380 | switch (Opc) { |
| 381 | case ARM_AM::no_shift: |
| 382 | return; |
| 383 | case ARM_AM::lsl: |
| 384 | O << ", lsl #"; |
| 385 | break; |
| 386 | case ARM_AM::asr: |
| 387 | O << ", asr #"; |
| 388 | break; |
| 389 | default: |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 390 | assert(0 && "unexpected shift opcode for shift immediate operand"); |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 391 | } |
| 392 | O << ARM_AM::getSORegOffset(ShiftOp); |
| 393 | } |
| 394 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 395 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 396 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 397 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 398 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 399 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 400 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 401 | } |
| 402 | O << "}"; |
| 403 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 404 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 405 | void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum, |
| 406 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 407 | const MCOperand &Op = MI->getOperand(OpNum); |
| 408 | unsigned option = Op.getImm(); |
| 409 | unsigned mode = option & 31; |
| 410 | bool changemode = option >> 5 & 1; |
| 411 | unsigned AIF = option >> 6 & 7; |
| 412 | unsigned imod = option >> 9 & 3; |
| 413 | if (imod == 2) |
| 414 | O << "ie"; |
| 415 | else if (imod == 3) |
| 416 | O << "id"; |
| 417 | O << '\t'; |
| 418 | if (imod > 1) { |
| 419 | if (AIF & 4) O << 'a'; |
| 420 | if (AIF & 2) O << 'i'; |
| 421 | if (AIF & 1) O << 'f'; |
| 422 | if (AIF > 0 && changemode) O << ", "; |
| 423 | } |
| 424 | if (changemode) |
| 425 | O << '#' << mode; |
| 426 | } |
| 427 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 428 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 429 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 430 | const MCOperand &Op = MI->getOperand(OpNum); |
| 431 | unsigned Mask = Op.getImm(); |
| 432 | if (Mask) { |
| 433 | O << '_'; |
| 434 | if (Mask & 8) O << 'f'; |
| 435 | if (Mask & 4) O << 's'; |
| 436 | if (Mask & 2) O << 'x'; |
| 437 | if (Mask & 1) O << 'c'; |
| 438 | } |
| 439 | } |
| 440 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 441 | void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum, |
| 442 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 443 | const MCOperand &Op = MI->getOperand(OpNum); |
| 444 | O << '#'; |
| 445 | if (Op.getImm() < 0) |
| 446 | O << '-' << (-Op.getImm() - 1); |
| 447 | else |
| 448 | O << Op.getImm(); |
| 449 | } |
| 450 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 451 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 452 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 453 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 454 | if (CC != ARMCC::AL) |
| 455 | O << ARMCondCodeToString(CC); |
| 456 | } |
| 457 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 458 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 459 | unsigned OpNum, |
| 460 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 461 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 462 | O << ARMCondCodeToString(CC); |
| 463 | } |
| 464 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 465 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 466 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 467 | if (MI->getOperand(OpNum).getReg()) { |
| 468 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 469 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 470 | O << 's'; |
| 471 | } |
| 472 | } |
| 473 | |
| 474 | |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 475 | |
Chris Lattner | a70e644 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 476 | void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 477 | raw_ostream &O, |
Chris Lattner | a70e644 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 478 | const char *Modifier) { |
| 479 | // FIXME: remove this. |
| 480 | abort(); |
| 481 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 482 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 483 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 484 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 485 | O << MI->getOperand(OpNum).getImm(); |
| 486 | } |
| 487 | |
| 488 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 489 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 490 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 491 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 492 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 493 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 494 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 495 | raw_ostream &O) { |
Johnny Chen | 541ba7d | 2010-01-25 22:13:10 +0000 | [diff] [blame] | 496 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 497 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 498 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 499 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 500 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 501 | // (3 - the number of trailing zeros) is the number of then / else. |
| 502 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 503 | unsigned CondBit0 = Mask >> 4 & 1; |
| 504 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 505 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 506 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 507 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 508 | if (T) |
| 509 | O << 't'; |
| 510 | else |
| 511 | O << 'e'; |
| 512 | } |
| 513 | } |
| 514 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 515 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 516 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 517 | const MCOperand &MO1 = MI->getOperand(Op); |
| 518 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 519 | O << "[" << getRegisterName(MO1.getReg()); |
| 520 | O << ", " << getRegisterName(MO2.getReg()) << "]"; |
| 521 | } |
| 522 | |
| 523 | void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 524 | raw_ostream &O, |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 525 | unsigned Scale) { |
| 526 | const MCOperand &MO1 = MI->getOperand(Op); |
| 527 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 528 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 529 | |
| 530 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 531 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 532 | return; |
| 533 | } |
| 534 | |
| 535 | O << "[" << getRegisterName(MO1.getReg()); |
| 536 | if (MO3.getReg()) |
| 537 | O << ", " << getRegisterName(MO3.getReg()); |
| 538 | else if (unsigned ImmOffs = MO2.getImm()) |
| 539 | O << ", #" << ImmOffs * Scale; |
| 540 | O << "]"; |
| 541 | } |
| 542 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 543 | void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op, |
| 544 | raw_ostream &O) { |
| 545 | printThumbAddrModeRI5Operand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 546 | } |
| 547 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 548 | void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op, |
| 549 | raw_ostream &O) { |
| 550 | printThumbAddrModeRI5Operand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 551 | } |
| 552 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 553 | void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op, |
| 554 | raw_ostream &O) { |
| 555 | printThumbAddrModeRI5Operand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 558 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 559 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 560 | const MCOperand &MO1 = MI->getOperand(Op); |
| 561 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 562 | O << "[" << getRegisterName(MO1.getReg()); |
| 563 | if (unsigned ImmOffs = MO2.getImm()) |
| 564 | O << ", #" << ImmOffs*4; |
| 565 | O << "]"; |
| 566 | } |
| 567 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 568 | void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum, |
| 569 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 570 | O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg()); |
| 571 | if (MI->getOpcode() == ARM::t2TBH) |
| 572 | O << ", lsl #1"; |
| 573 | O << ']'; |
| 574 | } |
| 575 | |
| 576 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 577 | // register with shift forms. |
| 578 | // REG 0 0 - e.g. R5 |
| 579 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 580 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 581 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 582 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 583 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 584 | |
| 585 | unsigned Reg = MO1.getReg(); |
| 586 | O << getRegisterName(Reg); |
| 587 | |
| 588 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 589 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 590 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 591 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 592 | if (ShOpc != ARM_AM::rrx) |
| 593 | O << " #" << ARM_AM::getSORegOffset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 594 | } |
| 595 | |
| 596 | void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 597 | unsigned OpNum, |
| 598 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 599 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 600 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 601 | |
| 602 | O << "[" << getRegisterName(MO1.getReg()); |
| 603 | |
| 604 | unsigned OffImm = MO2.getImm(); |
| 605 | if (OffImm) // Don't print +0. |
| 606 | O << ", #" << OffImm; |
| 607 | O << "]"; |
| 608 | } |
| 609 | |
| 610 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 611 | unsigned OpNum, |
| 612 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 613 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 614 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 615 | |
| 616 | O << "[" << getRegisterName(MO1.getReg()); |
| 617 | |
| 618 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 619 | // Don't print +0. |
| 620 | if (OffImm < 0) |
| 621 | O << ", #-" << -OffImm; |
| 622 | else if (OffImm > 0) |
| 623 | O << ", #" << OffImm; |
| 624 | O << "]"; |
| 625 | } |
| 626 | |
| 627 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 628 | unsigned OpNum, |
| 629 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 630 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 631 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 632 | |
| 633 | O << "[" << getRegisterName(MO1.getReg()); |
| 634 | |
| 635 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 636 | // Don't print +0. |
| 637 | if (OffImm < 0) |
| 638 | O << ", #-" << -OffImm * 4; |
| 639 | else if (OffImm > 0) |
| 640 | O << ", #" << OffImm * 4; |
| 641 | O << "]"; |
| 642 | } |
| 643 | |
| 644 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 645 | unsigned OpNum, |
| 646 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 647 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 648 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 649 | // Don't print +0. |
| 650 | if (OffImm < 0) |
| 651 | O << "#-" << -OffImm; |
| 652 | else if (OffImm > 0) |
| 653 | O << "#" << OffImm; |
| 654 | } |
| 655 | |
| 656 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 657 | unsigned OpNum, |
| 658 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 659 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 660 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 661 | // Don't print +0. |
| 662 | if (OffImm < 0) |
| 663 | O << "#-" << -OffImm * 4; |
| 664 | else if (OffImm > 0) |
| 665 | O << "#" << OffImm * 4; |
| 666 | } |
| 667 | |
| 668 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 669 | unsigned OpNum, |
| 670 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 671 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 672 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 673 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 674 | |
| 675 | O << "[" << getRegisterName(MO1.getReg()); |
| 676 | |
| 677 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 678 | O << ", " << getRegisterName(MO2.getReg()); |
| 679 | |
| 680 | unsigned ShAmt = MO3.getImm(); |
| 681 | if (ShAmt) { |
| 682 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 683 | O << ", lsl #" << ShAmt; |
| 684 | } |
| 685 | O << "]"; |
| 686 | } |
| 687 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 688 | void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum, |
| 689 | raw_ostream &O) { |
Jim Grosbach | a8e47b3 | 2010-09-16 03:45:21 +0000 | [diff] [blame] | 690 | O << '#' << (float)MI->getOperand(OpNum).getFPImm(); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 693 | void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum, |
| 694 | raw_ostream &O) { |
Jim Grosbach | a8e47b3 | 2010-09-16 03:45:21 +0000 | [diff] [blame] | 695 | O << '#' << MI->getOperand(OpNum).getFPImm(); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 696 | } |
| 697 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 698 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 699 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 700 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 701 | unsigned EltBits; |
| 702 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 703 | O << "#0x" << utohexstr(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 704 | } |