blob: 8c16d3cb80d6460ea7b0c7b8ec9ed2d8a3934b37 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattnerfd603822009-10-19 19:56:26 +000025#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000026
Chris Lattnerd3740872010-04-04 05:04:31 +000027void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000028 // Check for MOVs and print canonical forms, instead.
29 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000030 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000031 const MCOperand &Dst = MI->getOperand(0);
32 const MCOperand &MO1 = MI->getOperand(1);
33 const MCOperand &MO2 = MI->getOperand(2);
34 const MCOperand &MO3 = MI->getOperand(3);
35
36 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000037 printSBitModifierOperand(MI, 6, O);
38 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000039
40 O << '\t' << getRegisterName(Dst.getReg())
41 << ", " << getRegisterName(MO1.getReg());
42
43 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
44 return;
45
46 O << ", ";
47
48 if (MO2.getReg()) {
49 O << getRegisterName(MO2.getReg());
50 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
51 } else {
52 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
53 }
54 return;
55 }
56
57 // A8.6.123 PUSH
58 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
59 MI->getOperand(0).getReg() == ARM::SP) {
60 const MCOperand &MO1 = MI->getOperand(2);
61 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
62 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000063 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000064 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000065 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000066 return;
67 }
68 }
69
70 // A8.6.122 POP
71 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
72 MI->getOperand(0).getReg() == ARM::SP) {
73 const MCOperand &MO1 = MI->getOperand(2);
74 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
75 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000076 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000077 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000078 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000079 return;
80 }
81 }
82
83 // A8.6.355 VPUSH
84 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
85 MI->getOperand(0).getReg() == ARM::SP) {
86 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000087 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000088 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000089 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000090 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000091 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000092 return;
93 }
94 }
95
96 // A8.6.354 VPOP
97 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
98 MI->getOperand(0).getReg() == ARM::SP) {
99 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000100 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000101 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000102 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000103 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000105 return;
106 }
107 }
108
Chris Lattner35c33bd2010-04-04 04:47:45 +0000109 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000111
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000112void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000113 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000114 const MCOperand &Op = MI->getOperand(OpNo);
115 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000116 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000117 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000119 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000120 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000121 O << '#' << Op.getImm();
122 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000123 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
124 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000125 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000126 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000127 }
128}
Chris Lattner61d35c22009-10-19 21:21:39 +0000129
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000130static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000131 const MCAsmInfo *MAI) {
132 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000133 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000134 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000135
Chris Lattner61d35c22009-10-19 21:21:39 +0000136 unsigned Imm = ARM_AM::getSOImmValImm(V);
137 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000138
Chris Lattner61d35c22009-10-19 21:21:39 +0000139 // Print low-level immediate formation info, per
140 // A5.1.3: "Data-processing operands - Immediate".
141 if (Rot) {
142 O << "#" << Imm << ", " << Rot;
143 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000144 if (CommentStream)
145 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000146 } else {
147 O << "#" << Imm;
148 }
149}
150
151
152/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
153/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000154void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
155 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000156 const MCOperand &MO = MI->getOperand(OpNum);
157 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000158 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000159}
Chris Lattner084f87d2009-10-19 21:57:05 +0000160
Chris Lattner017d9472009-10-20 00:40:56 +0000161/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
162/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
164 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000165 // FIXME: REMOVE this method.
166 abort();
167}
168
169// so_reg is a 4-operand unit corresponding to register forms of the A5.1
170// "Addressing Mode 1 - Data-processing operands" forms. This includes:
171// REG 0 0 - e.g. R5
172// REG REG 0,SH_OPC - e.g. R5, ROR R3
173// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000174void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
175 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000176 const MCOperand &MO1 = MI->getOperand(OpNum);
177 const MCOperand &MO2 = MI->getOperand(OpNum+1);
178 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000179
Chris Lattner017d9472009-10-20 00:40:56 +0000180 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000181
Chris Lattner017d9472009-10-20 00:40:56 +0000182 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000183 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
184 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000185 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000186 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000187 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000188 } else if (ShOpc != ARM_AM::rrx) {
189 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000190 }
191}
Chris Lattner084f87d2009-10-19 21:57:05 +0000192
193
Chris Lattner35c33bd2010-04-04 04:47:45 +0000194void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
195 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000196 const MCOperand &MO1 = MI->getOperand(Op);
197 const MCOperand &MO2 = MI->getOperand(Op+1);
198 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000199
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000201 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000202 return;
203 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000204
Chris Lattner084f87d2009-10-19 21:57:05 +0000205 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000206
Chris Lattner084f87d2009-10-19 21:57:05 +0000207 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000208 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000209 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000210 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
211 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000212 O << "]";
213 return;
214 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000215
Chris Lattner084f87d2009-10-19 21:57:05 +0000216 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000217 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
218 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000219
Chris Lattner084f87d2009-10-19 21:57:05 +0000220 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
221 O << ", "
222 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
223 << " #" << ShImm;
224 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000225}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000226
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000227void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000228 unsigned OpNum,
229 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000230 const MCOperand &MO1 = MI->getOperand(OpNum);
231 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000232
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000233 if (!MO1.getReg()) {
234 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000235 O << '#'
236 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
237 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000238 return;
239 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000240
Johnny Chen9e088762010-03-17 17:52:21 +0000241 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
242 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000243
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000244 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
245 O << ", "
246 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
247 << " #" << ShImm;
248}
249
Chris Lattner35c33bd2010-04-04 04:47:45 +0000250void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
251 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000252 const MCOperand &MO1 = MI->getOperand(OpNum);
253 const MCOperand &MO2 = MI->getOperand(OpNum+1);
254 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000255
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000257
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000258 if (MO2.getReg()) {
259 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
260 << getRegisterName(MO2.getReg()) << ']';
261 return;
262 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000263
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000264 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
265 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000266 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
267 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000268 O << ']';
269}
270
271void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000272 unsigned OpNum,
273 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000274 const MCOperand &MO1 = MI->getOperand(OpNum);
275 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000276
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000277 if (MO1.getReg()) {
278 O << (char)ARM_AM::getAM3Op(MO2.getImm())
279 << getRegisterName(MO1.getReg());
280 return;
281 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000282
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000283 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000284 O << '#'
285 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
286 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287}
288
Chris Lattnere306d8d2009-10-19 22:09:23 +0000289
290void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000291 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000292 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000293 const MCOperand &MO2 = MI->getOperand(OpNum+1);
294 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000295 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000296 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000297 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000298 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
299 if (Mode == ARM_AM::ia)
300 O << ".w";
301 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000302 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000303 }
304}
305
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000307 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000308 const char *Modifier) {
309 const MCOperand &MO1 = MI->getOperand(OpNum);
310 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000313 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000314 return;
315 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000316
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000318
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000319 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
320 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000321 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000322 << ImmOffs*4;
323 }
324 O << "]";
325}
326
Chris Lattner35c33bd2010-04-04 04:47:45 +0000327void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
328 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000329 const MCOperand &MO1 = MI->getOperand(OpNum);
330 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000331
Bob Wilson226036e2010-03-20 22:13:40 +0000332 O << "[" << getRegisterName(MO1.getReg());
333 if (MO2.getImm()) {
334 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000335 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000336 }
Bob Wilson226036e2010-03-20 22:13:40 +0000337 O << "]";
338}
339
340void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000341 unsigned OpNum,
342 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000343 const MCOperand &MO = MI->getOperand(OpNum);
344 if (MO.getReg() == 0)
345 O << "!";
346 else
347 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000348}
349
350void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000351 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000352 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000353 // All instructions using addrmodepc are pseudos and should have been
354 // handled explicitly in printInstructionThroughMCStreamer(). If one got
355 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000356 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000357}
358
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000359void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
360 unsigned OpNum,
361 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000362 const MCOperand &MO = MI->getOperand(OpNum);
363 uint32_t v = ~MO.getImm();
364 int32_t lsb = CountTrailingZeros_32(v);
365 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
366 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
367 O << '#' << lsb << ", #" << width;
368}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000369
Johnny Chen1adc40c2010-08-12 20:46:17 +0000370void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
371 raw_ostream &O) {
372 unsigned val = MI->getOperand(OpNum).getImm();
373 O << ARM_MB::MemBOptToString(val);
374}
375
Bob Wilson22f5dc72010-08-16 18:27:34 +0000376void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000377 raw_ostream &O) {
378 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
379 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
380 switch (Opc) {
381 case ARM_AM::no_shift:
382 return;
383 case ARM_AM::lsl:
384 O << ", lsl #";
385 break;
386 case ARM_AM::asr:
387 O << ", asr #";
388 break;
389 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000390 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000391 }
392 O << ARM_AM::getSORegOffset(ShiftOp);
393}
394
Chris Lattner35c33bd2010-04-04 04:47:45 +0000395void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
396 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000397 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000398 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
399 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000400 O << getRegisterName(MI->getOperand(i).getReg());
401 }
402 O << "}";
403}
Chris Lattner4d152222009-10-19 22:23:04 +0000404
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
406 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000407 const MCOperand &Op = MI->getOperand(OpNum);
408 unsigned option = Op.getImm();
409 unsigned mode = option & 31;
410 bool changemode = option >> 5 & 1;
411 unsigned AIF = option >> 6 & 7;
412 unsigned imod = option >> 9 & 3;
413 if (imod == 2)
414 O << "ie";
415 else if (imod == 3)
416 O << "id";
417 O << '\t';
418 if (imod > 1) {
419 if (AIF & 4) O << 'a';
420 if (AIF & 2) O << 'i';
421 if (AIF & 1) O << 'f';
422 if (AIF > 0 && changemode) O << ", ";
423 }
424 if (changemode)
425 O << '#' << mode;
426}
427
Chris Lattner35c33bd2010-04-04 04:47:45 +0000428void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
429 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000430 const MCOperand &Op = MI->getOperand(OpNum);
431 unsigned Mask = Op.getImm();
432 if (Mask) {
433 O << '_';
434 if (Mask & 8) O << 'f';
435 if (Mask & 4) O << 's';
436 if (Mask & 2) O << 'x';
437 if (Mask & 1) O << 'c';
438 }
439}
440
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
442 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000443 const MCOperand &Op = MI->getOperand(OpNum);
444 O << '#';
445 if (Op.getImm() < 0)
446 O << '-' << (-Op.getImm() - 1);
447 else
448 O << Op.getImm();
449}
450
Chris Lattner35c33bd2010-04-04 04:47:45 +0000451void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
452 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000453 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
454 if (CC != ARMCC::AL)
455 O << ARMCondCodeToString(CC);
456}
457
Jim Grosbach15d78982010-09-14 22:27:15 +0000458void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000459 unsigned OpNum,
460 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000461 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
462 O << ARMCondCodeToString(CC);
463}
464
Chris Lattner35c33bd2010-04-04 04:47:45 +0000465void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
466 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000467 if (MI->getOperand(OpNum).getReg()) {
468 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
469 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000470 O << 's';
471 }
472}
473
474
Chris Lattner4d152222009-10-19 22:23:04 +0000475
Chris Lattnera70e6442009-10-19 22:33:05 +0000476void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000477 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000478 const char *Modifier) {
479 // FIXME: remove this.
480 abort();
481}
Chris Lattner4d152222009-10-19 22:23:04 +0000482
Chris Lattner35c33bd2010-04-04 04:47:45 +0000483void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
484 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000485 O << MI->getOperand(OpNum).getImm();
486}
487
488
Chris Lattner35c33bd2010-04-04 04:47:45 +0000489void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
490 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000491 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000492}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000493
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
495 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000496 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000497}
Johnny Chen9e088762010-03-17 17:52:21 +0000498
Chris Lattner35c33bd2010-04-04 04:47:45 +0000499void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
500 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000501 // (3 - the number of trailing zeros) is the number of then / else.
502 unsigned Mask = MI->getOperand(OpNum).getImm();
503 unsigned CondBit0 = Mask >> 4 & 1;
504 unsigned NumTZ = CountTrailingZeros_32(Mask);
505 assert(NumTZ <= 3 && "Invalid IT mask!");
506 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
507 bool T = ((Mask >> Pos) & 1) == CondBit0;
508 if (T)
509 O << 't';
510 else
511 O << 'e';
512 }
513}
514
Chris Lattner35c33bd2010-04-04 04:47:45 +0000515void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
516 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000517 const MCOperand &MO1 = MI->getOperand(Op);
518 const MCOperand &MO2 = MI->getOperand(Op+1);
519 O << "[" << getRegisterName(MO1.getReg());
520 O << ", " << getRegisterName(MO2.getReg()) << "]";
521}
522
523void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000524 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000525 unsigned Scale) {
526 const MCOperand &MO1 = MI->getOperand(Op);
527 const MCOperand &MO2 = MI->getOperand(Op+1);
528 const MCOperand &MO3 = MI->getOperand(Op+2);
529
530 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000531 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000532 return;
533 }
534
535 O << "[" << getRegisterName(MO1.getReg());
536 if (MO3.getReg())
537 O << ", " << getRegisterName(MO3.getReg());
538 else if (unsigned ImmOffs = MO2.getImm())
539 O << ", #" << ImmOffs * Scale;
540 O << "]";
541}
542
Chris Lattner35c33bd2010-04-04 04:47:45 +0000543void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
544 raw_ostream &O) {
545 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000546}
547
Chris Lattner35c33bd2010-04-04 04:47:45 +0000548void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
549 raw_ostream &O) {
550 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000551}
552
Chris Lattner35c33bd2010-04-04 04:47:45 +0000553void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
554 raw_ostream &O) {
555 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000556}
557
Chris Lattner35c33bd2010-04-04 04:47:45 +0000558void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
559 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000560 const MCOperand &MO1 = MI->getOperand(Op);
561 const MCOperand &MO2 = MI->getOperand(Op+1);
562 O << "[" << getRegisterName(MO1.getReg());
563 if (unsigned ImmOffs = MO2.getImm())
564 O << ", #" << ImmOffs*4;
565 O << "]";
566}
567
Chris Lattner35c33bd2010-04-04 04:47:45 +0000568void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
569 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000570 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
571 if (MI->getOpcode() == ARM::t2TBH)
572 O << ", lsl #1";
573 O << ']';
574}
575
576// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
577// register with shift forms.
578// REG 0 0 - e.g. R5
579// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000580void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
581 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000582 const MCOperand &MO1 = MI->getOperand(OpNum);
583 const MCOperand &MO2 = MI->getOperand(OpNum+1);
584
585 unsigned Reg = MO1.getReg();
586 O << getRegisterName(Reg);
587
588 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000589 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000590 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
591 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
592 if (ShOpc != ARM_AM::rrx)
593 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000594}
595
596void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000597 unsigned OpNum,
598 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000599 const MCOperand &MO1 = MI->getOperand(OpNum);
600 const MCOperand &MO2 = MI->getOperand(OpNum+1);
601
602 O << "[" << getRegisterName(MO1.getReg());
603
604 unsigned OffImm = MO2.getImm();
605 if (OffImm) // Don't print +0.
606 O << ", #" << OffImm;
607 O << "]";
608}
609
610void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000611 unsigned OpNum,
612 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000613 const MCOperand &MO1 = MI->getOperand(OpNum);
614 const MCOperand &MO2 = MI->getOperand(OpNum+1);
615
616 O << "[" << getRegisterName(MO1.getReg());
617
618 int32_t OffImm = (int32_t)MO2.getImm();
619 // Don't print +0.
620 if (OffImm < 0)
621 O << ", #-" << -OffImm;
622 else if (OffImm > 0)
623 O << ", #" << OffImm;
624 O << "]";
625}
626
627void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000628 unsigned OpNum,
629 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000630 const MCOperand &MO1 = MI->getOperand(OpNum);
631 const MCOperand &MO2 = MI->getOperand(OpNum+1);
632
633 O << "[" << getRegisterName(MO1.getReg());
634
635 int32_t OffImm = (int32_t)MO2.getImm() / 4;
636 // Don't print +0.
637 if (OffImm < 0)
638 O << ", #-" << -OffImm * 4;
639 else if (OffImm > 0)
640 O << ", #" << OffImm * 4;
641 O << "]";
642}
643
644void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000645 unsigned OpNum,
646 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000647 const MCOperand &MO1 = MI->getOperand(OpNum);
648 int32_t OffImm = (int32_t)MO1.getImm();
649 // Don't print +0.
650 if (OffImm < 0)
651 O << "#-" << -OffImm;
652 else if (OffImm > 0)
653 O << "#" << OffImm;
654}
655
656void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000657 unsigned OpNum,
658 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000659 const MCOperand &MO1 = MI->getOperand(OpNum);
660 int32_t OffImm = (int32_t)MO1.getImm() / 4;
661 // Don't print +0.
662 if (OffImm < 0)
663 O << "#-" << -OffImm * 4;
664 else if (OffImm > 0)
665 O << "#" << OffImm * 4;
666}
667
668void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000669 unsigned OpNum,
670 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000671 const MCOperand &MO1 = MI->getOperand(OpNum);
672 const MCOperand &MO2 = MI->getOperand(OpNum+1);
673 const MCOperand &MO3 = MI->getOperand(OpNum+2);
674
675 O << "[" << getRegisterName(MO1.getReg());
676
677 assert(MO2.getReg() && "Invalid so_reg load / store address!");
678 O << ", " << getRegisterName(MO2.getReg());
679
680 unsigned ShAmt = MO3.getImm();
681 if (ShAmt) {
682 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
683 O << ", lsl #" << ShAmt;
684 }
685 O << "]";
686}
687
Chris Lattner35c33bd2010-04-04 04:47:45 +0000688void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
689 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000690 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000691}
692
Chris Lattner35c33bd2010-04-04 04:47:45 +0000693void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
694 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000695 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000696}
697
Bob Wilson1a913ed2010-06-11 21:34:50 +0000698void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
699 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000700 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
701 unsigned EltBits;
702 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000703 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000704}