blob: 78121bd7352ae3e567700b620b41a8f3fa2b9a85 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Duncan Sands082524c2008-01-23 20:39:46 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
95 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
98 // operation.
99 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
101 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
102
103 if (Subtarget->is64Bit()) {
104 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
105 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
106 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
109 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
110 else
111 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
112 }
113
114 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
117 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
118 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000119 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000121 // f32 and f64 cases are Legal, f80 case is not
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
126 }
127
Dale Johannesen958b08b2007-09-19 23:55:34 +0000128 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
129 // are Legal, f80 is custom lowered.
130 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
134 // this operation.
135 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
137
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000138 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000140 // f32 and f64 cases are Legal, f80 case is not
141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 } else {
143 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
145 }
146
147 // Handle FP_TO_UINT by promoting the destination to a larger signed
148 // conversion.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
151 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
152
153 if (Subtarget->is64Bit()) {
154 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
155 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
156 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 // Expand FP_TO_UINT into a select.
159 // FIXME: We would like to use a Custom expander here eventually to do
160 // the optimal thing for SSE vs. the default expansion in the legalizer.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
162 else
163 // With SSE3 we can use fisttpll to convert to a signed i64.
164 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
165 }
166
167 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000168 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
170 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
171 }
172
Dan Gohman8450d862008-02-18 19:34:53 +0000173 // Scalar integer divide and remainder are lowered to use operations that
174 // produce two results, to match the available instructions. This exposes
175 // the two-result form to trivial CSE, which is able to combine x/y and x%y
176 // into a single instruction.
177 //
178 // Scalar integer multiply-high is also lowered to use two-result
179 // operations, to match the available instructions. However, plain multiply
180 // (low) operations are left as Legal, as there are single-result
181 // instructions for this in x86. Using the two-result multiply instructions
182 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000183 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
187 setOperationAction(ISD::SREM , MVT::i8 , Expand);
188 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000189 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
193 setOperationAction(ISD::SREM , MVT::i16 , Expand);
194 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000195 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
196 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
197 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
199 setOperationAction(ISD::SREM , MVT::i32 , Expand);
200 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000201 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
202 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
203 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
205 setOperationAction(ISD::SREM , MVT::i64 , Expand);
206 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
209 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
210 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
211 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000220 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000221 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000222
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000224 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
225 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000227 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
228 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000230 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
231 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 if (Subtarget->is64Bit()) {
233 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 }
237
238 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
239 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
240
241 // These should be promoted to a larger select which is supported.
242 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
243 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
244 // X86 wants to expand cmov itself.
245 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
246 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
248 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000249 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
252 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
254 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000255 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 if (Subtarget->is64Bit()) {
257 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
258 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
259 }
260 // X86 ret instruction may pop stack.
261 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000262 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
264 // Darwin ABI issue.
265 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
266 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
267 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000269 if (Subtarget->is64Bit())
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000271 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 if (Subtarget->is64Bit()) {
273 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000276 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 }
278 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
279 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng8d51ab32008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000290
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Mon P Wang078a62d2008-05-05 19:05:59 +0000294 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000295 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
296 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000299
Dale Johannesenbc187662008-08-28 02:44:49 +0000300 setOperationAction(ISD::ATOMIC_LOAD_SUB_8, MVT::i8, Expand);
301 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Expand);
303 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000304
Dan Gohman472d12c2008-06-30 20:59:49 +0000305 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
306 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 // FIXME - use subtarget debug flags
308 if (!Subtarget->isTargetDarwin() &&
309 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000310 !Subtarget->isTargetCygMing()) {
311 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
312 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
315 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
316 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
317 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
318 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
319 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 setExceptionPointerRegister(X86::RAX);
321 setExceptionSelectorRegister(X86::RDX);
322 } else {
323 setExceptionPointerRegister(X86::EAX);
324 setExceptionSelectorRegister(X86::EDX);
325 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000326 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000327 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
328
Duncan Sands7407a9f2007-09-11 14:10:23 +0000329 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000330
Chris Lattner56b941f2008-01-15 21:58:22 +0000331 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000332
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000336 if (Subtarget->is64Bit()) {
337 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000339 } else {
340 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000342 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343
344 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
345 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
346 if (Subtarget->is64Bit())
347 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
348 if (Subtarget->isTargetCygMing())
349 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
350 else
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
352
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000353 if (X86ScalarSSEf64) {
354 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
358
359 // Use ANDPD to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f64, Custom);
361 setOperationAction(ISD::FABS , MVT::f32, Custom);
362
363 // Use XORP to simulate FNEG.
364 setOperationAction(ISD::FNEG , MVT::f64, Custom);
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 // Use ANDPD and ORPD to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f64, Expand);
373 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376
377 // Expand FP immediates into loads from the stack, except for the special
378 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 addLegalFPImmediate(APFloat(+0.0)); // xorpd
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000381
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000382 // Floating truncations from f80 and extensions to f80 go through memory.
383 // If optimizing, we lie about this though and handle it in
384 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
385 if (Fast) {
386 setConvertAction(MVT::f32, MVT::f80, Expand);
387 setConvertAction(MVT::f64, MVT::f80, Expand);
388 setConvertAction(MVT::f80, MVT::f32, Expand);
389 setConvertAction(MVT::f80, MVT::f64, Expand);
390 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000391 } else if (X86ScalarSSEf32) {
392 // Use SSE for f32, x87 for f64.
393 // Set up the FP register classes.
394 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
395 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
396
397 // Use ANDPS to simulate FABS.
398 setOperationAction(ISD::FABS , MVT::f32, Custom);
399
400 // Use XORP to simulate FNEG.
401 setOperationAction(ISD::FNEG , MVT::f32, Custom);
402
403 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
404
405 // Use ANDPS and ORPS to simulate FCOPYSIGN.
406 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
407 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
408
409 // We don't support sin/cos/fmod
410 setOperationAction(ISD::FSIN , MVT::f32, Expand);
411 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000412
Nate Begemane2ba64f2008-02-14 08:57:00 +0000413 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000414 addLegalFPImmediate(APFloat(+0.0f)); // xorps
415 addLegalFPImmediate(APFloat(+0.0)); // FLD0
416 addLegalFPImmediate(APFloat(+1.0)); // FLD1
417 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
418 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
419
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000420 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
421 // this though and handle it in InstructionSelectPreprocess so that
422 // dagcombine2 can hack on these.
423 if (Fast) {
424 setConvertAction(MVT::f32, MVT::f64, Expand);
425 setConvertAction(MVT::f32, MVT::f80, Expand);
426 setConvertAction(MVT::f80, MVT::f32, Expand);
427 setConvertAction(MVT::f64, MVT::f32, Expand);
428 // And x87->x87 truncations also.
429 setConvertAction(MVT::f80, MVT::f64, Expand);
430 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431
432 if (!UnsafeFPMath) {
433 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
434 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
435 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 // Set up the FP register classes.
439 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
440 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
441
442 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
443 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000446
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000447 // Floating truncations go through memory. If optimizing, we lie about
448 // this though and handle it in InstructionSelectPreprocess so that
449 // dagcombine2 can hack on these.
450 if (Fast) {
451 setConvertAction(MVT::f80, MVT::f32, Expand);
452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 }
469
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000470 // Long double always uses X87.
471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000474 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 APFloat TmpFlt(+0.0);
476 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
482 addLegalFPImmediate(TmpFlt2); // FLD1
483 TmpFlt2.changeSign();
484 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
485 }
486
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000487 if (!UnsafeFPMath) {
488 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
490 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000491
Dan Gohman2f7b1982007-10-11 23:21:31 +0000492 // Always use a library call for pow.
493 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
494 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
496
Dale Johannesen92b33082008-09-04 00:47:13 +0000497 setOperationAction(ISD::FLOG, MVT::f32, Expand);
498 setOperationAction(ISD::FLOG, MVT::f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::f80, Expand);
500 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
501 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
503 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
504 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
505 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
506 setOperationAction(ISD::FEXP, MVT::f32, Expand);
507 setOperationAction(ISD::FEXP, MVT::f64, Expand);
508 setOperationAction(ISD::FEXP, MVT::f80, Expand);
509 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
510 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
511 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
512
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 // First set operation action for all vector types to expand. Then we
514 // will selectively turn on ones that can be effectively codegen'd.
515 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
516 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000517 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000530 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
532 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000533 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000555 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 }
561
562 if (Subtarget->hasMMX()) {
563 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
564 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
565 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000566 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
568
569 // FIXME: add MMX packed arithmetics
570
571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
575
576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
607
608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
617
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
628
Evan Cheng759fe022008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 }
636
637 if (Subtarget->hasSSE1()) {
638 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
639
640 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
641 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
642 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
643 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
644 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
645 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
647 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
648 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
649 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
650 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000651 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 }
653
654 if (Subtarget->hasSSE2()) {
655 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
656 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
657 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
658 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
659 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
660
661 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
662 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
663 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
664 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
665 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
666 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
667 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
668 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
669 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
670 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
671 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
672 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
673 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
674 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
675 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Nate Begeman03605a02008-07-17 16:51:19 +0000677 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
678 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
679 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000681
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
687
688 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000689 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
690 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000691 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000692 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000693 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000694 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
695 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
696 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 }
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
699 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
700 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
701 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000704 if (Subtarget->is64Bit()) {
705 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000706 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000707 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
709 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
710 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000711 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
712 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
713 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
714 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
715 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
716 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
717 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
718 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
719 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
720 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 }
722
Chris Lattner3bc08502008-01-17 19:59:44 +0000723 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000724
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 // Custom lower v2i64 and v2f64 selects.
726 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
727 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
728 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
729 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000730
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000732
733 if (Subtarget->hasSSE41()) {
734 // FIXME: Do we need to handle scalar-to-vector here?
735 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000736 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000737
738 // i8 and i16 vectors are custom , because the source register and source
739 // source memory operand types are not the same width. f32 vectors are
740 // custom since the immediate controlling the insert encodes additional
741 // information.
742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
745 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
746
747 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
748 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000750 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000751
752 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000755 }
756 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Nate Begeman03605a02008-07-17 16:51:19 +0000758 if (Subtarget->hasSSE42()) {
759 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
760 }
761
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 // We want to custom lower some of our intrinsics.
763 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
764
765 // We have target-specific dag combine patterns for the following nodes:
766 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000767 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000769 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771 computeRegisterProperties();
772
773 // FIXME: These should be based on subtarget info. Plus, the values should
774 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000775 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
776 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
777 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000779 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780}
781
Scott Michel502151f2008-03-10 15:42:14 +0000782
Dan Gohman8181bd12008-07-27 21:46:04 +0000783MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000784 return MVT::i8;
785}
786
787
Evan Cheng5a67b812008-01-23 23:17:41 +0000788/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
789/// the desired ByVal argument alignment.
790static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
791 if (MaxAlign == 16)
792 return;
793 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
794 if (VTy->getBitWidth() == 128)
795 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000796 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
797 unsigned EltAlign = 0;
798 getMaxByValAlign(ATy->getElementType(), EltAlign);
799 if (EltAlign > MaxAlign)
800 MaxAlign = EltAlign;
801 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
802 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
803 unsigned EltAlign = 0;
804 getMaxByValAlign(STy->getElementType(i), EltAlign);
805 if (EltAlign > MaxAlign)
806 MaxAlign = EltAlign;
807 if (MaxAlign == 16)
808 break;
809 }
810 }
811 return;
812}
813
814/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
815/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000816/// that contain SSE vectors are placed at 16-byte boundaries while the rest
817/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000818unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000819 if (Subtarget->is64Bit()) {
820 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000821 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000822 if (TyAlign > 8)
823 return TyAlign;
824 return 8;
825 }
826
Evan Cheng5a67b812008-01-23 23:17:41 +0000827 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000828 if (Subtarget->hasSSE1())
829 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000830 return Align;
831}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832
Evan Cheng8c590372008-05-15 08:39:06 +0000833/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000834/// and store operations as a result of memset, memcpy, and memmove
835/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000836/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000837MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000838X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
839 bool isSrcConst, bool isSrcStr) const {
840 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
841 return MVT::v4i32;
842 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
843 return MVT::v4f32;
844 if (Subtarget->is64Bit() && Size >= 8)
845 return MVT::i64;
846 return MVT::i32;
847}
848
849
Evan Cheng6fb06762007-11-09 01:32:10 +0000850/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
851/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000852SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000853 SelectionDAG &DAG) const {
854 if (usesGlobalOffsetTable())
855 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
856 if (!Subtarget->isPICStyleRIPRel())
857 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
858 return Table;
859}
860
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861//===----------------------------------------------------------------------===//
862// Return Value Calling Convention Implementation
863//===----------------------------------------------------------------------===//
864
865#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000866
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000868SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
870
871 SmallVector<CCValAssign, 16> RVLocs;
872 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
873 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
874 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000875 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000876
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 // If this is the first return lowered for this function, add the regs to the
878 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000879 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 for (unsigned i = 0; i != RVLocs.size(); ++i)
881 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000882 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000884 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000886 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000887 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000888 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000889 SDValue TailCall = Chain;
890 SDValue TargetAddress = TailCall.getOperand(1);
891 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000892 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000893 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000894 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000895 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000896 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
897 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000898 assert(StackAdjustment.getOpcode() == ISD::Constant &&
899 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000900
Dan Gohman8181bd12008-07-27 21:46:04 +0000901 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000902 Operands.push_back(Chain.getOperand(0));
903 Operands.push_back(TargetAddress);
904 Operands.push_back(StackAdjustment);
905 // Copy registers used by the call. Last operand is a flag so it is not
906 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000907 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000908 Operands.push_back(Chain.getOperand(i));
909 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000910 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
911 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000912 }
913
914 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000915 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000916
Dan Gohman8181bd12008-07-27 21:46:04 +0000917 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000918 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
919 // Operand #1 = Bytes To Pop
920 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
921
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000923 for (unsigned i = 0; i != RVLocs.size(); ++i) {
924 CCValAssign &VA = RVLocs[i];
925 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000926 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927
Chris Lattnerb56cc342008-03-11 03:23:40 +0000928 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
929 // the RET instruction and handled by the FP Stackifier.
930 if (RVLocs[i].getLocReg() == X86::ST0 ||
931 RVLocs[i].getLocReg() == X86::ST1) {
932 // If this is a copy from an xmm register to ST(0), use an FPExtend to
933 // change the value to the FP stack register class.
934 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
935 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
936 RetOps.push_back(ValToCopy);
937 // Don't emit a copytoreg.
938 continue;
939 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000940
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000941 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 Flag = Chain.getValue(1);
943 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000944
945 // The x86-64 ABI for returning structs by value requires that we copy
946 // the sret argument into %rax for the return. We saved the argument into
947 // a virtual register in the entry block, so now we copy the value out
948 // and into %rax.
949 if (Subtarget->is64Bit() &&
950 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
951 MachineFunction &MF = DAG.getMachineFunction();
952 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
953 unsigned Reg = FuncInfo->getSRetReturnReg();
954 if (!Reg) {
955 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
956 FuncInfo->setSRetReturnReg(Reg);
957 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000959
960 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
961 Flag = Chain.getValue(1);
962 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963
Chris Lattnerb56cc342008-03-11 03:23:40 +0000964 RetOps[0] = Chain; // Update chain.
965
966 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000967 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000968 RetOps.push_back(Flag);
969
970 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971}
972
973
974/// LowerCallResult - Lower the result values of an ISD::CALL into the
975/// appropriate copies out of appropriate physical registers. This assumes that
976/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
977/// being lowered. The returns a SDNode with the same number of values as the
978/// ISD::CALL.
979SDNode *X86TargetLowering::
Dan Gohman705e3f72008-09-13 01:54:27 +0000980LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 unsigned CallingConv, SelectionDAG &DAG) {
982
983 // Assign locations to each value returned by this call.
984 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +0000985 bool isVarArg = TheCall->isVarArg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
987 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
988
Dan Gohman8181bd12008-07-27 21:46:04 +0000989 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990
991 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000992 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000993 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000994
995 // If this is a call to a function that returns an fp value on the floating
996 // point stack, but where we prefer to use the value in xmm registers, copy
997 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000998 if ((RVLocs[i].getLocReg() == X86::ST0 ||
999 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001000 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1001 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001004 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1005 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001006 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001007 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001008
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001009 if (CopyVT != RVLocs[i].getValVT()) {
1010 // Round the F80 the right size, which also moves to the appropriate xmm
1011 // register.
1012 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1013 // This truncation won't change the value.
1014 DAG.getIntPtrConstant(1));
1015 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001016
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001017 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 }
Duncan Sands698842f2008-07-02 17:40:58 +00001019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 // Merge everything together with a MERGE_VALUES node.
1021 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001022 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001023 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024}
1025
1026
1027//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001028// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029//===----------------------------------------------------------------------===//
1030// StdCall calling convention seems to be standard for many Windows' API
1031// routines and around. It differs from C calling convention just a little:
1032// callee should clean up the stack, not caller. Symbols should be also
1033// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001034// For info on fast calling convention see Fast Calling Convention (tail call)
1035// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036
1037/// AddLiveIn - This helper function adds the specified physical register to the
1038/// MachineFunction as a live in value. It also creates a corresponding virtual
1039/// register for it.
1040static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1041 const TargetRegisterClass *RC) {
1042 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001043 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1044 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 return VReg;
1046}
1047
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001048/// CallIsStructReturn - Determines whether a CALL node uses struct return
1049/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001050static bool CallIsStructReturn(CallSDNode *TheCall) {
1051 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001052 if (!NumOps)
1053 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001054
Dan Gohman705e3f72008-09-13 01:54:27 +00001055 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001056}
1057
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001058/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1059/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001060static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001061 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001062 if (!NumArgs)
1063 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001064
1065 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001066}
1067
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001068/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1069/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001070/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001071bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001072 if (IsVarArg)
1073 return false;
1074
Dan Gohman705e3f72008-09-13 01:54:27 +00001075 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001076 default:
1077 return false;
1078 case CallingConv::X86_StdCall:
1079 return !Subtarget->is64Bit();
1080 case CallingConv::X86_FastCall:
1081 return !Subtarget->is64Bit();
1082 case CallingConv::Fast:
1083 return PerformTailCallOpt;
1084 }
1085}
1086
Dan Gohman705e3f72008-09-13 01:54:27 +00001087/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1088/// given CallingConvention value.
1089CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001090 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001091 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001092 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001093 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1094 return CC_X86_64_TailCall;
1095 else
1096 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001097 }
1098
Gordon Henriksen18ace102008-01-05 16:56:59 +00001099 if (CC == CallingConv::X86_FastCall)
1100 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001101 else if (CC == CallingConv::Fast)
1102 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001103 else
1104 return CC_X86_32_C;
1105}
1106
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001107/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1108/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001109NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001110X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001111 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001112 if (CC == CallingConv::X86_FastCall)
1113 return FastCall;
1114 else if (CC == CallingConv::X86_StdCall)
1115 return StdCall;
1116 return None;
1117}
1118
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001119
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001120/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1121/// in a register before calling.
1122bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1123 return !IsTailCall && !Is64Bit &&
1124 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1125 Subtarget->isPICStyleGOT();
1126}
1127
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001128/// CallRequiresFnAddressInReg - Check whether the call requires the function
1129/// address to be loaded in a register.
1130bool
1131X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1132 return !Is64Bit && IsTailCall &&
1133 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT();
1135}
1136
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001137/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1138/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001139/// the specific parameter attribute. The copy will be passed as a byval
1140/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001141static SDValue
1142CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001143 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001144 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001145 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001146 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001147}
1148
Dan Gohman8181bd12008-07-27 21:46:04 +00001149SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001150 const CCValAssign &VA,
1151 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001152 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001153 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001154 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001155 ISD::ArgFlagsTy Flags =
1156 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001157 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001158 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001159
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001160 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1161 // changed with more analysis.
1162 // In case of tail call optimization mark all arguments mutable. Since they
1163 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001164 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001165 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001166 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001167 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001168 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001169 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001170 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001171}
1172
Dan Gohman8181bd12008-07-27 21:46:04 +00001173SDValue
1174X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001176 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1177
1178 const Function* Fn = MF.getFunction();
1179 if (Fn->hasExternalLinkage() &&
1180 Subtarget->isTargetCygMing() &&
1181 Fn->getName() == "main")
1182 FuncInfo->setForceFramePointer(true);
1183
1184 // Decorate the function name.
1185 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1186
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001188 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001189 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001190 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001191 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001192 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001193
1194 assert(!(isVarArg && CC == CallingConv::Fast) &&
1195 "Var args not supported with calling convention fastcc");
1196
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197 // Assign locations to all of the incoming arguments.
1198 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001199 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001200 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001201
Dan Gohman8181bd12008-07-27 21:46:04 +00001202 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 unsigned LastVal = ~0U;
1204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1205 CCValAssign &VA = ArgLocs[i];
1206 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1207 // places.
1208 assert(VA.getValNo() != LastVal &&
1209 "Don't support value assigned to multiple locs yet");
1210 LastVal = VA.getValNo();
1211
1212 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001213 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 TargetRegisterClass *RC;
1215 if (RegVT == MVT::i32)
1216 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001217 else if (Is64Bit && RegVT == MVT::i64)
1218 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001219 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001220 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001221 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001222 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001223 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001224 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001225 else if (RegVT.isVector()) {
1226 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001227 if (!Is64Bit)
1228 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1229 else {
1230 // Darwin calling convention passes MMX values in either GPRs or
1231 // XMMs in x86-64. Other targets pass them in memory.
1232 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1233 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1234 RegVT = MVT::v2i64;
1235 } else {
1236 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1237 RegVT = MVT::i64;
1238 }
1239 }
1240 } else {
1241 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001243
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001245 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246
1247 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1248 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1249 // right size.
1250 if (VA.getLocInfo() == CCValAssign::SExt)
1251 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1252 DAG.getValueType(VA.getValVT()));
1253 else if (VA.getLocInfo() == CCValAssign::ZExt)
1254 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1255 DAG.getValueType(VA.getValVT()));
1256
1257 if (VA.getLocInfo() != CCValAssign::Full)
1258 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1259
Gordon Henriksen18ace102008-01-05 16:56:59 +00001260 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001261 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001262 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001263 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1264 else if (RC == X86::VR128RegisterClass) {
1265 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1266 DAG.getConstant(0, MVT::i64));
1267 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1268 }
1269 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 ArgValues.push_back(ArgValue);
1272 } else {
1273 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001274 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
1276 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001277
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001278 // The x86-64 ABI for returning structs by value requires that we copy
1279 // the sret argument into %rax for the return. Save the argument into
1280 // a virtual register so that we can access it from the return points.
1281 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1282 MachineFunction &MF = DAG.getMachineFunction();
1283 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1284 unsigned Reg = FuncInfo->getSRetReturnReg();
1285 if (!Reg) {
1286 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1287 FuncInfo->setSRetReturnReg(Reg);
1288 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001289 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001290 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1291 }
1292
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001294 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001295 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001296 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297
1298 // If the function takes variable number of arguments, make a frame index for
1299 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001300 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001301 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1302 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1303 }
1304 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001305 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1306
1307 // FIXME: We should really autogenerate these arrays
1308 static const unsigned GPR64ArgRegsWin64[] = {
1309 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001310 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001311 static const unsigned XMMArgRegsWin64[] = {
1312 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1313 };
1314 static const unsigned GPR64ArgRegs64Bit[] = {
1315 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1316 };
1317 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1320 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001321 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1322
1323 if (IsWin64) {
1324 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1325 GPR64ArgRegs = GPR64ArgRegsWin64;
1326 XMMArgRegs = XMMArgRegsWin64;
1327 } else {
1328 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1329 GPR64ArgRegs = GPR64ArgRegs64Bit;
1330 XMMArgRegs = XMMArgRegs64Bit;
1331 }
1332 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1333 TotalNumIntRegs);
1334 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1335 TotalNumXMMRegs);
1336
Gordon Henriksen18ace102008-01-05 16:56:59 +00001337 // For X86-64, if there are vararg parameters that are passed via
1338 // registers, then we must store them to their spots on the stack so they
1339 // may be loaded by deferencing the result of va_next.
1340 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001341 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1342 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1343 TotalNumXMMRegs * 16, 16);
1344
Gordon Henriksen18ace102008-01-05 16:56:59 +00001345 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001346 SmallVector<SDValue, 8> MemOps;
1347 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1348 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001349 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001350 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001351 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1352 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001353 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1354 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001355 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001357 MemOps.push_back(Store);
1358 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001359 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001360 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001361
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 // Now store the XMM (fp + vector) parameter registers.
1363 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001364 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001365 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1367 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001368 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1369 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001370 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001371 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001372 MemOps.push_back(Store);
1373 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001374 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001375 }
1376 if (!MemOps.empty())
1377 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1378 &MemOps[0], MemOps.size());
1379 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001380 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001382 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001383
Gordon Henriksen18ace102008-01-05 16:56:59 +00001384 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001385 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001386 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 BytesCallerReserves = 0;
1388 } else {
1389 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001391 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 BytesCallerReserves = StackSize;
1394 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001395
Gordon Henriksen18ace102008-01-05 16:56:59 +00001396 if (!Is64Bit) {
1397 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1398 if (CC == CallingConv::X86_FastCall)
1399 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1400 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401
Anton Korobeynikove844e472007-08-15 17:12:32 +00001402 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403
1404 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001405 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001406 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407}
1408
Dan Gohman8181bd12008-07-27 21:46:04 +00001409SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001410X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001411 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001412 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001413 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001414 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001415 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001416 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001417 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001418 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001419 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001420 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001421 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001422 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001423}
1424
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001425/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1426/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001427SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001428X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001429 SDValue &OutRetAddr,
1430 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001431 bool IsTailCall,
1432 bool Is64Bit,
1433 int FPDiff) {
1434 if (!IsTailCall || FPDiff==0) return Chain;
1435
1436 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001437 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001438 OutRetAddr = getReturnAddressFrameIndex(DAG);
1439 // Load the "old" Return address.
1440 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001441 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001442}
1443
1444/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1445/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001446static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001447EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001448 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001449 bool Is64Bit, int FPDiff) {
1450 // Store the return address to the appropriate stack slot.
1451 if (!FPDiff) return Chain;
1452 // Calculate the new stack slot for the return address.
1453 int SlotSize = Is64Bit ? 8 : 4;
1454 int NewReturnAddrFI =
1455 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001456 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001457 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001458 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001459 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001460 return Chain;
1461}
1462
Dan Gohman8181bd12008-07-27 21:46:04 +00001463SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001464 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001465 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1466 SDValue Chain = TheCall->getChain();
1467 unsigned CC = TheCall->getCallingConv();
1468 bool isVarArg = TheCall->isVarArg();
1469 bool IsTailCall = TheCall->isTailCall() &&
1470 CC == CallingConv::Fast && PerformTailCallOpt;
1471 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001472 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001473 bool IsStructRet = CallIsStructReturn(TheCall);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001474
1475 assert(!(isVarArg && CC == CallingConv::Fast) &&
1476 "Var args not supported with calling convention fastcc");
1477
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 // Analyze operands of the call, assigning locations to each operand.
1479 SmallVector<CCValAssign, 16> ArgLocs;
1480 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001481 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482
1483 // Get a count of how many bytes are to be pushed on the stack.
1484 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001485 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001486 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487
Gordon Henriksen18ace102008-01-05 16:56:59 +00001488 int FPDiff = 0;
1489 if (IsTailCall) {
1490 // Lower arguments at fp - stackoffset + fpdiff.
1491 unsigned NumBytesCallerPushed =
1492 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1493 FPDiff = NumBytesCallerPushed - NumBytes;
1494
1495 // Set the delta of movement of the returnaddr stackslot.
1496 // But only set if delta is greater than previous delta.
1497 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1498 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1499 }
1500
Chris Lattner5872a362008-01-17 07:00:52 +00001501 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502
Dan Gohman8181bd12008-07-27 21:46:04 +00001503 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001504 // Load return adress for tail calls.
1505 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1506 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001507
Dan Gohman8181bd12008-07-27 21:46:04 +00001508 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1509 SmallVector<SDValue, 8> MemOpChains;
1510 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001512 // Walk the register/memloc assignments, inserting copies/loads. In the case
1513 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1515 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001516 SDValue Arg = TheCall->getArg(i);
1517 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1518 bool isByVal = Flags.isByVal();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 // Promote the value if needed.
1521 switch (VA.getLocInfo()) {
1522 default: assert(0 && "Unknown loc info!");
1523 case CCValAssign::Full: break;
1524 case CCValAssign::SExt:
1525 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1526 break;
1527 case CCValAssign::ZExt:
1528 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1529 break;
1530 case CCValAssign::AExt:
1531 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1532 break;
1533 }
1534
1535 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001536 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001537 MVT RegVT = VA.getLocVT();
1538 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001539 switch (VA.getLocReg()) {
1540 default:
1541 break;
1542 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1543 case X86::R8: {
1544 // Special case: passing MMX values in GPR registers.
1545 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1546 break;
1547 }
1548 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1549 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1550 // Special case: passing MMX values in XMM registers.
1551 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1552 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1553 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1554 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1555 getMOVLMask(2, DAG));
1556 break;
1557 }
1558 }
1559 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1561 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001562 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001563 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001564 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001565 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1566
Dan Gohman705e3f72008-09-13 01:54:27 +00001567 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1568 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001569 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 }
1571 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572
1573 if (!MemOpChains.empty())
1574 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1575 &MemOpChains[0], MemOpChains.size());
1576
1577 // Build a sequence of copy-to-reg nodes chained together with token chain
1578 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001579 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001580 // Tail call byval lowering might overwrite argument registers so in case of
1581 // tail call optimization the copies to registers are lowered later.
1582 if (!IsTailCall)
1583 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1584 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1585 InFlag);
1586 InFlag = Chain.getValue(1);
1587 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001588
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001590 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001591 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1592 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1593 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1594 InFlag);
1595 InFlag = Chain.getValue(1);
1596 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001597 // If we are tail calling and generating PIC/GOT style code load the address
1598 // of the callee into ecx. The value in ecx is used as target of the tail
1599 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1600 // calls on PIC/GOT architectures. Normally we would just put the address of
1601 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1602 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001603 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001604 // Note: The actual moving to ecx is done further down.
1605 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1606 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1607 !G->getGlobal()->hasProtectedVisibility())
1608 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001609 else if (isa<ExternalSymbolSDNode>(Callee))
1610 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001612
Gordon Henriksen18ace102008-01-05 16:56:59 +00001613 if (Is64Bit && isVarArg) {
1614 // From AMD64 ABI document:
1615 // For calls that may call functions that use varargs or stdargs
1616 // (prototype-less calls or calls to functions containing ellipsis (...) in
1617 // the declaration) %al is used as hidden argument to specify the number
1618 // of SSE registers used. The contents of %al do not need to match exactly
1619 // the number of registers, but must be an ubound on the number of SSE
1620 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001621
1622 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001623 // Count the number of XMM registers allocated.
1624 static const unsigned XMMArgRegs[] = {
1625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1626 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1627 };
1628 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1629
1630 Chain = DAG.getCopyToReg(Chain, X86::AL,
1631 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1632 InFlag = Chain.getValue(1);
1633 }
1634
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001635
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001636 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001637 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001638 SmallVector<SDValue, 8> MemOpChains2;
1639 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001640 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001641 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001642 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001643 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1644 CCValAssign &VA = ArgLocs[i];
1645 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001646 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001647 SDValue Arg = TheCall->getArg(i);
1648 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001649 // Create frame index.
1650 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001651 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001652 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001653 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001654
Duncan Sandsc93fae32008-03-21 09:14:45 +00001655 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001656 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001657 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001658 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001659 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1660 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1661
1662 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001663 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001664 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001665 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001666 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001667 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001668 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001669 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001670 }
1671 }
1672
1673 if (!MemOpChains2.empty())
1674 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001675 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001676
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001677 // Copy arguments to their registers.
1678 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1679 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1680 InFlag);
1681 InFlag = Chain.getValue(1);
1682 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001683 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001684
Gordon Henriksen18ace102008-01-05 16:56:59 +00001685 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001686 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1687 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001688 }
1689
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 // If the callee is a GlobalAddress node (quite common, every direct call is)
1691 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1692 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1693 // We should use extra load for direct calls to dllimported functions in
1694 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001695 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1696 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bill Wendlingfef06052008-09-16 21:48:12 +00001698 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1699 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001700 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001701 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001702
1703 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001704 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001705 Callee,InFlag);
1706 Callee = DAG.getRegister(Opc, getPointerTy());
1707 // Add register as live out.
1708 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001709 }
1710
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 // Returns a chain & a flag for retval copy to use.
1712 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001713 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001714
1715 if (IsTailCall) {
1716 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001717 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1718 Ops.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001719 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001720 Ops.push_back(InFlag);
1721 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1722 InFlag = Chain.getValue(1);
1723
1724 // Returns a chain & a flag for retval copy to use.
1725 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1726 Ops.clear();
1727 }
1728
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729 Ops.push_back(Chain);
1730 Ops.push_back(Callee);
1731
Gordon Henriksen18ace102008-01-05 16:56:59 +00001732 if (IsTailCall)
1733 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001734
Gordon Henriksen18ace102008-01-05 16:56:59 +00001735 // Add argument registers to the end of the list so that they are known live
1736 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001737 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1738 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1739 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001740
Evan Cheng8ba45e62008-03-18 23:36:35 +00001741 // Add an implicit use GOT pointer in EBX.
1742 if (!IsTailCall && !Is64Bit &&
1743 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1744 Subtarget->isPICStyleGOT())
1745 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1746
1747 // Add an implicit use of AL for x86 vararg functions.
1748 if (Is64Bit && isVarArg)
1749 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1750
Gabor Greif1c80d112008-08-28 21:40:38 +00001751 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001753
Gordon Henriksen18ace102008-01-05 16:56:59 +00001754 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001755 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001756 "Flag must be set. Depend on flag being set in LowerRET");
1757 Chain = DAG.getNode(X86ISD::TAILCALL,
Dan Gohman705e3f72008-09-13 01:54:27 +00001758 TheCall->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001759
Gabor Greif1c80d112008-08-28 21:40:38 +00001760 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001761 }
1762
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001763 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 InFlag = Chain.getValue(1);
1765
1766 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001767 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001768 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001769 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001770 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 // If this is is a call to a struct-return function, the callee
1772 // pops the hidden struct pointer, so we have to push it back.
1773 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001774 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001775 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001776 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001777
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001778 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001779 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001780 DAG.getIntPtrConstant(NumBytes),
1781 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001782 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 InFlag = Chain.getValue(1);
1784
1785 // Handle result values, copying them out of physregs into vregs that we
1786 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001787 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001788 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001789}
1790
1791
1792//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001793// Fast Calling Convention (tail call) implementation
1794//===----------------------------------------------------------------------===//
1795
1796// Like std call, callee cleans arguments, convention except that ECX is
1797// reserved for storing the tail called function address. Only 2 registers are
1798// free for argument passing (inreg). Tail call optimization is performed
1799// provided:
1800// * tailcallopt is enabled
1801// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001802// On X86_64 architecture with GOT-style position independent code only local
1803// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001804// To keep the stack aligned according to platform abi the function
1805// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1806// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001807// If a tail called function callee has more arguments than the caller the
1808// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001809// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001810// original REtADDR, but before the saved framepointer or the spilled registers
1811// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1812// stack layout:
1813// arg1
1814// arg2
1815// RETADDR
1816// [ new RETADDR
1817// move area ]
1818// (possible EBP)
1819// ESI
1820// EDI
1821// local1 ..
1822
1823/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1824/// for a 16 byte align requirement.
1825unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1826 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001827 MachineFunction &MF = DAG.getMachineFunction();
1828 const TargetMachine &TM = MF.getTarget();
1829 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1830 unsigned StackAlignment = TFI.getStackAlignment();
1831 uint64_t AlignMask = StackAlignment - 1;
1832 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001833 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001834 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1835 // Number smaller than 12 so just add the difference.
1836 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1837 } else {
1838 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1839 Offset = ((~AlignMask) & Offset) + StackAlignment +
1840 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001841 }
Evan Chengded8f902008-09-07 09:07:23 +00001842 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001843}
1844
1845/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001846/// following the call is a return. A function is eligible if caller/callee
1847/// calling conventions match, currently only fastcc supports tail calls, and
1848/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001849bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001850 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001851 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001852 if (!PerformTailCallOpt)
1853 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001854
Dan Gohman705e3f72008-09-13 01:54:27 +00001855 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001856 MachineFunction &MF = DAG.getMachineFunction();
1857 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001858 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001860 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001861 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001862 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001863 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001864 return true;
1865
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001866 // Can only do local tail calls (in same module, hidden or protected) on
1867 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001868 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1869 return G->getGlobal()->hasHiddenVisibility()
1870 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001871 }
1872 }
Evan Chenge7a87392007-11-02 01:26:22 +00001873
1874 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001875}
1876
Dan Gohmanca4857a2008-09-03 23:12:08 +00001877FastISel *
1878X86TargetLowering::createFastISel(MachineFunction &mf,
1879 DenseMap<const Value *, unsigned> &vm,
1880 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001881 MachineBasicBlock *> &bm,
1882 DenseMap<const AllocaInst *, int> &am) {
1883
1884 return X86::createFastISel(mf, vm, bm, am);
Dan Gohman97805ee2008-08-19 21:32:53 +00001885}
1886
1887
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888//===----------------------------------------------------------------------===//
1889// Other Lowering Hooks
1890//===----------------------------------------------------------------------===//
1891
1892
Dan Gohman8181bd12008-07-27 21:46:04 +00001893SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001894 MachineFunction &MF = DAG.getMachineFunction();
1895 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1896 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001897 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001898
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 if (ReturnAddrIndex == 0) {
1900 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001901 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001902 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903 }
1904
1905 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1906}
1907
1908
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1910/// specific condition code. It returns a false if it cannot do a direct
1911/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1912/// needed.
1913static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001914 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001915 SelectionDAG &DAG) {
1916 X86CC = X86::COND_INVALID;
1917 if (!isFP) {
1918 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1919 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1920 // X > -1 -> X == 0, jump !sign.
1921 RHS = DAG.getConstant(0, RHS.getValueType());
1922 X86CC = X86::COND_NS;
1923 return true;
1924 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1925 // X < 0 -> X == 0, jump on sign.
1926 X86CC = X86::COND_S;
1927 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001928 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00001929 // X < 1 -> X <= 0
1930 RHS = DAG.getConstant(0, RHS.getValueType());
1931 X86CC = X86::COND_LE;
1932 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933 }
1934 }
1935
1936 switch (SetCCOpcode) {
1937 default: break;
1938 case ISD::SETEQ: X86CC = X86::COND_E; break;
1939 case ISD::SETGT: X86CC = X86::COND_G; break;
1940 case ISD::SETGE: X86CC = X86::COND_GE; break;
1941 case ISD::SETLT: X86CC = X86::COND_L; break;
1942 case ISD::SETLE: X86CC = X86::COND_LE; break;
1943 case ISD::SETNE: X86CC = X86::COND_NE; break;
1944 case ISD::SETULT: X86CC = X86::COND_B; break;
1945 case ISD::SETUGT: X86CC = X86::COND_A; break;
1946 case ISD::SETULE: X86CC = X86::COND_BE; break;
1947 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1948 }
1949 } else {
Evan Chengb488ca32008-08-29 23:22:12 +00001950 // First determine if it requires or is profitable to flip the operands.
1951 bool Flip = false;
1952 switch (SetCCOpcode) {
1953 default: break;
1954 case ISD::SETOLT:
1955 case ISD::SETOLE:
1956 case ISD::SETUGT:
1957 case ISD::SETUGE:
1958 Flip = true;
1959 break;
1960 }
1961
1962 // If LHS is a foldable load, but RHS is not, flip the condition.
1963 if (!Flip &&
1964 (ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1965 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1966 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1967 Flip = true;
1968 }
1969 if (Flip)
1970 std::swap(LHS, RHS);
1971
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 // On a floating point condition, the flags are set as follows:
1973 // ZF PF CF op
1974 // 0 | 0 | 0 | X > Y
1975 // 0 | 0 | 1 | X < Y
1976 // 1 | 0 | 0 | X == Y
1977 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 switch (SetCCOpcode) {
1979 default: break;
1980 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00001981 case ISD::SETEQ:
1982 X86CC = X86::COND_E;
1983 break;
1984 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00001986 case ISD::SETGT:
1987 X86CC = X86::COND_A;
1988 break;
1989 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00001991 case ISD::SETGE:
1992 X86CC = X86::COND_AE;
1993 break;
1994 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001995 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00001996 case ISD::SETLT:
1997 X86CC = X86::COND_B;
1998 break;
1999 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002001 case ISD::SETLE:
2002 X86CC = X86::COND_BE;
2003 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002005 case ISD::SETNE:
2006 X86CC = X86::COND_NE;
2007 break;
2008 case ISD::SETUO:
2009 X86CC = X86::COND_P;
2010 break;
2011 case ISD::SETO:
2012 X86CC = X86::COND_NP;
2013 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 }
Evan Chengfc937c92008-08-28 23:48:31 +00002015 }
2016
Evan Chengc6162692008-08-29 22:13:21 +00002017 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018}
2019
2020/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2021/// code. Current x86 isa includes the following FP cmov instructions:
2022/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2023static bool hasFPCMov(unsigned X86CC) {
2024 switch (X86CC) {
2025 default:
2026 return false;
2027 case X86::COND_B:
2028 case X86::COND_BE:
2029 case X86::COND_E:
2030 case X86::COND_P:
2031 case X86::COND_A:
2032 case X86::COND_AE:
2033 case X86::COND_NE:
2034 case X86::COND_NP:
2035 return true;
2036 }
2037}
2038
2039/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2040/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002041static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 if (Op.getOpcode() == ISD::UNDEF)
2043 return true;
2044
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002045 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 return (Val >= Low && Val < Hi);
2047}
2048
2049/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2050/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002051static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 if (Op.getOpcode() == ISD::UNDEF)
2053 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002054 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055}
2056
2057/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2058/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2059bool X86::isPSHUFDMask(SDNode *N) {
2060 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2061
Dan Gohman7dc19012007-08-02 21:17:01 +00002062 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 return false;
2064
2065 // Check if the value doesn't reference the second vector.
2066 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002067 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 if (Arg.getOpcode() == ISD::UNDEF) continue;
2069 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002070 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 return false;
2072 }
2073
2074 return true;
2075}
2076
2077/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2078/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2079bool X86::isPSHUFHWMask(SDNode *N) {
2080 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2081
2082 if (N->getNumOperands() != 8)
2083 return false;
2084
2085 // Lower quadword copied in order.
2086 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002087 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 if (Arg.getOpcode() == ISD::UNDEF) continue;
2089 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002090 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 return false;
2092 }
2093
2094 // Upper quadword shuffled.
2095 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002096 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 if (Arg.getOpcode() == ISD::UNDEF) continue;
2098 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002099 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 if (Val < 4 || Val > 7)
2101 return false;
2102 }
2103
2104 return true;
2105}
2106
2107/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2108/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2109bool X86::isPSHUFLWMask(SDNode *N) {
2110 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2111
2112 if (N->getNumOperands() != 8)
2113 return false;
2114
2115 // Upper quadword copied in order.
2116 for (unsigned i = 4; i != 8; ++i)
2117 if (!isUndefOrEqual(N->getOperand(i), i))
2118 return false;
2119
2120 // Lower quadword shuffled.
2121 for (unsigned i = 0; i != 4; ++i)
2122 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2123 return false;
2124
2125 return true;
2126}
2127
2128/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2129/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002130static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 if (NumElems != 2 && NumElems != 4) return false;
2132
2133 unsigned Half = NumElems / 2;
2134 for (unsigned i = 0; i < Half; ++i)
2135 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2136 return false;
2137 for (unsigned i = Half; i < NumElems; ++i)
2138 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2139 return false;
2140
2141 return true;
2142}
2143
2144bool X86::isSHUFPMask(SDNode *N) {
2145 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2146 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2147}
2148
2149/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2150/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2151/// half elements to come from vector 1 (which would equal the dest.) and
2152/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002153static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 if (NumOps != 2 && NumOps != 4) return false;
2155
2156 unsigned Half = NumOps / 2;
2157 for (unsigned i = 0; i < Half; ++i)
2158 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2159 return false;
2160 for (unsigned i = Half; i < NumOps; ++i)
2161 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2162 return false;
2163 return true;
2164}
2165
2166static bool isCommutedSHUFP(SDNode *N) {
2167 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2168 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2169}
2170
2171/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2172/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2173bool X86::isMOVHLPSMask(SDNode *N) {
2174 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2175
2176 if (N->getNumOperands() != 4)
2177 return false;
2178
2179 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2180 return isUndefOrEqual(N->getOperand(0), 6) &&
2181 isUndefOrEqual(N->getOperand(1), 7) &&
2182 isUndefOrEqual(N->getOperand(2), 2) &&
2183 isUndefOrEqual(N->getOperand(3), 3);
2184}
2185
2186/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2187/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2188/// <2, 3, 2, 3>
2189bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2190 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2191
2192 if (N->getNumOperands() != 4)
2193 return false;
2194
2195 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2196 return isUndefOrEqual(N->getOperand(0), 2) &&
2197 isUndefOrEqual(N->getOperand(1), 3) &&
2198 isUndefOrEqual(N->getOperand(2), 2) &&
2199 isUndefOrEqual(N->getOperand(3), 3);
2200}
2201
2202/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2203/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2204bool X86::isMOVLPMask(SDNode *N) {
2205 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2206
2207 unsigned NumElems = N->getNumOperands();
2208 if (NumElems != 2 && NumElems != 4)
2209 return false;
2210
2211 for (unsigned i = 0; i < NumElems/2; ++i)
2212 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2213 return false;
2214
2215 for (unsigned i = NumElems/2; i < NumElems; ++i)
2216 if (!isUndefOrEqual(N->getOperand(i), i))
2217 return false;
2218
2219 return true;
2220}
2221
2222/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2223/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2224/// and MOVLHPS.
2225bool X86::isMOVHPMask(SDNode *N) {
2226 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2227
2228 unsigned NumElems = N->getNumOperands();
2229 if (NumElems != 2 && NumElems != 4)
2230 return false;
2231
2232 for (unsigned i = 0; i < NumElems/2; ++i)
2233 if (!isUndefOrEqual(N->getOperand(i), i))
2234 return false;
2235
2236 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002237 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 if (!isUndefOrEqual(Arg, i + NumElems))
2239 return false;
2240 }
2241
2242 return true;
2243}
2244
2245/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2246/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002247bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 bool V2IsSplat = false) {
2249 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2250 return false;
2251
2252 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002253 SDValue BitI = Elts[i];
2254 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 if (!isUndefOrEqual(BitI, j))
2256 return false;
2257 if (V2IsSplat) {
2258 if (isUndefOrEqual(BitI1, NumElts))
2259 return false;
2260 } else {
2261 if (!isUndefOrEqual(BitI1, j + NumElts))
2262 return false;
2263 }
2264 }
2265
2266 return true;
2267}
2268
2269bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2270 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2271 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2272}
2273
2274/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2275/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002276bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 bool V2IsSplat = false) {
2278 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2279 return false;
2280
2281 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002282 SDValue BitI = Elts[i];
2283 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 if (!isUndefOrEqual(BitI, j + NumElts/2))
2285 return false;
2286 if (V2IsSplat) {
2287 if (isUndefOrEqual(BitI1, NumElts))
2288 return false;
2289 } else {
2290 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2291 return false;
2292 }
2293 }
2294
2295 return true;
2296}
2297
2298bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2299 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2300 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2301}
2302
2303/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2304/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2305/// <0, 0, 1, 1>
2306bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2307 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2308
2309 unsigned NumElems = N->getNumOperands();
2310 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2311 return false;
2312
2313 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002314 SDValue BitI = N->getOperand(i);
2315 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316
2317 if (!isUndefOrEqual(BitI, j))
2318 return false;
2319 if (!isUndefOrEqual(BitI1, j))
2320 return false;
2321 }
2322
2323 return true;
2324}
2325
2326/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2327/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2328/// <2, 2, 3, 3>
2329bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2330 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2331
2332 unsigned NumElems = N->getNumOperands();
2333 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2334 return false;
2335
2336 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002337 SDValue BitI = N->getOperand(i);
2338 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339
2340 if (!isUndefOrEqual(BitI, j))
2341 return false;
2342 if (!isUndefOrEqual(BitI1, j))
2343 return false;
2344 }
2345
2346 return true;
2347}
2348
2349/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2350/// specifies a shuffle of elements that is suitable for input to MOVSS,
2351/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002352static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002353 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354 return false;
2355
2356 if (!isUndefOrEqual(Elts[0], NumElts))
2357 return false;
2358
2359 for (unsigned i = 1; i < NumElts; ++i) {
2360 if (!isUndefOrEqual(Elts[i], i))
2361 return false;
2362 }
2363
2364 return true;
2365}
2366
2367bool X86::isMOVLMask(SDNode *N) {
2368 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2369 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2370}
2371
2372/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2373/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2374/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002375static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 bool V2IsSplat = false,
2377 bool V2IsUndef = false) {
2378 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2379 return false;
2380
2381 if (!isUndefOrEqual(Ops[0], 0))
2382 return false;
2383
2384 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002385 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002386 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2387 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2388 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2389 return false;
2390 }
2391
2392 return true;
2393}
2394
2395static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2396 bool V2IsUndef = false) {
2397 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2398 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2399 V2IsSplat, V2IsUndef);
2400}
2401
2402/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2403/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2404bool X86::isMOVSHDUPMask(SDNode *N) {
2405 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2406
2407 if (N->getNumOperands() != 4)
2408 return false;
2409
2410 // Expect 1, 1, 3, 3
2411 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002412 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 if (Arg.getOpcode() == ISD::UNDEF) continue;
2414 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002415 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416 if (Val != 1) return false;
2417 }
2418
2419 bool HasHi = false;
2420 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002421 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 if (Arg.getOpcode() == ISD::UNDEF) continue;
2423 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002424 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002425 if (Val != 3) return false;
2426 HasHi = true;
2427 }
2428
2429 // Don't use movshdup if it can be done with a shufps.
2430 return HasHi;
2431}
2432
2433/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2434/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2435bool X86::isMOVSLDUPMask(SDNode *N) {
2436 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2437
2438 if (N->getNumOperands() != 4)
2439 return false;
2440
2441 // Expect 0, 0, 2, 2
2442 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002443 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 if (Arg.getOpcode() == ISD::UNDEF) continue;
2445 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002446 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002447 if (Val != 0) return false;
2448 }
2449
2450 bool HasHi = false;
2451 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002452 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 if (Arg.getOpcode() == ISD::UNDEF) continue;
2454 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002455 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 if (Val != 2) return false;
2457 HasHi = true;
2458 }
2459
2460 // Don't use movshdup if it can be done with a shufps.
2461 return HasHi;
2462}
2463
2464/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2465/// specifies a identity operation on the LHS or RHS.
2466static bool isIdentityMask(SDNode *N, bool RHS = false) {
2467 unsigned NumElems = N->getNumOperands();
2468 for (unsigned i = 0; i < NumElems; ++i)
2469 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2470 return false;
2471 return true;
2472}
2473
2474/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2475/// a splat of a single element.
2476static bool isSplatMask(SDNode *N) {
2477 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2478
2479 // This is a splat operation if each element of the permute is the same, and
2480 // if the value doesn't reference the second vector.
2481 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002482 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002483 unsigned i = 0;
2484 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002485 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486 if (isa<ConstantSDNode>(Elt)) {
2487 ElementBase = Elt;
2488 break;
2489 }
2490 }
2491
Gabor Greif1c80d112008-08-28 21:40:38 +00002492 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002493 return false;
2494
2495 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002496 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497 if (Arg.getOpcode() == ISD::UNDEF) continue;
2498 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2499 if (Arg != ElementBase) return false;
2500 }
2501
2502 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002503 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504}
2505
2506/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2507/// a splat of a single element and it's a 2 or 4 element mask.
2508bool X86::isSplatMask(SDNode *N) {
2509 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2510
2511 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2512 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2513 return false;
2514 return ::isSplatMask(N);
2515}
2516
2517/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2518/// specifies a splat of zero element.
2519bool X86::isSplatLoMask(SDNode *N) {
2520 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2521
2522 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2523 if (!isUndefOrEqual(N->getOperand(i), 0))
2524 return false;
2525 return true;
2526}
2527
2528/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2529/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2530/// instructions.
2531unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2532 unsigned NumOperands = N->getNumOperands();
2533 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2534 unsigned Mask = 0;
2535 for (unsigned i = 0; i < NumOperands; ++i) {
2536 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002537 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002539 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 if (Val >= NumOperands) Val -= NumOperands;
2541 Mask |= Val;
2542 if (i != NumOperands - 1)
2543 Mask <<= Shift;
2544 }
2545
2546 return Mask;
2547}
2548
2549/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2550/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2551/// instructions.
2552unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2553 unsigned Mask = 0;
2554 // 8 nodes, but we only care about the last 4.
2555 for (unsigned i = 7; i >= 4; --i) {
2556 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002557 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002559 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560 Mask |= (Val - 4);
2561 if (i != 4)
2562 Mask <<= 2;
2563 }
2564
2565 return Mask;
2566}
2567
2568/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2569/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2570/// instructions.
2571unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2572 unsigned Mask = 0;
2573 // 8 nodes, but we only care about the first 4.
2574 for (int i = 3; i >= 0; --i) {
2575 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002576 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002578 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579 Mask |= Val;
2580 if (i != 0)
2581 Mask <<= 2;
2582 }
2583
2584 return Mask;
2585}
2586
2587/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2588/// specifies a 8 element shuffle that can be broken into a pair of
2589/// PSHUFHW and PSHUFLW.
2590static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2591 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2592
2593 if (N->getNumOperands() != 8)
2594 return false;
2595
2596 // Lower quadword shuffled.
2597 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002598 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599 if (Arg.getOpcode() == ISD::UNDEF) continue;
2600 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002601 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002602 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002603 return false;
2604 }
2605
2606 // Upper quadword shuffled.
2607 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002608 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002609 if (Arg.getOpcode() == ISD::UNDEF) continue;
2610 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002611 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 if (Val < 4 || Val > 7)
2613 return false;
2614 }
2615
2616 return true;
2617}
2618
Chris Lattnere6aa3862007-11-25 00:24:49 +00002619/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002620/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002621static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2622 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002624 MVT VT = Op.getValueType();
2625 MVT MaskVT = Mask.getValueType();
2626 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002628 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002629
2630 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002631 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632 if (Arg.getOpcode() == ISD::UNDEF) {
2633 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2634 continue;
2635 }
2636 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002637 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 if (Val < NumElems)
2639 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2640 else
2641 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2642 }
2643
2644 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002645 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2647}
2648
Evan Chenga6769df2007-12-07 21:30:01 +00002649/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2650/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002651static
Dan Gohman8181bd12008-07-27 21:46:04 +00002652SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002653 MVT MaskVT = Mask.getValueType();
2654 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002655 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002656 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002657 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002658 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002659 if (Arg.getOpcode() == ISD::UNDEF) {
2660 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2661 continue;
2662 }
2663 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002664 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002665 if (Val < NumElems)
2666 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2667 else
2668 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2669 }
2670 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2671}
2672
2673
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002674/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2675/// match movhlps. The lower half elements should come from upper half of
2676/// V1 (and in order), and the upper half elements should come from the upper
2677/// half of V2 (and in order).
2678static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2679 unsigned NumElems = Mask->getNumOperands();
2680 if (NumElems != 4)
2681 return false;
2682 for (unsigned i = 0, e = 2; i != e; ++i)
2683 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2684 return false;
2685 for (unsigned i = 2; i != 4; ++i)
2686 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2687 return false;
2688 return true;
2689}
2690
2691/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002692/// is promoted to a vector. It also returns the LoadSDNode by reference if
2693/// required.
2694static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002696 N = N->getOperand(0).getNode();
Evan Cheng40ee6e52008-05-08 00:57:18 +00002697 if (ISD::isNON_EXTLoad(N)) {
2698 if (LD)
2699 *LD = cast<LoadSDNode>(N);
2700 return true;
2701 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002702 }
2703 return false;
2704}
2705
2706/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2707/// match movlp{s|d}. The lower half elements should come from lower half of
2708/// V1 (and in order), and the upper half elements should come from the upper
2709/// half of V2 (and in order). And since V1 will become the source of the
2710/// MOVLP, it must be either a vector load or a scalar load to vector.
2711static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2712 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2713 return false;
2714 // Is V2 is a vector load, don't do this transformation. We will try to use
2715 // load folding shufps op.
2716 if (ISD::isNON_EXTLoad(V2))
2717 return false;
2718
2719 unsigned NumElems = Mask->getNumOperands();
2720 if (NumElems != 2 && NumElems != 4)
2721 return false;
2722 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2723 if (!isUndefOrEqual(Mask->getOperand(i), i))
2724 return false;
2725 for (unsigned i = NumElems/2; i != NumElems; ++i)
2726 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2727 return false;
2728 return true;
2729}
2730
2731/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2732/// all the same.
2733static bool isSplatVector(SDNode *N) {
2734 if (N->getOpcode() != ISD::BUILD_VECTOR)
2735 return false;
2736
Dan Gohman8181bd12008-07-27 21:46:04 +00002737 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2739 if (N->getOperand(i) != SplatValue)
2740 return false;
2741 return true;
2742}
2743
2744/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2745/// to an undef.
2746static bool isUndefShuffle(SDNode *N) {
2747 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2748 return false;
2749
Dan Gohman8181bd12008-07-27 21:46:04 +00002750 SDValue V1 = N->getOperand(0);
2751 SDValue V2 = N->getOperand(1);
2752 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002753 unsigned NumElems = Mask.getNumOperands();
2754 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002755 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002757 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002758 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2759 return false;
2760 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2761 return false;
2762 }
2763 }
2764 return true;
2765}
2766
2767/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2768/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002769static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002770 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002771 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002773 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774}
2775
2776/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2777/// to an zero vector.
2778static bool isZeroShuffle(SDNode *N) {
2779 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2780 return false;
2781
Dan Gohman8181bd12008-07-27 21:46:04 +00002782 SDValue V1 = N->getOperand(0);
2783 SDValue V2 = N->getOperand(1);
2784 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785 unsigned NumElems = Mask.getNumOperands();
2786 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002787 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002788 if (Arg.getOpcode() == ISD::UNDEF)
2789 continue;
2790
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002791 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002792 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002793 unsigned Opc = V1.getNode()->getOpcode();
2794 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002795 continue;
2796 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002797 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002798 return false;
2799 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002800 unsigned Opc = V2.getNode()->getOpcode();
2801 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002802 continue;
2803 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002804 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002805 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806 }
2807 }
2808 return true;
2809}
2810
2811/// getZeroVector - Returns a vector of specified type with all zero elements.
2812///
Dan Gohman8181bd12008-07-27 21:46:04 +00002813static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002814 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002815
2816 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2817 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002818 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002819 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002820 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002821 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002822 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002823 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002824 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002825 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002826 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002827 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2828 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002829 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830}
2831
Chris Lattnere6aa3862007-11-25 00:24:49 +00002832/// getOnesVector - Returns a vector of specified type with all bits set.
2833///
Dan Gohman8181bd12008-07-27 21:46:04 +00002834static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002835 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002836
2837 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2838 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002839 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2840 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002841 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002842 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2843 else // SSE
2844 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2845 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2846}
2847
2848
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002849/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2850/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002851static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002852 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2853
2854 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002855 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856 unsigned NumElems = Mask.getNumOperands();
2857 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002858 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002860 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 if (Val > NumElems) {
2862 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2863 Changed = true;
2864 }
2865 }
2866 MaskVec.push_back(Arg);
2867 }
2868
2869 if (Changed)
2870 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2871 &MaskVec[0], MaskVec.size());
2872 return Mask;
2873}
2874
2875/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2876/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002877static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002878 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2879 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2883 for (unsigned i = 1; i != NumElems; ++i)
2884 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2885 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2886}
2887
2888/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2889/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002890static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002891 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2892 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002893 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002894 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2895 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2896 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2897 }
2898 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2899}
2900
2901/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2902/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002903static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002904 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2905 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002907 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908 for (unsigned i = 0; i != Half; ++i) {
2909 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2910 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2911 }
2912 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2913}
2914
Chris Lattner2d91b962008-03-09 01:05:04 +00002915/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2916/// element #0 of a vector with the specified index, leaving the rest of the
2917/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002918static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002919 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002920 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2921 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002922 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002923 // Element #0 of the result gets the elt we are replacing.
2924 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2925 for (unsigned i = 1; i != NumElems; ++i)
2926 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2927 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2928}
2929
Evan Chengbf8b2c52008-04-05 00:30:36 +00002930/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002931static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002932 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2933 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002934 if (PVT == VT)
2935 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002936 SDValue V1 = Op.getOperand(0);
2937 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002938 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002939 // Special handling of v4f32 -> v4i32.
2940 if (VT != MVT::v4f32) {
2941 Mask = getUnpacklMask(NumElems, DAG);
2942 while (NumElems > 4) {
2943 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2944 NumElems >>= 1;
2945 }
Evan Cheng8c590372008-05-15 08:39:06 +00002946 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948
Evan Chengbf8b2c52008-04-05 00:30:36 +00002949 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002950 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002951 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002952 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2953}
2954
2955/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002956/// vector of zero or undef vector. This produces a shuffle where the low
2957/// element of V2 is swizzled into the zero/undef vector, landing at element
2958/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002959static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002960 bool isZero, bool HasSSE2,
2961 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002962 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002963 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002964 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002965 unsigned NumElems = V2.getValueType().getVectorNumElements();
2966 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2967 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002968 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002969 for (unsigned i = 0; i != NumElems; ++i)
2970 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2971 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2972 else
2973 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002974 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 &MaskVec[0], MaskVec.size());
2976 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2977}
2978
Evan Chengdea99362008-05-29 08:22:04 +00002979/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2980/// a shuffle that is zero.
2981static
Dan Gohman8181bd12008-07-27 21:46:04 +00002982unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002983 unsigned NumElems, bool Low,
2984 SelectionDAG &DAG) {
2985 unsigned NumZeros = 0;
2986 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002987 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002988 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002989 if (Idx.getOpcode() == ISD::UNDEF) {
2990 ++NumZeros;
2991 continue;
2992 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002993 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
2994 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00002995 ++NumZeros;
2996 else
2997 break;
2998 }
2999 return NumZeros;
3000}
3001
3002/// isVectorShift - Returns true if the shuffle can be implemented as a
3003/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003004static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3005 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003006 unsigned NumElems = Mask.getNumOperands();
3007
3008 isLeft = true;
3009 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3010 if (!NumZeros) {
3011 isLeft = false;
3012 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3013 if (!NumZeros)
3014 return false;
3015 }
3016
3017 bool SeenV1 = false;
3018 bool SeenV2 = false;
3019 for (unsigned i = NumZeros; i < NumElems; ++i) {
3020 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003021 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003022 if (Idx.getOpcode() == ISD::UNDEF)
3023 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003024 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003025 if (Index < NumElems)
3026 SeenV1 = true;
3027 else {
3028 Index -= NumElems;
3029 SeenV2 = true;
3030 }
3031 if (Index != Val)
3032 return false;
3033 }
3034 if (SeenV1 && SeenV2)
3035 return false;
3036
3037 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3038 ShAmt = NumZeros;
3039 return true;
3040}
3041
3042
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3044///
Dan Gohman8181bd12008-07-27 21:46:04 +00003045static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046 unsigned NumNonZero, unsigned NumZero,
3047 SelectionDAG &DAG, TargetLowering &TLI) {
3048 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003049 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050
Dan Gohman8181bd12008-07-27 21:46:04 +00003051 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052 bool First = true;
3053 for (unsigned i = 0; i < 16; ++i) {
3054 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3055 if (ThisIsNonZero && First) {
3056 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003057 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 else
3059 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3060 First = false;
3061 }
3062
3063 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003064 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3066 if (LastIsNonZero) {
3067 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3068 }
3069 if (ThisIsNonZero) {
3070 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3071 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3072 ThisElt, DAG.getConstant(8, MVT::i8));
3073 if (LastIsNonZero)
3074 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3075 } else
3076 ThisElt = LastElt;
3077
Gabor Greif1c80d112008-08-28 21:40:38 +00003078 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003079 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003080 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081 }
3082 }
3083
3084 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3085}
3086
3087/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3088///
Dan Gohman8181bd12008-07-27 21:46:04 +00003089static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003090 unsigned NumNonZero, unsigned NumZero,
3091 SelectionDAG &DAG, TargetLowering &TLI) {
3092 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003093 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094
Dan Gohman8181bd12008-07-27 21:46:04 +00003095 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096 bool First = true;
3097 for (unsigned i = 0; i < 8; ++i) {
3098 bool isNonZero = (NonZeros & (1 << i)) != 0;
3099 if (isNonZero) {
3100 if (First) {
3101 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003102 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103 else
3104 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3105 First = false;
3106 }
3107 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003108 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003109 }
3110 }
3111
3112 return V;
3113}
3114
Evan Chengdea99362008-05-29 08:22:04 +00003115/// getVShift - Return a vector logical shift node.
3116///
Dan Gohman8181bd12008-07-27 21:46:04 +00003117static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003118 unsigned NumBits, SelectionDAG &DAG,
3119 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003120 bool isMMX = VT.getSizeInBits() == 64;
3121 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003122 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3123 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3124 return DAG.getNode(ISD::BIT_CONVERT, VT,
3125 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003126 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003127}
3128
Dan Gohman8181bd12008-07-27 21:46:04 +00003129SDValue
3130X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003131 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003132 if (ISD::isBuildVectorAllZeros(Op.getNode())
3133 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003134 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3135 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3136 // eliminated on x86-32 hosts.
3137 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3138 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139
Gabor Greif1c80d112008-08-28 21:40:38 +00003140 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003141 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003142 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003143 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144
Duncan Sands92c43912008-06-06 12:08:01 +00003145 MVT VT = Op.getValueType();
3146 MVT EVT = VT.getVectorElementType();
3147 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003148
3149 unsigned NumElems = Op.getNumOperands();
3150 unsigned NumZero = 0;
3151 unsigned NumNonZero = 0;
3152 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003153 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003154 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003156 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003157 if (Elt.getOpcode() == ISD::UNDEF)
3158 continue;
3159 Values.insert(Elt);
3160 if (Elt.getOpcode() != ISD::Constant &&
3161 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003162 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003163 if (isZeroNode(Elt))
3164 NumZero++;
3165 else {
3166 NonZeros |= (1 << i);
3167 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003168 }
3169 }
3170
3171 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003172 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3173 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003174 }
3175
Chris Lattner66a4dda2008-03-09 05:42:06 +00003176 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003177 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003178 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003179 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003180
Chris Lattner2d91b962008-03-09 01:05:04 +00003181 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3182 // the value are obviously zero, truncate the value to i32 and do the
3183 // insertion that way. Only do this if the value is non-constant or if the
3184 // value is a constant being inserted into element 0. It is cheaper to do
3185 // a constant pool load than it is to do a movd + shuffle.
3186 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3187 (!IsAllConstants || Idx == 0)) {
3188 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3189 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003190 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3191 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003192
3193 // Truncate the value (which may itself be a constant) to i32, and
3194 // convert it to a vector with movd (S2V+shuffle to zero extend).
3195 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3196 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003197 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3198 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003199
3200 // Now we have our 32-bit value zero extended in the low element of
3201 // a vector. If Idx != 0, swizzle it into place.
3202 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003203 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003204 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3205 getSwapEltZeroMask(VecElts, Idx, DAG)
3206 };
3207 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3208 }
3209 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3210 }
3211 }
3212
Chris Lattnerac914892008-03-08 22:59:52 +00003213 // If we have a constant or non-constant insertion into the low element of
3214 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3215 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3216 // depending on what the source datatype is. Because we can only get here
3217 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3218 if (Idx == 0 &&
3219 // Don't do this for i64 values on x86-32.
3220 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003221 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003222 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003223 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3224 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003225 }
Evan Chengdea99362008-05-29 08:22:04 +00003226
3227 // Is it a vector logical left shift?
3228 if (NumElems == 2 && Idx == 1 &&
3229 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003230 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003231 return getVShift(true, VT,
3232 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3233 NumBits/2, DAG, *this);
3234 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003235
3236 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003237 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003238
Chris Lattnerac914892008-03-08 22:59:52 +00003239 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3240 // is a non-constant being inserted into an element other than the low one,
3241 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3242 // movd/movss) to move this into the low element, then shuffle it into
3243 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003244 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003245 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3246
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003247 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003248 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3249 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003250 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3251 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003252 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003253 for (unsigned i = 0; i < NumElems; i++)
3254 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003255 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256 &MaskVec[0], MaskVec.size());
3257 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3258 DAG.getNode(ISD::UNDEF, VT), Mask);
3259 }
3260 }
3261
Chris Lattner66a4dda2008-03-09 05:42:06 +00003262 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3263 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003264 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003265
Dan Gohman21463242007-07-24 22:55:08 +00003266 // A vector full of immediates; various special cases are already
3267 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003268 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003269 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003271 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003272 if (EVTBits == 64) {
3273 if (NumNonZero == 1) {
3274 // One half is zero or undef.
3275 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003276 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003277 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003278 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3279 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003280 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003281 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003282 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283
3284 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3285 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003286 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003287 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003288 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289 }
3290
3291 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003292 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003293 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003294 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 }
3296
3297 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003298 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003299 V.resize(NumElems);
3300 if (NumElems == 4 && NumZero > 0) {
3301 for (unsigned i = 0; i < 4; ++i) {
3302 bool isZero = !(NonZeros & (1 << i));
3303 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003304 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003305 else
3306 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3307 }
3308
3309 for (unsigned i = 0; i < 2; ++i) {
3310 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3311 default: break;
3312 case 0:
3313 V[i] = V[i*2]; // Must be a zero vector.
3314 break;
3315 case 1:
3316 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3317 getMOVLMask(NumElems, DAG));
3318 break;
3319 case 2:
3320 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3321 getMOVLMask(NumElems, DAG));
3322 break;
3323 case 3:
3324 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3325 getUnpacklMask(NumElems, DAG));
3326 break;
3327 }
3328 }
3329
Duncan Sands92c43912008-06-06 12:08:01 +00003330 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3331 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003332 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003333 bool Reverse = (NonZeros & 0x3) == 2;
3334 for (unsigned i = 0; i < 2; ++i)
3335 if (Reverse)
3336 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3337 else
3338 MaskVec.push_back(DAG.getConstant(i, EVT));
3339 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3340 for (unsigned i = 0; i < 2; ++i)
3341 if (Reverse)
3342 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3343 else
3344 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003345 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003346 &MaskVec[0], MaskVec.size());
3347 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3348 }
3349
3350 if (Values.size() > 2) {
3351 // Expand into a number of unpckl*.
3352 // e.g. for v4f32
3353 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3354 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3355 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003356 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357 for (unsigned i = 0; i < NumElems; ++i)
3358 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3359 NumElems >>= 1;
3360 while (NumElems != 0) {
3361 for (unsigned i = 0; i < NumElems; ++i)
3362 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3363 UnpckMask);
3364 NumElems >>= 1;
3365 }
3366 return V[0];
3367 }
3368
Dan Gohman8181bd12008-07-27 21:46:04 +00003369 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003370}
3371
Evan Chengfca29242007-12-07 08:07:39 +00003372static
Dan Gohman8181bd12008-07-27 21:46:04 +00003373SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003374 SDValue PermMask, SelectionDAG &DAG,
3375 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003376 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003377 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3378 MVT MaskEVT = MaskVT.getVectorElementType();
3379 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003380 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3381 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003382
3383 // First record which half of which vector the low elements come from.
3384 SmallVector<unsigned, 4> LowQuad(4);
3385 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003386 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003387 if (Elt.getOpcode() == ISD::UNDEF)
3388 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003389 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003390 int QuadIdx = EltIdx / 4;
3391 ++LowQuad[QuadIdx];
3392 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003393
Evan Cheng75184a92007-12-11 01:46:18 +00003394 int BestLowQuad = -1;
3395 unsigned MaxQuad = 1;
3396 for (unsigned i = 0; i < 4; ++i) {
3397 if (LowQuad[i] > MaxQuad) {
3398 BestLowQuad = i;
3399 MaxQuad = LowQuad[i];
3400 }
Evan Chengfca29242007-12-07 08:07:39 +00003401 }
3402
Evan Cheng75184a92007-12-11 01:46:18 +00003403 // Record which half of which vector the high elements come from.
3404 SmallVector<unsigned, 4> HighQuad(4);
3405 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003406 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003407 if (Elt.getOpcode() == ISD::UNDEF)
3408 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003409 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003410 int QuadIdx = EltIdx / 4;
3411 ++HighQuad[QuadIdx];
3412 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003413
Evan Cheng75184a92007-12-11 01:46:18 +00003414 int BestHighQuad = -1;
3415 MaxQuad = 1;
3416 for (unsigned i = 0; i < 4; ++i) {
3417 if (HighQuad[i] > MaxQuad) {
3418 BestHighQuad = i;
3419 MaxQuad = HighQuad[i];
3420 }
3421 }
3422
3423 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3424 if (BestLowQuad != -1 || BestHighQuad != -1) {
3425 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003426 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003427
Evan Cheng75184a92007-12-11 01:46:18 +00003428 if (BestLowQuad != -1)
3429 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3430 else
3431 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003432
Evan Cheng75184a92007-12-11 01:46:18 +00003433 if (BestHighQuad != -1)
3434 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3435 else
3436 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003437
Dan Gohman8181bd12008-07-27 21:46:04 +00003438 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003439 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3440 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3441 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3442 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3443
3444 // Now sort high and low parts separately.
3445 BitVector InOrder(8);
3446 if (BestLowQuad != -1) {
3447 // Sort lower half in order using PSHUFLW.
3448 MaskVec.clear();
3449 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003450
Evan Cheng75184a92007-12-11 01:46:18 +00003451 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003452 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003453 if (Elt.getOpcode() == ISD::UNDEF) {
3454 MaskVec.push_back(Elt);
3455 InOrder.set(i);
3456 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003457 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003458 if (EltIdx != i)
3459 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003460
Evan Cheng75184a92007-12-11 01:46:18 +00003461 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003462
Evan Cheng75184a92007-12-11 01:46:18 +00003463 // If this element is in the right place after this shuffle, then
3464 // remember it.
3465 if ((int)(EltIdx / 4) == BestLowQuad)
3466 InOrder.set(i);
3467 }
3468 }
3469 if (AnyOutOrder) {
3470 for (unsigned i = 4; i != 8; ++i)
3471 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003472 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003473 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3474 }
3475 }
3476
3477 if (BestHighQuad != -1) {
3478 // Sort high half in order using PSHUFHW if possible.
3479 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003480
Evan Cheng75184a92007-12-11 01:46:18 +00003481 for (unsigned i = 0; i != 4; ++i)
3482 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003483
Evan Cheng75184a92007-12-11 01:46:18 +00003484 bool AnyOutOrder = false;
3485 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003486 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003487 if (Elt.getOpcode() == ISD::UNDEF) {
3488 MaskVec.push_back(Elt);
3489 InOrder.set(i);
3490 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003491 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003492 if (EltIdx != i)
3493 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003494
Evan Cheng75184a92007-12-11 01:46:18 +00003495 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003496
Evan Cheng75184a92007-12-11 01:46:18 +00003497 // If this element is in the right place after this shuffle, then
3498 // remember it.
3499 if ((int)(EltIdx / 4) == BestHighQuad)
3500 InOrder.set(i);
3501 }
3502 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003503
Evan Cheng75184a92007-12-11 01:46:18 +00003504 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003505 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003506 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3507 }
3508 }
3509
3510 // The other elements are put in the right place using pextrw and pinsrw.
3511 for (unsigned i = 0; i != 8; ++i) {
3512 if (InOrder[i])
3513 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003514 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003515 if (Elt.getOpcode() == ISD::UNDEF)
3516 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003517 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003518 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003519 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3520 DAG.getConstant(EltIdx, PtrVT))
3521 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3522 DAG.getConstant(EltIdx - 8, PtrVT));
3523 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3524 DAG.getConstant(i, PtrVT));
3525 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003526
Evan Cheng75184a92007-12-11 01:46:18 +00003527 return NewV;
3528 }
3529
Bill Wendling2c7cd592008-08-21 22:35:37 +00003530 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3531 // few as possible. First, let's find out how many elements are already in the
3532 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003533 unsigned V1InOrder = 0;
3534 unsigned V1FromV1 = 0;
3535 unsigned V2InOrder = 0;
3536 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003537 SmallVector<SDValue, 8> V1Elts;
3538 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003539 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003540 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003541 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003542 V1Elts.push_back(Elt);
3543 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003544 ++V1InOrder;
3545 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003546 continue;
3547 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003548 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003549 if (EltIdx == i) {
3550 V1Elts.push_back(Elt);
3551 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3552 ++V1InOrder;
3553 } else if (EltIdx == i+8) {
3554 V1Elts.push_back(Elt);
3555 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3556 ++V2InOrder;
3557 } else if (EltIdx < 8) {
3558 V1Elts.push_back(Elt);
3559 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003560 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003561 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3562 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003563 }
3564 }
3565
3566 if (V2InOrder > V1InOrder) {
3567 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3568 std::swap(V1, V2);
3569 std::swap(V1Elts, V2Elts);
3570 std::swap(V1FromV1, V2FromV2);
3571 }
3572
Evan Cheng75184a92007-12-11 01:46:18 +00003573 if ((V1FromV1 + V1InOrder) != 8) {
3574 // Some elements are from V2.
3575 if (V1FromV1) {
3576 // If there are elements that are from V1 but out of place,
3577 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003578 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003579 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003580 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003581 if (Elt.getOpcode() == ISD::UNDEF) {
3582 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3583 continue;
3584 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003585 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003586 if (EltIdx >= 8)
3587 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3588 else
3589 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3590 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003591 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003592 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003593 }
Evan Cheng75184a92007-12-11 01:46:18 +00003594
3595 NewV = V1;
3596 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003597 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003598 if (Elt.getOpcode() == ISD::UNDEF)
3599 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003600 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003601 if (EltIdx < 8)
3602 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003603 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003604 DAG.getConstant(EltIdx - 8, PtrVT));
3605 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3606 DAG.getConstant(i, PtrVT));
3607 }
3608 return NewV;
3609 } else {
3610 // All elements are from V1.
3611 NewV = V1;
3612 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003613 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003614 if (Elt.getOpcode() == ISD::UNDEF)
3615 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003616 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003617 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003618 DAG.getConstant(EltIdx, PtrVT));
3619 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3620 DAG.getConstant(i, PtrVT));
3621 }
3622 return NewV;
3623 }
3624}
3625
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003626/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3627/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3628/// done when every pair / quad of shuffle mask elements point to elements in
3629/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003630/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3631static
Dan Gohman8181bd12008-07-27 21:46:04 +00003632SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003633 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003634 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003635 TargetLowering &TLI) {
3636 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003637 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003638 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003639 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003640 MVT NewVT = MaskVT;
3641 switch (VT.getSimpleVT()) {
3642 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003643 case MVT::v4f32: NewVT = MVT::v2f64; break;
3644 case MVT::v4i32: NewVT = MVT::v2i64; break;
3645 case MVT::v8i16: NewVT = MVT::v4i32; break;
3646 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003647 }
3648
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003649 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003650 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003651 NewVT = MVT::v2i64;
3652 else
3653 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003654 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003655 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003656 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003657 for (unsigned i = 0; i < NumElems; i += Scale) {
3658 unsigned StartIdx = ~0U;
3659 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003660 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003661 if (Elt.getOpcode() == ISD::UNDEF)
3662 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003663 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003664 if (StartIdx == ~0U)
3665 StartIdx = EltIdx - (EltIdx % Scale);
3666 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003667 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003668 }
3669 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003670 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003671 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003672 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003673 }
3674
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003675 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3676 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3677 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3678 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3679 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003680}
3681
Evan Chenge9b9c672008-05-09 21:53:03 +00003682/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003683///
Dan Gohman8181bd12008-07-27 21:46:04 +00003684static SDValue getVZextMovL(MVT VT, MVT OpVT,
3685 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003686 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003687 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3688 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003689 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003690 LD = dyn_cast<LoadSDNode>(SrcOp);
3691 if (!LD) {
3692 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3693 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003694 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003695 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3696 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3697 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3698 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3699 // PR2108
3700 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3701 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003702 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003703 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003704 SrcOp.getOperand(0)
3705 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003706 }
3707 }
3708 }
3709
3710 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003711 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003712 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3713}
3714
Evan Chengf50554e2008-07-22 21:13:36 +00003715/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3716/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003717static SDValue
3718LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3719 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003720 MVT MaskVT = PermMask.getValueType();
3721 MVT MaskEVT = MaskVT.getVectorElementType();
3722 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003723 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003724 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003725 unsigned NumHi = 0;
3726 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003727 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003728 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003729 if (Elt.getOpcode() == ISD::UNDEF) {
3730 Locs[i] = std::make_pair(-1, -1);
3731 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003732 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003733 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003734 if (Val < 4) {
3735 Locs[i] = std::make_pair(0, NumLo);
3736 Mask1[NumLo] = Elt;
3737 NumLo++;
3738 } else {
3739 Locs[i] = std::make_pair(1, NumHi);
3740 if (2+NumHi < 4)
3741 Mask1[2+NumHi] = Elt;
3742 NumHi++;
3743 }
3744 }
3745 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003746
Evan Chengf50554e2008-07-22 21:13:36 +00003747 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003748 // If no more than two elements come from either vector. This can be
3749 // implemented with two shuffles. First shuffle gather the elements.
3750 // The second shuffle, which takes the first shuffle as both of its
3751 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003752 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3753 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3754 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003755
Dan Gohman8181bd12008-07-27 21:46:04 +00003756 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003757 for (unsigned i = 0; i != 4; ++i) {
3758 if (Locs[i].first == -1)
3759 continue;
3760 else {
3761 unsigned Idx = (i < 2) ? 0 : 4;
3762 Idx += Locs[i].first * 2 + Locs[i].second;
3763 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3764 }
3765 }
3766
3767 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3768 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3769 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003770 } else if (NumLo == 3 || NumHi == 3) {
3771 // Otherwise, we must have three elements from one vector, call it X, and
3772 // one element from the other, call it Y. First, use a shufps to build an
3773 // intermediate vector with the one element from Y and the element from X
3774 // that will be in the same half in the final destination (the indexes don't
3775 // matter). Then, use a shufps to build the final vector, taking the half
3776 // containing the element from Y from the intermediate, and the other half
3777 // from X.
3778 if (NumHi == 3) {
3779 // Normalize it so the 3 elements come from V1.
3780 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3781 std::swap(V1, V2);
3782 }
3783
3784 // Find the element from V2.
3785 unsigned HiIndex;
3786 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003787 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003788 if (Elt.getOpcode() == ISD::UNDEF)
3789 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003790 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003791 if (Val >= 4)
3792 break;
3793 }
3794
3795 Mask1[0] = PermMask.getOperand(HiIndex);
3796 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3797 Mask1[2] = PermMask.getOperand(HiIndex^1);
3798 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3799 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3800 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3801
3802 if (HiIndex >= 2) {
3803 Mask1[0] = PermMask.getOperand(0);
3804 Mask1[1] = PermMask.getOperand(1);
3805 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3806 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3807 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3808 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3809 } else {
3810 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3811 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3812 Mask1[2] = PermMask.getOperand(2);
3813 Mask1[3] = PermMask.getOperand(3);
3814 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003815 Mask1[2] =
3816 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
3817 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003818 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003819 Mask1[3] =
3820 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
3821 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003822 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3823 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3824 }
Evan Chengf50554e2008-07-22 21:13:36 +00003825 }
3826
3827 // Break it into (shuffle shuffle_hi, shuffle_lo).
3828 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003829 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3830 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3831 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003832 unsigned MaskIdx = 0;
3833 unsigned LoIdx = 0;
3834 unsigned HiIdx = 2;
3835 for (unsigned i = 0; i != 4; ++i) {
3836 if (i == 2) {
3837 MaskPtr = &HiMask;
3838 MaskIdx = 1;
3839 LoIdx = 0;
3840 HiIdx = 2;
3841 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003842 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003843 if (Elt.getOpcode() == ISD::UNDEF) {
3844 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003845 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00003846 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3847 (*MaskPtr)[LoIdx] = Elt;
3848 LoIdx++;
3849 } else {
3850 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3851 (*MaskPtr)[HiIdx] = Elt;
3852 HiIdx++;
3853 }
3854 }
3855
Dan Gohman8181bd12008-07-27 21:46:04 +00003856 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003857 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3858 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003859 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003860 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3861 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003862 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003863 for (unsigned i = 0; i != 4; ++i) {
3864 if (Locs[i].first == -1) {
3865 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3866 } else {
3867 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3868 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3869 }
3870 }
3871 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3872 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3873 &MaskOps[0], MaskOps.size()));
3874}
3875
Dan Gohman8181bd12008-07-27 21:46:04 +00003876SDValue
3877X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3878 SDValue V1 = Op.getOperand(0);
3879 SDValue V2 = Op.getOperand(1);
3880 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003881 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003882 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003883 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003884 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3885 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3886 bool V1IsSplat = false;
3887 bool V2IsSplat = false;
3888
Gabor Greif1c80d112008-08-28 21:40:38 +00003889 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890 return DAG.getNode(ISD::UNDEF, VT);
3891
Gabor Greif1c80d112008-08-28 21:40:38 +00003892 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003893 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003894
Gabor Greif1c80d112008-08-28 21:40:38 +00003895 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003896 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003897 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003898 return V2;
3899
Gabor Greif1c80d112008-08-28 21:40:38 +00003900 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003901 if (isMMX || NumElems < 4) return Op;
3902 // Promote it to a v4{if}32 splat.
3903 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003904 }
3905
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003906 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3907 // do it!
3908 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003909 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003910 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003911 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3912 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3913 // FIXME: Figure out a cleaner way to do this.
3914 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003915 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003916 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003917 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003918 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003919 SDValue NewV1 = NewOp.getOperand(0);
3920 SDValue NewV2 = NewOp.getOperand(1);
3921 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00003922 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003923 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003924 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003925 }
3926 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003927 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003928 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003929 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003930 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003931 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003932 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003933 }
3934 }
3935
Evan Chengdea99362008-05-29 08:22:04 +00003936 // Check if this can be converted into a logical shift.
3937 bool isLeft = false;
3938 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003939 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003940 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3941 if (isShift && ShVal.hasOneUse()) {
3942 // If the shifted value has multiple uses, it may be cheaper to use
3943 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003944 MVT EVT = VT.getVectorElementType();
3945 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003946 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3947 }
3948
Gabor Greif1c80d112008-08-28 21:40:38 +00003949 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003950 if (V1IsUndef)
3951 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00003952 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003953 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003954 if (!isMMX)
3955 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003956 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003957
Gabor Greif1c80d112008-08-28 21:40:38 +00003958 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
3959 X86::isMOVSLDUPMask(PermMask.getNode()) ||
3960 X86::isMOVHLPSMask(PermMask.getNode()) ||
3961 X86::isMOVHPMask(PermMask.getNode()) ||
3962 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003963 return Op;
3964
Gabor Greif1c80d112008-08-28 21:40:38 +00003965 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
3966 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003967 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3968
Evan Chengdea99362008-05-29 08:22:04 +00003969 if (isShift) {
3970 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003971 MVT EVT = VT.getVectorElementType();
3972 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003973 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3974 }
3975
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003976 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003977 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3978 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00003979 V1IsSplat = isSplatVector(V1.getNode());
3980 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00003981
3982 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003983 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3984 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3985 std::swap(V1IsSplat, V2IsSplat);
3986 std::swap(V1IsUndef, V2IsUndef);
3987 Commuted = true;
3988 }
3989
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003990 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00003991 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003992 if (V2IsUndef) return V1;
3993 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3994 if (V2IsSplat) {
3995 // V2 is a splat, so the mask may be malformed. That is, it may point
3996 // to any V2 element. The instruction selectior won't like this. Get
3997 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00003998 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003999 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004000 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4001 }
4002 return Op;
4003 }
4004
Gabor Greif1c80d112008-08-28 21:40:38 +00004005 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4006 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4007 X86::isUNPCKLMask(PermMask.getNode()) ||
4008 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004009 return Op;
4010
4011 if (V2IsSplat) {
4012 // Normalize mask so all entries that point to V2 points to its first
4013 // element then try to match unpck{h|l} again. If match, return a
4014 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004015 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004016 if (NewMask.getNode() != PermMask.getNode()) {
4017 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004018 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004019 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004020 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004021 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004022 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4023 }
4024 }
4025 }
4026
4027 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004028 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4030
4031 if (Commuted) {
4032 // Commute is back and try unpck* again.
4033 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004034 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4035 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4036 X86::isUNPCKLMask(PermMask.getNode()) ||
4037 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004038 return Op;
4039 }
4040
Evan Chengbf8b2c52008-04-05 00:30:36 +00004041 // Try PSHUF* first, then SHUFP*.
4042 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4043 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004044 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004045 if (V2.getOpcode() != ISD::UNDEF)
4046 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4047 DAG.getNode(ISD::UNDEF, VT), PermMask);
4048 return Op;
4049 }
4050
4051 if (!isMMX) {
4052 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004053 (X86::isPSHUFDMask(PermMask.getNode()) ||
4054 X86::isPSHUFHWMask(PermMask.getNode()) ||
4055 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004056 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004057 if (VT == MVT::v4f32) {
4058 RVT = MVT::v4i32;
4059 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4060 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4061 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4062 } else if (V2.getOpcode() != ISD::UNDEF)
4063 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4064 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4065 if (RVT != VT)
4066 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004067 return Op;
4068 }
4069
Evan Chengbf8b2c52008-04-05 00:30:36 +00004070 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004071 if (X86::isSHUFPMask(PermMask.getNode()) ||
4072 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004073 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004074 }
4075
Evan Cheng75184a92007-12-11 01:46:18 +00004076 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4077 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004078 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004080 return NewOp;
4081 }
4082
Evan Chengf50554e2008-07-22 21:13:36 +00004083 // Handle all 4 wide cases with a number of shuffles except for MMX.
4084 if (NumElems == 4 && !isMMX)
4085 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004086
Dan Gohman8181bd12008-07-27 21:46:04 +00004087 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004088}
4089
Dan Gohman8181bd12008-07-27 21:46:04 +00004090SDValue
4091X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004092 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004093 MVT VT = Op.getValueType();
4094 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004095 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004096 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004097 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004098 DAG.getValueType(VT));
4099 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004100 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004101 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004102 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004103 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004104 DAG.getValueType(VT));
4105 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004106 } else if (VT == MVT::f32) {
4107 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4108 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004109 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004110 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004111 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004112 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004113 if (User->getOpcode() != ISD::STORE &&
4114 (User->getOpcode() != ISD::BIT_CONVERT ||
4115 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004116 return SDValue();
4117 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004118 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4119 Op.getOperand(1));
4120 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004121 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004122 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004123}
4124
4125
Dan Gohman8181bd12008-07-27 21:46:04 +00004126SDValue
4127X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004128 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004129 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004130
Evan Cheng6c249332008-03-24 21:52:23 +00004131 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004132 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004133 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004134 return Res;
4135 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004136
Duncan Sands92c43912008-06-06 12:08:01 +00004137 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004138 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004139 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004140 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004141 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004142 if (Idx == 0)
4143 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4144 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4145 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4146 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004147 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004148 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004149 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004150 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004151 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004152 DAG.getValueType(VT));
4153 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004154 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004155 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004156 if (Idx == 0)
4157 return Op;
4158 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004159 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004160 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004161 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004162 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004163 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004164 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004165 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004166 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004167 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004168 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004169 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004171 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004172 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4173 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4174 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004175 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004176 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004177 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4178 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4179 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004180 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004181 if (Idx == 0)
4182 return Op;
4183
4184 // UNPCKHPD the element to the lowest double word, then movsd.
4185 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4186 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004187 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004188 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004189 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004190 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004191 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004192 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004193 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004194 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004195 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4196 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4197 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004198 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199 }
4200
Dan Gohman8181bd12008-07-27 21:46:04 +00004201 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004202}
4203
Dan Gohman8181bd12008-07-27 21:46:04 +00004204SDValue
4205X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004206 MVT VT = Op.getValueType();
4207 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004208
Dan Gohman8181bd12008-07-27 21:46:04 +00004209 SDValue N0 = Op.getOperand(0);
4210 SDValue N1 = Op.getOperand(1);
4211 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004212
Dan Gohman5a7af042008-08-14 22:53:18 +00004213 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4214 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004215 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004216 : X86ISD::PINSRW;
4217 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4218 // argument.
4219 if (N1.getValueType() != MVT::i32)
4220 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4221 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004222 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Nate Begemand77e59e2008-02-11 04:19:36 +00004223 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004224 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004225 // Bits [7:6] of the constant are the source select. This will always be
4226 // zero here. The DAG Combiner may combine an extract_elt index into these
4227 // bits. For example (insert (extract, 3), 2) could be matched by putting
4228 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4229 // Bits [5:4] of the constant are the destination select. This is the
4230 // value of the incoming immediate.
4231 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4232 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004233 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Nate Begemand77e59e2008-02-11 04:19:36 +00004234 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4235 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004236 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004237}
4238
Dan Gohman8181bd12008-07-27 21:46:04 +00004239SDValue
4240X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004241 MVT VT = Op.getValueType();
4242 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004243
4244 if (Subtarget->hasSSE41())
4245 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4246
Evan Chenge12a7eb2007-12-12 07:55:34 +00004247 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004248 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004249
Dan Gohman8181bd12008-07-27 21:46:04 +00004250 SDValue N0 = Op.getOperand(0);
4251 SDValue N1 = Op.getOperand(1);
4252 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004253
Duncan Sands92c43912008-06-06 12:08:01 +00004254 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004255 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4256 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004257 if (N1.getValueType() != MVT::i32)
4258 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4259 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004260 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004262 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004263 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004264}
4265
Dan Gohman8181bd12008-07-27 21:46:04 +00004266SDValue
4267X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004268 if (Op.getValueType() == MVT::v2f32)
4269 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4270 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4271 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4272 Op.getOperand(0))));
4273
Dan Gohman8181bd12008-07-27 21:46:04 +00004274 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004275 MVT VT = MVT::v2i32;
4276 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004277 default: break;
4278 case MVT::v16i8:
4279 case MVT::v8i16:
4280 VT = MVT::v4i32;
4281 break;
4282 }
4283 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4284 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285}
4286
Bill Wendlingfef06052008-09-16 21:48:12 +00004287// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4288// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4289// one of the above mentioned nodes. It has to be wrapped because otherwise
4290// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4291// be used to form addressing mode. These wrapped nodes will be selected
4292// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004293SDValue
4294X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004295 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004296 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297 getPointerTy(),
4298 CP->getAlignment());
4299 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4300 // With PIC, the address is actually $g + Offset.
4301 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4302 !Subtarget->isPICStyleRIPRel()) {
4303 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4304 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4305 Result);
4306 }
4307
4308 return Result;
4309}
4310
Dan Gohman8181bd12008-07-27 21:46:04 +00004311SDValue
4312X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004313 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004314 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004315 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4316 // With PIC, the address is actually $g + Offset.
4317 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4318 !Subtarget->isPICStyleRIPRel()) {
4319 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4320 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4321 Result);
4322 }
4323
4324 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4325 // load the value at address GV, not the value of GV itself. This means that
4326 // the GlobalAddress must be in the base or index register of the address, not
4327 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4328 // The same applies for external symbols during PIC codegen
4329 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004330 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004331 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004332
4333 return Result;
4334}
4335
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004336// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004337static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004338LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004339 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004340 SDValue InFlag;
4341 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004342 DAG.getNode(X86ISD::GlobalBaseReg,
4343 PtrVT), InFlag);
4344 InFlag = Chain.getValue(1);
4345
4346 // emit leal symbol@TLSGD(,%ebx,1), %eax
4347 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004348 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 GA->getValueType(0),
4350 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004351 SDValue Ops[] = { Chain, TGA, InFlag };
4352 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004353 InFlag = Result.getValue(2);
4354 Chain = Result.getValue(1);
4355
4356 // call ___tls_get_addr. This function receives its argument in
4357 // the register EAX.
4358 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4359 InFlag = Chain.getValue(1);
4360
4361 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004362 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004363 DAG.getTargetExternalSymbol("___tls_get_addr",
4364 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004365 DAG.getRegister(X86::EAX, PtrVT),
4366 DAG.getRegister(X86::EBX, PtrVT),
4367 InFlag };
4368 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4369 InFlag = Chain.getValue(1);
4370
4371 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4372}
4373
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004374// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004375static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004376LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004377 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004378 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004379
4380 // emit leaq symbol@TLSGD(%rip), %rdi
4381 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004382 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004383 GA->getValueType(0),
4384 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004385 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4386 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004387 Chain = Result.getValue(1);
4388 InFlag = Result.getValue(2);
4389
aslb204cd52008-08-16 12:58:29 +00004390 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004391 // the register RDI.
4392 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4393 InFlag = Chain.getValue(1);
4394
4395 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004396 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004397 DAG.getTargetExternalSymbol("__tls_get_addr",
4398 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004399 DAG.getRegister(X86::RDI, PtrVT),
4400 InFlag };
4401 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4402 InFlag = Chain.getValue(1);
4403
4404 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4405}
4406
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004407// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4408// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004409static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004410 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004411 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004412 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004413 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4414 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004415 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004416 GA->getValueType(0),
4417 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004418 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419
4420 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004421 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004422 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004423
4424 // The address of the thread local variable is the add of the thread
4425 // pointer with the offset of the variable.
4426 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4427}
4428
Dan Gohman8181bd12008-07-27 21:46:04 +00004429SDValue
4430X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004431 // TODO: implement the "local dynamic" model
4432 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004433 assert(Subtarget->isTargetELF() &&
4434 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004435 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4436 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4437 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004438 if (Subtarget->is64Bit()) {
4439 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4440 } else {
4441 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4442 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4443 else
4444 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4445 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004446}
4447
Dan Gohman8181bd12008-07-27 21:46:04 +00004448SDValue
4449X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Bill Wendlingfef06052008-09-16 21:48:12 +00004450 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4451 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004452 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4453 // With PIC, the address is actually $g + Offset.
4454 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4455 !Subtarget->isPICStyleRIPRel()) {
4456 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4457 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4458 Result);
4459 }
4460
4461 return Result;
4462}
4463
Dan Gohman8181bd12008-07-27 21:46:04 +00004464SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004465 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004466 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004467 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4468 // With PIC, the address is actually $g + Offset.
4469 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4470 !Subtarget->isPICStyleRIPRel()) {
4471 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4472 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4473 Result);
4474 }
4475
4476 return Result;
4477}
4478
Chris Lattner62814a32007-10-17 06:02:13 +00004479/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4480/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004481SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004482 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004483 MVT VT = Op.getValueType();
4484 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004485 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004486 SDValue ShOpLo = Op.getOperand(0);
4487 SDValue ShOpHi = Op.getOperand(1);
4488 SDValue ShAmt = Op.getOperand(2);
4489 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004490 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4491 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004492
Dan Gohman8181bd12008-07-27 21:46:04 +00004493 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004494 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004495 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4496 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004497 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004498 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4499 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004500 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004501
Dan Gohman8181bd12008-07-27 21:46:04 +00004502 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004503 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004504 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004505 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004506
Dan Gohman8181bd12008-07-27 21:46:04 +00004507 SDValue Hi, Lo;
4508 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4509 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4510 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004511
Chris Lattner62814a32007-10-17 06:02:13 +00004512 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004513 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4514 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004515 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004516 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4517 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004518 }
4519
Dan Gohman8181bd12008-07-27 21:46:04 +00004520 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004521 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004522}
4523
Dan Gohman8181bd12008-07-27 21:46:04 +00004524SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004525 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004526 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004527 "Unknown SINT_TO_FP to lower!");
4528
4529 // These are really Legal; caller falls through into that case.
4530 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004531 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004532 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4533 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004534 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004535
Duncan Sands92c43912008-06-06 12:08:01 +00004536 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 MachineFunction &MF = DAG.getMachineFunction();
4538 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004539 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4540 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004541 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004542 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004543
4544 // Build the FILD
4545 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004546 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004547 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4549 else
4550 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004551 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004552 Ops.push_back(Chain);
4553 Ops.push_back(StackSlot);
4554 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004555 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004556 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004557
Dale Johannesen2fc20782007-09-14 22:26:36 +00004558 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004559 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004560 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004561
4562 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4563 // shouldn't be necessary except that RFP cannot be live across
4564 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4565 MachineFunction &MF = DAG.getMachineFunction();
4566 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004567 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004568 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004569 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004570 Ops.push_back(Chain);
4571 Ops.push_back(Result);
4572 Ops.push_back(StackSlot);
4573 Ops.push_back(DAG.getValueType(Op.getValueType()));
4574 Ops.push_back(InFlag);
4575 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004576 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004577 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004578 }
4579
4580 return Result;
4581}
4582
Dan Gohman8181bd12008-07-27 21:46:04 +00004583std::pair<SDValue,SDValue> X86TargetLowering::
4584FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004585 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4586 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588
Dale Johannesen2fc20782007-09-14 22:26:36 +00004589 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004590 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004591 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004592 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004593 if (Subtarget->is64Bit() &&
4594 Op.getValueType() == MVT::i64 &&
4595 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004597
Evan Cheng05441e62007-10-15 20:11:21 +00004598 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4599 // stack slot.
4600 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004601 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004602 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004603 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004604 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004605 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004606 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4607 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4608 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4609 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610 }
4611
Dan Gohman8181bd12008-07-27 21:46:04 +00004612 SDValue Chain = DAG.getEntryNode();
4613 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004614 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004615 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004616 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004617 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004618 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004619 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004620 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4621 };
4622 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4623 Chain = Value.getValue(1);
4624 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4625 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4626 }
4627
4628 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004629 SDValue Ops[] = { Chain, Value, StackSlot };
4630 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004631
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004632 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004633}
4634
Dan Gohman8181bd12008-07-27 21:46:04 +00004635SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4636 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4637 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004638 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004639
4640 // Load the result.
4641 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4642}
4643
4644SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004645 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4646 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004647 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004648
4649 MVT VT = N->getValueType(0);
4650
4651 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004652 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004653
Duncan Sands698842f2008-07-02 17:40:58 +00004654 // Use MERGE_VALUES to drop the chain result value and get a node with one
4655 // result. This requires turning off getMergeValues simplification, since
4656 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004657 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004658}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004659
Dan Gohman8181bd12008-07-27 21:46:04 +00004660SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004661 MVT VT = Op.getValueType();
4662 MVT EltVT = VT;
4663 if (VT.isVector())
4664 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665 std::vector<Constant*> CV;
4666 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004667 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004668 CV.push_back(C);
4669 CV.push_back(C);
4670 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004671 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004672 CV.push_back(C);
4673 CV.push_back(C);
4674 CV.push_back(C);
4675 CV.push_back(C);
4676 }
Dan Gohman11821702007-07-27 17:16:43 +00004677 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004678 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4679 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004680 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004681 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004682 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4683}
4684
Dan Gohman8181bd12008-07-27 21:46:04 +00004685SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004686 MVT VT = Op.getValueType();
4687 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004688 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004689 if (VT.isVector()) {
4690 EltVT = VT.getVectorElementType();
4691 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004692 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693 std::vector<Constant*> CV;
4694 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004695 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004696 CV.push_back(C);
4697 CV.push_back(C);
4698 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004699 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004700 CV.push_back(C);
4701 CV.push_back(C);
4702 CV.push_back(C);
4703 CV.push_back(C);
4704 }
Dan Gohman11821702007-07-27 17:16:43 +00004705 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004706 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4707 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004708 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004709 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004710 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004711 return DAG.getNode(ISD::BIT_CONVERT, VT,
4712 DAG.getNode(ISD::XOR, MVT::v2i64,
4713 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4714 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4715 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004716 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4717 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718}
4719
Dan Gohman8181bd12008-07-27 21:46:04 +00004720SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4721 SDValue Op0 = Op.getOperand(0);
4722 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004723 MVT VT = Op.getValueType();
4724 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725
4726 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004727 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004728 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4729 SrcVT = VT;
4730 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004731 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004732 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004733 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004734 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004735 }
4736
4737 // At this point the operands and the result should have the same
4738 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004739
4740 // First get the sign bit of second operand.
4741 std::vector<Constant*> CV;
4742 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004743 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4744 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004746 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4747 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4748 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4749 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004750 }
Dan Gohman11821702007-07-27 17:16:43 +00004751 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004752 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4753 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004754 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004755 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004756 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004757
4758 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004759 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004760 // Op0 is MVT::f32, Op1 is MVT::f64.
4761 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4762 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4763 DAG.getConstant(32, MVT::i32));
4764 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4765 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004766 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004767 }
4768
4769 // Clear first operand sign bit.
4770 CV.clear();
4771 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004772 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4773 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004774 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004775 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4776 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4777 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4778 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779 }
Dan Gohman11821702007-07-27 17:16:43 +00004780 C = ConstantVector::get(CV);
4781 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004782 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004783 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004784 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004785 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004786
4787 // Or the value with the sign bit.
4788 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4789}
4790
Dan Gohman8181bd12008-07-27 21:46:04 +00004791SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004792 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004793 SDValue Cond;
4794 SDValue Op0 = Op.getOperand(0);
4795 SDValue Op1 = Op.getOperand(1);
4796 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004797 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004798 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004799 unsigned X86CC;
4800
Evan Cheng950aac02007-09-25 01:57:46 +00004801 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004802 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004803 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4804 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004805 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004806 }
Evan Cheng950aac02007-09-25 01:57:46 +00004807
4808 assert(isFP && "Illegal integer SetCC!");
4809
Evan Cheng621216e2007-09-29 00:00:36 +00004810 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004811 switch (SetCCOpcode) {
4812 default: assert(false && "Illegal floating point SetCC!");
4813 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004814 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004815 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004816 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004817 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4818 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4819 }
4820 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004821 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004822 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004823 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004824 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4825 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4826 }
4827 }
4828}
4829
Dan Gohman8181bd12008-07-27 21:46:04 +00004830SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4831 SDValue Cond;
4832 SDValue Op0 = Op.getOperand(0);
4833 SDValue Op1 = Op.getOperand(1);
4834 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004835 MVT VT = Op.getValueType();
4836 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4837 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4838
4839 if (isFP) {
4840 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004841 MVT VT0 = Op0.getValueType();
4842 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4843 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004844 bool Swap = false;
4845
4846 switch (SetCCOpcode) {
4847 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004848 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004849 case ISD::SETEQ: SSECC = 0; break;
4850 case ISD::SETOGT:
4851 case ISD::SETGT: Swap = true; // Fallthrough
4852 case ISD::SETLT:
4853 case ISD::SETOLT: SSECC = 1; break;
4854 case ISD::SETOGE:
4855 case ISD::SETGE: Swap = true; // Fallthrough
4856 case ISD::SETLE:
4857 case ISD::SETOLE: SSECC = 2; break;
4858 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004859 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004860 case ISD::SETNE: SSECC = 4; break;
4861 case ISD::SETULE: Swap = true;
4862 case ISD::SETUGE: SSECC = 5; break;
4863 case ISD::SETULT: Swap = true;
4864 case ISD::SETUGT: SSECC = 6; break;
4865 case ISD::SETO: SSECC = 7; break;
4866 }
4867 if (Swap)
4868 std::swap(Op0, Op1);
4869
Nate Begeman6357f9d2008-07-25 19:05:58 +00004870 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004871 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004872 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004873 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004874 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4875 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4876 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4877 }
4878 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004880 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4881 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4882 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4883 }
4884 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004885 }
4886 // Handle all other FP comparisons here.
4887 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4888 }
4889
4890 // We are handling one of the integer comparisons here. Since SSE only has
4891 // GT and EQ comparisons for integer, swapping operands and multiple
4892 // operations may be required for some comparisons.
4893 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4894 bool Swap = false, Invert = false, FlipSigns = false;
4895
4896 switch (VT.getSimpleVT()) {
4897 default: break;
4898 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4899 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4900 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4901 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4902 }
4903
4904 switch (SetCCOpcode) {
4905 default: break;
4906 case ISD::SETNE: Invert = true;
4907 case ISD::SETEQ: Opc = EQOpc; break;
4908 case ISD::SETLT: Swap = true;
4909 case ISD::SETGT: Opc = GTOpc; break;
4910 case ISD::SETGE: Swap = true;
4911 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4912 case ISD::SETULT: Swap = true;
4913 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4914 case ISD::SETUGE: Swap = true;
4915 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4916 }
4917 if (Swap)
4918 std::swap(Op0, Op1);
4919
4920 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4921 // bits of the inputs before performing those operations.
4922 if (FlipSigns) {
4923 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004924 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4925 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4926 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004927 SignBits.size());
4928 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4929 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4930 }
4931
Dan Gohman8181bd12008-07-27 21:46:04 +00004932 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004933
4934 // If the logical-not of the result is required, perform that now.
4935 if (Invert) {
4936 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004937 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4938 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4939 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004940 NegOnes.size());
4941 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4942 }
4943 return Result;
4944}
Evan Cheng950aac02007-09-25 01:57:46 +00004945
Dan Gohman8181bd12008-07-27 21:46:04 +00004946SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004947 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004948 SDValue Cond = Op.getOperand(0);
4949 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004950
4951 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004952 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004953
Evan Cheng50d37ab2007-10-08 22:16:29 +00004954 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4955 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956 if (Cond.getOpcode() == X86ISD::SETCC) {
4957 CC = Cond.getOperand(0);
4958
Dan Gohman8181bd12008-07-27 21:46:04 +00004959 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004960 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004961 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004962
Evan Cheng50d37ab2007-10-08 22:16:29 +00004963 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004964 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004965 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004966 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004967
Evan Cheng621216e2007-09-29 00:00:36 +00004968 if ((Opc == X86ISD::CMP ||
4969 Opc == X86ISD::COMI ||
4970 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004971 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004972 addTest = false;
4973 }
4974 }
4975
4976 if (addTest) {
4977 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004978 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004979 }
4980
Duncan Sands92c43912008-06-06 12:08:01 +00004981 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004982 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004983 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004984 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4985 // condition is true.
4986 Ops.push_back(Op.getOperand(2));
4987 Ops.push_back(Op.getOperand(1));
4988 Ops.push_back(CC);
4989 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004990 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004991}
4992
Dan Gohman8181bd12008-07-27 21:46:04 +00004993SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004994 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004995 SDValue Chain = Op.getOperand(0);
4996 SDValue Cond = Op.getOperand(1);
4997 SDValue Dest = Op.getOperand(2);
4998 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004999
5000 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005001 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005002
Evan Cheng50d37ab2007-10-08 22:16:29 +00005003 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5004 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005 if (Cond.getOpcode() == X86ISD::SETCC) {
5006 CC = Cond.getOperand(0);
5007
Dan Gohman8181bd12008-07-27 21:46:04 +00005008 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005009 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005010 if (Opc == X86ISD::CMP ||
5011 Opc == X86ISD::COMI ||
5012 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005013 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005014 addTest = false;
5015 }
5016 }
5017
5018 if (addTest) {
5019 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005020 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005021 }
Evan Cheng621216e2007-09-29 00:00:36 +00005022 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005023 Chain, Op.getOperand(2), CC, Cond);
5024}
5025
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005026
5027// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5028// Calls to _alloca is needed to probe the stack when allocating more than 4k
5029// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5030// that the guard pages used by the OS virtual memory manager are allocated in
5031// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005032SDValue
5033X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005034 SelectionDAG &DAG) {
5035 assert(Subtarget->isTargetCygMing() &&
5036 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005038 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005039 SDValue Chain = Op.getOperand(0);
5040 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005041 // FIXME: Ensure alignment here
5042
Dan Gohman8181bd12008-07-27 21:46:04 +00005043 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005044
Duncan Sands92c43912008-06-06 12:08:01 +00005045 MVT IntPtr = getPointerTy();
5046 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005047
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005048 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5049
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005050 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5051 Flag = Chain.getValue(1);
5052
5053 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005055 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005056 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005057 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005058 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005059 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005060 Flag = Chain.getValue(1);
5061
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005062 Chain = DAG.getCALLSEQ_END(Chain,
5063 DAG.getIntPtrConstant(0),
5064 DAG.getIntPtrConstant(0),
5065 Flag);
5066
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005067 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005068
Dan Gohman8181bd12008-07-27 21:46:04 +00005069 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005070 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071}
5072
Dan Gohman8181bd12008-07-27 21:46:04 +00005073SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005074X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005075 SDValue Chain,
5076 SDValue Dst, SDValue Src,
5077 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005078 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005079 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005080
Dan Gohmane8b391e2008-04-12 04:36:06 +00005081 /// If not DWORD aligned or size is more than the threshold, call the library.
5082 /// The libc version is likely to be faster for these cases. It can use the
5083 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005084 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005085 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005086 ConstantSize->getZExtValue() >
5087 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005088 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005089
5090 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005091 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5092 if (const char *bzeroEntry =
5093 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005094 MVT IntPtr = getPointerTy();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005095 const Type *IntPtrTy = TD->getIntPtrType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005096 TargetLowering::ArgListTy Args;
5097 TargetLowering::ArgListEntry Entry;
5098 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005099 Entry.Ty = IntPtrTy;
5100 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005101 Entry.Node = Size;
5102 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005103 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005104 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
Bill Wendlingfef06052008-09-16 21:48:12 +00005105 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005106 Args, DAG);
5107 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005108 }
5109
Dan Gohmane8b391e2008-04-12 04:36:06 +00005110 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005111 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005112 }
5113
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005114 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005115 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005116 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005117 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005118 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005119 unsigned BytesLeft = 0;
5120 bool TwoRepStos = false;
5121 if (ValC) {
5122 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005123 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005124
5125 // If the value is a constant, then we can potentially use larger sets.
5126 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005127 case 2: // WORD aligned
5128 AVT = MVT::i16;
5129 ValReg = X86::AX;
5130 Val = (Val << 8) | Val;
5131 break;
5132 case 0: // DWORD aligned
5133 AVT = MVT::i32;
5134 ValReg = X86::EAX;
5135 Val = (Val << 8) | Val;
5136 Val = (Val << 16) | Val;
5137 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5138 AVT = MVT::i64;
5139 ValReg = X86::RAX;
5140 Val = (Val << 32) | Val;
5141 }
5142 break;
5143 default: // Byte aligned
5144 AVT = MVT::i8;
5145 ValReg = X86::AL;
5146 Count = DAG.getIntPtrConstant(SizeVal);
5147 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005148 }
5149
Duncan Sandsec142ee2008-06-08 20:54:56 +00005150 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005151 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005152 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5153 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005154 }
5155
5156 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5157 InFlag);
5158 InFlag = Chain.getValue(1);
5159 } else {
5160 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005161 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005162 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005163 InFlag = Chain.getValue(1);
5164 }
5165
5166 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5167 Count, InFlag);
5168 InFlag = Chain.getValue(1);
5169 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005170 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005171 InFlag = Chain.getValue(1);
5172
5173 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005174 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005175 Ops.push_back(Chain);
5176 Ops.push_back(DAG.getValueType(AVT));
5177 Ops.push_back(InFlag);
5178 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5179
5180 if (TwoRepStos) {
5181 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005182 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005183 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005184 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005185 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5186 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5187 Left, InFlag);
5188 InFlag = Chain.getValue(1);
5189 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5190 Ops.clear();
5191 Ops.push_back(Chain);
5192 Ops.push_back(DAG.getValueType(MVT::i8));
5193 Ops.push_back(InFlag);
5194 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5195 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005196 // Handle the last 1 - 7 bytes.
5197 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005198 MVT AddrVT = Dst.getValueType();
5199 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005200
5201 Chain = DAG.getMemset(Chain,
5202 DAG.getNode(ISD::ADD, AddrVT, Dst,
5203 DAG.getConstant(Offset, AddrVT)),
5204 Src,
5205 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005206 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005207 }
5208
Dan Gohmane8b391e2008-04-12 04:36:06 +00005209 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005210 return Chain;
5211}
5212
Dan Gohman8181bd12008-07-27 21:46:04 +00005213SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005214X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005215 SDValue Chain, SDValue Dst, SDValue Src,
5216 SDValue Size, unsigned Align,
5217 bool AlwaysInline,
5218 const Value *DstSV, uint64_t DstSVOff,
5219 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005220 // This requires the copy size to be a constant, preferrably
5221 // within a subtarget-specific limit.
5222 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5223 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005224 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005225 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005226 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005227 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005228
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005229 /// If not DWORD aligned, call the library.
5230 if ((Align & 3) != 0)
5231 return SDValue();
5232
5233 // DWORD aligned
5234 MVT AVT = MVT::i32;
5235 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005236 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005237
Duncan Sands92c43912008-06-06 12:08:01 +00005238 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005239 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005240 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005241 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005242
Dan Gohman8181bd12008-07-27 21:46:04 +00005243 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005244 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5245 Count, InFlag);
5246 InFlag = Chain.getValue(1);
5247 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005248 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005249 InFlag = Chain.getValue(1);
5250 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005251 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005252 InFlag = Chain.getValue(1);
5253
5254 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005255 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005256 Ops.push_back(Chain);
5257 Ops.push_back(DAG.getValueType(AVT));
5258 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005259 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005260
Dan Gohman8181bd12008-07-27 21:46:04 +00005261 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005262 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005263 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005264 // Handle the last 1 - 7 bytes.
5265 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005266 MVT DstVT = Dst.getValueType();
5267 MVT SrcVT = Src.getValueType();
5268 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005269 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005270 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005271 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005272 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005273 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005274 DAG.getConstant(BytesLeft, SizeVT),
5275 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005276 DstSV, DstSVOff + Offset,
5277 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005278 }
5279
Dan Gohmane8b391e2008-04-12 04:36:06 +00005280 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005281}
5282
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005283/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5284SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005285 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005286 SDValue TheChain = N->getOperand(0);
5287 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005288 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005289 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5290 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005291 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005292 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005293 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005294 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005295 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005296 };
5297
Gabor Greif1c80d112008-08-28 21:40:38 +00005298 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005299 }
5300
Dan Gohman8181bd12008-07-27 21:46:04 +00005301 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5302 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005303 MVT::i32, eax.getValue(2));
5304 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005305 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005306 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5307
5308 // Use a MERGE_VALUES to return the value and chain.
5309 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005310 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005311}
5312
Dan Gohman8181bd12008-07-27 21:46:04 +00005313SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005314 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005315
5316 if (!Subtarget->is64Bit()) {
5317 // vastart just stores the address of the VarArgsFrameIndex slot into the
5318 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005319 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005320 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005321 }
5322
5323 // __va_list_tag:
5324 // gp_offset (0 - 6 * 8)
5325 // fp_offset (48 - 48 + 8 * 16)
5326 // overflow_arg_area (point to parameters coming in memory).
5327 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005328 SmallVector<SDValue, 8> MemOps;
5329 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005330 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005331 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005332 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005333 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005334 MemOps.push_back(Store);
5335
5336 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005337 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005338 Store = DAG.getStore(Op.getOperand(0),
5339 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005340 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005341 MemOps.push_back(Store);
5342
5343 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005344 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005345 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005346 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005347 MemOps.push_back(Store);
5348
5349 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005350 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005351 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005352 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005353 MemOps.push_back(Store);
5354 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5355}
5356
Dan Gohman8181bd12008-07-27 21:46:04 +00005357SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005358 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5359 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005360 SDValue Chain = Op.getOperand(0);
5361 SDValue SrcPtr = Op.getOperand(1);
5362 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005363
5364 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5365 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005366 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005367}
5368
Dan Gohman8181bd12008-07-27 21:46:04 +00005369SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005370 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005371 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005372 SDValue Chain = Op.getOperand(0);
5373 SDValue DstPtr = Op.getOperand(1);
5374 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005375 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5376 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005377
Dan Gohman840ff5c2008-04-18 20:55:41 +00005378 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5379 DAG.getIntPtrConstant(24), 8, false,
5380 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005381}
5382
Dan Gohman8181bd12008-07-27 21:46:04 +00005383SDValue
5384X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005385 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005386 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005387 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005388 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005389 case Intrinsic::x86_sse_comieq_ss:
5390 case Intrinsic::x86_sse_comilt_ss:
5391 case Intrinsic::x86_sse_comile_ss:
5392 case Intrinsic::x86_sse_comigt_ss:
5393 case Intrinsic::x86_sse_comige_ss:
5394 case Intrinsic::x86_sse_comineq_ss:
5395 case Intrinsic::x86_sse_ucomieq_ss:
5396 case Intrinsic::x86_sse_ucomilt_ss:
5397 case Intrinsic::x86_sse_ucomile_ss:
5398 case Intrinsic::x86_sse_ucomigt_ss:
5399 case Intrinsic::x86_sse_ucomige_ss:
5400 case Intrinsic::x86_sse_ucomineq_ss:
5401 case Intrinsic::x86_sse2_comieq_sd:
5402 case Intrinsic::x86_sse2_comilt_sd:
5403 case Intrinsic::x86_sse2_comile_sd:
5404 case Intrinsic::x86_sse2_comigt_sd:
5405 case Intrinsic::x86_sse2_comige_sd:
5406 case Intrinsic::x86_sse2_comineq_sd:
5407 case Intrinsic::x86_sse2_ucomieq_sd:
5408 case Intrinsic::x86_sse2_ucomilt_sd:
5409 case Intrinsic::x86_sse2_ucomile_sd:
5410 case Intrinsic::x86_sse2_ucomigt_sd:
5411 case Intrinsic::x86_sse2_ucomige_sd:
5412 case Intrinsic::x86_sse2_ucomineq_sd: {
5413 unsigned Opc = 0;
5414 ISD::CondCode CC = ISD::SETCC_INVALID;
5415 switch (IntNo) {
5416 default: break;
5417 case Intrinsic::x86_sse_comieq_ss:
5418 case Intrinsic::x86_sse2_comieq_sd:
5419 Opc = X86ISD::COMI;
5420 CC = ISD::SETEQ;
5421 break;
5422 case Intrinsic::x86_sse_comilt_ss:
5423 case Intrinsic::x86_sse2_comilt_sd:
5424 Opc = X86ISD::COMI;
5425 CC = ISD::SETLT;
5426 break;
5427 case Intrinsic::x86_sse_comile_ss:
5428 case Intrinsic::x86_sse2_comile_sd:
5429 Opc = X86ISD::COMI;
5430 CC = ISD::SETLE;
5431 break;
5432 case Intrinsic::x86_sse_comigt_ss:
5433 case Intrinsic::x86_sse2_comigt_sd:
5434 Opc = X86ISD::COMI;
5435 CC = ISD::SETGT;
5436 break;
5437 case Intrinsic::x86_sse_comige_ss:
5438 case Intrinsic::x86_sse2_comige_sd:
5439 Opc = X86ISD::COMI;
5440 CC = ISD::SETGE;
5441 break;
5442 case Intrinsic::x86_sse_comineq_ss:
5443 case Intrinsic::x86_sse2_comineq_sd:
5444 Opc = X86ISD::COMI;
5445 CC = ISD::SETNE;
5446 break;
5447 case Intrinsic::x86_sse_ucomieq_ss:
5448 case Intrinsic::x86_sse2_ucomieq_sd:
5449 Opc = X86ISD::UCOMI;
5450 CC = ISD::SETEQ;
5451 break;
5452 case Intrinsic::x86_sse_ucomilt_ss:
5453 case Intrinsic::x86_sse2_ucomilt_sd:
5454 Opc = X86ISD::UCOMI;
5455 CC = ISD::SETLT;
5456 break;
5457 case Intrinsic::x86_sse_ucomile_ss:
5458 case Intrinsic::x86_sse2_ucomile_sd:
5459 Opc = X86ISD::UCOMI;
5460 CC = ISD::SETLE;
5461 break;
5462 case Intrinsic::x86_sse_ucomigt_ss:
5463 case Intrinsic::x86_sse2_ucomigt_sd:
5464 Opc = X86ISD::UCOMI;
5465 CC = ISD::SETGT;
5466 break;
5467 case Intrinsic::x86_sse_ucomige_ss:
5468 case Intrinsic::x86_sse2_ucomige_sd:
5469 Opc = X86ISD::UCOMI;
5470 CC = ISD::SETGE;
5471 break;
5472 case Intrinsic::x86_sse_ucomineq_ss:
5473 case Intrinsic::x86_sse2_ucomineq_sd:
5474 Opc = X86ISD::UCOMI;
5475 CC = ISD::SETNE;
5476 break;
5477 }
5478
5479 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005480 SDValue LHS = Op.getOperand(1);
5481 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005482 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5483
Dan Gohman8181bd12008-07-27 21:46:04 +00005484 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5485 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005486 DAG.getConstant(X86CC, MVT::i8), Cond);
5487 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005488 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005489
5490 // Fix vector shift instructions where the last operand is a non-immediate
5491 // i32 value.
5492 case Intrinsic::x86_sse2_pslli_w:
5493 case Intrinsic::x86_sse2_pslli_d:
5494 case Intrinsic::x86_sse2_pslli_q:
5495 case Intrinsic::x86_sse2_psrli_w:
5496 case Intrinsic::x86_sse2_psrli_d:
5497 case Intrinsic::x86_sse2_psrli_q:
5498 case Intrinsic::x86_sse2_psrai_w:
5499 case Intrinsic::x86_sse2_psrai_d:
5500 case Intrinsic::x86_mmx_pslli_w:
5501 case Intrinsic::x86_mmx_pslli_d:
5502 case Intrinsic::x86_mmx_pslli_q:
5503 case Intrinsic::x86_mmx_psrli_w:
5504 case Intrinsic::x86_mmx_psrli_d:
5505 case Intrinsic::x86_mmx_psrli_q:
5506 case Intrinsic::x86_mmx_psrai_w:
5507 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005508 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005509 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005510 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005511
5512 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005513 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005514 switch (IntNo) {
5515 case Intrinsic::x86_sse2_pslli_w:
5516 NewIntNo = Intrinsic::x86_sse2_psll_w;
5517 break;
5518 case Intrinsic::x86_sse2_pslli_d:
5519 NewIntNo = Intrinsic::x86_sse2_psll_d;
5520 break;
5521 case Intrinsic::x86_sse2_pslli_q:
5522 NewIntNo = Intrinsic::x86_sse2_psll_q;
5523 break;
5524 case Intrinsic::x86_sse2_psrli_w:
5525 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5526 break;
5527 case Intrinsic::x86_sse2_psrli_d:
5528 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5529 break;
5530 case Intrinsic::x86_sse2_psrli_q:
5531 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5532 break;
5533 case Intrinsic::x86_sse2_psrai_w:
5534 NewIntNo = Intrinsic::x86_sse2_psra_w;
5535 break;
5536 case Intrinsic::x86_sse2_psrai_d:
5537 NewIntNo = Intrinsic::x86_sse2_psra_d;
5538 break;
5539 default: {
5540 ShAmtVT = MVT::v2i32;
5541 switch (IntNo) {
5542 case Intrinsic::x86_mmx_pslli_w:
5543 NewIntNo = Intrinsic::x86_mmx_psll_w;
5544 break;
5545 case Intrinsic::x86_mmx_pslli_d:
5546 NewIntNo = Intrinsic::x86_mmx_psll_d;
5547 break;
5548 case Intrinsic::x86_mmx_pslli_q:
5549 NewIntNo = Intrinsic::x86_mmx_psll_q;
5550 break;
5551 case Intrinsic::x86_mmx_psrli_w:
5552 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5553 break;
5554 case Intrinsic::x86_mmx_psrli_d:
5555 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5556 break;
5557 case Intrinsic::x86_mmx_psrli_q:
5558 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5559 break;
5560 case Intrinsic::x86_mmx_psrai_w:
5561 NewIntNo = Intrinsic::x86_mmx_psra_w;
5562 break;
5563 case Intrinsic::x86_mmx_psrai_d:
5564 NewIntNo = Intrinsic::x86_mmx_psra_d;
5565 break;
5566 default: abort(); // Can't reach here.
5567 }
5568 break;
5569 }
5570 }
Duncan Sands92c43912008-06-06 12:08:01 +00005571 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005572 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5573 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5574 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5575 DAG.getConstant(NewIntNo, MVT::i32),
5576 Op.getOperand(1), ShAmt);
5577 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005578 }
5579}
5580
Dan Gohman8181bd12008-07-27 21:46:04 +00005581SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005582 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005583 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005584 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005585
5586 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005587 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005588 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5589}
5590
Dan Gohman8181bd12008-07-27 21:46:04 +00005591SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005592 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005593 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005594 return SDValue();
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005595
Dan Gohman8181bd12008-07-27 21:46:04 +00005596 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005597 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005598 DAG.getIntPtrConstant(TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005599}
5600
Dan Gohman8181bd12008-07-27 21:46:04 +00005601SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005602 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005603 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005604}
5605
Dan Gohman8181bd12008-07-27 21:46:04 +00005606SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005607{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005608 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005609 SDValue Chain = Op.getOperand(0);
5610 SDValue Offset = Op.getOperand(1);
5611 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005612
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005613 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5614 getPointerTy());
5615 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005616
Dan Gohman8181bd12008-07-27 21:46:04 +00005617 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005618 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005619 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5620 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005621 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5622 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005623
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005624 return DAG.getNode(X86ISD::EH_RETURN,
5625 MVT::Other,
5626 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005627}
5628
Dan Gohman8181bd12008-07-27 21:46:04 +00005629SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005630 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005631 SDValue Root = Op.getOperand(0);
5632 SDValue Trmp = Op.getOperand(1); // trampoline
5633 SDValue FPtr = Op.getOperand(2); // nested function
5634 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005635
Dan Gohman12a9c082008-02-06 22:27:42 +00005636 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005637
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005638 const X86InstrInfo *TII =
5639 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5640
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005641 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005642 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005643
5644 // Large code-model.
5645
5646 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5647 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5648
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005649 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5650 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005651
5652 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5653
5654 // Load the pointer to the nested function into R11.
5655 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005656 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005657 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005658 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005659
5660 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005661 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005662
5663 // Load the 'nest' parameter value into R10.
5664 // R10 is specified in X86CallingConv.td
5665 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5666 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5667 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005668 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005669
5670 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005671 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005672
5673 // Jump to the nested function.
5674 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5675 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5676 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005677 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005678
5679 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5680 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5681 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005682 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005683
Dan Gohman8181bd12008-07-27 21:46:04 +00005684 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005685 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005686 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005687 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005688 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005689 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5690 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005691 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005692
5693 switch (CC) {
5694 default:
5695 assert(0 && "Unsupported calling convention");
5696 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005697 case CallingConv::X86_StdCall: {
5698 // Pass 'nest' parameter in ECX.
5699 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005700 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005701
5702 // Check that ECX wasn't needed by an 'inreg' parameter.
5703 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005704 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005705
Chris Lattner1c8733e2008-03-12 17:45:29 +00005706 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005707 unsigned InRegCount = 0;
5708 unsigned Idx = 1;
5709
5710 for (FunctionType::param_iterator I = FTy->param_begin(),
5711 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005712 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005713 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005714 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005715
5716 if (InRegCount > 2) {
5717 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5718 abort();
5719 }
5720 }
5721 break;
5722 }
5723 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00005724 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005725 // Pass 'nest' parameter in EAX.
5726 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005727 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005728 break;
5729 }
5730
Dan Gohman8181bd12008-07-27 21:46:04 +00005731 SDValue OutChains[4];
5732 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005733
5734 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5735 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5736
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005737 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005738 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005739 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005740 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005741
5742 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005743 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005744
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005745 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005746 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5747 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005748 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005749
5750 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005751 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005752
Dan Gohman8181bd12008-07-27 21:46:04 +00005753 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005754 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005755 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005756 }
5757}
5758
Dan Gohman8181bd12008-07-27 21:46:04 +00005759SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005760 /*
5761 The rounding mode is in bits 11:10 of FPSR, and has the following
5762 settings:
5763 00 Round to nearest
5764 01 Round to -inf
5765 10 Round to +inf
5766 11 Round to 0
5767
5768 FLT_ROUNDS, on the other hand, expects the following:
5769 -1 Undefined
5770 0 Round to 0
5771 1 Round to nearest
5772 2 Round to +inf
5773 3 Round to -inf
5774
5775 To perform the conversion, we do:
5776 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5777 */
5778
5779 MachineFunction &MF = DAG.getMachineFunction();
5780 const TargetMachine &TM = MF.getTarget();
5781 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5782 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005783 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005784
5785 // Save FP Control Word to stack slot
5786 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005787 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005788
Dan Gohman8181bd12008-07-27 21:46:04 +00005789 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005790 DAG.getEntryNode(), StackSlot);
5791
5792 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005793 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005794
5795 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005796 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005797 DAG.getNode(ISD::SRL, MVT::i16,
5798 DAG.getNode(ISD::AND, MVT::i16,
5799 CWD, DAG.getConstant(0x800, MVT::i16)),
5800 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005801 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005802 DAG.getNode(ISD::SRL, MVT::i16,
5803 DAG.getNode(ISD::AND, MVT::i16,
5804 CWD, DAG.getConstant(0x400, MVT::i16)),
5805 DAG.getConstant(9, MVT::i8));
5806
Dan Gohman8181bd12008-07-27 21:46:04 +00005807 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005808 DAG.getNode(ISD::AND, MVT::i16,
5809 DAG.getNode(ISD::ADD, MVT::i16,
5810 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5811 DAG.getConstant(1, MVT::i16)),
5812 DAG.getConstant(3, MVT::i16));
5813
5814
Duncan Sands92c43912008-06-06 12:08:01 +00005815 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005816 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5817}
5818
Dan Gohman8181bd12008-07-27 21:46:04 +00005819SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005820 MVT VT = Op.getValueType();
5821 MVT OpVT = VT;
5822 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005823
5824 Op = Op.getOperand(0);
5825 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005826 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005827 OpVT = MVT::i32;
5828 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5829 }
Evan Cheng48679f42007-12-14 02:13:44 +00005830
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005831 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5832 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5833 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5834
5835 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005836 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005837 Ops.push_back(Op);
5838 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5839 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5840 Ops.push_back(Op.getValue(1));
5841 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5842
5843 // Finally xor with NumBits-1.
5844 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5845
Evan Cheng48679f42007-12-14 02:13:44 +00005846 if (VT == MVT::i8)
5847 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5848 return Op;
5849}
5850
Dan Gohman8181bd12008-07-27 21:46:04 +00005851SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005852 MVT VT = Op.getValueType();
5853 MVT OpVT = VT;
5854 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005855
5856 Op = Op.getOperand(0);
5857 if (VT == MVT::i8) {
5858 OpVT = MVT::i32;
5859 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5860 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005861
5862 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5863 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5864 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5865
5866 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005867 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005868 Ops.push_back(Op);
5869 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5870 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5871 Ops.push_back(Op.getValue(1));
5872 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5873
Evan Cheng48679f42007-12-14 02:13:44 +00005874 if (VT == MVT::i8)
5875 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5876 return Op;
5877}
5878
Dan Gohman8181bd12008-07-27 21:46:04 +00005879SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005880 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005881 unsigned Reg = 0;
5882 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005883 switch(T.getSimpleVT()) {
5884 default:
5885 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005886 case MVT::i8: Reg = X86::AL; size = 1; break;
5887 case MVT::i16: Reg = X86::AX; size = 2; break;
5888 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005889 case MVT::i64:
5890 if (Subtarget->is64Bit()) {
5891 Reg = X86::RAX; size = 8;
5892 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005893 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005894 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005895 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005896 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00005897 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00005898 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005899 Op.getOperand(1),
Dale Johannesenddb761b2008-09-11 03:12:59 +00005900 Op.getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005901 DAG.getTargetConstant(size, MVT::i8),
5902 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005903 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005904 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5905 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005906 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5907 return cpOut;
5908}
5909
Gabor Greif825aa892008-08-28 23:19:51 +00005910SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5911 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005912 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005913 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005914 SDValue cpInL, cpInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005915 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005916 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005917 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005918 DAG.getConstant(1, MVT::i32));
5919 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005920 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005921 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5922 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005923 SDValue swapInL, swapInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005924 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005925 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005926 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005927 DAG.getConstant(1, MVT::i32));
5928 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5929 swapInL, cpInH.getValue(1));
5930 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5931 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005932 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005933 Op->getOperand(1),
5934 swapInH.getValue(1)};
5935 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005936 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5937 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005938 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005939 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005940 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005941 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5942 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5943 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00005944 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00005945}
5946
Gabor Greif825aa892008-08-28 23:19:51 +00005947SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op,
5948 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005949 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005950 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005951 DAG.getConstant(0, T), Op->getOperand(2));
Dale Johannesenbc187662008-08-28 02:44:49 +00005952 return DAG.getAtomic((T==MVT::i8 ? ISD::ATOMIC_LOAD_ADD_8:
5953 T==MVT::i16 ? ISD::ATOMIC_LOAD_ADD_16:
5954 T==MVT::i32 ? ISD::ATOMIC_LOAD_ADD_32:
5955 T==MVT::i64 ? ISD::ATOMIC_LOAD_ADD_64: 0),
5956 Op->getOperand(0), Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005957 cast<AtomicSDNode>(Op)->getSrcValue(),
Gabor Greif1c80d112008-08-28 21:40:38 +00005958 cast<AtomicSDNode>(Op)->getAlignment()).getNode();
Mon P Wang078a62d2008-05-05 19:05:59 +00005959}
5960
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005961/// LowerOperation - Provide custom lowering hooks for some operations.
5962///
Dan Gohman8181bd12008-07-27 21:46:04 +00005963SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005964 switch (Op.getOpcode()) {
5965 default: assert(0 && "Should not custom lower this!");
Dale Johannesenbc187662008-08-28 02:44:49 +00005966 case ISD::ATOMIC_CMP_SWAP_8: return LowerCMP_SWAP(Op,DAG);
5967 case ISD::ATOMIC_CMP_SWAP_16: return LowerCMP_SWAP(Op,DAG);
5968 case ISD::ATOMIC_CMP_SWAP_32: return LowerCMP_SWAP(Op,DAG);
5969 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005970 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5971 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5972 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5973 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5974 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5975 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5976 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5977 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00005978 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005979 case ISD::SHL_PARTS:
5980 case ISD::SRA_PARTS:
5981 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5982 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5983 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5984 case ISD::FABS: return LowerFABS(Op, DAG);
5985 case ISD::FNEG: return LowerFNEG(Op, DAG);
5986 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005987 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005988 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005989 case ISD::SELECT: return LowerSELECT(Op, DAG);
5990 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005991 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5992 case ISD::CALL: return LowerCALL(Op, DAG);
5993 case ISD::RET: return LowerRET(Op, DAG);
5994 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005995 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005996 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005997 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5998 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5999 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6000 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6001 case ISD::FRAME_TO_ARGS_OFFSET:
6002 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6003 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6004 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006005 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006006 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006007 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6008 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006009
6010 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6011 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006012 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006013 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006014}
6015
Duncan Sandsac496a12008-07-04 11:47:58 +00006016/// ReplaceNodeResults - Replace a node with an illegal result type
6017/// with a new node built out of custom code.
6018SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006019 switch (N->getOpcode()) {
6020 default: assert(0 && "Should not custom lower this!");
6021 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6022 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006023 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
6024 case ISD::ATOMIC_LOAD_SUB_8: return ExpandATOMIC_LOAD_SUB(N,DAG);
6025 case ISD::ATOMIC_LOAD_SUB_16: return ExpandATOMIC_LOAD_SUB(N,DAG);
6026 case ISD::ATOMIC_LOAD_SUB_32: return ExpandATOMIC_LOAD_SUB(N,DAG);
6027 case ISD::ATOMIC_LOAD_SUB_64: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006028 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006029}
6030
6031const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6032 switch (Opcode) {
6033 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006034 case X86ISD::BSF: return "X86ISD::BSF";
6035 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006036 case X86ISD::SHLD: return "X86ISD::SHLD";
6037 case X86ISD::SHRD: return "X86ISD::SHRD";
6038 case X86ISD::FAND: return "X86ISD::FAND";
6039 case X86ISD::FOR: return "X86ISD::FOR";
6040 case X86ISD::FXOR: return "X86ISD::FXOR";
6041 case X86ISD::FSRL: return "X86ISD::FSRL";
6042 case X86ISD::FILD: return "X86ISD::FILD";
6043 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6044 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6045 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6046 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6047 case X86ISD::FLD: return "X86ISD::FLD";
6048 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006049 case X86ISD::CALL: return "X86ISD::CALL";
6050 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6051 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6052 case X86ISD::CMP: return "X86ISD::CMP";
6053 case X86ISD::COMI: return "X86ISD::COMI";
6054 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6055 case X86ISD::SETCC: return "X86ISD::SETCC";
6056 case X86ISD::CMOV: return "X86ISD::CMOV";
6057 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6058 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6059 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6060 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006061 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6062 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006063 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006064 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006065 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6066 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006067 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6068 case X86ISD::FMAX: return "X86ISD::FMAX";
6069 case X86ISD::FMIN: return "X86ISD::FMIN";
6070 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6071 case X86ISD::FRCP: return "X86ISD::FRCP";
6072 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6073 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6074 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006075 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006076 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006077 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6078 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006079 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6080 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006081 case X86ISD::VSHL: return "X86ISD::VSHL";
6082 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006083 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6084 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6085 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6086 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6087 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6088 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6089 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6090 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6091 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6092 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006093 }
6094}
6095
6096// isLegalAddressingMode - Return true if the addressing mode represented
6097// by AM is legal for this target, for a load/store of the specified type.
6098bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6099 const Type *Ty) const {
6100 // X86 supports extremely general addressing modes.
6101
6102 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6103 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6104 return false;
6105
6106 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006107 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006108 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6109 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006110
6111 // X86-64 only supports addr of globals in small code model.
6112 if (Subtarget->is64Bit()) {
6113 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6114 return false;
6115 // If lower 4G is not available, then we must use rip-relative addressing.
6116 if (AM.BaseOffs || AM.Scale > 1)
6117 return false;
6118 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006119 }
6120
6121 switch (AM.Scale) {
6122 case 0:
6123 case 1:
6124 case 2:
6125 case 4:
6126 case 8:
6127 // These scales always work.
6128 break;
6129 case 3:
6130 case 5:
6131 case 9:
6132 // These scales are formed with basereg+scalereg. Only accept if there is
6133 // no basereg yet.
6134 if (AM.HasBaseReg)
6135 return false;
6136 break;
6137 default: // Other stuff never works.
6138 return false;
6139 }
6140
6141 return true;
6142}
6143
6144
Evan Cheng27a820a2007-10-26 01:56:11 +00006145bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6146 if (!Ty1->isInteger() || !Ty2->isInteger())
6147 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006148 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6149 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006150 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006151 return false;
6152 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006153}
6154
Duncan Sands92c43912008-06-06 12:08:01 +00006155bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6156 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006157 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006158 unsigned NumBits1 = VT1.getSizeInBits();
6159 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006160 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006161 return false;
6162 return Subtarget->is64Bit() || NumBits1 < 64;
6163}
Evan Cheng27a820a2007-10-26 01:56:11 +00006164
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006165/// isShuffleMaskLegal - Targets can use this to indicate that they only
6166/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6167/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6168/// are assumed to be legal.
6169bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006170X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006171 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006172 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006173 return (Mask.getNode()->getNumOperands() <= 4 ||
6174 isIdentityMask(Mask.getNode()) ||
6175 isIdentityMask(Mask.getNode(), true) ||
6176 isSplatMask(Mask.getNode()) ||
6177 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6178 X86::isUNPCKLMask(Mask.getNode()) ||
6179 X86::isUNPCKHMask(Mask.getNode()) ||
6180 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6181 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006182}
6183
Dan Gohman48d5f062008-04-09 20:09:42 +00006184bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006185X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006186 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006187 unsigned NumElts = BVOps.size();
6188 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006189 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006190 if (NumElts == 2) return true;
6191 if (NumElts == 4) {
6192 return (isMOVLMask(&BVOps[0], 4) ||
6193 isCommutedMOVL(&BVOps[0], 4, true) ||
6194 isSHUFPMask(&BVOps[0], 4) ||
6195 isCommutedSHUFP(&BVOps[0], 4));
6196 }
6197 return false;
6198}
6199
6200//===----------------------------------------------------------------------===//
6201// X86 Scheduler Hooks
6202//===----------------------------------------------------------------------===//
6203
Mon P Wang078a62d2008-05-05 19:05:59 +00006204// private utility function
6205MachineBasicBlock *
6206X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6207 MachineBasicBlock *MBB,
6208 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006209 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006210 unsigned LoadOpc,
6211 unsigned CXchgOpc,
6212 unsigned copyOpc,
6213 unsigned notOpc,
6214 unsigned EAXreg,
6215 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006216 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006217 // For the atomic bitwise operator, we generate
6218 // thisMBB:
6219 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006220 // ld t1 = [bitinstr.addr]
6221 // op t2 = t1, [bitinstr.val]
6222 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006223 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6224 // bz newMBB
6225 // fallthrough -->nextMBB
6226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6227 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006228 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006229 ++MBBIter;
6230
6231 /// First build the CFG
6232 MachineFunction *F = MBB->getParent();
6233 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006234 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6235 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6236 F->insert(MBBIter, newMBB);
6237 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006238
6239 // Move all successors to thisMBB to nextMBB
6240 nextMBB->transferSuccessors(thisMBB);
6241
6242 // Update thisMBB to fall through to newMBB
6243 thisMBB->addSuccessor(newMBB);
6244
6245 // newMBB jumps to itself and fall through to nextMBB
6246 newMBB->addSuccessor(nextMBB);
6247 newMBB->addSuccessor(newMBB);
6248
6249 // Insert instructions into newMBB based on incoming instruction
6250 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6251 MachineOperand& destOper = bInstr->getOperand(0);
6252 MachineOperand* argOpers[6];
6253 int numArgs = bInstr->getNumOperands() - 1;
6254 for (int i=0; i < numArgs; ++i)
6255 argOpers[i] = &bInstr->getOperand(i+1);
6256
6257 // x86 address has 4 operands: base, index, scale, and displacement
6258 int lastAddrIndx = 3; // [0,3]
6259 int valArgIndx = 4;
6260
Dale Johannesend20e4452008-08-19 18:47:28 +00006261 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6262 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006263 for (int i=0; i <= lastAddrIndx; ++i)
6264 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006265
Dale Johannesend20e4452008-08-19 18:47:28 +00006266 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006267 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006268 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006269 }
6270 else
6271 tt = t1;
6272
Dale Johannesend20e4452008-08-19 18:47:28 +00006273 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohman7f7f3652008-09-13 17:58:21 +00006274 assert((argOpers[valArgIndx]->isRegister() ||
6275 argOpers[valArgIndx]->isImmediate()) &&
6276 "invalid operand");
6277 if (argOpers[valArgIndx]->isRegister())
Mon P Wang078a62d2008-05-05 19:05:59 +00006278 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6279 else
6280 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006281 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006282 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006283
Dale Johannesend20e4452008-08-19 18:47:28 +00006284 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006285 MIB.addReg(t1);
6286
Dale Johannesend20e4452008-08-19 18:47:28 +00006287 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006288 for (int i=0; i <= lastAddrIndx; ++i)
6289 (*MIB).addOperand(*argOpers[i]);
6290 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006291 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6292 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6293
Dale Johannesend20e4452008-08-19 18:47:28 +00006294 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6295 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006296
6297 // insert branch
6298 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6299
Dan Gohman221a4372008-07-07 23:14:23 +00006300 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006301 return nextMBB;
6302}
6303
6304// private utility function
6305MachineBasicBlock *
6306X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6307 MachineBasicBlock *MBB,
6308 unsigned cmovOpc) {
6309 // For the atomic min/max operator, we generate
6310 // thisMBB:
6311 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006312 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006313 // mov t2 = [min/max.val]
6314 // cmp t1, t2
6315 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006316 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006317 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6318 // bz newMBB
6319 // fallthrough -->nextMBB
6320 //
6321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6322 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006323 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006324 ++MBBIter;
6325
6326 /// First build the CFG
6327 MachineFunction *F = MBB->getParent();
6328 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006329 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6330 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6331 F->insert(MBBIter, newMBB);
6332 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006333
6334 // Move all successors to thisMBB to nextMBB
6335 nextMBB->transferSuccessors(thisMBB);
6336
6337 // Update thisMBB to fall through to newMBB
6338 thisMBB->addSuccessor(newMBB);
6339
6340 // newMBB jumps to newMBB and fall through to nextMBB
6341 newMBB->addSuccessor(nextMBB);
6342 newMBB->addSuccessor(newMBB);
6343
6344 // Insert instructions into newMBB based on incoming instruction
6345 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6346 MachineOperand& destOper = mInstr->getOperand(0);
6347 MachineOperand* argOpers[6];
6348 int numArgs = mInstr->getNumOperands() - 1;
6349 for (int i=0; i < numArgs; ++i)
6350 argOpers[i] = &mInstr->getOperand(i+1);
6351
6352 // x86 address has 4 operands: base, index, scale, and displacement
6353 int lastAddrIndx = 3; // [0,3]
6354 int valArgIndx = 4;
6355
Mon P Wang318b0372008-05-05 22:56:23 +00006356 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6357 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006358 for (int i=0; i <= lastAddrIndx; ++i)
6359 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006360
Mon P Wang078a62d2008-05-05 19:05:59 +00006361 // We only support register and immediate values
Dan Gohman7f7f3652008-09-13 17:58:21 +00006362 assert((argOpers[valArgIndx]->isRegister() ||
6363 argOpers[valArgIndx]->isImmediate()) &&
6364 "invalid operand");
Mon P Wang078a62d2008-05-05 19:05:59 +00006365
6366 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman7f7f3652008-09-13 17:58:21 +00006367 if (argOpers[valArgIndx]->isRegister())
Mon P Wang078a62d2008-05-05 19:05:59 +00006368 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6369 else
6370 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6371 (*MIB).addOperand(*argOpers[valArgIndx]);
6372
Mon P Wang318b0372008-05-05 22:56:23 +00006373 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6374 MIB.addReg(t1);
6375
Mon P Wang078a62d2008-05-05 19:05:59 +00006376 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6377 MIB.addReg(t1);
6378 MIB.addReg(t2);
6379
6380 // Generate movc
6381 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6382 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6383 MIB.addReg(t2);
6384 MIB.addReg(t1);
6385
6386 // Cmp and exchange if none has modified the memory location
6387 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6388 for (int i=0; i <= lastAddrIndx; ++i)
6389 (*MIB).addOperand(*argOpers[i]);
6390 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006391 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6392 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006393
6394 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6395 MIB.addReg(X86::EAX);
6396
6397 // insert branch
6398 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6399
Dan Gohman221a4372008-07-07 23:14:23 +00006400 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006401 return nextMBB;
6402}
6403
6404
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006405MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006406X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6407 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6409 switch (MI->getOpcode()) {
6410 default: assert(false && "Unexpected instr type to insert");
6411 case X86::CMOV_FR32:
6412 case X86::CMOV_FR64:
6413 case X86::CMOV_V4F32:
6414 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006415 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006416 // To "insert" a SELECT_CC instruction, we actually have to insert the
6417 // diamond control-flow pattern. The incoming instruction knows the
6418 // destination vreg to set, the condition code register to branch on, the
6419 // true/false values to select between, and a branch opcode to use.
6420 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006421 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006422 ++It;
6423
6424 // thisMBB:
6425 // ...
6426 // TrueVal = ...
6427 // cmpTY ccX, r1, r2
6428 // bCC copy1MBB
6429 // fallthrough --> copy0MBB
6430 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006431 MachineFunction *F = BB->getParent();
6432 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6433 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006434 unsigned Opc =
6435 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6436 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006437 F->insert(It, copy0MBB);
6438 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006439 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006440 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006441 sinkMBB->transferSuccessors(BB);
6442
6443 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006444 BB->addSuccessor(copy0MBB);
6445 BB->addSuccessor(sinkMBB);
6446
6447 // copy0MBB:
6448 // %FalseValue = ...
6449 // # fallthrough to sinkMBB
6450 BB = copy0MBB;
6451
6452 // Update machine-CFG edges
6453 BB->addSuccessor(sinkMBB);
6454
6455 // sinkMBB:
6456 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6457 // ...
6458 BB = sinkMBB;
6459 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6460 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6461 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6462
Dan Gohman221a4372008-07-07 23:14:23 +00006463 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006464 return BB;
6465 }
6466
6467 case X86::FP32_TO_INT16_IN_MEM:
6468 case X86::FP32_TO_INT32_IN_MEM:
6469 case X86::FP32_TO_INT64_IN_MEM:
6470 case X86::FP64_TO_INT16_IN_MEM:
6471 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006472 case X86::FP64_TO_INT64_IN_MEM:
6473 case X86::FP80_TO_INT16_IN_MEM:
6474 case X86::FP80_TO_INT32_IN_MEM:
6475 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006476 // Change the floating point control register to use "round towards zero"
6477 // mode when truncating to an integer value.
6478 MachineFunction *F = BB->getParent();
6479 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6480 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6481
6482 // Load the old value of the high byte of the control word...
6483 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006484 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006485 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6486
6487 // Set the high part to be round to zero...
6488 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6489 .addImm(0xC7F);
6490
6491 // Reload the modified control word now...
6492 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6493
6494 // Restore the memory image of control word to original value
6495 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6496 .addReg(OldCW);
6497
6498 // Get the X86 opcode to use.
6499 unsigned Opc;
6500 switch (MI->getOpcode()) {
6501 default: assert(0 && "illegal opcode!");
6502 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6503 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6504 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6505 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6506 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6507 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006508 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6509 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6510 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006511 }
6512
6513 X86AddressMode AM;
6514 MachineOperand &Op = MI->getOperand(0);
6515 if (Op.isRegister()) {
6516 AM.BaseType = X86AddressMode::RegBase;
6517 AM.Base.Reg = Op.getReg();
6518 } else {
6519 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006520 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006521 }
6522 Op = MI->getOperand(1);
6523 if (Op.isImmediate())
6524 AM.Scale = Op.getImm();
6525 Op = MI->getOperand(2);
6526 if (Op.isImmediate())
6527 AM.IndexReg = Op.getImm();
6528 Op = MI->getOperand(3);
6529 if (Op.isGlobalAddress()) {
6530 AM.GV = Op.getGlobal();
6531 } else {
6532 AM.Disp = Op.getImm();
6533 }
6534 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6535 .addReg(MI->getOperand(4).getReg());
6536
6537 // Reload the original control word now.
6538 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6539
Dan Gohman221a4372008-07-07 23:14:23 +00006540 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006541 return BB;
6542 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006543 case X86::ATOMAND32:
6544 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006545 X86::AND32ri, X86::MOV32rm,
6546 X86::LCMPXCHG32, X86::MOV32rr,
6547 X86::NOT32r, X86::EAX,
6548 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006549 case X86::ATOMOR32:
6550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006551 X86::OR32ri, X86::MOV32rm,
6552 X86::LCMPXCHG32, X86::MOV32rr,
6553 X86::NOT32r, X86::EAX,
6554 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006555 case X86::ATOMXOR32:
6556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006557 X86::XOR32ri, X86::MOV32rm,
6558 X86::LCMPXCHG32, X86::MOV32rr,
6559 X86::NOT32r, X86::EAX,
6560 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006561 case X86::ATOMNAND32:
6562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006563 X86::AND32ri, X86::MOV32rm,
6564 X86::LCMPXCHG32, X86::MOV32rr,
6565 X86::NOT32r, X86::EAX,
6566 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006567 case X86::ATOMMIN32:
6568 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6569 case X86::ATOMMAX32:
6570 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6571 case X86::ATOMUMIN32:
6572 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6573 case X86::ATOMUMAX32:
6574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006575
6576 case X86::ATOMAND16:
6577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6578 X86::AND16ri, X86::MOV16rm,
6579 X86::LCMPXCHG16, X86::MOV16rr,
6580 X86::NOT16r, X86::AX,
6581 X86::GR16RegisterClass);
6582 case X86::ATOMOR16:
6583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6584 X86::OR16ri, X86::MOV16rm,
6585 X86::LCMPXCHG16, X86::MOV16rr,
6586 X86::NOT16r, X86::AX,
6587 X86::GR16RegisterClass);
6588 case X86::ATOMXOR16:
6589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6590 X86::XOR16ri, X86::MOV16rm,
6591 X86::LCMPXCHG16, X86::MOV16rr,
6592 X86::NOT16r, X86::AX,
6593 X86::GR16RegisterClass);
6594 case X86::ATOMNAND16:
6595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6596 X86::AND16ri, X86::MOV16rm,
6597 X86::LCMPXCHG16, X86::MOV16rr,
6598 X86::NOT16r, X86::AX,
6599 X86::GR16RegisterClass, true);
6600 case X86::ATOMMIN16:
6601 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6602 case X86::ATOMMAX16:
6603 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6604 case X86::ATOMUMIN16:
6605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6606 case X86::ATOMUMAX16:
6607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6608
6609 case X86::ATOMAND8:
6610 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6611 X86::AND8ri, X86::MOV8rm,
6612 X86::LCMPXCHG8, X86::MOV8rr,
6613 X86::NOT8r, X86::AL,
6614 X86::GR8RegisterClass);
6615 case X86::ATOMOR8:
6616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6617 X86::OR8ri, X86::MOV8rm,
6618 X86::LCMPXCHG8, X86::MOV8rr,
6619 X86::NOT8r, X86::AL,
6620 X86::GR8RegisterClass);
6621 case X86::ATOMXOR8:
6622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6623 X86::XOR8ri, X86::MOV8rm,
6624 X86::LCMPXCHG8, X86::MOV8rr,
6625 X86::NOT8r, X86::AL,
6626 X86::GR8RegisterClass);
6627 case X86::ATOMNAND8:
6628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6629 X86::AND8ri, X86::MOV8rm,
6630 X86::LCMPXCHG8, X86::MOV8rr,
6631 X86::NOT8r, X86::AL,
6632 X86::GR8RegisterClass, true);
6633 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006634 case X86::ATOMAND64:
6635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6636 X86::AND64ri32, X86::MOV64rm,
6637 X86::LCMPXCHG64, X86::MOV64rr,
6638 X86::NOT64r, X86::RAX,
6639 X86::GR64RegisterClass);
6640 case X86::ATOMOR64:
6641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6642 X86::OR64ri32, X86::MOV64rm,
6643 X86::LCMPXCHG64, X86::MOV64rr,
6644 X86::NOT64r, X86::RAX,
6645 X86::GR64RegisterClass);
6646 case X86::ATOMXOR64:
6647 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6648 X86::XOR64ri32, X86::MOV64rm,
6649 X86::LCMPXCHG64, X86::MOV64rr,
6650 X86::NOT64r, X86::RAX,
6651 X86::GR64RegisterClass);
6652 case X86::ATOMNAND64:
6653 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6654 X86::AND64ri32, X86::MOV64rm,
6655 X86::LCMPXCHG64, X86::MOV64rr,
6656 X86::NOT64r, X86::RAX,
6657 X86::GR64RegisterClass, true);
6658 case X86::ATOMMIN64:
6659 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6660 case X86::ATOMMAX64:
6661 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6662 case X86::ATOMUMIN64:
6663 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6664 case X86::ATOMUMAX64:
6665 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006666 }
6667}
6668
6669//===----------------------------------------------------------------------===//
6670// X86 Optimization Hooks
6671//===----------------------------------------------------------------------===//
6672
Dan Gohman8181bd12008-07-27 21:46:04 +00006673void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006674 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006675 APInt &KnownZero,
6676 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006677 const SelectionDAG &DAG,
6678 unsigned Depth) const {
6679 unsigned Opc = Op.getOpcode();
6680 assert((Opc >= ISD::BUILTIN_OP_END ||
6681 Opc == ISD::INTRINSIC_WO_CHAIN ||
6682 Opc == ISD::INTRINSIC_W_CHAIN ||
6683 Opc == ISD::INTRINSIC_VOID) &&
6684 "Should use MaskedValueIsZero if you don't know whether Op"
6685 " is a target node!");
6686
Dan Gohman1d79e432008-02-13 23:07:24 +00006687 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006688 switch (Opc) {
6689 default: break;
6690 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006691 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6692 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006693 break;
6694 }
6695}
6696
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006697/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006698/// node is a GlobalAddress + offset.
6699bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6700 GlobalValue* &GA, int64_t &Offset) const{
6701 if (N->getOpcode() == X86ISD::Wrapper) {
6702 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006703 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6704 return true;
6705 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006706 }
Evan Chengef7be082008-05-12 19:56:52 +00006707 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006708}
6709
Evan Chengef7be082008-05-12 19:56:52 +00006710static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6711 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006712 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006713 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006714 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006715 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006716 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006717 return false;
6718}
6719
Dan Gohman8181bd12008-07-27 21:46:04 +00006720static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006721 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006722 SDNode *&Base,
6723 SelectionDAG &DAG, MachineFrameInfo *MFI,
6724 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006725 Base = NULL;
6726 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006727 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006728 if (Idx.getOpcode() == ISD::UNDEF) {
6729 if (!Base)
6730 return false;
6731 continue;
6732 }
6733
Dan Gohman8181bd12008-07-27 21:46:04 +00006734 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00006735 if (!Elt.getNode() ||
6736 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006737 return false;
6738 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006739 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00006740 if (Base->getOpcode() == ISD::UNDEF)
6741 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006742 continue;
6743 }
6744 if (Elt.getOpcode() == ISD::UNDEF)
6745 continue;
6746
Gabor Greif1c80d112008-08-28 21:40:38 +00006747 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006748 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006749 return false;
6750 }
6751 return true;
6752}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006753
6754/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6755/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6756/// if the load addresses are consecutive, non-overlapping, and in the right
6757/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006758static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006759 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006760 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006761 MVT VT = N->getValueType(0);
6762 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006763 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006764 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006765 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006766 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6767 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006768 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006769
Dan Gohman11821702007-07-27 17:16:43 +00006770 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00006771 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006772 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006773 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006774 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6775 LD->getSrcValueOffset(), LD->isVolatile(),
6776 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006777}
6778
Evan Chengb6290462008-05-12 23:04:07 +00006779/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006780static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006781 const X86Subtarget *Subtarget,
6782 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006783 unsigned NumOps = N->getNumOperands();
6784
Evan Chenge9b9c672008-05-09 21:53:03 +00006785 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006786 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006787 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006788
Duncan Sands92c43912008-06-06 12:08:01 +00006789 MVT VT = N->getValueType(0);
6790 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006791 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6792 // We are looking for load i64 and zero extend. We want to transform
6793 // it before legalizer has a chance to expand it. Also look for i64
6794 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006795 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006796 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006797 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006798 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006799 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006800
6801 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00006802 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00006803 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006804 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006805 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00006806 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00006807 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006808 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006809 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006810
6811 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006812 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006813
6814 // Load must not be an extload.
6815 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006816 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006817
Evan Chenge9b9c672008-05-09 21:53:03 +00006818 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6819}
6820
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006821/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006822static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006823 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006824 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006825
6826 // If we have SSE[12] support, try to form min/max nodes.
6827 if (Subtarget->hasSSE2() &&
6828 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6829 if (Cond.getOpcode() == ISD::SETCC) {
6830 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006831 SDValue LHS = N->getOperand(1);
6832 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006833 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6834
6835 unsigned Opcode = 0;
6836 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6837 switch (CC) {
6838 default: break;
6839 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6840 case ISD::SETULE:
6841 case ISD::SETLE:
6842 if (!UnsafeFPMath) break;
6843 // FALL THROUGH.
6844 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6845 case ISD::SETLT:
6846 Opcode = X86ISD::FMIN;
6847 break;
6848
6849 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6850 case ISD::SETUGT:
6851 case ISD::SETGT:
6852 if (!UnsafeFPMath) break;
6853 // FALL THROUGH.
6854 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6855 case ISD::SETGE:
6856 Opcode = X86ISD::FMAX;
6857 break;
6858 }
6859 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6860 switch (CC) {
6861 default: break;
6862 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6863 case ISD::SETUGT:
6864 case ISD::SETGT:
6865 if (!UnsafeFPMath) break;
6866 // FALL THROUGH.
6867 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6868 case ISD::SETGE:
6869 Opcode = X86ISD::FMIN;
6870 break;
6871
6872 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6873 case ISD::SETULE:
6874 case ISD::SETLE:
6875 if (!UnsafeFPMath) break;
6876 // FALL THROUGH.
6877 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6878 case ISD::SETLT:
6879 Opcode = X86ISD::FMAX;
6880 break;
6881 }
6882 }
6883
6884 if (Opcode)
6885 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6886 }
6887
6888 }
6889
Dan Gohman8181bd12008-07-27 21:46:04 +00006890 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006891}
6892
Chris Lattnerce84ae42008-02-22 02:09:43 +00006893/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006894static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006895 const X86Subtarget *Subtarget) {
6896 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6897 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006898 // A preferable solution to the general problem is to figure out the right
6899 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006900 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006901 if (St->getValue().getValueType().isVector() &&
6902 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006903 isa<LoadSDNode>(St->getValue()) &&
6904 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6905 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006906 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006907 LoadSDNode *Ld = 0;
6908 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006909 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00006910 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006911 // Must be a store of a load. We currently handle two cases: the load
6912 // is a direct child, and it's under an intervening TokenFactor. It is
6913 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006914 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006915 Ld = cast<LoadSDNode>(St->getChain());
6916 else if (St->getValue().hasOneUse() &&
6917 ChainVal->getOpcode() == ISD::TokenFactor) {
6918 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006919 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006920 TokenFactorIndex = i;
6921 Ld = cast<LoadSDNode>(St->getValue());
6922 } else
6923 Ops.push_back(ChainVal->getOperand(i));
6924 }
6925 }
6926 if (Ld) {
6927 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6928 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006929 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006930 Ld->getBasePtr(), Ld->getSrcValue(),
6931 Ld->getSrcValueOffset(), Ld->isVolatile(),
6932 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006933 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006934 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006935 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006936 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6937 Ops.size());
6938 }
6939 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6940 St->getSrcValue(), St->getSrcValueOffset(),
6941 St->isVolatile(), St->getAlignment());
6942 }
6943
6944 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006945 SDValue LoAddr = Ld->getBasePtr();
6946 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006947 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006948
Dan Gohman8181bd12008-07-27 21:46:04 +00006949 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006950 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6951 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006952 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006953 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6954 Ld->isVolatile(),
6955 MinAlign(Ld->getAlignment(), 4));
6956
Dan Gohman8181bd12008-07-27 21:46:04 +00006957 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006958 if (TokenFactorIndex != -1) {
6959 Ops.push_back(LoLd);
6960 Ops.push_back(HiLd);
6961 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6962 Ops.size());
6963 }
6964
6965 LoAddr = St->getBasePtr();
6966 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006967 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006968
Dan Gohman8181bd12008-07-27 21:46:04 +00006969 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006970 St->getSrcValue(), St->getSrcValueOffset(),
6971 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006972 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00006973 St->getSrcValue(),
6974 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00006975 St->isVolatile(),
6976 MinAlign(St->getAlignment(), 4));
6977 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006978 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006979 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006980 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006981}
6982
Chris Lattner470d5dc2008-01-25 06:14:17 +00006983/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6984/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006985static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006986 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6987 // F[X]OR(0.0, x) -> x
6988 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006989 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6990 if (C->getValueAPF().isPosZero())
6991 return N->getOperand(1);
6992 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6993 if (C->getValueAPF().isPosZero())
6994 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006995 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006996}
6997
6998/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006999static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007000 // FAND(0.0, x) -> 0.0
7001 // FAND(x, 0.0) -> 0.0
7002 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7003 if (C->getValueAPF().isPosZero())
7004 return N->getOperand(0);
7005 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7006 if (C->getValueAPF().isPosZero())
7007 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007008 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007009}
7010
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007011
Dan Gohman8181bd12008-07-27 21:46:04 +00007012SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007013 DAGCombinerInfo &DCI) const {
7014 SelectionDAG &DAG = DCI.DAG;
7015 switch (N->getOpcode()) {
7016 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007017 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7018 case ISD::BUILD_VECTOR:
7019 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007020 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007021 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007022 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007023 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7024 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007025 }
7026
Dan Gohman8181bd12008-07-27 21:46:04 +00007027 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007028}
7029
7030//===----------------------------------------------------------------------===//
7031// X86 Inline Assembly Support
7032//===----------------------------------------------------------------------===//
7033
7034/// getConstraintType - Given a constraint letter, return the type of
7035/// constraint it is for this target.
7036X86TargetLowering::ConstraintType
7037X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7038 if (Constraint.size() == 1) {
7039 switch (Constraint[0]) {
7040 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007041 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007042 case 'r':
7043 case 'R':
7044 case 'l':
7045 case 'q':
7046 case 'Q':
7047 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007048 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007049 case 'Y':
7050 return C_RegisterClass;
7051 default:
7052 break;
7053 }
7054 }
7055 return TargetLowering::getConstraintType(Constraint);
7056}
7057
Dale Johannesene99fc902008-01-29 02:21:21 +00007058/// LowerXConstraint - try to replace an X constraint, which matches anything,
7059/// with another that has more specific requirements based on the type of the
7060/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007061const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007062LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007063 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7064 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007065 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007066 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007067 return "Y";
7068 if (Subtarget->hasSSE1())
7069 return "x";
7070 }
7071
7072 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007073}
7074
Chris Lattnera531abc2007-08-25 00:47:38 +00007075/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7076/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007077void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007078 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007079 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007080 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007081 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007082
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007083 switch (Constraint) {
7084 default: break;
7085 case 'I':
7086 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007087 if (C->getZExtValue() <= 31) {
7088 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007089 break;
7090 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007091 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007092 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007093 case 'N':
7094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007095 if (C->getZExtValue() <= 255) {
7096 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007097 break;
7098 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007099 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007100 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007101 case 'i': {
7102 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007103 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007104 Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007105 break;
7106 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007107
7108 // If we are in non-pic codegen mode, we allow the address of a global (with
7109 // an optional displacement) to be used with 'i'.
7110 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7111 int64_t Offset = 0;
7112
7113 // Match either (GA) or (GA+C)
7114 if (GA) {
7115 Offset = GA->getOffset();
7116 } else if (Op.getOpcode() == ISD::ADD) {
7117 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7118 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7119 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007120 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007121 } else {
7122 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7123 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7124 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007125 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007126 else
7127 C = 0, GA = 0;
7128 }
7129 }
7130
7131 if (GA) {
7132 // If addressing this global requires a load (e.g. in PIC mode), we can't
7133 // match.
7134 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7135 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007136 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007137
7138 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7139 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007140 Result = Op;
7141 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007142 }
7143
7144 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007145 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007146 }
7147 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007148
Gabor Greif1c80d112008-08-28 21:40:38 +00007149 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007150 Ops.push_back(Result);
7151 return;
7152 }
7153 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007154}
7155
7156std::vector<unsigned> X86TargetLowering::
7157getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007158 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007159 if (Constraint.size() == 1) {
7160 // FIXME: not handling fp-stack yet!
7161 switch (Constraint[0]) { // GCC X86 Constraint Letters
7162 default: break; // Unknown constraint letter
7163 case 'A': // EAX/EDX
7164 if (VT == MVT::i32 || VT == MVT::i64)
7165 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7166 break;
7167 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7168 case 'Q': // Q_REGS
7169 if (VT == MVT::i32)
7170 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7171 else if (VT == MVT::i16)
7172 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7173 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007174 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007175 else if (VT == MVT::i64)
7176 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7177 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007178 }
7179 }
7180
7181 return std::vector<unsigned>();
7182}
7183
7184std::pair<unsigned, const TargetRegisterClass*>
7185X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007186 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007187 // First, see if this is a constraint that directly corresponds to an LLVM
7188 // register class.
7189 if (Constraint.size() == 1) {
7190 // GCC Constraint Letters
7191 switch (Constraint[0]) {
7192 default: break;
7193 case 'r': // GENERAL_REGS
7194 case 'R': // LEGACY_REGS
7195 case 'l': // INDEX_REGS
7196 if (VT == MVT::i64 && Subtarget->is64Bit())
7197 return std::make_pair(0U, X86::GR64RegisterClass);
7198 if (VT == MVT::i32)
7199 return std::make_pair(0U, X86::GR32RegisterClass);
7200 else if (VT == MVT::i16)
7201 return std::make_pair(0U, X86::GR16RegisterClass);
7202 else if (VT == MVT::i8)
7203 return std::make_pair(0U, X86::GR8RegisterClass);
7204 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007205 case 'f': // FP Stack registers.
7206 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7207 // value to the correct fpstack register class.
7208 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7209 return std::make_pair(0U, X86::RFP32RegisterClass);
7210 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7211 return std::make_pair(0U, X86::RFP64RegisterClass);
7212 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007213 case 'y': // MMX_REGS if MMX allowed.
7214 if (!Subtarget->hasMMX()) break;
7215 return std::make_pair(0U, X86::VR64RegisterClass);
7216 break;
7217 case 'Y': // SSE_REGS if SSE2 allowed
7218 if (!Subtarget->hasSSE2()) break;
7219 // FALL THROUGH.
7220 case 'x': // SSE_REGS if SSE1 allowed
7221 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007222
7223 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007224 default: break;
7225 // Scalar SSE types.
7226 case MVT::f32:
7227 case MVT::i32:
7228 return std::make_pair(0U, X86::FR32RegisterClass);
7229 case MVT::f64:
7230 case MVT::i64:
7231 return std::make_pair(0U, X86::FR64RegisterClass);
7232 // Vector types.
7233 case MVT::v16i8:
7234 case MVT::v8i16:
7235 case MVT::v4i32:
7236 case MVT::v2i64:
7237 case MVT::v4f32:
7238 case MVT::v2f64:
7239 return std::make_pair(0U, X86::VR128RegisterClass);
7240 }
7241 break;
7242 }
7243 }
7244
7245 // Use the default implementation in TargetLowering to convert the register
7246 // constraint into a member of a register class.
7247 std::pair<unsigned, const TargetRegisterClass*> Res;
7248 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7249
7250 // Not found as a standard register?
7251 if (Res.second == 0) {
7252 // GCC calls "st(0)" just plain "st".
7253 if (StringsEqualNoCase("{st}", Constraint)) {
7254 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007255 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007256 }
7257
7258 return Res;
7259 }
7260
7261 // Otherwise, check to see if this is a register class of the wrong value
7262 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7263 // turn into {ax},{dx}.
7264 if (Res.second->hasType(VT))
7265 return Res; // Correct type already, nothing to do.
7266
7267 // All of the single-register GCC register classes map their values onto
7268 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7269 // really want an 8-bit or 32-bit register, map to the appropriate register
7270 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007271 if (Res.second == X86::GR16RegisterClass) {
7272 if (VT == MVT::i8) {
7273 unsigned DestReg = 0;
7274 switch (Res.first) {
7275 default: break;
7276 case X86::AX: DestReg = X86::AL; break;
7277 case X86::DX: DestReg = X86::DL; break;
7278 case X86::CX: DestReg = X86::CL; break;
7279 case X86::BX: DestReg = X86::BL; break;
7280 }
7281 if (DestReg) {
7282 Res.first = DestReg;
7283 Res.second = Res.second = X86::GR8RegisterClass;
7284 }
7285 } else if (VT == MVT::i32) {
7286 unsigned DestReg = 0;
7287 switch (Res.first) {
7288 default: break;
7289 case X86::AX: DestReg = X86::EAX; break;
7290 case X86::DX: DestReg = X86::EDX; break;
7291 case X86::CX: DestReg = X86::ECX; break;
7292 case X86::BX: DestReg = X86::EBX; break;
7293 case X86::SI: DestReg = X86::ESI; break;
7294 case X86::DI: DestReg = X86::EDI; break;
7295 case X86::BP: DestReg = X86::EBP; break;
7296 case X86::SP: DestReg = X86::ESP; break;
7297 }
7298 if (DestReg) {
7299 Res.first = DestReg;
7300 Res.second = Res.second = X86::GR32RegisterClass;
7301 }
7302 } else if (VT == MVT::i64) {
7303 unsigned DestReg = 0;
7304 switch (Res.first) {
7305 default: break;
7306 case X86::AX: DestReg = X86::RAX; break;
7307 case X86::DX: DestReg = X86::RDX; break;
7308 case X86::CX: DestReg = X86::RCX; break;
7309 case X86::BX: DestReg = X86::RBX; break;
7310 case X86::SI: DestReg = X86::RSI; break;
7311 case X86::DI: DestReg = X86::RDI; break;
7312 case X86::BP: DestReg = X86::RBP; break;
7313 case X86::SP: DestReg = X86::RSP; break;
7314 }
7315 if (DestReg) {
7316 Res.first = DestReg;
7317 Res.second = Res.second = X86::GR64RegisterClass;
7318 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007319 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007320 } else if (Res.second == X86::FR32RegisterClass ||
7321 Res.second == X86::FR64RegisterClass ||
7322 Res.second == X86::VR128RegisterClass) {
7323 // Handle references to XMM physical registers that got mapped into the
7324 // wrong class. This can happen with constraints like {xmm0} where the
7325 // target independent register mapper will just pick the first match it can
7326 // find, ignoring the required type.
7327 if (VT == MVT::f32)
7328 Res.second = X86::FR32RegisterClass;
7329 else if (VT == MVT::f64)
7330 Res.second = X86::FR64RegisterClass;
7331 else if (X86::VR128RegisterClass->hasType(VT))
7332 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007333 }
7334
7335 return Res;
7336}