blob: f97bf0b3d6aa0a92b153ebf015c6a726401caf03 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattnerfd603822009-10-19 19:56:26 +000025#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000026
Jim Grosbach765c4d92010-09-15 22:13:23 +000027static unsigned getDPRSuperRegForSPR(unsigned Reg) {
28 switch (Reg) {
29 default:
30 assert(0 && "Unexpected register enum");
31 case ARM::S0: case ARM::S1: return ARM::D0;
32 case ARM::S2: case ARM::S3: return ARM::D1;
33 case ARM::S4: case ARM::S5: return ARM::D2;
34 case ARM::S6: case ARM::S7: return ARM::D3;
35 case ARM::S8: case ARM::S9: return ARM::D4;
36 case ARM::S10: case ARM::S11: return ARM::D5;
37 case ARM::S12: case ARM::S13: return ARM::D6;
38 case ARM::S14: case ARM::S15: return ARM::D7;
39 case ARM::S16: case ARM::S17: return ARM::D8;
40 case ARM::S18: case ARM::S19: return ARM::D9;
41 case ARM::S20: case ARM::S21: return ARM::D10;
42 case ARM::S22: case ARM::S23: return ARM::D11;
43 case ARM::S24: case ARM::S25: return ARM::D12;
44 case ARM::S26: case ARM::S27: return ARM::D13;
45 case ARM::S28: case ARM::S29: return ARM::D14;
46 case ARM::S30: case ARM::S31: return ARM::D15;
47 }
48}
49
Chris Lattnerd3740872010-04-04 05:04:31 +000050void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000051 // Check for MOVs and print canonical forms, instead.
52 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000053 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000054 const MCOperand &Dst = MI->getOperand(0);
55 const MCOperand &MO1 = MI->getOperand(1);
56 const MCOperand &MO2 = MI->getOperand(2);
57 const MCOperand &MO3 = MI->getOperand(3);
58
59 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000060 printSBitModifierOperand(MI, 6, O);
61 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000062
63 O << '\t' << getRegisterName(Dst.getReg())
64 << ", " << getRegisterName(MO1.getReg());
65
66 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
67 return;
68
69 O << ", ";
70
71 if (MO2.getReg()) {
72 O << getRegisterName(MO2.getReg());
73 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
74 } else {
75 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
76 }
77 return;
78 }
79
80 // A8.6.123 PUSH
81 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
82 MI->getOperand(0).getReg() == ARM::SP) {
83 const MCOperand &MO1 = MI->getOperand(2);
84 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
85 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000086 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000087 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000088 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000089 return;
90 }
91 }
92
93 // A8.6.122 POP
94 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
95 MI->getOperand(0).getReg() == ARM::SP) {
96 const MCOperand &MO1 = MI->getOperand(2);
97 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
98 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000099 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000100 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000101 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000102 return;
103 }
104 }
105
106 // A8.6.355 VPUSH
107 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
108 MI->getOperand(0).getReg() == ARM::SP) {
109 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000110 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +0000111 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000112 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000113 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000114 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000115 return;
116 }
117 }
118
119 // A8.6.354 VPOP
120 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
121 MI->getOperand(0).getReg() == ARM::SP) {
122 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000123 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000124 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000125 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000126 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000127 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000128 return;
129 }
130 }
131
Chris Lattner35c33bd2010-04-04 04:47:45 +0000132 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000133 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000134
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000135void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000136 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000137 const MCOperand &Op = MI->getOperand(OpNo);
138 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000139 unsigned Reg = Op.getReg();
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000140 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbach765c4d92010-09-15 22:13:23 +0000141 unsigned RegNum = getARMRegisterNumbering(Reg);
142 unsigned DReg = getDPRSuperRegForSPR(Reg);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000143 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000144 } else {
145 O << getRegisterName(Reg);
146 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000147 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000148 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000149 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000150 O << '#' << Op.getImm();
151 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000152 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
153 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000154 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000155 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000156 }
157}
Chris Lattner61d35c22009-10-19 21:21:39 +0000158
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000159static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000160 const MCAsmInfo *MAI) {
161 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000162 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000163 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000164
Chris Lattner61d35c22009-10-19 21:21:39 +0000165 unsigned Imm = ARM_AM::getSOImmValImm(V);
166 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000167
Chris Lattner61d35c22009-10-19 21:21:39 +0000168 // Print low-level immediate formation info, per
169 // A5.1.3: "Data-processing operands - Immediate".
170 if (Rot) {
171 O << "#" << Imm << ", " << Rot;
172 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000173 if (CommentStream)
174 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000175 } else {
176 O << "#" << Imm;
177 }
178}
179
180
181/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
182/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000183void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
184 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000185 const MCOperand &MO = MI->getOperand(OpNum);
186 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000187 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000188}
Chris Lattner084f87d2009-10-19 21:57:05 +0000189
Chris Lattner017d9472009-10-20 00:40:56 +0000190/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
191/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000192void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
193 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000194 // FIXME: REMOVE this method.
195 abort();
196}
197
198// so_reg is a 4-operand unit corresponding to register forms of the A5.1
199// "Addressing Mode 1 - Data-processing operands" forms. This includes:
200// REG 0 0 - e.g. R5
201// REG REG 0,SH_OPC - e.g. R5, ROR R3
202// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000203void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
204 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000205 const MCOperand &MO1 = MI->getOperand(OpNum);
206 const MCOperand &MO2 = MI->getOperand(OpNum+1);
207 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000208
Chris Lattner017d9472009-10-20 00:40:56 +0000209 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000210
Chris Lattner017d9472009-10-20 00:40:56 +0000211 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000212 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
213 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000214 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000215 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000216 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000217 } else if (ShOpc != ARM_AM::rrx) {
218 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000219 }
220}
Chris Lattner084f87d2009-10-19 21:57:05 +0000221
222
Chris Lattner35c33bd2010-04-04 04:47:45 +0000223void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
224 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000225 const MCOperand &MO1 = MI->getOperand(Op);
226 const MCOperand &MO2 = MI->getOperand(Op+1);
227 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000228
Chris Lattner084f87d2009-10-19 21:57:05 +0000229 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000230 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000231 return;
232 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000233
Chris Lattner084f87d2009-10-19 21:57:05 +0000234 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000235
Chris Lattner084f87d2009-10-19 21:57:05 +0000236 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000237 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000238 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000239 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
240 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000241 O << "]";
242 return;
243 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000244
Chris Lattner084f87d2009-10-19 21:57:05 +0000245 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000246 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
247 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000248
Chris Lattner084f87d2009-10-19 21:57:05 +0000249 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
250 O << ", "
251 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
252 << " #" << ShImm;
253 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000254}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000255
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000257 unsigned OpNum,
258 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000259 const MCOperand &MO1 = MI->getOperand(OpNum);
260 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000261
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 if (!MO1.getReg()) {
263 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000264 O << '#'
265 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
266 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000267 return;
268 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000269
Johnny Chen9e088762010-03-17 17:52:21 +0000270 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
271 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000272
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000273 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
274 O << ", "
275 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
276 << " #" << ShImm;
277}
278
Chris Lattner35c33bd2010-04-04 04:47:45 +0000279void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
280 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281 const MCOperand &MO1 = MI->getOperand(OpNum);
282 const MCOperand &MO2 = MI->getOperand(OpNum+1);
283 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000284
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000285 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000286
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287 if (MO2.getReg()) {
288 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
289 << getRegisterName(MO2.getReg()) << ']';
290 return;
291 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000292
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000293 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
294 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000295 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
296 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000297 O << ']';
298}
299
300void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000301 unsigned OpNum,
302 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000303 const MCOperand &MO1 = MI->getOperand(OpNum);
304 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000305
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306 if (MO1.getReg()) {
307 O << (char)ARM_AM::getAM3Op(MO2.getImm())
308 << getRegisterName(MO1.getReg());
309 return;
310 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000313 O << '#'
314 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
315 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000316}
317
Chris Lattnere306d8d2009-10-19 22:09:23 +0000318
319void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000320 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000321 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000322 const MCOperand &MO2 = MI->getOperand(OpNum+1);
323 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000324 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000325 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000326 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000327 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
328 if (Mode == ARM_AM::ia)
329 O << ".w";
330 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000331 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000332 }
333}
334
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000335void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000336 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337 const char *Modifier) {
338 const MCOperand &MO1 = MI->getOperand(OpNum);
339 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000340
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000342 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000343 return;
344 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000345
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000346 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000347
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000348 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
349 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000350 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000351 << ImmOffs*4;
352 }
353 O << "]";
354}
355
Chris Lattner35c33bd2010-04-04 04:47:45 +0000356void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
357 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000358 const MCOperand &MO1 = MI->getOperand(OpNum);
359 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000360
Bob Wilson226036e2010-03-20 22:13:40 +0000361 O << "[" << getRegisterName(MO1.getReg());
362 if (MO2.getImm()) {
363 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000364 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000365 }
Bob Wilson226036e2010-03-20 22:13:40 +0000366 O << "]";
367}
368
369void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000370 unsigned OpNum,
371 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000372 const MCOperand &MO = MI->getOperand(OpNum);
373 if (MO.getReg() == 0)
374 O << "!";
375 else
376 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000377}
378
379void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000380 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000381 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000382 // All instructions using addrmodepc are pseudos and should have been
383 // handled explicitly in printInstructionThroughMCStreamer(). If one got
384 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000385 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000386}
387
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000388void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
389 unsigned OpNum,
390 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000391 const MCOperand &MO = MI->getOperand(OpNum);
392 uint32_t v = ~MO.getImm();
393 int32_t lsb = CountTrailingZeros_32(v);
394 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
395 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
396 O << '#' << lsb << ", #" << width;
397}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000398
Johnny Chen1adc40c2010-08-12 20:46:17 +0000399void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
400 raw_ostream &O) {
401 unsigned val = MI->getOperand(OpNum).getImm();
402 O << ARM_MB::MemBOptToString(val);
403}
404
Bob Wilson22f5dc72010-08-16 18:27:34 +0000405void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000406 raw_ostream &O) {
407 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
408 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
409 switch (Opc) {
410 case ARM_AM::no_shift:
411 return;
412 case ARM_AM::lsl:
413 O << ", lsl #";
414 break;
415 case ARM_AM::asr:
416 O << ", asr #";
417 break;
418 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000419 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000420 }
421 O << ARM_AM::getSORegOffset(ShiftOp);
422}
423
Chris Lattner35c33bd2010-04-04 04:47:45 +0000424void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
425 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000426 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000427 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
428 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000429 O << getRegisterName(MI->getOperand(i).getReg());
430 }
431 O << "}";
432}
Chris Lattner4d152222009-10-19 22:23:04 +0000433
Chris Lattner35c33bd2010-04-04 04:47:45 +0000434void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
435 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000436 const MCOperand &Op = MI->getOperand(OpNum);
437 unsigned option = Op.getImm();
438 unsigned mode = option & 31;
439 bool changemode = option >> 5 & 1;
440 unsigned AIF = option >> 6 & 7;
441 unsigned imod = option >> 9 & 3;
442 if (imod == 2)
443 O << "ie";
444 else if (imod == 3)
445 O << "id";
446 O << '\t';
447 if (imod > 1) {
448 if (AIF & 4) O << 'a';
449 if (AIF & 2) O << 'i';
450 if (AIF & 1) O << 'f';
451 if (AIF > 0 && changemode) O << ", ";
452 }
453 if (changemode)
454 O << '#' << mode;
455}
456
Chris Lattner35c33bd2010-04-04 04:47:45 +0000457void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
458 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000459 const MCOperand &Op = MI->getOperand(OpNum);
460 unsigned Mask = Op.getImm();
461 if (Mask) {
462 O << '_';
463 if (Mask & 8) O << 'f';
464 if (Mask & 4) O << 's';
465 if (Mask & 2) O << 'x';
466 if (Mask & 1) O << 'c';
467 }
468}
469
Chris Lattner35c33bd2010-04-04 04:47:45 +0000470void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
471 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000472 const MCOperand &Op = MI->getOperand(OpNum);
473 O << '#';
474 if (Op.getImm() < 0)
475 O << '-' << (-Op.getImm() - 1);
476 else
477 O << Op.getImm();
478}
479
Chris Lattner35c33bd2010-04-04 04:47:45 +0000480void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
481 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000482 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
483 if (CC != ARMCC::AL)
484 O << ARMCondCodeToString(CC);
485}
486
Jim Grosbach15d78982010-09-14 22:27:15 +0000487void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000488 unsigned OpNum,
489 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000490 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
491 O << ARMCondCodeToString(CC);
492}
493
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
495 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000496 if (MI->getOperand(OpNum).getReg()) {
497 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
498 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000499 O << 's';
500 }
501}
502
503
Chris Lattner4d152222009-10-19 22:23:04 +0000504
Chris Lattnera70e6442009-10-19 22:33:05 +0000505void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000506 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000507 const char *Modifier) {
508 // FIXME: remove this.
509 abort();
510}
Chris Lattner4d152222009-10-19 22:23:04 +0000511
Chris Lattner35c33bd2010-04-04 04:47:45 +0000512void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
513 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000514 O << MI->getOperand(OpNum).getImm();
515}
516
517
Chris Lattner35c33bd2010-04-04 04:47:45 +0000518void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
519 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000520 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000521}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000525 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000526}
Johnny Chen9e088762010-03-17 17:52:21 +0000527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
529 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000530 // (3 - the number of trailing zeros) is the number of then / else.
531 unsigned Mask = MI->getOperand(OpNum).getImm();
532 unsigned CondBit0 = Mask >> 4 & 1;
533 unsigned NumTZ = CountTrailingZeros_32(Mask);
534 assert(NumTZ <= 3 && "Invalid IT mask!");
535 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
536 bool T = ((Mask >> Pos) & 1) == CondBit0;
537 if (T)
538 O << 't';
539 else
540 O << 'e';
541 }
542}
543
Chris Lattner35c33bd2010-04-04 04:47:45 +0000544void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
545 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000546 const MCOperand &MO1 = MI->getOperand(Op);
547 const MCOperand &MO2 = MI->getOperand(Op+1);
548 O << "[" << getRegisterName(MO1.getReg());
549 O << ", " << getRegisterName(MO2.getReg()) << "]";
550}
551
552void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000553 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000554 unsigned Scale) {
555 const MCOperand &MO1 = MI->getOperand(Op);
556 const MCOperand &MO2 = MI->getOperand(Op+1);
557 const MCOperand &MO3 = MI->getOperand(Op+2);
558
559 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000560 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000561 return;
562 }
563
564 O << "[" << getRegisterName(MO1.getReg());
565 if (MO3.getReg())
566 O << ", " << getRegisterName(MO3.getReg());
567 else if (unsigned ImmOffs = MO2.getImm())
568 O << ", #" << ImmOffs * Scale;
569 O << "]";
570}
571
Chris Lattner35c33bd2010-04-04 04:47:45 +0000572void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
573 raw_ostream &O) {
574 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000575}
576
Chris Lattner35c33bd2010-04-04 04:47:45 +0000577void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
578 raw_ostream &O) {
579 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000580}
581
Chris Lattner35c33bd2010-04-04 04:47:45 +0000582void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
583 raw_ostream &O) {
584 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000585}
586
Chris Lattner35c33bd2010-04-04 04:47:45 +0000587void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
588 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000589 const MCOperand &MO1 = MI->getOperand(Op);
590 const MCOperand &MO2 = MI->getOperand(Op+1);
591 O << "[" << getRegisterName(MO1.getReg());
592 if (unsigned ImmOffs = MO2.getImm())
593 O << ", #" << ImmOffs*4;
594 O << "]";
595}
596
Chris Lattner35c33bd2010-04-04 04:47:45 +0000597void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
598 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000599 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
600 if (MI->getOpcode() == ARM::t2TBH)
601 O << ", lsl #1";
602 O << ']';
603}
604
605// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
606// register with shift forms.
607// REG 0 0 - e.g. R5
608// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000609void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
610 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000611 const MCOperand &MO1 = MI->getOperand(OpNum);
612 const MCOperand &MO2 = MI->getOperand(OpNum+1);
613
614 unsigned Reg = MO1.getReg();
615 O << getRegisterName(Reg);
616
617 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000618 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000619 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
620 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
621 if (ShOpc != ARM_AM::rrx)
622 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000623}
624
625void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000626 unsigned OpNum,
627 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000628 const MCOperand &MO1 = MI->getOperand(OpNum);
629 const MCOperand &MO2 = MI->getOperand(OpNum+1);
630
631 O << "[" << getRegisterName(MO1.getReg());
632
633 unsigned OffImm = MO2.getImm();
634 if (OffImm) // Don't print +0.
635 O << ", #" << OffImm;
636 O << "]";
637}
638
639void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000640 unsigned OpNum,
641 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000642 const MCOperand &MO1 = MI->getOperand(OpNum);
643 const MCOperand &MO2 = MI->getOperand(OpNum+1);
644
645 O << "[" << getRegisterName(MO1.getReg());
646
647 int32_t OffImm = (int32_t)MO2.getImm();
648 // Don't print +0.
649 if (OffImm < 0)
650 O << ", #-" << -OffImm;
651 else if (OffImm > 0)
652 O << ", #" << OffImm;
653 O << "]";
654}
655
656void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000657 unsigned OpNum,
658 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000659 const MCOperand &MO1 = MI->getOperand(OpNum);
660 const MCOperand &MO2 = MI->getOperand(OpNum+1);
661
662 O << "[" << getRegisterName(MO1.getReg());
663
664 int32_t OffImm = (int32_t)MO2.getImm() / 4;
665 // Don't print +0.
666 if (OffImm < 0)
667 O << ", #-" << -OffImm * 4;
668 else if (OffImm > 0)
669 O << ", #" << OffImm * 4;
670 O << "]";
671}
672
673void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000674 unsigned OpNum,
675 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000676 const MCOperand &MO1 = MI->getOperand(OpNum);
677 int32_t OffImm = (int32_t)MO1.getImm();
678 // Don't print +0.
679 if (OffImm < 0)
680 O << "#-" << -OffImm;
681 else if (OffImm > 0)
682 O << "#" << OffImm;
683}
684
685void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000686 unsigned OpNum,
687 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000688 const MCOperand &MO1 = MI->getOperand(OpNum);
689 int32_t OffImm = (int32_t)MO1.getImm() / 4;
690 // Don't print +0.
691 if (OffImm < 0)
692 O << "#-" << -OffImm * 4;
693 else if (OffImm > 0)
694 O << "#" << OffImm * 4;
695}
696
697void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000698 unsigned OpNum,
699 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000700 const MCOperand &MO1 = MI->getOperand(OpNum);
701 const MCOperand &MO2 = MI->getOperand(OpNum+1);
702 const MCOperand &MO3 = MI->getOperand(OpNum+2);
703
704 O << "[" << getRegisterName(MO1.getReg());
705
706 assert(MO2.getReg() && "Invalid so_reg load / store address!");
707 O << ", " << getRegisterName(MO2.getReg());
708
709 unsigned ShAmt = MO3.getImm();
710 if (ShAmt) {
711 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
712 O << ", lsl #" << ShAmt;
713 }
714 O << "]";
715}
716
Chris Lattner35c33bd2010-04-04 04:47:45 +0000717void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
718 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000719 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000720}
721
Chris Lattner35c33bd2010-04-04 04:47:45 +0000722void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
723 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000724 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000725}
726
Bob Wilson1a913ed2010-06-11 21:34:50 +0000727void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
728 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000729 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
730 unsigned EltBits;
731 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000732 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000733}