blob: 50ec370d7ffe93d642746f8f9c5c99138052b2a9 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Eric Christopherab695882010-07-21 22:26:11 +000029#include "llvm/CodeGen/Analysis.h"
30#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/CodeGen/MachineConstantPool.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000036#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher038fea52010-08-17 00:46:57 +000050static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000051DisableARMFastISel("disable-arm-fast-isel",
52 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000053 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000054
Eric Christopherab695882010-07-21 22:26:11 +000055namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000056
Eric Christopher0d581222010-11-19 22:30:02 +000057 // All possible address modes, plus some.
58 typedef struct Address {
59 enum {
60 RegBase,
61 FrameIndexBase
62 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000063
Eric Christopher0d581222010-11-19 22:30:02 +000064 union {
65 unsigned Reg;
66 int FI;
67 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000068
Eric Christopher0d581222010-11-19 22:30:02 +000069 int Offset;
70 unsigned Scale;
71 unsigned PlusReg;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 // Innocuous defaults for our address.
74 Address()
75 : BaseType(RegBase), Offset(0), Scale(0), PlusReg(0) {
76 Base.Reg = 0;
77 }
78 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000079
80class ARMFastISel : public FastISel {
81
82 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
83 /// make the right decision when generating code for different targets.
84 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000085 const TargetMachine &TM;
86 const TargetInstrInfo &TII;
87 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000088 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000089
Eric Christopher8cf6c602010-09-29 22:24:45 +000090 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000091 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000093
Eric Christopherab695882010-07-21 22:26:11 +000094 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000095 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000096 : FastISel(funcInfo),
97 TM(funcInfo.MF->getTarget()),
98 TII(*TM.getInstrInfo()),
99 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000100 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000101 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +0000102 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000103 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000104 }
105
Eric Christophercb592292010-08-20 00:20:31 +0000106 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000107 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC);
109 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill);
112 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill);
116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
124 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 unsigned Op1, bool Op1IsKill,
131 uint64_t Imm);
132 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
133 unsigned Op0, bool Op0IsKill,
134 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000135
Eric Christophercb592292010-08-20 00:20:31 +0000136 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000137 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000138 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000139 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000140
141 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000142
Eric Christopher83007122010-08-23 21:44:12 +0000143 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000144 private:
Eric Christopher17787722010-10-21 21:47:51 +0000145 bool SelectLoad(const Instruction *I);
146 bool SelectStore(const Instruction *I);
147 bool SelectBranch(const Instruction *I);
148 bool SelectCmp(const Instruction *I);
149 bool SelectFPExt(const Instruction *I);
150 bool SelectFPTrunc(const Instruction *I);
151 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
152 bool SelectSIToFP(const Instruction *I);
153 bool SelectFPToSI(const Instruction *I);
154 bool SelectSDiv(const Instruction *I);
155 bool SelectSRem(const Instruction *I);
156 bool SelectCall(const Instruction *I);
157 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000158 bool SelectRet(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000159
Eric Christopher83007122010-08-23 21:44:12 +0000160 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000161 private:
Duncan Sands1440e8b2010-11-03 11:35:31 +0000162 bool isTypeLegal(const Type *Ty, MVT &VT);
163 bool isLoadTypeLegal(const Type *Ty, MVT &VT);
Eric Christopher0d581222010-11-19 22:30:02 +0000164 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
165 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
166 bool ARMComputeAddress(const Value *Obj, Address &Addr);
167 void ARMSimplifyAddress(Address &Addr, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000168 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000169 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000170 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000171 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000172 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000173
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000174 // Call handling routines.
175 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000176 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
177 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000178 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000179 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000180 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000181 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000182 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
183 SmallVectorImpl<unsigned> &RegArgs,
184 CallingConv::ID CC,
185 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000186 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000187 const Instruction *I, CallingConv::ID CC,
188 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000189 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000190
191 // OptionalDef handling routines.
192 private:
Eric Christopher456144e2010-08-19 00:37:05 +0000193 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
194 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
195};
Eric Christopherab695882010-07-21 22:26:11 +0000196
197} // end anonymous namespace
198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000200
Eric Christopher456144e2010-08-19 00:37:05 +0000201// DefinesOptionalPredicate - This is different from DefinesPredicate in that
202// we don't care about implicit defs here, just places we'll need to add a
203// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
204bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
205 const TargetInstrDesc &TID = MI->getDesc();
206 if (!TID.hasOptionalDef())
207 return false;
208
209 // Look to see if our OptionalDef is defining CPSR or CCR.
210 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
211 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000212 if (!MO.isReg() || !MO.isDef()) continue;
213 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000214 *CPSR = true;
215 }
216 return true;
217}
218
219// If the machine is predicable go ahead and add the predicate operands, if
220// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000221// TODO: If we want to support thumb1 then we'll need to deal with optional
222// CPSR defs that need to be added before the remaining operands. See s_cc_out
223// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000224const MachineInstrBuilder &
225ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
226 MachineInstr *MI = &*MIB;
227
228 // Do we use a predicate?
229 if (TII.isPredicable(MI))
230 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000231
Eric Christopher456144e2010-08-19 00:37:05 +0000232 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
233 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000234 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000235 if (DefinesOptionalPredicate(MI, &CPSR)) {
236 if (CPSR)
237 AddDefaultT1CC(MIB);
238 else
239 AddDefaultCC(MIB);
240 }
241 return MIB;
242}
243
Eric Christopher0fe7d542010-08-17 01:25:29 +0000244unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
245 const TargetRegisterClass* RC) {
246 unsigned ResultReg = createResultReg(RC);
247 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
248
Eric Christopher456144e2010-08-19 00:37:05 +0000249 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000250 return ResultReg;
251}
252
253unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
254 const TargetRegisterClass *RC,
255 unsigned Op0, bool Op0IsKill) {
256 unsigned ResultReg = createResultReg(RC);
257 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
258
259 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000260 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000261 .addReg(Op0, Op0IsKill * RegState::Kill));
262 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000263 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000264 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000265 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000266 TII.get(TargetOpcode::COPY), ResultReg)
267 .addReg(II.ImplicitDefs[0]));
268 }
269 return ResultReg;
270}
271
272unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
273 const TargetRegisterClass *RC,
274 unsigned Op0, bool Op0IsKill,
275 unsigned Op1, bool Op1IsKill) {
276 unsigned ResultReg = createResultReg(RC);
277 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
278
279 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000280 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000281 .addReg(Op0, Op0IsKill * RegState::Kill)
282 .addReg(Op1, Op1IsKill * RegState::Kill));
283 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000284 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000285 .addReg(Op0, Op0IsKill * RegState::Kill)
286 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288 TII.get(TargetOpcode::COPY), ResultReg)
289 .addReg(II.ImplicitDefs[0]));
290 }
291 return ResultReg;
292}
293
294unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
295 const TargetRegisterClass *RC,
296 unsigned Op0, bool Op0IsKill,
297 uint64_t Imm) {
298 unsigned ResultReg = createResultReg(RC);
299 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
300
301 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill)
304 .addImm(Imm));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill)
308 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 TII.get(TargetOpcode::COPY), ResultReg)
311 .addReg(II.ImplicitDefs[0]));
312 }
313 return ResultReg;
314}
315
316unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
317 const TargetRegisterClass *RC,
318 unsigned Op0, bool Op0IsKill,
319 const ConstantFP *FPImm) {
320 unsigned ResultReg = createResultReg(RC);
321 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
322
323 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addFPImm(FPImm));
327 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 TII.get(TargetOpcode::COPY), ResultReg)
333 .addReg(II.ImplicitDefs[0]));
334 }
335 return ResultReg;
336}
337
338unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
339 const TargetRegisterClass *RC,
340 unsigned Op0, bool Op0IsKill,
341 unsigned Op1, bool Op1IsKill,
342 uint64_t Imm) {
343 unsigned ResultReg = createResultReg(RC);
344 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
345
346 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addImm(Imm));
351 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000357 TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(II.ImplicitDefs[0]));
359 }
360 return ResultReg;
361}
362
363unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
364 const TargetRegisterClass *RC,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
367 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000368
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addImm(Imm));
372 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 TII.get(TargetOpcode::COPY), ResultReg)
377 .addReg(II.ImplicitDefs[0]));
378 }
379 return ResultReg;
380}
381
382unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
383 unsigned Op0, bool Op0IsKill,
384 uint32_t Idx) {
385 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
386 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
387 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000388 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389 DL, TII.get(TargetOpcode::COPY), ResultReg)
390 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
391 return ResultReg;
392}
393
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000394// TODO: Don't worry about 64-bit now, but when this is fixed remove the
395// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000396unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000397 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000398
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000399 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
401 TII.get(ARM::VMOVRS), MoveReg)
402 .addReg(SrcReg));
403 return MoveReg;
404}
405
406unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000407 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000408
Eric Christopheraa3ace12010-09-09 20:49:25 +0000409 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000411 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000412 .addReg(SrcReg));
413 return MoveReg;
414}
415
Eric Christopher9ed58df2010-09-09 00:19:41 +0000416// For double width floating point we need to materialize two constants
417// (the high and the low) into integer registers then use a move to get
418// the combined constant into an FP reg.
419unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
420 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000421 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000422
Eric Christopher9ed58df2010-09-09 00:19:41 +0000423 // This checks to see if we can use VFP3 instructions to materialize
424 // a constant, otherwise we have to go through the constant pool.
425 if (TLI.isFPImmLegal(Val, VT)) {
426 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
427 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
429 DestReg)
430 .addFPImm(CFP));
431 return DestReg;
432 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000433
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000434 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000435 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000436
Eric Christopher238bb162010-09-09 23:50:00 +0000437 // MachineConstantPool wants an explicit alignment.
438 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
439 if (Align == 0) {
440 // TODO: Figure out if this is correct.
441 Align = TD.getTypeAllocSize(CFP->getType());
442 }
443 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
444 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
445 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000446
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000447 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
449 DestReg)
450 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000451 .addReg(0));
452 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000453}
454
Eric Christopher744c7c82010-09-28 22:47:54 +0000455unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000456
Eric Christopher744c7c82010-09-28 22:47:54 +0000457 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000458 if (VT != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000459
Eric Christophere5b13cf2010-11-03 20:21:17 +0000460 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
461
462 // If we can do this in a single instruction without a constant pool entry
463 // do so now.
464 const ConstantInt *CI = cast<ConstantInt>(C);
Eric Christopher5e262bc2010-11-06 07:53:11 +0000465 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) {
Eric Christophere5b13cf2010-11-03 20:21:17 +0000466 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbach3ea4daa2010-11-19 18:01:37 +0000468 TII.get(Opc), DestReg)
469 .addImm(CI->getSExtValue()));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000470 return DestReg;
471 }
472
Eric Christopher56d2b722010-09-02 23:43:26 +0000473 // MachineConstantPool wants an explicit alignment.
474 unsigned Align = TD.getPrefTypeAlignment(C->getType());
475 if (Align == 0) {
476 // TODO: Figure out if this is correct.
477 Align = TD.getTypeAllocSize(C->getType());
478 }
479 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000480
Eric Christopher56d2b722010-09-02 23:43:26 +0000481 if (isThumb)
482 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000483 TII.get(ARM::t2LDRpci), DestReg)
484 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000485 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000486 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000487 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000488 TII.get(ARM::LDRcp), DestReg)
489 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000490 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000491
Eric Christopher56d2b722010-09-02 23:43:26 +0000492 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000493}
494
Eric Christopherc9932f62010-10-01 23:24:42 +0000495unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000496 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000497 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000498
Eric Christopher890dbbe2010-10-02 00:32:44 +0000499 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000500
Eric Christopher890dbbe2010-10-02 00:32:44 +0000501 // TODO: No external globals for now.
502 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000503
Eric Christopher890dbbe2010-10-02 00:32:44 +0000504 // TODO: Need more magic for ARM PIC.
505 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000506
Eric Christopher890dbbe2010-10-02 00:32:44 +0000507 // MachineConstantPool wants an explicit alignment.
508 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
509 if (Align == 0) {
510 // TODO: Figure out if this is correct.
511 Align = TD.getTypeAllocSize(GV->getType());
512 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000513
Eric Christopher890dbbe2010-10-02 00:32:44 +0000514 // Grab index.
515 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
516 unsigned Id = AFI->createConstPoolEntryUId();
517 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
518 ARMCP::CPValue, PCAdj);
519 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000520
Eric Christopher890dbbe2010-10-02 00:32:44 +0000521 // Load value.
522 MachineInstrBuilder MIB;
523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 if (isThumb) {
525 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
526 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
527 .addConstantPoolIndex(Idx);
528 if (RelocM == Reloc::PIC_)
529 MIB.addImm(Id);
530 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000531 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000532 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
533 DestReg)
534 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000535 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000536 }
537 AddOptionalDefs(MIB);
538 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000539}
540
Eric Christopher9ed58df2010-09-09 00:19:41 +0000541unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
542 EVT VT = TLI.getValueType(C->getType(), true);
543
544 // Only handle simple types.
545 if (!VT.isSimple()) return 0;
546
547 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
548 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000549 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
550 return ARMMaterializeGV(GV, VT);
551 else if (isa<ConstantInt>(C))
552 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000553
Eric Christopherc9932f62010-10-01 23:24:42 +0000554 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555}
556
Eric Christopherf9764fa2010-09-30 20:49:44 +0000557unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
558 // Don't handle dynamic allocas.
559 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000560
Duncan Sands1440e8b2010-11-03 11:35:31 +0000561 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000562 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000563
Eric Christopherf9764fa2010-09-30 20:49:44 +0000564 DenseMap<const AllocaInst*, int>::iterator SI =
565 FuncInfo.StaticAllocaMap.find(AI);
566
567 // This will get lowered later into the correct offsets and registers
568 // via rewriteXFrameIndex.
569 if (SI != FuncInfo.StaticAllocaMap.end()) {
570 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
571 unsigned ResultReg = createResultReg(RC);
572 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
574 TII.get(Opc), ResultReg)
575 .addFrameIndex(SI->second)
576 .addImm(0));
577 return ResultReg;
578 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000579
Eric Christopherf9764fa2010-09-30 20:49:44 +0000580 return 0;
581}
582
Duncan Sands1440e8b2010-11-03 11:35:31 +0000583bool ARMFastISel::isTypeLegal(const Type *Ty, MVT &VT) {
584 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000585
Eric Christopherb1cc8482010-08-25 07:23:49 +0000586 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000587 if (evt == MVT::Other || !evt.isSimple()) return false;
588 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000589
Eric Christopherdc908042010-08-31 01:28:42 +0000590 // Handle all legal types, i.e. a register that will directly hold this
591 // value.
592 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000593}
594
Duncan Sands1440e8b2010-11-03 11:35:31 +0000595bool ARMFastISel::isLoadTypeLegal(const Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000596 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000597
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000598 // If this is a type than can be sign or zero-extended to a basic operation
599 // go ahead and accept it now.
600 if (VT == MVT::i8 || VT == MVT::i16)
601 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000602
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000603 return false;
604}
605
Eric Christopher88de86b2010-11-19 22:36:41 +0000606// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000607bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000608 // Some boilerplate from the X86 FastISel.
609 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000610 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000611 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000612 // Don't walk into other basic blocks unless the object is an alloca from
613 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000614 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
615 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
616 Opcode = I->getOpcode();
617 U = I;
618 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000619 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000620 Opcode = C->getOpcode();
621 U = C;
622 }
623
Eric Christophercb0b04b2010-08-24 00:07:24 +0000624 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000625 if (Ty->getAddressSpace() > 255)
626 // Fast instruction selection doesn't support the special
627 // address spaces.
628 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000629
Eric Christopher83007122010-08-23 21:44:12 +0000630 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000631 default:
Eric Christopher83007122010-08-23 21:44:12 +0000632 break;
Eric Christopher55324332010-10-12 00:43:21 +0000633 case Instruction::BitCast: {
634 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000635 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000636 }
637 case Instruction::IntToPtr: {
638 // Look past no-op inttoptrs.
639 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000640 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000641 break;
642 }
643 case Instruction::PtrToInt: {
644 // Look past no-op ptrtoints.
645 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000646 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000647 break;
648 }
Eric Christophereae84392010-10-14 09:29:41 +0000649 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000650 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000651 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000652
Eric Christophereae84392010-10-14 09:29:41 +0000653 // Iterate through the GEP folding the constants into offsets where
654 // we can.
655 gep_type_iterator GTI = gep_type_begin(U);
656 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
657 i != e; ++i, ++GTI) {
658 const Value *Op = *i;
659 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
660 const StructLayout *SL = TD.getStructLayout(STy);
661 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
662 TmpOffset += SL->getElementOffset(Idx);
663 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000664 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
665 SmallVector<const Value *, 4> Worklist;
666 Worklist.push_back(Op);
667 do {
668 Op = Worklist.pop_back_val();
669 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
670 // Constant-offset addressing.
671 TmpOffset += CI->getSExtValue() * S;
Eric Christopherdc0b0ef2010-10-17 01:41:46 +0000672 } else if (isa<AddOperator>(Op) &&
Eric Christopher2896df82010-10-15 18:02:07 +0000673 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
674 // An add with a constant operand. Fold the constant.
675 ConstantInt *CI =
676 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
677 TmpOffset += CI->getSExtValue() * S;
678 // Add the other operand back to the work list.
679 Worklist.push_back(cast<AddOperator>(Op)->getOperand(0));
680 } else
681 goto unsupported_gep;
682 } while (!Worklist.empty());
Eric Christophereae84392010-10-14 09:29:41 +0000683 }
684 }
Eric Christopher2896df82010-10-15 18:02:07 +0000685
686 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000687 Addr.Offset = TmpOffset;
688 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000689
690 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000691 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000692
Eric Christophereae84392010-10-14 09:29:41 +0000693 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000694 break;
695 }
Eric Christopher83007122010-08-23 21:44:12 +0000696 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000697 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000698 DenseMap<const AllocaInst*, int>::iterator SI =
699 FuncInfo.StaticAllocaMap.find(AI);
700 if (SI != FuncInfo.StaticAllocaMap.end()) {
701 Addr.BaseType = Address::FrameIndexBase;
702 Addr.Base.FI = SI->second;
703 return true;
704 }
705 break;
Eric Christopher83007122010-08-23 21:44:12 +0000706 }
707 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000708
Eric Christophera9c57512010-10-13 21:41:51 +0000709 // Materialize the global variable's address into a reg which can
710 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000711 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000712 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
713 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000714
Eric Christopher0d581222010-11-19 22:30:02 +0000715 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000716 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000717 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000718
Eric Christophercb0b04b2010-08-24 00:07:24 +0000719 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000720 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
721 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000722}
723
Eric Christopher0d581222010-11-19 22:30:02 +0000724void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000725
Eric Christopher212ae932010-10-21 19:40:30 +0000726 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000727
Eric Christopher212ae932010-10-21 19:40:30 +0000728 bool needsLowering = false;
729 switch (VT.getSimpleVT().SimpleTy) {
730 default:
731 assert(false && "Unhandled load/store type!");
732 case MVT::i1:
733 case MVT::i8:
734 case MVT::i16:
735 case MVT::i32:
736 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000737 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000738 break;
739 case MVT::f32:
740 case MVT::f64:
741 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000742 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000743 break;
744 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000745
Eric Christopher827656d2010-11-20 22:38:27 +0000746 // If this is a stack pointer and the offset needs to be simplified then
747 // put the alloca address into a register, set the base type back to
748 // register and continue. This should almost never happen.
749 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
750 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
751 ARM::GPRRegisterClass;
752 unsigned ResultReg = createResultReg(RC);
753 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
754 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
755 TII.get(Opc), ResultReg)
756 .addFrameIndex(Addr.Base.FI)
757 .addImm(0));
758 Addr.Base.Reg = ResultReg;
759 Addr.BaseType = Address::RegBase;
760 }
761
Eric Christopher212ae932010-10-21 19:40:30 +0000762 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000763 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000764 if (needsLowering) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000765 ARMCC::CondCodes Pred = ARMCC::AL;
766 unsigned PredReg = 0;
767
Eric Christopher2896df82010-10-15 18:02:07 +0000768 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
769 ARM::GPRRegisterClass;
770 unsigned BaseReg = createResultReg(RC);
771
Eric Christophereaa204b2010-09-02 01:39:14 +0000772 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000773 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000774 BaseReg, Addr.Base.Reg, Addr.Offset,
775 Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000776 static_cast<const ARMBaseInstrInfo&>(TII));
777 else {
778 assert(AFI->isThumb2Function());
779 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000780 BaseReg, Addr.Base.Reg, Addr.Offset, Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000781 static_cast<const ARMBaseInstrInfo&>(TII));
782 }
Eric Christopher0d581222010-11-19 22:30:02 +0000783 Addr.Offset = 0;
784 Addr.Base.Reg = BaseReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000785 }
Eric Christopher83007122010-08-23 21:44:12 +0000786}
787
Eric Christopher0d581222010-11-19 22:30:02 +0000788bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000789
Eric Christopherb1cc8482010-08-25 07:23:49 +0000790 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000791 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000792 TargetRegisterClass *RC;
Eric Christopher6dab1372010-09-18 01:59:37 +0000793 bool isFloat = false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000794 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000795 default:
Eric Christopher98de5b42010-09-29 00:49:09 +0000796 // This is mostly going to be Neon/vector support.
Eric Christopher548d1bb2010-08-30 23:48:26 +0000797 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000798 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000799 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000800 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000801 break;
802 case MVT::i8:
Jim Grosbachc1d30212010-10-27 00:19:44 +0000803 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000804 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000805 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000806 case MVT::i32:
Jim Grosbach3e556122010-10-26 22:37:02 +0000807 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000808 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000809 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000810 case MVT::f32:
811 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000812 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000813 isFloat = true;
814 break;
815 case MVT::f64:
816 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000817 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000818 isFloat = true;
819 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000820 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000821
Eric Christopheree56ea62010-10-07 05:50:44 +0000822 ResultReg = createResultReg(RC);
Jim Grosbach6b156392010-10-27 21:39:08 +0000823
Eric Christopher0d581222010-11-19 22:30:02 +0000824 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000825
Eric Christopher212ae932010-10-21 19:40:30 +0000826 // addrmode5 output depends on the selection dag addressing dividing the
827 // offset by 4 that it then later multiplies. Do this here as well.
828 if (isFloat)
Eric Christopher0d581222010-11-19 22:30:02 +0000829 Addr.Offset /= 4;
Jim Grosbach6b156392010-10-27 21:39:08 +0000830
Eric Christopher827656d2010-11-20 22:38:27 +0000831 if (Addr.BaseType == Address::FrameIndexBase) {
832 int FI = Addr.Base.FI;
833 int Offset = Addr.Offset;
834 MachineMemOperand *MMO =
835 FuncInfo.MF->getMachineMemOperand(
836 MachinePointerInfo::getFixedStack(FI, Offset),
837 MachineMemOperand::MOLoad,
838 MFI.getObjectSize(FI),
839 MFI.getObjectAlignment(FI));
840 // LDRH needs an additional operand.
841 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16)
842 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
843 TII.get(Opc), ResultReg)
844 .addFrameIndex(FI).addReg(0).addImm(Offset)
845 .addMemOperand(MMO));
846 else
847 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
848 TII.get(Opc), ResultReg)
849 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO));
850 return true;
851 }
852
Eric Christopherd0c82a62010-11-12 09:48:30 +0000853 // LDRH needs an additional operand.
854 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16)
855 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
856 TII.get(Opc), ResultReg)
Eric Christopher0d581222010-11-19 22:30:02 +0000857 .addReg(Addr.Base.Reg).addReg(0).addImm(Addr.Offset));
Eric Christopherd0c82a62010-11-12 09:48:30 +0000858 else
859 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
860 TII.get(Opc), ResultReg)
Eric Christopher0d581222010-11-19 22:30:02 +0000861 .addReg(Addr.Base.Reg).addImm(Addr.Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000862 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000863}
864
Eric Christopher43b62be2010-09-27 06:02:23 +0000865bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000866 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000867 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000868 if (!isLoadTypeLegal(I->getType(), VT))
869 return false;
870
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000871 // Our register and offset with innocuous defaults.
Eric Christopher0d581222010-11-19 22:30:02 +0000872 Address Addr;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000873
874 // See if we can handle this as Reg + Offset
Eric Christopher0d581222010-11-19 22:30:02 +0000875 if (!ARMComputeAddress(I->getOperand(0), Addr))
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000876 return false;
877
878 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000879 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000880
881 UpdateValueMap(I, ResultReg);
882 return true;
883}
884
Eric Christopher0d581222010-11-19 22:30:02 +0000885bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000886 unsigned StrOpc;
Eric Christopherb74558a2010-09-18 01:23:38 +0000887 bool isFloat = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000888 switch (VT.getSimpleVT().SimpleTy) {
889 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000890 case MVT::i1: {
891 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
892 ARM::GPRRegisterClass);
893 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
894 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
895 TII.get(Opc), Res)
896 .addReg(SrcReg).addImm(1));
897 SrcReg = Res;
898 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +0000899 case MVT::i8:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000900 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +0000901 break;
902 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000903 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +0000904 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000905 case MVT::i32:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000906 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +0000907 break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000908 case MVT::f32:
909 if (!Subtarget->hasVFP2()) return false;
910 StrOpc = ARM::VSTRS;
Eric Christopherb74558a2010-09-18 01:23:38 +0000911 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000912 break;
913 case MVT::f64:
914 if (!Subtarget->hasVFP2()) return false;
915 StrOpc = ARM::VSTRD;
Eric Christopherb74558a2010-09-18 01:23:38 +0000916 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000917 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000918 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000919
Eric Christopher0d581222010-11-19 22:30:02 +0000920 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000921
Eric Christopher212ae932010-10-21 19:40:30 +0000922 // addrmode5 output depends on the selection dag addressing dividing the
923 // offset by 4 that it then later multiplies. Do this here as well.
924 if (isFloat)
Eric Christopher0d581222010-11-19 22:30:02 +0000925 Addr.Offset /= 4;
Jim Grosbach6b156392010-10-27 21:39:08 +0000926
Eric Christopher827656d2010-11-20 22:38:27 +0000927 if (Addr.BaseType == Address::FrameIndexBase) {
928 int FI = Addr.Base.FI;
929 int Offset = Addr.Offset;
930 MachineMemOperand *MMO =
931 FuncInfo.MF->getMachineMemOperand(
932 MachinePointerInfo::getFixedStack(FI, Offset),
933 MachineMemOperand::MOLoad,
934 MFI.getObjectSize(FI),
935 MFI.getObjectAlignment(FI));
936 // LDRH needs an additional operand.
937 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16)
938 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
939 TII.get(StrOpc))
940 .addReg(SrcReg, getKillRegState(true))
941 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO));
942 else
943 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
944 TII.get(StrOpc))
945 .addReg(SrcReg, getKillRegState(true))
946 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO));
947
948 return true;
949 }
950
951 // ARM::LDRH needs an additional operand.
Eric Christopher13df1a02010-11-20 22:01:38 +0000952 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000953 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000954 TII.get(StrOpc))
Eric Christopher0d581222010-11-19 22:30:02 +0000955 .addReg(SrcReg).addReg(Addr.Base.Reg)
956 .addReg(0).addImm(Addr.Offset));
Eric Christopher13df1a02010-11-20 22:01:38 +0000957 else
958 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
959 TII.get(StrOpc))
960 .addReg(SrcReg).addReg(Addr.Base.Reg).addImm(Addr.Offset));
Eric Christopher827656d2010-11-20 22:38:27 +0000961
Eric Christopher318b6ee2010-09-02 00:53:56 +0000962 return true;
963}
964
Eric Christopher43b62be2010-09-27 06:02:23 +0000965bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000966 Value *Op0 = I->getOperand(0);
967 unsigned SrcReg = 0;
968
Eric Christopher543cf052010-09-01 22:16:27 +0000969 // Yay type legalization
Duncan Sands1440e8b2010-11-03 11:35:31 +0000970 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000971 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000972 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000973
Eric Christopher1b61ef42010-09-02 01:48:11 +0000974 // Get the value to be stored into a register.
975 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000976 if (SrcReg == 0)
977 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000978
Eric Christopher318b6ee2010-09-02 00:53:56 +0000979 // Our register and offset with innocuous defaults.
Eric Christopher0d581222010-11-19 22:30:02 +0000980 Address Addr;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000981
Eric Christopher318b6ee2010-09-02 00:53:56 +0000982 // See if we can handle this as Reg + Offset
Eric Christopher0d581222010-11-19 22:30:02 +0000983 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000984 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000985
Eric Christopher0d581222010-11-19 22:30:02 +0000986 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000987
Eric Christophera5b1e682010-09-17 22:28:18 +0000988 return true;
989}
990
991static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
992 switch (Pred) {
993 // Needs two compares...
994 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +0000995 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +0000996 default:
Eric Christopher4053e632010-11-02 01:24:49 +0000997 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +0000998 return ARMCC::AL;
999 case CmpInst::ICMP_EQ:
1000 case CmpInst::FCMP_OEQ:
1001 return ARMCC::EQ;
1002 case CmpInst::ICMP_SGT:
1003 case CmpInst::FCMP_OGT:
1004 return ARMCC::GT;
1005 case CmpInst::ICMP_SGE:
1006 case CmpInst::FCMP_OGE:
1007 return ARMCC::GE;
1008 case CmpInst::ICMP_UGT:
1009 case CmpInst::FCMP_UGT:
1010 return ARMCC::HI;
1011 case CmpInst::FCMP_OLT:
1012 return ARMCC::MI;
1013 case CmpInst::ICMP_ULE:
1014 case CmpInst::FCMP_OLE:
1015 return ARMCC::LS;
1016 case CmpInst::FCMP_ORD:
1017 return ARMCC::VC;
1018 case CmpInst::FCMP_UNO:
1019 return ARMCC::VS;
1020 case CmpInst::FCMP_UGE:
1021 return ARMCC::PL;
1022 case CmpInst::ICMP_SLT:
1023 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001024 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001025 case CmpInst::ICMP_SLE:
1026 case CmpInst::FCMP_ULE:
1027 return ARMCC::LE;
1028 case CmpInst::FCMP_UNE:
1029 case CmpInst::ICMP_NE:
1030 return ARMCC::NE;
1031 case CmpInst::ICMP_UGE:
1032 return ARMCC::HS;
1033 case CmpInst::ICMP_ULT:
1034 return ARMCC::LO;
1035 }
Eric Christopher543cf052010-09-01 22:16:27 +00001036}
1037
Eric Christopher43b62be2010-09-27 06:02:23 +00001038bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001039 const BranchInst *BI = cast<BranchInst>(I);
1040 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1041 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001042
Eric Christophere5734102010-09-03 00:35:47 +00001043 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001044
Eric Christopher0e6233b2010-10-29 21:08:19 +00001045 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1046 // behavior.
1047 // TODO: Factor this out.
1048 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
1049 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001050 MVT VT;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001051 const Type *Ty = CI->getOperand(0)->getType();
Eric Christopher76d61472010-10-30 21:25:26 +00001052 if (!isTypeLegal(Ty, VT))
1053 return false;
1054
Eric Christopher0e6233b2010-10-29 21:08:19 +00001055 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1056 if (isFloat && !Subtarget->hasVFP2())
1057 return false;
1058
1059 unsigned CmpOpc;
1060 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001061 switch (VT.SimpleTy) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001062 default: return false;
1063 // TODO: Verify compares.
1064 case MVT::f32:
1065 CmpOpc = ARM::VCMPES;
1066 CondReg = ARM::FPSCR;
1067 break;
1068 case MVT::f64:
1069 CmpOpc = ARM::VCMPED;
1070 CondReg = ARM::FPSCR;
1071 break;
1072 case MVT::i32:
1073 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
1074 CondReg = ARM::CPSR;
1075 break;
1076 }
1077
1078 // Get the compare predicate.
1079 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
1080
1081 // We may not handle every CC for now.
1082 if (ARMPred == ARMCC::AL) return false;
1083
1084 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1085 if (Arg1 == 0) return false;
1086
1087 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1088 if (Arg2 == 0) return false;
1089
1090 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1091 TII.get(CmpOpc))
1092 .addReg(Arg1).addReg(Arg2));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001093
Eric Christopher0e6233b2010-10-29 21:08:19 +00001094 // For floating point we need to move the result to a comparison register
1095 // that we can then use for branches.
1096 if (isFloat)
1097 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1098 TII.get(ARM::FMSTAT)));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001099
Eric Christopher0e6233b2010-10-29 21:08:19 +00001100 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1101 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1102 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1103 FastEmitBranch(FBB, DL);
1104 FuncInfo.MBB->addSuccessor(TBB);
1105 return true;
1106 }
1107 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001108
Eric Christopher0e6233b2010-10-29 21:08:19 +00001109 unsigned CmpReg = getRegForValue(BI->getCondition());
1110 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001111
Eric Christopher229207a2010-09-29 01:14:47 +00001112 // Re-set the flags just in case.
1113 unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri;
1114 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Eric Christopher000cf702010-11-03 04:29:11 +00001115 .addReg(CmpReg).addImm(0));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001116
Eric Christophere5734102010-09-03 00:35:47 +00001117 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001118 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher000cf702010-11-03 04:29:11 +00001119 .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001120 FastEmitBranch(FBB, DL);
1121 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001122 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001123}
1124
Eric Christopher43b62be2010-09-27 06:02:23 +00001125bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001126 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001127
Duncan Sands1440e8b2010-11-03 11:35:31 +00001128 MVT VT;
Eric Christopherd43393a2010-09-08 23:13:45 +00001129 const Type *Ty = CI->getOperand(0)->getType();
1130 if (!isTypeLegal(Ty, VT))
1131 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001132
Eric Christopherd43393a2010-09-08 23:13:45 +00001133 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1134 if (isFloat && !Subtarget->hasVFP2())
1135 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001136
Eric Christopherd43393a2010-09-08 23:13:45 +00001137 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +00001138 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001139 switch (VT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001140 default: return false;
1141 // TODO: Verify compares.
1142 case MVT::f32:
1143 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +00001144 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001145 break;
1146 case MVT::f64:
1147 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +00001148 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001149 break;
1150 case MVT::i32:
1151 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +00001152 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001153 break;
1154 }
1155
Eric Christopher229207a2010-09-29 01:14:47 +00001156 // Get the compare predicate.
1157 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001158
Eric Christopher229207a2010-09-29 01:14:47 +00001159 // We may not handle every CC for now.
1160 if (ARMPred == ARMCC::AL) return false;
1161
Eric Christopherd43393a2010-09-08 23:13:45 +00001162 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1163 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001164
Eric Christopherd43393a2010-09-08 23:13:45 +00001165 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1166 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001167
Eric Christopherd43393a2010-09-08 23:13:45 +00001168 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1169 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +00001170
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001171 // For floating point we need to move the result to a comparison register
1172 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +00001173 if (isFloat)
1174 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1175 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +00001176
Eric Christopher229207a2010-09-29 01:14:47 +00001177 // Now set a register based on the comparison. Explicitly set the predicates
1178 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001179 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001180 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001181 : ARM::GPRRegisterClass;
1182 unsigned DestReg = createResultReg(RC);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001183 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +00001184 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001185 unsigned ZeroReg = TargetMaterializeConstant(Zero);
1186 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1187 .addReg(ZeroReg).addImm(1)
1188 .addImm(ARMPred).addReg(CondReg);
1189
Eric Christophera5b1e682010-09-17 22:28:18 +00001190 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001191 return true;
1192}
1193
Eric Christopher43b62be2010-09-27 06:02:23 +00001194bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001195 // Make sure we have VFP and that we're extending float to double.
1196 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001197
Eric Christopher46203602010-09-09 00:26:48 +00001198 Value *V = I->getOperand(0);
1199 if (!I->getType()->isDoubleTy() ||
1200 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001201
Eric Christopher46203602010-09-09 00:26:48 +00001202 unsigned Op = getRegForValue(V);
1203 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001204
Eric Christopher46203602010-09-09 00:26:48 +00001205 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001206 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001207 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001208 .addReg(Op));
1209 UpdateValueMap(I, Result);
1210 return true;
1211}
1212
Eric Christopher43b62be2010-09-27 06:02:23 +00001213bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001214 // Make sure we have VFP and that we're truncating double to float.
1215 if (!Subtarget->hasVFP2()) return false;
1216
1217 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001218 if (!(I->getType()->isFloatTy() &&
1219 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001220
1221 unsigned Op = getRegForValue(V);
1222 if (Op == 0) return false;
1223
1224 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001225 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001226 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001227 .addReg(Op));
1228 UpdateValueMap(I, Result);
1229 return true;
1230}
1231
Eric Christopher43b62be2010-09-27 06:02:23 +00001232bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001233 // Make sure we have VFP.
1234 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001235
Duncan Sands1440e8b2010-11-03 11:35:31 +00001236 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001237 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001238 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001239 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001240
Eric Christopher9a040492010-09-09 18:54:59 +00001241 unsigned Op = getRegForValue(I->getOperand(0));
1242 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001243
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001244 // The conversion routine works on fp-reg to fp-reg and the operand above
1245 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001246 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001247 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001248
Eric Christopher9a040492010-09-09 18:54:59 +00001249 unsigned Opc;
1250 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1251 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1252 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001253
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001254 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001255 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1256 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001257 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001258 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001259 return true;
1260}
1261
Eric Christopher43b62be2010-09-27 06:02:23 +00001262bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001263 // Make sure we have VFP.
1264 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001265
Duncan Sands1440e8b2010-11-03 11:35:31 +00001266 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001267 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001268 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001269 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001270
Eric Christopher9a040492010-09-09 18:54:59 +00001271 unsigned Op = getRegForValue(I->getOperand(0));
1272 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001273
Eric Christopher9a040492010-09-09 18:54:59 +00001274 unsigned Opc;
1275 const Type *OpTy = I->getOperand(0)->getType();
1276 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1277 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1278 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001279
Eric Christopher022b7fb2010-10-05 23:13:24 +00001280 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1281 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001282 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1283 ResultReg)
1284 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001285
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001286 // This result needs to be in an integer register, but the conversion only
1287 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001288 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001289 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001290
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001291 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001292 return true;
1293}
1294
Eric Christopher3bbd3962010-10-11 08:27:59 +00001295bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001296 MVT VT;
1297 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001298 return false;
1299
1300 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001301 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001302 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1303
1304 unsigned CondReg = getRegForValue(I->getOperand(0));
1305 if (CondReg == 0) return false;
1306 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1307 if (Op1Reg == 0) return false;
1308 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1309 if (Op2Reg == 0) return false;
1310
1311 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1312 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1313 .addReg(CondReg).addImm(1));
1314 unsigned ResultReg = createResultReg(RC);
1315 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1316 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1317 .addReg(Op1Reg).addReg(Op2Reg)
1318 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1319 UpdateValueMap(I, ResultReg);
1320 return true;
1321}
1322
Eric Christopher08637852010-09-30 22:34:19 +00001323bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001324 MVT VT;
Eric Christopher08637852010-09-30 22:34:19 +00001325 const Type *Ty = I->getType();
1326 if (!isTypeLegal(Ty, VT))
1327 return false;
1328
1329 // If we have integer div support we should have selected this automagically.
1330 // In case we have a real miss go ahead and return false and we'll pick
1331 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001332 if (Subtarget->hasDivide()) return false;
1333
Eric Christopher08637852010-09-30 22:34:19 +00001334 // Otherwise emit a libcall.
1335 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001336 if (VT == MVT::i8)
1337 LC = RTLIB::SDIV_I8;
1338 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001339 LC = RTLIB::SDIV_I16;
1340 else if (VT == MVT::i32)
1341 LC = RTLIB::SDIV_I32;
1342 else if (VT == MVT::i64)
1343 LC = RTLIB::SDIV_I64;
1344 else if (VT == MVT::i128)
1345 LC = RTLIB::SDIV_I128;
1346 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001347
Eric Christopher08637852010-09-30 22:34:19 +00001348 return ARMEmitLibcall(I, LC);
1349}
1350
Eric Christopher6a880d62010-10-11 08:37:26 +00001351bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001352 MVT VT;
Eric Christopher6a880d62010-10-11 08:37:26 +00001353 const Type *Ty = I->getType();
1354 if (!isTypeLegal(Ty, VT))
1355 return false;
1356
1357 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1358 if (VT == MVT::i8)
1359 LC = RTLIB::SREM_I8;
1360 else if (VT == MVT::i16)
1361 LC = RTLIB::SREM_I16;
1362 else if (VT == MVT::i32)
1363 LC = RTLIB::SREM_I32;
1364 else if (VT == MVT::i64)
1365 LC = RTLIB::SREM_I64;
1366 else if (VT == MVT::i128)
1367 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001368 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001369
Eric Christopher6a880d62010-10-11 08:37:26 +00001370 return ARMEmitLibcall(I, LC);
1371}
1372
Eric Christopher43b62be2010-09-27 06:02:23 +00001373bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001374 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001375
Eric Christopherbc39b822010-09-09 00:53:57 +00001376 // We can get here in the case when we want to use NEON for our fp
1377 // operations, but can't figure out how to. Just use the vfp instructions
1378 // if we have them.
1379 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001380 const Type *Ty = I->getType();
1381 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1382 if (isFloat && !Subtarget->hasVFP2())
1383 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001384
Eric Christopherbc39b822010-09-09 00:53:57 +00001385 unsigned Op1 = getRegForValue(I->getOperand(0));
1386 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001387
Eric Christopherbc39b822010-09-09 00:53:57 +00001388 unsigned Op2 = getRegForValue(I->getOperand(1));
1389 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001390
Eric Christopherbc39b822010-09-09 00:53:57 +00001391 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001392 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001393 switch (ISDOpcode) {
1394 default: return false;
1395 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001396 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001397 break;
1398 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001399 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001400 break;
1401 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001402 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001403 break;
1404 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001405 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001406 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1407 TII.get(Opc), ResultReg)
1408 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001409 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001410 return true;
1411}
1412
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001413// Call Handling Code
1414
Eric Christopherfa87d662010-10-18 02:17:53 +00001415bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1416 EVT SrcVT, unsigned &ResultReg) {
1417 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1418 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001419
Eric Christopherfa87d662010-10-18 02:17:53 +00001420 if (RR != 0) {
1421 ResultReg = RR;
1422 return true;
1423 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001424 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001425}
1426
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001427// This is largely taken directly from CCAssignFnForNode - we don't support
1428// varargs in FastISel so that part has been removed.
1429// TODO: We may not support all of this.
1430CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1431 switch (CC) {
1432 default:
1433 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001434 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001435 // Ignore fastcc. Silence compiler warnings.
1436 (void)RetFastCC_ARM_APCS;
1437 (void)FastCC_ARM_APCS;
1438 // Fallthrough
1439 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001440 // Use target triple & subtarget features to do actual dispatch.
1441 if (Subtarget->isAAPCS_ABI()) {
1442 if (Subtarget->hasVFP2() &&
1443 FloatABIType == FloatABI::Hard)
1444 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1445 else
1446 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1447 } else
1448 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1449 case CallingConv::ARM_AAPCS_VFP:
1450 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1451 case CallingConv::ARM_AAPCS:
1452 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1453 case CallingConv::ARM_APCS:
1454 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1455 }
1456}
1457
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001458bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1459 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001460 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001461 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1462 SmallVectorImpl<unsigned> &RegArgs,
1463 CallingConv::ID CC,
1464 unsigned &NumBytes) {
1465 SmallVector<CCValAssign, 16> ArgLocs;
1466 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1467 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1468
1469 // Get a count of how many bytes are to be pushed on the stack.
1470 NumBytes = CCInfo.getNextStackOffset();
1471
1472 // Issue CALLSEQ_START
1473 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1475 TII.get(AdjStackDown))
1476 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001477
1478 // Process the args.
1479 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1480 CCValAssign &VA = ArgLocs[i];
1481 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001482 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001483
Eric Christophera4633f52010-10-23 09:37:17 +00001484 // We don't handle NEON parameters yet.
1485 if (VA.getLocVT().isVector() && VA.getLocVT().getSizeInBits() > 64)
1486 return false;
1487
Eric Christopherf9764fa2010-09-30 20:49:44 +00001488 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001489 switch (VA.getLocInfo()) {
1490 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001491 case CCValAssign::SExt: {
1492 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1493 Arg, ArgVT, Arg);
1494 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
1495 Emitted = true;
1496 ArgVT = VA.getLocVT();
1497 break;
1498 }
1499 case CCValAssign::ZExt: {
1500 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1501 Arg, ArgVT, Arg);
1502 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
1503 Emitted = true;
1504 ArgVT = VA.getLocVT();
1505 break;
1506 }
1507 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001508 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1509 Arg, ArgVT, Arg);
1510 if (!Emitted)
1511 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1512 Arg, ArgVT, Arg);
1513 if (!Emitted)
1514 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1515 Arg, ArgVT, Arg);
1516
1517 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
1518 ArgVT = VA.getLocVT();
1519 break;
1520 }
1521 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001522 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001523 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001524 assert(BC != 0 && "Failed to emit a bitcast!");
1525 Arg = BC;
1526 ArgVT = VA.getLocVT();
1527 break;
1528 }
1529 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001530 }
1531
1532 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001533 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001534 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001535 VA.getLocReg())
1536 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001537 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001538 } else if (VA.needsCustom()) {
1539 // TODO: We need custom lowering for vector (v2f64) args.
1540 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001541
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001542 CCValAssign &NextVA = ArgLocs[++i];
1543
1544 // TODO: Only handle register args for now.
1545 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1546
1547 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1548 TII.get(ARM::VMOVRRD), VA.getLocReg())
1549 .addReg(NextVA.getLocReg(), RegState::Define)
1550 .addReg(Arg));
1551 RegArgs.push_back(VA.getLocReg());
1552 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001553 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001554 assert(VA.isMemLoc());
1555 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001556 Address Addr;
1557 Addr.BaseType = Address::RegBase;
1558 Addr.Base.Reg = ARM::SP;
1559 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001560
Eric Christopher0d581222010-11-19 22:30:02 +00001561 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001562 }
1563 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001564 return true;
1565}
1566
Duncan Sands1440e8b2010-11-03 11:35:31 +00001567bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001568 const Instruction *I, CallingConv::ID CC,
1569 unsigned &NumBytes) {
1570 // Issue CALLSEQ_END
1571 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001572 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1573 TII.get(AdjStackUp))
1574 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001575
1576 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001577 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001578 SmallVector<CCValAssign, 16> RVLocs;
1579 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1580 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1581
1582 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001583 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001584 // For this move we copy into two registers and then move into the
1585 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001586 EVT DestVT = RVLocs[0].getValVT();
1587 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1588 unsigned ResultReg = createResultReg(DstRC);
1589 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1590 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001591 .addReg(RVLocs[0].getLocReg())
1592 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001593
Eric Christopher3659ac22010-10-20 08:02:24 +00001594 UsedRegs.push_back(RVLocs[0].getLocReg());
1595 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001596
Eric Christopherdccd2c32010-10-11 08:38:55 +00001597 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001598 UpdateValueMap(I, ResultReg);
1599 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001600 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001601 EVT CopyVT = RVLocs[0].getValVT();
1602 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001603
Eric Christopher14df8822010-10-01 00:00:11 +00001604 unsigned ResultReg = createResultReg(DstRC);
1605 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1606 ResultReg).addReg(RVLocs[0].getLocReg());
1607 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001608
Eric Christopherdccd2c32010-10-11 08:38:55 +00001609 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001610 UpdateValueMap(I, ResultReg);
1611 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001612 }
1613
Eric Christopherdccd2c32010-10-11 08:38:55 +00001614 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001615}
1616
Eric Christopher4f512ef2010-10-22 01:28:00 +00001617bool ARMFastISel::SelectRet(const Instruction *I) {
1618 const ReturnInst *Ret = cast<ReturnInst>(I);
1619 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001620
Eric Christopher4f512ef2010-10-22 01:28:00 +00001621 if (!FuncInfo.CanLowerReturn)
1622 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001623
Eric Christopher4f512ef2010-10-22 01:28:00 +00001624 if (F.isVarArg())
1625 return false;
1626
1627 CallingConv::ID CC = F.getCallingConv();
1628 if (Ret->getNumOperands() > 0) {
1629 SmallVector<ISD::OutputArg, 4> Outs;
1630 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1631 Outs, TLI);
1632
1633 // Analyze operands of the call, assigning locations to each operand.
1634 SmallVector<CCValAssign, 16> ValLocs;
1635 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
1636 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1637
1638 const Value *RV = Ret->getOperand(0);
1639 unsigned Reg = getRegForValue(RV);
1640 if (Reg == 0)
1641 return false;
1642
1643 // Only handle a single return value for now.
1644 if (ValLocs.size() != 1)
1645 return false;
1646
1647 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001648
Eric Christopher4f512ef2010-10-22 01:28:00 +00001649 // Don't bother handling odd stuff for now.
1650 if (VA.getLocInfo() != CCValAssign::Full)
1651 return false;
1652 // Only handle register returns for now.
1653 if (!VA.isRegLoc())
1654 return false;
1655 // TODO: For now, don't try to handle cases where getLocInfo()
1656 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +00001657 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Eric Christopher4f512ef2010-10-22 01:28:00 +00001658 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001659
Eric Christopher4f512ef2010-10-22 01:28:00 +00001660 // Make the copy.
1661 unsigned SrcReg = Reg + VA.getValNo();
1662 unsigned DstReg = VA.getLocReg();
1663 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1664 // Avoid a cross-class copy. This is very unlikely.
1665 if (!SrcRC->contains(DstReg))
1666 return false;
1667 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1668 DstReg).addReg(SrcReg);
1669
1670 // Mark the register as live out of the function.
1671 MRI.addLiveOut(VA.getLocReg());
1672 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001673
Eric Christopher4f512ef2010-10-22 01:28:00 +00001674 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1675 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1676 TII.get(RetOpc)));
1677 return true;
1678}
1679
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001680// A quick function that will emit a call for a named libcall in F with the
1681// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001682// can emit a call for any libcall we can produce. This is an abridged version
1683// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001684// like computed function pointers or strange arguments at call sites.
1685// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1686// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001687bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1688 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001689
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001690 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001691 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001692 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001693 if (RetTy->isVoidTy())
1694 RetVT = MVT::isVoid;
1695 else if (!isTypeLegal(RetTy, RetVT))
1696 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001697
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001698 // For now we're using BLX etc on the assumption that we have v5t ops.
1699 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001700
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001701 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001702 SmallVector<Value*, 8> Args;
1703 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001704 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001705 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1706 Args.reserve(I->getNumOperands());
1707 ArgRegs.reserve(I->getNumOperands());
1708 ArgVTs.reserve(I->getNumOperands());
1709 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001710 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001711 Value *Op = I->getOperand(i);
1712 unsigned Arg = getRegForValue(Op);
1713 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001714
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001715 const Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001716 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001717 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001718
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001719 ISD::ArgFlagsTy Flags;
1720 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1721 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001722
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001723 Args.push_back(Op);
1724 ArgRegs.push_back(Arg);
1725 ArgVTs.push_back(ArgVT);
1726 ArgFlags.push_back(Flags);
1727 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001728
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001729 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001730 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001731 unsigned NumBytes;
1732 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1733 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001734
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001735 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001736 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001737 MachineInstrBuilder MIB;
Eric Christopherc1095562010-09-18 02:32:38 +00001738 unsigned CallOpc;
1739 if(isThumb)
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001740 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
Eric Christopherc1095562010-09-18 02:32:38 +00001741 else
1742 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopher7bb59962010-11-29 21:56:23 +00001743 // Explicitly adding the predicate here.
1744 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1745 TII.get(CallOpc)))
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001746 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001747
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001748 // Add implicit physical register uses to the call.
1749 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1750 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001751
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001752 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001753 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001754 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001755
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001756 // Set all unused physreg defs as dead.
1757 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001758
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001759 return true;
1760}
1761
Eric Christopherf9764fa2010-09-30 20:49:44 +00001762bool ARMFastISel::SelectCall(const Instruction *I) {
1763 const CallInst *CI = cast<CallInst>(I);
1764 const Value *Callee = CI->getCalledValue();
1765
1766 // Can't handle inline asm or worry about intrinsics yet.
1767 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1768
Eric Christophere6ca6772010-10-01 21:33:12 +00001769 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001770 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001771 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1772 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001773
Eric Christopherf9764fa2010-09-30 20:49:44 +00001774 // Check the calling convention.
1775 ImmutableCallSite CS(CI);
1776 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001777
Eric Christopherf9764fa2010-09-30 20:49:44 +00001778 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001779
Eric Christopherf9764fa2010-09-30 20:49:44 +00001780 // Let SDISel handle vararg functions.
1781 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1782 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1783 if (FTy->isVarArg())
1784 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001785
Eric Christopherf9764fa2010-09-30 20:49:44 +00001786 // Handle *simple* calls for now.
1787 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001788 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001789 if (RetTy->isVoidTy())
1790 RetVT = MVT::isVoid;
1791 else if (!isTypeLegal(RetTy, RetVT))
1792 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001793
Eric Christopherf9764fa2010-09-30 20:49:44 +00001794 // For now we're using BLX etc on the assumption that we have v5t ops.
1795 // TODO: Maybe?
1796 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001797
Eric Christopherf9764fa2010-09-30 20:49:44 +00001798 // Set up the argument vectors.
1799 SmallVector<Value*, 8> Args;
1800 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001801 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001802 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1803 Args.reserve(CS.arg_size());
1804 ArgRegs.reserve(CS.arg_size());
1805 ArgVTs.reserve(CS.arg_size());
1806 ArgFlags.reserve(CS.arg_size());
1807 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1808 i != e; ++i) {
1809 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001810
Eric Christopherf9764fa2010-09-30 20:49:44 +00001811 if (Arg == 0)
1812 return false;
1813 ISD::ArgFlagsTy Flags;
1814 unsigned AttrInd = i - CS.arg_begin() + 1;
1815 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1816 Flags.setSExt();
1817 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1818 Flags.setZExt();
1819
1820 // FIXME: Only handle *easy* calls for now.
1821 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1822 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1823 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1824 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1825 return false;
1826
1827 const Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001828 MVT ArgVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001829 if (!isTypeLegal(ArgTy, ArgVT))
1830 return false;
1831 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1832 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001833
Eric Christopherf9764fa2010-09-30 20:49:44 +00001834 Args.push_back(*i);
1835 ArgRegs.push_back(Arg);
1836 ArgVTs.push_back(ArgVT);
1837 ArgFlags.push_back(Flags);
1838 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001839
Eric Christopherf9764fa2010-09-30 20:49:44 +00001840 // Handle the arguments now that we've gotten them.
1841 SmallVector<unsigned, 4> RegArgs;
1842 unsigned NumBytes;
1843 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1844 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001845
Eric Christopherf9764fa2010-09-30 20:49:44 +00001846 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001847 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001848 MachineInstrBuilder MIB;
1849 unsigned CallOpc;
1850 if(isThumb)
1851 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
1852 else
1853 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopher7bb59962010-11-29 21:56:23 +00001854 // Explicitly adding the predicate here.
1855 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1856 TII.get(CallOpc)))
1857 .addGlobalAddress(GV, 0, 0);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001858
Eric Christopherf9764fa2010-09-30 20:49:44 +00001859 // Add implicit physical register uses to the call.
1860 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1861 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001862
Eric Christopherf9764fa2010-09-30 20:49:44 +00001863 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001864 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001865 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001866
Eric Christopherf9764fa2010-09-30 20:49:44 +00001867 // Set all unused physreg defs as dead.
1868 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001869
Eric Christopherf9764fa2010-09-30 20:49:44 +00001870 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001871
Eric Christopherf9764fa2010-09-30 20:49:44 +00001872}
1873
Eric Christopher56d2b722010-09-02 23:43:26 +00001874// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001875bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00001876
Eric Christopherab695882010-07-21 22:26:11 +00001877 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001878 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001879 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001880 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001881 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001882 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001883 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001884 case Instruction::ICmp:
1885 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001886 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001887 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001888 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001889 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001890 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001891 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001892 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001893 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001894 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001895 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001896 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001897 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001898 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001899 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001900 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001901 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001902 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00001903 case Instruction::SRem:
1904 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001905 case Instruction::Call:
1906 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001907 case Instruction::Select:
1908 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00001909 case Instruction::Ret:
1910 return SelectRet(I);
Eric Christopherab695882010-07-21 22:26:11 +00001911 default: break;
1912 }
1913 return false;
1914}
1915
1916namespace llvm {
1917 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00001918 // Completely untested on non-darwin.
1919 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001920
Eric Christopheraaa8df42010-11-02 01:21:28 +00001921 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00001922 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001923 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00001924 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00001925 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001926 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001927 }
1928}