blob: c95b4a80e44c0e41413fc161bb122dffafdae7f0 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000040#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher038fea52010-08-17 00:46:57 +000051static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000052DisableARMFastISel("disable-arm-fast-isel",
53 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000054 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000055
Eric Christopher836c6242010-12-15 23:47:29 +000056extern cl::opt<bool> EnableARMLongCalls;
57
Eric Christopherab695882010-07-21 22:26:11 +000058namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000059
Eric Christopher0d581222010-11-19 22:30:02 +000060 // All possible address modes, plus some.
61 typedef struct Address {
62 enum {
63 RegBase,
64 FrameIndexBase
65 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 union {
68 unsigned Reg;
69 int FI;
70 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000071
Eric Christopher0d581222010-11-19 22:30:02 +000072 int Offset;
73 unsigned Scale;
74 unsigned PlusReg;
Eric Christopher827656d2010-11-20 22:38:27 +000075
Eric Christopher0d581222010-11-19 22:30:02 +000076 // Innocuous defaults for our address.
77 Address()
78 : BaseType(RegBase), Offset(0), Scale(0), PlusReg(0) {
79 Base.Reg = 0;
80 }
81 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000082
83class ARMFastISel : public FastISel {
84
85 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
86 /// make the right decision when generating code for different targets.
87 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000088 const TargetMachine &TM;
89 const TargetInstrInfo &TII;
90 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000091 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000092
Eric Christopher8cf6c602010-09-29 22:24:45 +000093 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000094 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000095 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000096
Eric Christopherab695882010-07-21 22:26:11 +000097 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000098 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000099 : FastISel(funcInfo),
100 TM(funcInfo.MF->getTarget()),
101 TII(*TM.getInstrInfo()),
102 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000103 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000104 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +0000105 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000106 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000107 }
108
Eric Christophercb592292010-08-20 00:20:31 +0000109 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000110 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC);
112 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill);
115 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
116 const TargetRegisterClass *RC,
117 unsigned Op0, bool Op0IsKill,
118 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000119 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
120 const TargetRegisterClass *RC,
121 unsigned Op0, bool Op0IsKill,
122 unsigned Op1, bool Op1IsKill,
123 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000124 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 uint64_t Imm);
128 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
129 const TargetRegisterClass *RC,
130 unsigned Op0, bool Op0IsKill,
131 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000132 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 unsigned Op0, bool Op0IsKill,
135 unsigned Op1, bool Op1IsKill,
136 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
138 const TargetRegisterClass *RC,
139 uint64_t Imm);
140
Eric Christopher0fe7d542010-08-17 01:25:29 +0000141 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
142 unsigned Op0, bool Op0IsKill,
143 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000144
Eric Christophercb592292010-08-20 00:20:31 +0000145 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000146 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000147 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000148 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000149
150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
157 bool SelectCmp(const Instruction *I);
158 bool SelectFPExt(const Instruction *I);
159 bool SelectFPTrunc(const Instruction *I);
160 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
161 bool SelectSIToFP(const Instruction *I);
162 bool SelectFPToSI(const Instruction *I);
163 bool SelectSDiv(const Instruction *I);
164 bool SelectSRem(const Instruction *I);
165 bool SelectCall(const Instruction *I);
166 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000167 bool SelectRet(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000168
Eric Christopher83007122010-08-23 21:44:12 +0000169 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000170 private:
Duncan Sands1440e8b2010-11-03 11:35:31 +0000171 bool isTypeLegal(const Type *Ty, MVT &VT);
172 bool isLoadTypeLegal(const Type *Ty, MVT &VT);
Eric Christopher0d581222010-11-19 22:30:02 +0000173 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
174 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
175 bool ARMComputeAddress(const Value *Obj, Address &Addr);
176 void ARMSimplifyAddress(Address &Addr, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000177 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000178 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000179 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000180 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000181 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000182 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000183
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000184 // Call handling routines.
185 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000186 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
187 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000188 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000189 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000190 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000191 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000192 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
193 SmallVectorImpl<unsigned> &RegArgs,
194 CallingConv::ID CC,
195 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000196 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000197 const Instruction *I, CallingConv::ID CC,
198 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000199 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200
201 // OptionalDef handling routines.
202 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000203 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000204 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
205 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000206 void AddLoadStoreOperands(EVT VT, Address &Addr,
207 const MachineInstrBuilder &MIB);
Eric Christopher456144e2010-08-19 00:37:05 +0000208};
Eric Christopherab695882010-07-21 22:26:11 +0000209
210} // end anonymous namespace
211
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000212#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000213
Eric Christopher456144e2010-08-19 00:37:05 +0000214// DefinesOptionalPredicate - This is different from DefinesPredicate in that
215// we don't care about implicit defs here, just places we'll need to add a
216// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
217bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
218 const TargetInstrDesc &TID = MI->getDesc();
219 if (!TID.hasOptionalDef())
220 return false;
221
222 // Look to see if our OptionalDef is defining CPSR or CCR.
223 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
224 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000225 if (!MO.isReg() || !MO.isDef()) continue;
226 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000227 *CPSR = true;
228 }
229 return true;
230}
231
Eric Christopheraf3dce52011-03-12 01:09:29 +0000232bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
233 const TargetInstrDesc &TID = MI->getDesc();
234
235 // If we're a thumb2 or not NEON function we were handled via isPredicable.
236 if ((TID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
237 AFI->isThumb2Function())
238 return false;
239
240 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i)
241 if (TID.OpInfo[i].isPredicate())
242 return true;
243
244 return false;
245}
246
Eric Christopher456144e2010-08-19 00:37:05 +0000247// If the machine is predicable go ahead and add the predicate operands, if
248// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000249// TODO: If we want to support thumb1 then we'll need to deal with optional
250// CPSR defs that need to be added before the remaining operands. See s_cc_out
251// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000252const MachineInstrBuilder &
253ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
254 MachineInstr *MI = &*MIB;
255
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 // Do we use a predicate? or...
257 // Are we NEON in ARM mode and have a predicate operand? If so, I know
258 // we're not predicable but add it anyways.
259 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000260 AddDefaultPred(MIB);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261
Eric Christopher456144e2010-08-19 00:37:05 +0000262 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
263 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000264 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000265 if (DefinesOptionalPredicate(MI, &CPSR)) {
266 if (CPSR)
267 AddDefaultT1CC(MIB);
268 else
269 AddDefaultCC(MIB);
270 }
271 return MIB;
272}
273
Eric Christopher0fe7d542010-08-17 01:25:29 +0000274unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
275 const TargetRegisterClass* RC) {
276 unsigned ResultReg = createResultReg(RC);
277 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
278
Eric Christopher456144e2010-08-19 00:37:05 +0000279 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000280 return ResultReg;
281}
282
283unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
284 const TargetRegisterClass *RC,
285 unsigned Op0, bool Op0IsKill) {
286 unsigned ResultReg = createResultReg(RC);
287 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
288
289 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000290 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291 .addReg(Op0, Op0IsKill * RegState::Kill));
292 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000295 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296 TII.get(TargetOpcode::COPY), ResultReg)
297 .addReg(II.ImplicitDefs[0]));
298 }
299 return ResultReg;
300}
301
302unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
303 const TargetRegisterClass *RC,
304 unsigned Op0, bool Op0IsKill,
305 unsigned Op1, bool Op1IsKill) {
306 unsigned ResultReg = createResultReg(RC);
307 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
308
309 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 .addReg(Op0, Op0IsKill * RegState::Kill)
312 .addReg(Op1, Op1IsKill * RegState::Kill));
313 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000315 .addReg(Op0, Op0IsKill * RegState::Kill)
316 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000317 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000318 TII.get(TargetOpcode::COPY), ResultReg)
319 .addReg(II.ImplicitDefs[0]));
320 }
321 return ResultReg;
322}
323
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000324unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
325 const TargetRegisterClass *RC,
326 unsigned Op0, bool Op0IsKill,
327 unsigned Op1, bool Op1IsKill,
328 unsigned Op2, bool Op2IsKill) {
329 unsigned ResultReg = createResultReg(RC);
330 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
331
332 if (II.getNumDefs() >= 1)
333 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
334 .addReg(Op0, Op0IsKill * RegState::Kill)
335 .addReg(Op1, Op1IsKill * RegState::Kill)
336 .addReg(Op2, Op2IsKill * RegState::Kill));
337 else {
338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
339 .addReg(Op0, Op0IsKill * RegState::Kill)
340 .addReg(Op1, Op1IsKill * RegState::Kill)
341 .addReg(Op2, Op2IsKill * RegState::Kill));
342 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
343 TII.get(TargetOpcode::COPY), ResultReg)
344 .addReg(II.ImplicitDefs[0]));
345 }
346 return ResultReg;
347}
348
Eric Christopher0fe7d542010-08-17 01:25:29 +0000349unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
350 const TargetRegisterClass *RC,
351 unsigned Op0, bool Op0IsKill,
352 uint64_t Imm) {
353 unsigned ResultReg = createResultReg(RC);
354 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
355
356 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000357 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000358 .addReg(Op0, Op0IsKill * RegState::Kill)
359 .addImm(Imm));
360 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362 .addReg(Op0, Op0IsKill * RegState::Kill)
363 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000364 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000365 TII.get(TargetOpcode::COPY), ResultReg)
366 .addReg(II.ImplicitDefs[0]));
367 }
368 return ResultReg;
369}
370
371unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
372 const TargetRegisterClass *RC,
373 unsigned Op0, bool Op0IsKill,
374 const ConstantFP *FPImm) {
375 unsigned ResultReg = createResultReg(RC);
376 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
377
378 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000380 .addReg(Op0, Op0IsKill * RegState::Kill)
381 .addFPImm(FPImm));
382 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000383 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000384 .addReg(Op0, Op0IsKill * RegState::Kill)
385 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000386 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000387 TII.get(TargetOpcode::COPY), ResultReg)
388 .addReg(II.ImplicitDefs[0]));
389 }
390 return ResultReg;
391}
392
393unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
394 const TargetRegisterClass *RC,
395 unsigned Op0, bool Op0IsKill,
396 unsigned Op1, bool Op1IsKill,
397 uint64_t Imm) {
398 unsigned ResultReg = createResultReg(RC);
399 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
400
401 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000403 .addReg(Op0, Op0IsKill * RegState::Kill)
404 .addReg(Op1, Op1IsKill * RegState::Kill)
405 .addImm(Imm));
406 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000407 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408 .addReg(Op0, Op0IsKill * RegState::Kill)
409 .addReg(Op1, Op1IsKill * RegState::Kill)
410 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000411 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000412 TII.get(TargetOpcode::COPY), ResultReg)
413 .addReg(II.ImplicitDefs[0]));
414 }
415 return ResultReg;
416}
417
418unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
419 const TargetRegisterClass *RC,
420 uint64_t Imm) {
421 unsigned ResultReg = createResultReg(RC);
422 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000423
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 .addImm(Imm));
427 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000430 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000431 TII.get(TargetOpcode::COPY), ResultReg)
432 .addReg(II.ImplicitDefs[0]));
433 }
434 return ResultReg;
435}
436
437unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
438 unsigned Op0, bool Op0IsKill,
439 uint32_t Idx) {
440 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
441 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
442 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 DL, TII.get(TargetOpcode::COPY), ResultReg)
445 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
446 return ResultReg;
447}
448
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000449// TODO: Don't worry about 64-bit now, but when this is fixed remove the
450// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000451unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000452 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000453
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000454 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
455 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
456 TII.get(ARM::VMOVRS), MoveReg)
457 .addReg(SrcReg));
458 return MoveReg;
459}
460
461unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000462 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000463
Eric Christopheraa3ace12010-09-09 20:49:25 +0000464 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000466 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000467 .addReg(SrcReg));
468 return MoveReg;
469}
470
Eric Christopher9ed58df2010-09-09 00:19:41 +0000471// For double width floating point we need to materialize two constants
472// (the high and the low) into integer registers then use a move to get
473// the combined constant into an FP reg.
474unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
475 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000476 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000477
Eric Christopher9ed58df2010-09-09 00:19:41 +0000478 // This checks to see if we can use VFP3 instructions to materialize
479 // a constant, otherwise we have to go through the constant pool.
480 if (TLI.isFPImmLegal(Val, VT)) {
481 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
482 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
484 DestReg)
485 .addFPImm(CFP));
486 return DestReg;
487 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000488
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000489 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000490 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopher238bb162010-09-09 23:50:00 +0000492 // MachineConstantPool wants an explicit alignment.
493 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
494 if (Align == 0) {
495 // TODO: Figure out if this is correct.
496 Align = TD.getTypeAllocSize(CFP->getType());
497 }
498 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
499 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
500 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000501
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000502 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000503 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
504 DestReg)
505 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000506 .addReg(0));
507 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000508}
509
Eric Christopher744c7c82010-09-28 22:47:54 +0000510unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000511
Eric Christopher744c7c82010-09-28 22:47:54 +0000512 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000513 if (VT != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000514
Eric Christophere5b13cf2010-11-03 20:21:17 +0000515 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
516
517 // If we can do this in a single instruction without a constant pool entry
518 // do so now.
519 const ConstantInt *CI = cast<ConstantInt>(C);
Eric Christopher5e262bc2010-11-06 07:53:11 +0000520 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) {
Eric Christophere5b13cf2010-11-03 20:21:17 +0000521 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
522 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbach3ea4daa2010-11-19 18:01:37 +0000523 TII.get(Opc), DestReg)
524 .addImm(CI->getSExtValue()));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000525 return DestReg;
526 }
527
Eric Christopher56d2b722010-09-02 23:43:26 +0000528 // MachineConstantPool wants an explicit alignment.
529 unsigned Align = TD.getPrefTypeAlignment(C->getType());
530 if (Align == 0) {
531 // TODO: Figure out if this is correct.
532 Align = TD.getTypeAllocSize(C->getType());
533 }
534 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000535
Eric Christopher56d2b722010-09-02 23:43:26 +0000536 if (isThumb)
537 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000538 TII.get(ARM::t2LDRpci), DestReg)
539 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000540 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000541 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000542 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000543 TII.get(ARM::LDRcp), DestReg)
544 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000545 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000546
Eric Christopher56d2b722010-09-02 23:43:26 +0000547 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000548}
549
Eric Christopherc9932f62010-10-01 23:24:42 +0000550unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000551 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000552 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000553
Eric Christopher890dbbe2010-10-02 00:32:44 +0000554 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000555
Eric Christopher890dbbe2010-10-02 00:32:44 +0000556 // TODO: No external globals for now.
557 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000558
Eric Christopher890dbbe2010-10-02 00:32:44 +0000559 // TODO: Need more magic for ARM PIC.
560 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000561
Eric Christopher890dbbe2010-10-02 00:32:44 +0000562 // MachineConstantPool wants an explicit alignment.
563 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
564 if (Align == 0) {
565 // TODO: Figure out if this is correct.
566 Align = TD.getTypeAllocSize(GV->getType());
567 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000568
Eric Christopher890dbbe2010-10-02 00:32:44 +0000569 // Grab index.
570 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000571 unsigned Id = AFI->createPICLabelUId();
Eric Christopher890dbbe2010-10-02 00:32:44 +0000572 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
573 ARMCP::CPValue, PCAdj);
574 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000575
Eric Christopher890dbbe2010-10-02 00:32:44 +0000576 // Load value.
577 MachineInstrBuilder MIB;
578 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
579 if (isThumb) {
580 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
581 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
582 .addConstantPoolIndex(Idx);
583 if (RelocM == Reloc::PIC_)
584 MIB.addImm(Id);
585 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000586 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000587 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
588 DestReg)
589 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000590 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000591 }
592 AddOptionalDefs(MIB);
593 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000594}
595
Eric Christopher9ed58df2010-09-09 00:19:41 +0000596unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
597 EVT VT = TLI.getValueType(C->getType(), true);
598
599 // Only handle simple types.
600 if (!VT.isSimple()) return 0;
601
602 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
603 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000604 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
605 return ARMMaterializeGV(GV, VT);
606 else if (isa<ConstantInt>(C))
607 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000608
Eric Christopherc9932f62010-10-01 23:24:42 +0000609 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000610}
611
Eric Christopherf9764fa2010-09-30 20:49:44 +0000612unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
613 // Don't handle dynamic allocas.
614 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000615
Duncan Sands1440e8b2010-11-03 11:35:31 +0000616 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000617 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000618
Eric Christopherf9764fa2010-09-30 20:49:44 +0000619 DenseMap<const AllocaInst*, int>::iterator SI =
620 FuncInfo.StaticAllocaMap.find(AI);
621
622 // This will get lowered later into the correct offsets and registers
623 // via rewriteXFrameIndex.
624 if (SI != FuncInfo.StaticAllocaMap.end()) {
625 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
626 unsigned ResultReg = createResultReg(RC);
627 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
628 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
629 TII.get(Opc), ResultReg)
630 .addFrameIndex(SI->second)
631 .addImm(0));
632 return ResultReg;
633 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000634
Eric Christopherf9764fa2010-09-30 20:49:44 +0000635 return 0;
636}
637
Duncan Sands1440e8b2010-11-03 11:35:31 +0000638bool ARMFastISel::isTypeLegal(const Type *Ty, MVT &VT) {
639 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000640
Eric Christopherb1cc8482010-08-25 07:23:49 +0000641 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000642 if (evt == MVT::Other || !evt.isSimple()) return false;
643 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000644
Eric Christopherdc908042010-08-31 01:28:42 +0000645 // Handle all legal types, i.e. a register that will directly hold this
646 // value.
647 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000648}
649
Duncan Sands1440e8b2010-11-03 11:35:31 +0000650bool ARMFastISel::isLoadTypeLegal(const Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000651 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000652
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000653 // If this is a type than can be sign or zero-extended to a basic operation
654 // go ahead and accept it now.
655 if (VT == MVT::i8 || VT == MVT::i16)
656 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000657
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000658 return false;
659}
660
Eric Christopher88de86b2010-11-19 22:36:41 +0000661// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000662bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000663 // Some boilerplate from the X86 FastISel.
664 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000665 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000666 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000667 // Don't walk into other basic blocks unless the object is an alloca from
668 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000669 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
670 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
671 Opcode = I->getOpcode();
672 U = I;
673 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000674 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000675 Opcode = C->getOpcode();
676 U = C;
677 }
678
Eric Christophercb0b04b2010-08-24 00:07:24 +0000679 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000680 if (Ty->getAddressSpace() > 255)
681 // Fast instruction selection doesn't support the special
682 // address spaces.
683 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000684
Eric Christopher83007122010-08-23 21:44:12 +0000685 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000686 default:
Eric Christopher83007122010-08-23 21:44:12 +0000687 break;
Eric Christopher55324332010-10-12 00:43:21 +0000688 case Instruction::BitCast: {
689 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000690 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000691 }
692 case Instruction::IntToPtr: {
693 // Look past no-op inttoptrs.
694 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000695 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000696 break;
697 }
698 case Instruction::PtrToInt: {
699 // Look past no-op ptrtoints.
700 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000701 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000702 break;
703 }
Eric Christophereae84392010-10-14 09:29:41 +0000704 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000705 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000706 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000707
Eric Christophereae84392010-10-14 09:29:41 +0000708 // Iterate through the GEP folding the constants into offsets where
709 // we can.
710 gep_type_iterator GTI = gep_type_begin(U);
711 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
712 i != e; ++i, ++GTI) {
713 const Value *Op = *i;
714 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
715 const StructLayout *SL = TD.getStructLayout(STy);
716 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
717 TmpOffset += SL->getElementOffset(Idx);
718 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000719 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000720 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000721 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
722 // Constant-offset addressing.
723 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000724 break;
725 }
726 if (isa<AddOperator>(Op) &&
727 (!isa<Instruction>(Op) ||
728 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
729 == FuncInfo.MBB) &&
730 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
731 // An add (in the same block) with a constant operand. Fold the
732 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000733 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000734 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000735 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000736 // Iterate on the other operand.
737 Op = cast<AddOperator>(Op)->getOperand(0);
738 continue;
739 }
740 // Unsupported
741 goto unsupported_gep;
742 }
Eric Christophereae84392010-10-14 09:29:41 +0000743 }
744 }
Eric Christopher2896df82010-10-15 18:02:07 +0000745
746 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000747 Addr.Offset = TmpOffset;
748 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000749
750 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000751 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000752
Eric Christophereae84392010-10-14 09:29:41 +0000753 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000754 break;
755 }
Eric Christopher83007122010-08-23 21:44:12 +0000756 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000757 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000758 DenseMap<const AllocaInst*, int>::iterator SI =
759 FuncInfo.StaticAllocaMap.find(AI);
760 if (SI != FuncInfo.StaticAllocaMap.end()) {
761 Addr.BaseType = Address::FrameIndexBase;
762 Addr.Base.FI = SI->second;
763 return true;
764 }
765 break;
Eric Christopher83007122010-08-23 21:44:12 +0000766 }
767 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000768
Eric Christophera9c57512010-10-13 21:41:51 +0000769 // Materialize the global variable's address into a reg which can
770 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000771 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000772 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
773 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000774
Eric Christopher0d581222010-11-19 22:30:02 +0000775 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000776 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000777 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000778
Eric Christophercb0b04b2010-08-24 00:07:24 +0000779 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000780 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
781 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000782}
783
Eric Christopher0d581222010-11-19 22:30:02 +0000784void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000785
Eric Christopher212ae932010-10-21 19:40:30 +0000786 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000787
Eric Christopher212ae932010-10-21 19:40:30 +0000788 bool needsLowering = false;
789 switch (VT.getSimpleVT().SimpleTy) {
790 default:
791 assert(false && "Unhandled load/store type!");
792 case MVT::i1:
793 case MVT::i8:
794 case MVT::i16:
795 case MVT::i32:
796 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000797 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000798 break;
799 case MVT::f32:
800 case MVT::f64:
801 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000802 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000803 break;
804 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000805
Eric Christopher827656d2010-11-20 22:38:27 +0000806 // If this is a stack pointer and the offset needs to be simplified then
807 // put the alloca address into a register, set the base type back to
808 // register and continue. This should almost never happen.
809 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
810 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
811 ARM::GPRRegisterClass;
812 unsigned ResultReg = createResultReg(RC);
813 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
814 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
815 TII.get(Opc), ResultReg)
816 .addFrameIndex(Addr.Base.FI)
817 .addImm(0));
818 Addr.Base.Reg = ResultReg;
819 Addr.BaseType = Address::RegBase;
820 }
821
Eric Christopher212ae932010-10-21 19:40:30 +0000822 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000823 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000824 if (needsLowering) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000825 ARMCC::CondCodes Pred = ARMCC::AL;
826 unsigned PredReg = 0;
827
Eric Christopher2896df82010-10-15 18:02:07 +0000828 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
829 ARM::GPRRegisterClass;
830 unsigned BaseReg = createResultReg(RC);
831
Eric Christophereaa204b2010-09-02 01:39:14 +0000832 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000833 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000834 BaseReg, Addr.Base.Reg, Addr.Offset,
835 Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000836 static_cast<const ARMBaseInstrInfo&>(TII));
837 else {
838 assert(AFI->isThumb2Function());
839 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000840 BaseReg, Addr.Base.Reg, Addr.Offset, Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000841 static_cast<const ARMBaseInstrInfo&>(TII));
842 }
Eric Christopher0d581222010-11-19 22:30:02 +0000843 Addr.Offset = 0;
844 Addr.Base.Reg = BaseReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000845 }
Eric Christopher83007122010-08-23 21:44:12 +0000846}
847
Eric Christopher564857f2010-12-01 01:40:24 +0000848void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
849 const MachineInstrBuilder &MIB) {
850 // addrmode5 output depends on the selection dag addressing dividing the
851 // offset by 4 that it then later multiplies. Do this here as well.
852 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
853 VT.getSimpleVT().SimpleTy == MVT::f64)
854 Addr.Offset /= 4;
855
856 // Frame base works a bit differently. Handle it separately.
857 if (Addr.BaseType == Address::FrameIndexBase) {
858 int FI = Addr.Base.FI;
859 int Offset = Addr.Offset;
860 MachineMemOperand *MMO =
861 FuncInfo.MF->getMachineMemOperand(
862 MachinePointerInfo::getFixedStack(FI, Offset),
863 MachineMemOperand::MOLoad,
864 MFI.getObjectSize(FI),
865 MFI.getObjectAlignment(FI));
866 // Now add the rest of the operands.
867 MIB.addFrameIndex(FI);
868
869 // ARM halfword load/stores need an additional operand.
870 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
871
872 MIB.addImm(Addr.Offset);
873 MIB.addMemOperand(MMO);
874 } else {
875 // Now add the rest of the operands.
876 MIB.addReg(Addr.Base.Reg);
877
878 // ARM halfword load/stores need an additional operand.
879 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
880
881 MIB.addImm(Addr.Offset);
882 }
883 AddOptionalDefs(MIB);
884}
885
Eric Christopher0d581222010-11-19 22:30:02 +0000886bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000887
Eric Christopherb1cc8482010-08-25 07:23:49 +0000888 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000889 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000890 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000891 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000892 // This is mostly going to be Neon/vector support.
893 default: return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000894 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000895 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000896 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000897 break;
898 case MVT::i8:
Jim Grosbachc1d30212010-10-27 00:19:44 +0000899 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000900 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000901 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000902 case MVT::i32:
Jim Grosbach3e556122010-10-26 22:37:02 +0000903 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000904 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000905 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000906 case MVT::f32:
907 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000908 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000909 break;
910 case MVT::f64:
911 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000912 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000913 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000914 }
Eric Christopher564857f2010-12-01 01:40:24 +0000915 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000916 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000917
Eric Christopher564857f2010-12-01 01:40:24 +0000918 // Create the base instruction, then add the operands.
919 ResultReg = createResultReg(RC);
920 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
921 TII.get(Opc), ResultReg);
922 AddLoadStoreOperands(VT, Addr, MIB);
Eric Christopherdc908042010-08-31 01:28:42 +0000923 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000924}
925
Eric Christopher43b62be2010-09-27 06:02:23 +0000926bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000927 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000928 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000929 if (!isLoadTypeLegal(I->getType(), VT))
930 return false;
931
Eric Christopher564857f2010-12-01 01:40:24 +0000932 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +0000933 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +0000934 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000935
936 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000937 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000938 UpdateValueMap(I, ResultReg);
939 return true;
940}
941
Eric Christopher0d581222010-11-19 22:30:02 +0000942bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000943 unsigned StrOpc;
944 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000945 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +0000946 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000947 case MVT::i1: {
948 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
949 ARM::GPRRegisterClass);
950 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
951 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
952 TII.get(Opc), Res)
953 .addReg(SrcReg).addImm(1));
954 SrcReg = Res;
955 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +0000956 case MVT::i8:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000957 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +0000958 break;
959 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000960 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +0000961 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000962 case MVT::i32:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000963 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +0000964 break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000965 case MVT::f32:
966 if (!Subtarget->hasVFP2()) return false;
967 StrOpc = ARM::VSTRS;
968 break;
969 case MVT::f64:
970 if (!Subtarget->hasVFP2()) return false;
971 StrOpc = ARM::VSTRD;
972 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000973 }
Eric Christopher564857f2010-12-01 01:40:24 +0000974 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000975 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000976
Eric Christopher564857f2010-12-01 01:40:24 +0000977 // Create the base instruction, then add the operands.
978 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
979 TII.get(StrOpc))
980 .addReg(SrcReg, getKillRegState(true));
981 AddLoadStoreOperands(VT, Addr, MIB);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000982 return true;
983}
984
Eric Christopher43b62be2010-09-27 06:02:23 +0000985bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000986 Value *Op0 = I->getOperand(0);
987 unsigned SrcReg = 0;
988
Eric Christopher564857f2010-12-01 01:40:24 +0000989 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000990 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000991 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000992 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000993
Eric Christopher1b61ef42010-09-02 01:48:11 +0000994 // Get the value to be stored into a register.
995 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +0000996 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000997
Eric Christopher564857f2010-12-01 01:40:24 +0000998 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +0000999 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001000 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001001 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001002
Eric Christopher0d581222010-11-19 22:30:02 +00001003 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001004 return true;
1005}
1006
1007static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1008 switch (Pred) {
1009 // Needs two compares...
1010 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001011 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001012 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001013 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001014 return ARMCC::AL;
1015 case CmpInst::ICMP_EQ:
1016 case CmpInst::FCMP_OEQ:
1017 return ARMCC::EQ;
1018 case CmpInst::ICMP_SGT:
1019 case CmpInst::FCMP_OGT:
1020 return ARMCC::GT;
1021 case CmpInst::ICMP_SGE:
1022 case CmpInst::FCMP_OGE:
1023 return ARMCC::GE;
1024 case CmpInst::ICMP_UGT:
1025 case CmpInst::FCMP_UGT:
1026 return ARMCC::HI;
1027 case CmpInst::FCMP_OLT:
1028 return ARMCC::MI;
1029 case CmpInst::ICMP_ULE:
1030 case CmpInst::FCMP_OLE:
1031 return ARMCC::LS;
1032 case CmpInst::FCMP_ORD:
1033 return ARMCC::VC;
1034 case CmpInst::FCMP_UNO:
1035 return ARMCC::VS;
1036 case CmpInst::FCMP_UGE:
1037 return ARMCC::PL;
1038 case CmpInst::ICMP_SLT:
1039 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001040 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001041 case CmpInst::ICMP_SLE:
1042 case CmpInst::FCMP_ULE:
1043 return ARMCC::LE;
1044 case CmpInst::FCMP_UNE:
1045 case CmpInst::ICMP_NE:
1046 return ARMCC::NE;
1047 case CmpInst::ICMP_UGE:
1048 return ARMCC::HS;
1049 case CmpInst::ICMP_ULT:
1050 return ARMCC::LO;
1051 }
Eric Christopher543cf052010-09-01 22:16:27 +00001052}
1053
Eric Christopher43b62be2010-09-27 06:02:23 +00001054bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001055 const BranchInst *BI = cast<BranchInst>(I);
1056 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1057 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001058
Eric Christophere5734102010-09-03 00:35:47 +00001059 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001060
Eric Christopher0e6233b2010-10-29 21:08:19 +00001061 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1062 // behavior.
1063 // TODO: Factor this out.
1064 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
1065 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001066 MVT VT;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001067 const Type *Ty = CI->getOperand(0)->getType();
Eric Christopher76d61472010-10-30 21:25:26 +00001068 if (!isTypeLegal(Ty, VT))
1069 return false;
1070
Eric Christopher0e6233b2010-10-29 21:08:19 +00001071 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1072 if (isFloat && !Subtarget->hasVFP2())
1073 return false;
1074
1075 unsigned CmpOpc;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001076 switch (VT.SimpleTy) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001077 default: return false;
1078 // TODO: Verify compares.
1079 case MVT::f32:
1080 CmpOpc = ARM::VCMPES;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001081 break;
1082 case MVT::f64:
1083 CmpOpc = ARM::VCMPED;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001084 break;
1085 case MVT::i32:
1086 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001087 break;
1088 }
1089
1090 // Get the compare predicate.
1091 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
1092
1093 // We may not handle every CC for now.
1094 if (ARMPred == ARMCC::AL) return false;
1095
1096 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1097 if (Arg1 == 0) return false;
1098
1099 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1100 if (Arg2 == 0) return false;
1101
1102 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1103 TII.get(CmpOpc))
1104 .addReg(Arg1).addReg(Arg2));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001105
Eric Christopher0e6233b2010-10-29 21:08:19 +00001106 // For floating point we need to move the result to a comparison register
1107 // that we can then use for branches.
1108 if (isFloat)
1109 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1110 TII.get(ARM::FMSTAT)));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001111
Eric Christopher0e6233b2010-10-29 21:08:19 +00001112 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1113 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1114 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1115 FastEmitBranch(FBB, DL);
1116 FuncInfo.MBB->addSuccessor(TBB);
1117 return true;
1118 }
1119 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001120
Eric Christopher0e6233b2010-10-29 21:08:19 +00001121 unsigned CmpReg = getRegForValue(BI->getCondition());
1122 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001123
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001124 // We've been divorced from our compare! Our block was split, and
1125 // now our compare lives in a predecessor block. We musn't
1126 // re-compare here, as the children of the compare aren't guaranteed
1127 // live across the block boundary (we *could* check for this).
1128 // Regardless, the compare has been done in the predecessor block,
1129 // and it left a value for us in a virtual register. Ergo, we test
1130 // the one-bit value left in the virtual register.
1131 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1132 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1133 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001134
Eric Christophere5734102010-09-03 00:35:47 +00001135 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001136 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher000cf702010-11-03 04:29:11 +00001137 .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001138 FastEmitBranch(FBB, DL);
1139 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001140 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001141}
1142
Eric Christopher43b62be2010-09-27 06:02:23 +00001143bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001144 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001145
Duncan Sands1440e8b2010-11-03 11:35:31 +00001146 MVT VT;
Eric Christopherd43393a2010-09-08 23:13:45 +00001147 const Type *Ty = CI->getOperand(0)->getType();
1148 if (!isTypeLegal(Ty, VT))
1149 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001150
Eric Christopherd43393a2010-09-08 23:13:45 +00001151 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1152 if (isFloat && !Subtarget->hasVFP2())
1153 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001154
Eric Christopherd43393a2010-09-08 23:13:45 +00001155 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +00001156 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001157 switch (VT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001158 default: return false;
1159 // TODO: Verify compares.
1160 case MVT::f32:
1161 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +00001162 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001163 break;
1164 case MVT::f64:
1165 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +00001166 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001167 break;
1168 case MVT::i32:
1169 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +00001170 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001171 break;
1172 }
1173
Eric Christopher229207a2010-09-29 01:14:47 +00001174 // Get the compare predicate.
1175 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001176
Eric Christopher229207a2010-09-29 01:14:47 +00001177 // We may not handle every CC for now.
1178 if (ARMPred == ARMCC::AL) return false;
1179
Eric Christopherd43393a2010-09-08 23:13:45 +00001180 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1181 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001182
Eric Christopherd43393a2010-09-08 23:13:45 +00001183 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1184 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001185
Eric Christopherd43393a2010-09-08 23:13:45 +00001186 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1187 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +00001188
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001189 // For floating point we need to move the result to a comparison register
1190 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +00001191 if (isFloat)
1192 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1193 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +00001194
Eric Christopher229207a2010-09-29 01:14:47 +00001195 // Now set a register based on the comparison. Explicitly set the predicates
1196 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001197 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001198 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001199 : ARM::GPRRegisterClass;
1200 unsigned DestReg = createResultReg(RC);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001201 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +00001202 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001203 unsigned ZeroReg = TargetMaterializeConstant(Zero);
1204 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1205 .addReg(ZeroReg).addImm(1)
1206 .addImm(ARMPred).addReg(CondReg);
1207
Eric Christophera5b1e682010-09-17 22:28:18 +00001208 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001209 return true;
1210}
1211
Eric Christopher43b62be2010-09-27 06:02:23 +00001212bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001213 // Make sure we have VFP and that we're extending float to double.
1214 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001215
Eric Christopher46203602010-09-09 00:26:48 +00001216 Value *V = I->getOperand(0);
1217 if (!I->getType()->isDoubleTy() ||
1218 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001219
Eric Christopher46203602010-09-09 00:26:48 +00001220 unsigned Op = getRegForValue(V);
1221 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001222
Eric Christopher46203602010-09-09 00:26:48 +00001223 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001224 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001225 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001226 .addReg(Op));
1227 UpdateValueMap(I, Result);
1228 return true;
1229}
1230
Eric Christopher43b62be2010-09-27 06:02:23 +00001231bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001232 // Make sure we have VFP and that we're truncating double to float.
1233 if (!Subtarget->hasVFP2()) return false;
1234
1235 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001236 if (!(I->getType()->isFloatTy() &&
1237 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001238
1239 unsigned Op = getRegForValue(V);
1240 if (Op == 0) return false;
1241
1242 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001243 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001244 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001245 .addReg(Op));
1246 UpdateValueMap(I, Result);
1247 return true;
1248}
1249
Eric Christopher43b62be2010-09-27 06:02:23 +00001250bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001251 // Make sure we have VFP.
1252 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001253
Duncan Sands1440e8b2010-11-03 11:35:31 +00001254 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001255 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001256 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001257 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001258
Eric Christopher9a040492010-09-09 18:54:59 +00001259 unsigned Op = getRegForValue(I->getOperand(0));
1260 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001261
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001262 // The conversion routine works on fp-reg to fp-reg and the operand above
1263 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001264 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001265 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001266
Eric Christopher9a040492010-09-09 18:54:59 +00001267 unsigned Opc;
1268 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1269 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1270 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001271
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001272 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001273 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1274 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001275 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001276 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001277 return true;
1278}
1279
Eric Christopher43b62be2010-09-27 06:02:23 +00001280bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001281 // Make sure we have VFP.
1282 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001283
Duncan Sands1440e8b2010-11-03 11:35:31 +00001284 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001285 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001286 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001287 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001288
Eric Christopher9a040492010-09-09 18:54:59 +00001289 unsigned Op = getRegForValue(I->getOperand(0));
1290 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001291
Eric Christopher9a040492010-09-09 18:54:59 +00001292 unsigned Opc;
1293 const Type *OpTy = I->getOperand(0)->getType();
1294 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1295 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1296 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001297
Eric Christopher022b7fb2010-10-05 23:13:24 +00001298 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1299 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1301 ResultReg)
1302 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001303
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001304 // This result needs to be in an integer register, but the conversion only
1305 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001306 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001307 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001308
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001309 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001310 return true;
1311}
1312
Eric Christopher3bbd3962010-10-11 08:27:59 +00001313bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001314 MVT VT;
1315 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001316 return false;
1317
1318 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001319 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001320 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1321
1322 unsigned CondReg = getRegForValue(I->getOperand(0));
1323 if (CondReg == 0) return false;
1324 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1325 if (Op1Reg == 0) return false;
1326 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1327 if (Op2Reg == 0) return false;
1328
1329 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1331 .addReg(CondReg).addImm(1));
1332 unsigned ResultReg = createResultReg(RC);
1333 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1334 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1335 .addReg(Op1Reg).addReg(Op2Reg)
1336 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1337 UpdateValueMap(I, ResultReg);
1338 return true;
1339}
1340
Eric Christopher08637852010-09-30 22:34:19 +00001341bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001342 MVT VT;
Eric Christopher08637852010-09-30 22:34:19 +00001343 const Type *Ty = I->getType();
1344 if (!isTypeLegal(Ty, VT))
1345 return false;
1346
1347 // If we have integer div support we should have selected this automagically.
1348 // In case we have a real miss go ahead and return false and we'll pick
1349 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001350 if (Subtarget->hasDivide()) return false;
1351
Eric Christopher08637852010-09-30 22:34:19 +00001352 // Otherwise emit a libcall.
1353 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001354 if (VT == MVT::i8)
1355 LC = RTLIB::SDIV_I8;
1356 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001357 LC = RTLIB::SDIV_I16;
1358 else if (VT == MVT::i32)
1359 LC = RTLIB::SDIV_I32;
1360 else if (VT == MVT::i64)
1361 LC = RTLIB::SDIV_I64;
1362 else if (VT == MVT::i128)
1363 LC = RTLIB::SDIV_I128;
1364 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001365
Eric Christopher08637852010-09-30 22:34:19 +00001366 return ARMEmitLibcall(I, LC);
1367}
1368
Eric Christopher6a880d62010-10-11 08:37:26 +00001369bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001370 MVT VT;
Eric Christopher6a880d62010-10-11 08:37:26 +00001371 const Type *Ty = I->getType();
1372 if (!isTypeLegal(Ty, VT))
1373 return false;
1374
1375 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1376 if (VT == MVT::i8)
1377 LC = RTLIB::SREM_I8;
1378 else if (VT == MVT::i16)
1379 LC = RTLIB::SREM_I16;
1380 else if (VT == MVT::i32)
1381 LC = RTLIB::SREM_I32;
1382 else if (VT == MVT::i64)
1383 LC = RTLIB::SREM_I64;
1384 else if (VT == MVT::i128)
1385 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001386 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001387
Eric Christopher6a880d62010-10-11 08:37:26 +00001388 return ARMEmitLibcall(I, LC);
1389}
1390
Eric Christopher43b62be2010-09-27 06:02:23 +00001391bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001392 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001393
Eric Christopherbc39b822010-09-09 00:53:57 +00001394 // We can get here in the case when we want to use NEON for our fp
1395 // operations, but can't figure out how to. Just use the vfp instructions
1396 // if we have them.
1397 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001398 const Type *Ty = I->getType();
1399 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1400 if (isFloat && !Subtarget->hasVFP2())
1401 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001402
Eric Christopherbc39b822010-09-09 00:53:57 +00001403 unsigned Op1 = getRegForValue(I->getOperand(0));
1404 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001405
Eric Christopherbc39b822010-09-09 00:53:57 +00001406 unsigned Op2 = getRegForValue(I->getOperand(1));
1407 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001408
Eric Christopherbc39b822010-09-09 00:53:57 +00001409 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001410 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001411 switch (ISDOpcode) {
1412 default: return false;
1413 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001414 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001415 break;
1416 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001417 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001418 break;
1419 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001420 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001421 break;
1422 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001423 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1425 TII.get(Opc), ResultReg)
1426 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001427 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001428 return true;
1429}
1430
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001431// Call Handling Code
1432
Eric Christopherfa87d662010-10-18 02:17:53 +00001433bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1434 EVT SrcVT, unsigned &ResultReg) {
1435 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1436 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001437
Eric Christopherfa87d662010-10-18 02:17:53 +00001438 if (RR != 0) {
1439 ResultReg = RR;
1440 return true;
1441 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001442 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001443}
1444
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001445// This is largely taken directly from CCAssignFnForNode - we don't support
1446// varargs in FastISel so that part has been removed.
1447// TODO: We may not support all of this.
1448CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1449 switch (CC) {
1450 default:
1451 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001452 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001453 // Ignore fastcc. Silence compiler warnings.
1454 (void)RetFastCC_ARM_APCS;
1455 (void)FastCC_ARM_APCS;
1456 // Fallthrough
1457 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001458 // Use target triple & subtarget features to do actual dispatch.
1459 if (Subtarget->isAAPCS_ABI()) {
1460 if (Subtarget->hasVFP2() &&
1461 FloatABIType == FloatABI::Hard)
1462 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1463 else
1464 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1465 } else
1466 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1467 case CallingConv::ARM_AAPCS_VFP:
1468 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1469 case CallingConv::ARM_AAPCS:
1470 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1471 case CallingConv::ARM_APCS:
1472 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1473 }
1474}
1475
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001476bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1477 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001478 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001479 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1480 SmallVectorImpl<unsigned> &RegArgs,
1481 CallingConv::ID CC,
1482 unsigned &NumBytes) {
1483 SmallVector<CCValAssign, 16> ArgLocs;
1484 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1485 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1486
1487 // Get a count of how many bytes are to be pushed on the stack.
1488 NumBytes = CCInfo.getNextStackOffset();
1489
1490 // Issue CALLSEQ_START
1491 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001492 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1493 TII.get(AdjStackDown))
1494 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001495
1496 // Process the args.
1497 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1498 CCValAssign &VA = ArgLocs[i];
1499 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001500 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001501
Eric Christopher4a2b3162011-01-27 05:44:56 +00001502 // We don't handle NEON/vector parameters yet.
1503 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001504 return false;
1505
Eric Christopherf9764fa2010-09-30 20:49:44 +00001506 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001507 switch (VA.getLocInfo()) {
1508 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001509 case CCValAssign::SExt: {
1510 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1511 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001512 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001513 Emitted = true;
1514 ArgVT = VA.getLocVT();
1515 break;
1516 }
1517 case CCValAssign::ZExt: {
1518 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1519 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001520 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001521 Emitted = true;
1522 ArgVT = VA.getLocVT();
1523 break;
1524 }
1525 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001526 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1527 Arg, ArgVT, Arg);
1528 if (!Emitted)
1529 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1530 Arg, ArgVT, Arg);
1531 if (!Emitted)
1532 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1533 Arg, ArgVT, Arg);
1534
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001535 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001536 ArgVT = VA.getLocVT();
1537 break;
1538 }
1539 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001541 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001542 assert(BC != 0 && "Failed to emit a bitcast!");
1543 Arg = BC;
1544 ArgVT = VA.getLocVT();
1545 break;
1546 }
1547 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001548 }
1549
1550 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001551 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001552 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001553 VA.getLocReg())
1554 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001555 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001556 } else if (VA.needsCustom()) {
1557 // TODO: We need custom lowering for vector (v2f64) args.
1558 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001559
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001560 CCValAssign &NextVA = ArgLocs[++i];
1561
1562 // TODO: Only handle register args for now.
1563 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1564
1565 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1566 TII.get(ARM::VMOVRRD), VA.getLocReg())
1567 .addReg(NextVA.getLocReg(), RegState::Define)
1568 .addReg(Arg));
1569 RegArgs.push_back(VA.getLocReg());
1570 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001571 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001572 assert(VA.isMemLoc());
1573 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001574 Address Addr;
1575 Addr.BaseType = Address::RegBase;
1576 Addr.Base.Reg = ARM::SP;
1577 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001578
Eric Christopher0d581222010-11-19 22:30:02 +00001579 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001580 }
1581 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001582 return true;
1583}
1584
Duncan Sands1440e8b2010-11-03 11:35:31 +00001585bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001586 const Instruction *I, CallingConv::ID CC,
1587 unsigned &NumBytes) {
1588 // Issue CALLSEQ_END
1589 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001590 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1591 TII.get(AdjStackUp))
1592 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001593
1594 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001595 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001596 SmallVector<CCValAssign, 16> RVLocs;
1597 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1598 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1599
1600 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001601 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001602 // For this move we copy into two registers and then move into the
1603 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001604 EVT DestVT = RVLocs[0].getValVT();
1605 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1606 unsigned ResultReg = createResultReg(DstRC);
1607 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1608 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001609 .addReg(RVLocs[0].getLocReg())
1610 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Eric Christopher3659ac22010-10-20 08:02:24 +00001612 UsedRegs.push_back(RVLocs[0].getLocReg());
1613 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001614
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001616 UpdateValueMap(I, ResultReg);
1617 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001618 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001619 EVT CopyVT = RVLocs[0].getValVT();
1620 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001621
Eric Christopher14df8822010-10-01 00:00:11 +00001622 unsigned ResultReg = createResultReg(DstRC);
1623 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1624 ResultReg).addReg(RVLocs[0].getLocReg());
1625 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001626
Eric Christopherdccd2c32010-10-11 08:38:55 +00001627 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001628 UpdateValueMap(I, ResultReg);
1629 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001630 }
1631
Eric Christopherdccd2c32010-10-11 08:38:55 +00001632 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001633}
1634
Eric Christopher4f512ef2010-10-22 01:28:00 +00001635bool ARMFastISel::SelectRet(const Instruction *I) {
1636 const ReturnInst *Ret = cast<ReturnInst>(I);
1637 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001638
Eric Christopher4f512ef2010-10-22 01:28:00 +00001639 if (!FuncInfo.CanLowerReturn)
1640 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001641
Eric Christopher4f512ef2010-10-22 01:28:00 +00001642 if (F.isVarArg())
1643 return false;
1644
1645 CallingConv::ID CC = F.getCallingConv();
1646 if (Ret->getNumOperands() > 0) {
1647 SmallVector<ISD::OutputArg, 4> Outs;
1648 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1649 Outs, TLI);
1650
1651 // Analyze operands of the call, assigning locations to each operand.
1652 SmallVector<CCValAssign, 16> ValLocs;
1653 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
1654 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1655
1656 const Value *RV = Ret->getOperand(0);
1657 unsigned Reg = getRegForValue(RV);
1658 if (Reg == 0)
1659 return false;
1660
1661 // Only handle a single return value for now.
1662 if (ValLocs.size() != 1)
1663 return false;
1664
1665 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001666
Eric Christopher4f512ef2010-10-22 01:28:00 +00001667 // Don't bother handling odd stuff for now.
1668 if (VA.getLocInfo() != CCValAssign::Full)
1669 return false;
1670 // Only handle register returns for now.
1671 if (!VA.isRegLoc())
1672 return false;
1673 // TODO: For now, don't try to handle cases where getLocInfo()
1674 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +00001675 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Eric Christopher4f512ef2010-10-22 01:28:00 +00001676 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001677
Eric Christopher4f512ef2010-10-22 01:28:00 +00001678 // Make the copy.
1679 unsigned SrcReg = Reg + VA.getValNo();
1680 unsigned DstReg = VA.getLocReg();
1681 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1682 // Avoid a cross-class copy. This is very unlikely.
1683 if (!SrcRC->contains(DstReg))
1684 return false;
1685 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1686 DstReg).addReg(SrcReg);
1687
1688 // Mark the register as live out of the function.
1689 MRI.addLiveOut(VA.getLocReg());
1690 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001691
Eric Christopher4f512ef2010-10-22 01:28:00 +00001692 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1693 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1694 TII.get(RetOpc)));
1695 return true;
1696}
1697
Eric Christopher872f4a22011-02-22 01:37:10 +00001698unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1699
Eric Christopher872f4a22011-02-22 01:37:10 +00001700 // Darwin needs the r9 versions of the opcodes.
1701 bool isDarwin = Subtarget->isTargetDarwin();
Eric Christopher04356612011-04-05 00:39:26 +00001702 if (isThumb) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001703 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1704 } else {
1705 return isDarwin ? ARM::BLr9 : ARM::BL;
1706 }
1707}
1708
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001709// A quick function that will emit a call for a named libcall in F with the
1710// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001711// can emit a call for any libcall we can produce. This is an abridged version
1712// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001713// like computed function pointers or strange arguments at call sites.
1714// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1715// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001716bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1717 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001718
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001719 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001720 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001721 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001722 if (RetTy->isVoidTy())
1723 RetVT = MVT::isVoid;
1724 else if (!isTypeLegal(RetTy, RetVT))
1725 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001726
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001727 // For now we're using BLX etc on the assumption that we have v5t ops.
1728 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001729
Eric Christopher836c6242010-12-15 23:47:29 +00001730 // TODO: For now if we have long calls specified we don't handle the call.
1731 if (EnableARMLongCalls) return false;
1732
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001733 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001734 SmallVector<Value*, 8> Args;
1735 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001736 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001737 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1738 Args.reserve(I->getNumOperands());
1739 ArgRegs.reserve(I->getNumOperands());
1740 ArgVTs.reserve(I->getNumOperands());
1741 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001742 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001743 Value *Op = I->getOperand(i);
1744 unsigned Arg = getRegForValue(Op);
1745 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001746
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001747 const Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001748 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001749 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001750
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001751 ISD::ArgFlagsTy Flags;
1752 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1753 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001754
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001755 Args.push_back(Op);
1756 ArgRegs.push_back(Arg);
1757 ArgVTs.push_back(ArgVT);
1758 ArgFlags.push_back(Flags);
1759 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001760
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001761 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001762 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001763 unsigned NumBytes;
1764 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1765 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001766
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001767 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001768 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001769 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001770 unsigned CallOpc = ARMSelectCallOp(NULL);
1771 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001772 // Explicitly adding the predicate here.
1773 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1774 TII.get(CallOpc)))
1775 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00001776 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001777 // Explicitly adding the predicate here.
1778 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1779 TII.get(CallOpc))
1780 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001781
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001782 // Add implicit physical register uses to the call.
1783 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1784 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001785
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001786 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001787 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001788 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001789
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001790 // Set all unused physreg defs as dead.
1791 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001792
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001793 return true;
1794}
1795
Eric Christopherf9764fa2010-09-30 20:49:44 +00001796bool ARMFastISel::SelectCall(const Instruction *I) {
1797 const CallInst *CI = cast<CallInst>(I);
1798 const Value *Callee = CI->getCalledValue();
1799
1800 // Can't handle inline asm or worry about intrinsics yet.
1801 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1802
Eric Christophere6ca6772010-10-01 21:33:12 +00001803 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001804 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001805 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1806 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001807
Eric Christopherf9764fa2010-09-30 20:49:44 +00001808 // Check the calling convention.
1809 ImmutableCallSite CS(CI);
1810 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001811
Eric Christopherf9764fa2010-09-30 20:49:44 +00001812 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001813
Eric Christopherf9764fa2010-09-30 20:49:44 +00001814 // Let SDISel handle vararg functions.
1815 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1816 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1817 if (FTy->isVarArg())
1818 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001819
Eric Christopherf9764fa2010-09-30 20:49:44 +00001820 // Handle *simple* calls for now.
1821 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001822 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001823 if (RetTy->isVoidTy())
1824 RetVT = MVT::isVoid;
1825 else if (!isTypeLegal(RetTy, RetVT))
1826 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001827
Eric Christopherf9764fa2010-09-30 20:49:44 +00001828 // For now we're using BLX etc on the assumption that we have v5t ops.
1829 // TODO: Maybe?
1830 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001831
Eric Christopher836c6242010-12-15 23:47:29 +00001832 // TODO: For now if we have long calls specified we don't handle the call.
1833 if (EnableARMLongCalls) return false;
1834
Eric Christopherf9764fa2010-09-30 20:49:44 +00001835 // Set up the argument vectors.
1836 SmallVector<Value*, 8> Args;
1837 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001838 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001839 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1840 Args.reserve(CS.arg_size());
1841 ArgRegs.reserve(CS.arg_size());
1842 ArgVTs.reserve(CS.arg_size());
1843 ArgFlags.reserve(CS.arg_size());
1844 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1845 i != e; ++i) {
1846 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001847
Eric Christopherf9764fa2010-09-30 20:49:44 +00001848 if (Arg == 0)
1849 return false;
1850 ISD::ArgFlagsTy Flags;
1851 unsigned AttrInd = i - CS.arg_begin() + 1;
1852 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1853 Flags.setSExt();
1854 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1855 Flags.setZExt();
1856
1857 // FIXME: Only handle *easy* calls for now.
1858 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1859 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1860 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1861 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1862 return false;
1863
1864 const Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001865 MVT ArgVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001866 if (!isTypeLegal(ArgTy, ArgVT))
1867 return false;
1868 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1869 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001870
Eric Christopherf9764fa2010-09-30 20:49:44 +00001871 Args.push_back(*i);
1872 ArgRegs.push_back(Arg);
1873 ArgVTs.push_back(ArgVT);
1874 ArgFlags.push_back(Flags);
1875 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001876
Eric Christopherf9764fa2010-09-30 20:49:44 +00001877 // Handle the arguments now that we've gotten them.
1878 SmallVector<unsigned, 4> RegArgs;
1879 unsigned NumBytes;
1880 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1881 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001882
Eric Christopherf9764fa2010-09-30 20:49:44 +00001883 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001884 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001885 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001886 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00001887 // Explicitly adding the predicate here.
Eric Christopher872f4a22011-02-22 01:37:10 +00001888 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001889 // Explicitly adding the predicate here.
1890 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1891 TII.get(CallOpc)))
1892 .addGlobalAddress(GV, 0, 0);
Eric Christopher872f4a22011-02-22 01:37:10 +00001893 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001894 // Explicitly adding the predicate here.
1895 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1896 TII.get(CallOpc))
1897 .addGlobalAddress(GV, 0, 0));
Eric Christopherc19aadb2010-12-21 03:50:43 +00001898
Eric Christopherf9764fa2010-09-30 20:49:44 +00001899 // Add implicit physical register uses to the call.
1900 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1901 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001902
Eric Christopherf9764fa2010-09-30 20:49:44 +00001903 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001904 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001905 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001906
Eric Christopherf9764fa2010-09-30 20:49:44 +00001907 // Set all unused physreg defs as dead.
1908 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001909
Eric Christopherf9764fa2010-09-30 20:49:44 +00001910 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001911
Eric Christopherf9764fa2010-09-30 20:49:44 +00001912}
1913
Eric Christopher56d2b722010-09-02 23:43:26 +00001914// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001915bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00001916
Eric Christopherab695882010-07-21 22:26:11 +00001917 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001918 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001919 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001920 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001921 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001922 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001923 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001924 case Instruction::ICmp:
1925 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001926 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001927 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001928 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001929 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001930 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001931 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001932 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001933 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001934 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001935 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001936 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001937 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001938 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001939 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001940 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001941 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001942 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00001943 case Instruction::SRem:
1944 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001945 case Instruction::Call:
1946 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001947 case Instruction::Select:
1948 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00001949 case Instruction::Ret:
1950 return SelectRet(I);
Eric Christopherab695882010-07-21 22:26:11 +00001951 default: break;
1952 }
1953 return false;
1954}
1955
1956namespace llvm {
1957 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00001958 // Completely untested on non-darwin.
1959 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001960
Eric Christopheraaa8df42010-11-02 01:21:28 +00001961 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00001962 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001963 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00001964 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00001965 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001966 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001967 }
1968}