blob: 4fff7385300067e39712dba05b6c322fa4f85e55 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
133 case ARM::LDR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000134 ++NumLDMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return ARM::LDM;
136 case ARM::STR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumSTMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000149 return ARM::VLDMS;
150 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000151 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000152 return ARM::VSTMS;
153 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000154 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000155 return ARM::VLDMD;
156 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000169 return Opc == ARM::LDR || isT2i32Load(Opc);
170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000196 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
197 if (isNotVFP && Offset == 4) {
Evan Chengeb084d12009-08-04 08:34:18 +0000198 if (isThumb2)
199 // Thumb2 does not support ldmib / stmib.
200 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000201 Mode = ARM_AM::ib;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000202 } else if (isNotVFP && Offset == -4 * (int)NumRegs + 4) {
Evan Chengeb084d12009-08-04 08:34:18 +0000203 if (isThumb2)
204 // Thumb2 does not support ldmda / stmda.
205 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000206 Mode = ARM_AM::da;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000207 } else if (isNotVFP && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000208 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000209 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000210 // If starting offset isn't zero, insert a MI to materialize a new base.
211 // But only do so if it is cost effective, i.e. merging more than two
212 // loads / stores.
213 if (NumRegs <= 2)
214 return false;
215
216 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000217 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000218 // If it is a load, then just use one of the destination register to
219 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000220 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000221 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000222 // Use the scratch register to use as a new base.
223 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000224 if (NewBase == 0)
225 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000226 }
Evan Cheng86198642009-08-07 00:34:42 +0000227 int BaseOpc = !isThumb2
228 ? ARM::ADDri
229 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000230 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000231 BaseOpc = !isThumb2
232 ? ARM::SUBri
233 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000234 Offset = - Offset;
235 }
Evan Cheng45032f22009-07-09 23:11:34 +0000236 int ImmedOffset = isThumb2
237 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
238 if (ImmedOffset == -1)
239 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000240 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000241
Dale Johannesenb6728402009-02-13 02:25:56 +0000242 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000243 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000244 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000245 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000246 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000247 }
248
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000249 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
250 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000251 Opcode = getLoadStoreMultipleOpcode(Opcode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000252 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
253 .addReg(Base, getKillRegState(BaseKill))
254 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000255 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000256 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
257 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000258
259 return true;
260}
261
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000262// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
263// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000264void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
265 MemOpQueue &memOps,
266 unsigned memOpsBegin, unsigned memOpsEnd,
267 unsigned insertAfter, int Offset,
268 unsigned Base, bool BaseKill,
269 int Opcode,
270 ARMCC::CondCodes Pred, unsigned PredReg,
271 unsigned Scratch,
272 DebugLoc dl,
273 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000274 // First calculate which of the registers should be killed by the merged
275 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000276 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000277
278 SmallSet<unsigned, 4> UnavailRegs;
279 SmallSet<unsigned, 4> KilledRegs;
280 DenseMap<unsigned, unsigned> Killer;
281 for (unsigned i = 0; i < memOpsBegin; ++i) {
282 if (memOps[i].Position < insertPos && memOps[i].isKill) {
283 unsigned Reg = memOps[i].Reg;
284 if (memOps[i].Merged)
285 UnavailRegs.insert(Reg);
286 else {
287 KilledRegs.insert(Reg);
288 Killer[Reg] = i;
289 }
290 }
291 }
292 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
293 if (memOps[i].Position < insertPos && memOps[i].isKill) {
294 unsigned Reg = memOps[i].Reg;
295 KilledRegs.insert(Reg);
296 Killer[Reg] = i;
297 }
298 }
299
300 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000301 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000302 unsigned Reg = memOps[i].Reg;
303 if (UnavailRegs.count(Reg))
304 // Register is killed before and it's not easy / possible to update the
305 // kill marker on already merged instructions. Abort.
306 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000307
308 // If we are inserting the merged operation after an unmerged operation that
309 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000310 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000311 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000312 }
313
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000314 // Try to do the merge.
315 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000316 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000317 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000318 Pred, PredReg, Scratch, dl, Regs))
319 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000320
321 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000322 Merges.push_back(prior(Loc));
323 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000324 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000325 if (Regs[i-memOpsBegin].second) {
326 unsigned Reg = Regs[i-memOpsBegin].first;
327 if (KilledRegs.count(Reg)) {
328 unsigned j = Killer[Reg];
329 memOps[j].MBBI->getOperand(0).setIsKill(false);
330 }
331 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000332 MBB.erase(memOps[i].MBBI);
333 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000334 }
335}
336
Evan Chenga90f3402007-03-06 21:59:20 +0000337/// MergeLDR_STR - Merge a number of load / store instructions into one or more
338/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000339void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000340ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000341 unsigned Base, int Opcode, unsigned Size,
342 ARMCC::CondCodes Pred, unsigned PredReg,
343 unsigned Scratch, MemOpQueue &MemOps,
344 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000345 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000346 int Offset = MemOps[SIndex].Offset;
347 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000348 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000349 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000350 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000351 const MachineOperand &PMO = Loc->getOperand(0);
352 unsigned PReg = PMO.getReg();
353 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
354 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000355 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
358 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000359 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
360 unsigned Reg = MO.getReg();
361 unsigned RegNum = MO.isUndef() ? UINT_MAX
362 : ARMRegisterInfo::getRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000363 // Register numbers must be in ascending order. For VFP, the registers
364 // must also be consecutive and there is a limit of 16 double-word
365 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000366 if (Reg != ARM::SP &&
367 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000368 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000369 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000370 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000371 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000372 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000373 } else {
374 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000375 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
376 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000377 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
378 MemOps, Merges);
379 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 }
381
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000382 if (MemOps[i].Position > MemOps[insertAfter].Position)
383 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 }
385
Evan Chengfaa51072007-04-26 19:00:32 +0000386 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000387 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
388 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000389 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000390}
391
392static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000393 unsigned Bytes, unsigned Limit,
394 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000395 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000396 if (!MI)
397 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000398 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000399 MI->getOpcode() != ARM::t2SUBrSPi &&
400 MI->getOpcode() != ARM::t2SUBrSPi12 &&
401 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000402 MI->getOpcode() != ARM::SUBri)
403 return false;
404
405 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000406 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000407 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000408
Evan Cheng86198642009-08-07 00:34:42 +0000409 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000410 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000411 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000412 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000413 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000414 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000415}
416
417static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000418 unsigned Bytes, unsigned Limit,
419 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000420 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000421 if (!MI)
422 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000423 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000424 MI->getOpcode() != ARM::t2ADDrSPi &&
425 MI->getOpcode() != ARM::t2ADDrSPi12 &&
426 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000427 MI->getOpcode() != ARM::ADDri)
428 return false;
429
Bob Wilson3d38e832010-08-27 21:44:35 +0000430 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000431 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000432 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000433
Evan Cheng86198642009-08-07 00:34:42 +0000434 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000435 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000436 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000437 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000438 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000439 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000440}
441
442static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
443 switch (MI->getOpcode()) {
444 default: return 0;
445 case ARM::LDR:
446 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000447 case ARM::t2LDRi8:
448 case ARM::t2LDRi12:
449 case ARM::t2STRi8:
450 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000451 case ARM::VLDRS:
452 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000453 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000454 case ARM::VLDRD:
455 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000456 return 8;
457 case ARM::LDM:
458 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000459 case ARM::t2LDM:
460 case ARM::t2STM:
Jim Grosbache5165492009-11-09 00:11:35 +0000461 case ARM::VLDMS:
462 case ARM::VSTMS:
463 case ARM::VLDMD:
464 case ARM::VSTMD:
Bob Wilsond4bfd542010-08-27 23:18:17 +0000465 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
467}
468
Bob Wilson815baeb2010-03-13 01:08:20 +0000469static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
470 switch (Opc) {
471 case ARM::LDM: return ARM::LDM_UPD;
472 case ARM::STM: return ARM::STM_UPD;
473 case ARM::t2LDM: return ARM::t2LDM_UPD;
474 case ARM::t2STM: return ARM::t2STM_UPD;
475 case ARM::VLDMS: return ARM::VLDMS_UPD;
476 case ARM::VLDMD: return ARM::VLDMD_UPD;
477 case ARM::VSTMS: return ARM::VSTMS_UPD;
478 case ARM::VSTMD: return ARM::VSTMD_UPD;
479 default: llvm_unreachable("Unhandled opcode!");
480 }
481 return 0;
482}
483
Evan Cheng45032f22009-07-09 23:11:34 +0000484/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000485/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000486///
487/// stmia rn, <ra, rb, rc>
488/// rn := rn + 4 * 3;
489/// =>
490/// stmia rn!, <ra, rb, rc>
491///
492/// rn := rn - 4 * 3;
493/// ldmia rn, <ra, rb, rc>
494/// =>
495/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000496bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
497 MachineBasicBlock::iterator MBBI,
498 bool &Advance,
499 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000500 MachineInstr *MI = MBBI;
501 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000502 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000503 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000504 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000505 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000506 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000507 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000508
Bob Wilson815baeb2010-03-13 01:08:20 +0000509 bool DoMerge = false;
510 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Chenga8e29892007-01-19 07:51:42 +0000511
Bob Wilsond4bfd542010-08-27 23:18:17 +0000512 // Can't use an updating ld/st if the base register is also a dest
513 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
514 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
515 if (MI->getOperand(i).getReg() == Base)
516 return false;
Bob Wilson815baeb2010-03-13 01:08:20 +0000517 }
Bob Wilsond4bfd542010-08-27 23:18:17 +0000518 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000519
Bob Wilson815baeb2010-03-13 01:08:20 +0000520 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000521 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
522 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000524 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
525 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000526 if (Mode == ARM_AM::ia &&
527 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
528 Mode = ARM_AM::db;
529 DoMerge = true;
530 } else if (Mode == ARM_AM::ib &&
531 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
532 Mode = ARM_AM::da;
533 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000534 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000535 if (DoMerge)
536 MBB.erase(PrevMBBI);
537 }
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000540 MachineBasicBlock::iterator EndMBBI = MBB.end();
541 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000542 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000543 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
544 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000545 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
546 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
547 DoMerge = true;
548 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
549 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
550 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000551 }
552 if (DoMerge) {
553 if (NextMBBI == I) {
554 Advance = true;
555 ++I;
556 }
557 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000558 }
559 }
560
Bob Wilson815baeb2010-03-13 01:08:20 +0000561 if (!DoMerge)
562 return false;
563
564 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
565 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
566 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000567 .addReg(Base, getKillRegState(BaseKill))
568 .addImm(ARM_AM::getAM4ModeImm(Mode))
569 .addImm(Pred).addReg(PredReg);
Bob Wilson815baeb2010-03-13 01:08:20 +0000570 // Transfer the rest of operands.
571 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
572 MIB.addOperand(MI->getOperand(OpNum));
573 // Transfer memoperands.
574 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
575
576 MBB.erase(MBBI);
577 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000578}
579
580static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
581 switch (Opc) {
582 case ARM::LDR: return ARM::LDR_PRE;
583 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000584 case ARM::VLDRS: return ARM::VLDMS_UPD;
585 case ARM::VLDRD: return ARM::VLDMD_UPD;
586 case ARM::VSTRS: return ARM::VSTMS_UPD;
587 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000588 case ARM::t2LDRi8:
589 case ARM::t2LDRi12:
590 return ARM::t2LDR_PRE;
591 case ARM::t2STRi8:
592 case ARM::t2STRi12:
593 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000594 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000595 }
596 return 0;
597}
598
599static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
600 switch (Opc) {
601 case ARM::LDR: return ARM::LDR_POST;
602 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000603 case ARM::VLDRS: return ARM::VLDMS_UPD;
604 case ARM::VLDRD: return ARM::VLDMD_UPD;
605 case ARM::VSTRS: return ARM::VSTMS_UPD;
606 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000607 case ARM::t2LDRi8:
608 case ARM::t2LDRi12:
609 return ARM::t2LDR_POST;
610 case ARM::t2STRi8:
611 case ARM::t2STRi12:
612 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000613 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000614 }
615 return 0;
616}
617
Evan Cheng45032f22009-07-09 23:11:34 +0000618/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000619/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000620bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
621 MachineBasicBlock::iterator MBBI,
622 const TargetInstrInfo *TII,
623 bool &Advance,
624 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000625 MachineInstr *MI = MBBI;
626 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000627 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000628 unsigned Bytes = getLSMultipleTransferSize(MI);
629 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000630 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000631 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
632 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
633 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000634 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
635 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000636 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000637 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000638 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000639 if (MI->getOperand(2).getImm() != 0)
640 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Jim Grosbache5165492009-11-09 00:11:35 +0000642 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000643 // Can't do the merge if the destination register is the same as the would-be
644 // writeback register.
645 if (isLd && MI->getOperand(0).getReg() == Base)
646 return false;
647
Evan Cheng0e1d3792007-07-05 07:18:20 +0000648 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000649 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000650 bool DoMerge = false;
651 ARM_AM::AddrOpc AddSub = ARM_AM::add;
652 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000653 // AM2 - 12 bits, thumb2 - 8 bits.
654 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000655
656 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000657 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
658 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000659 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000660 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
661 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000662 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000663 DoMerge = true;
664 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000665 } else if (!isAM5 &&
666 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000667 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000668 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000669 if (DoMerge) {
670 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000672 }
Evan Chenga8e29892007-01-19 07:51:42 +0000673 }
674
Bob Wilsone4193b22010-03-12 22:50:09 +0000675 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000676 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000677 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000678 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000679 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
680 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000681 if (!isAM5 &&
682 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000683 DoMerge = true;
684 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000685 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000686 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000687 }
Evan Chenge71bff72007-09-19 21:48:07 +0000688 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000689 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000690 if (NextMBBI == I) {
691 Advance = true;
692 ++I;
693 }
Evan Chenga8e29892007-01-19 07:51:42 +0000694 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000695 }
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
697
698 if (!DoMerge)
699 return false;
700
Evan Cheng9e7a3122009-08-04 21:12:13 +0000701 unsigned Offset = 0;
702 if (isAM5)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000703 Offset = ARM_AM::getAM4ModeImm(AddSub == ARM_AM::sub ?
704 ARM_AM::db : ARM_AM::ia);
Evan Cheng9e7a3122009-08-04 21:12:13 +0000705 else if (isAM2)
706 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
707 else
708 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000709
710 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000711 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000712 // (There are no base-updating versions of VLDR/VSTR instructions, but the
713 // updating load/store-multiple instructions can be used with only one
714 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000715 MachineOperand &MO = MI->getOperand(0);
716 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000717 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000718 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
719 .addImm(Offset)
720 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000721 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
722 getKillRegState(MO.isKill())));
723 } else if (isLd) {
724 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000725 // LDR_PRE, LDR_POST,
726 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
727 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000728 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000729 else
Evan Cheng27934da2009-08-04 01:43:45 +0000730 // t2LDR_PRE, t2LDR_POST
731 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
732 .addReg(Base, RegState::Define)
733 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
734 } else {
735 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000736 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000737 // STR_PRE, STR_POST
738 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
739 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
740 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
741 else
742 // t2STR_PRE, t2STR_POST
743 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
744 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
745 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000746 }
747 MBB.erase(MBBI);
748
749 return true;
750}
751
Evan Chengcc1c4272007-03-06 18:02:41 +0000752/// isMemoryOp - Returns true if instruction is a memory operations (that this
753/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000754static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000755 // When no memory operands are present, conservatively assume unaligned,
756 // volatile, unfoldable.
757 if (!MI->hasOneMemOperand())
758 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000759
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000760 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000761
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000762 // Don't touch volatile memory accesses - we may be changing their order.
763 if (MMO->isVolatile())
764 return false;
765
766 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
767 // not.
768 if (MMO->getAlignment() < 4)
769 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000770
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000771 // str <undef> could probably be eliminated entirely, but for now we just want
772 // to avoid making a mess of it.
773 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
774 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
775 MI->getOperand(0).isUndef())
776 return false;
777
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000778 // Likewise don't mess with references to undefined addresses.
779 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
780 MI->getOperand(1).isUndef())
781 return false;
782
Evan Chengcc1c4272007-03-06 18:02:41 +0000783 int Opcode = MI->getOpcode();
784 switch (Opcode) {
785 default: break;
786 case ARM::LDR:
787 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000788 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000789 case ARM::VLDRS:
790 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000791 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000792 case ARM::VLDRD:
793 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000794 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000795 case ARM::t2LDRi8:
796 case ARM::t2LDRi12:
797 case ARM::t2STRi8:
798 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000799 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000800 }
801 return false;
802}
803
Evan Cheng11788fd2007-03-08 02:55:08 +0000804/// AdvanceRS - Advance register scavenger to just before the earliest memory
805/// op that is being merged.
806void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
807 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
808 unsigned Position = MemOps[0].Position;
809 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
810 if (MemOps[i].Position < Position) {
811 Position = MemOps[i].Position;
812 Loc = MemOps[i].MBBI;
813 }
814 }
815
816 if (Loc != MBB.begin())
817 RS->forward(prior(Loc));
818}
819
Evan Chenge7d6df72009-06-13 09:12:55 +0000820static int getMemoryOpOffset(const MachineInstr *MI) {
821 int Opcode = MI->getOpcode();
822 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000823 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000824 unsigned NumOperands = MI->getDesc().getNumOperands();
825 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000826
827 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
828 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
829 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
830 return OffField;
831
Evan Chenge7d6df72009-06-13 09:12:55 +0000832 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000833 ? ARM_AM::getAM2Offset(OffField)
834 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
835 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000836 if (isAM2) {
837 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
838 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000839 } else if (isAM3) {
840 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
841 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000842 } else {
843 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
844 Offset = -Offset;
845 }
846 return Offset;
847}
848
Evan Cheng358dec52009-06-15 08:28:29 +0000849static void InsertLDR_STR(MachineBasicBlock &MBB,
850 MachineBasicBlock::iterator &MBBI,
851 int OffImm, bool isDef,
852 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000853 unsigned Reg, bool RegDeadKill, bool RegUndef,
854 unsigned BaseReg, bool BaseKill, bool BaseUndef,
855 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000856 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000857 const TargetInstrInfo *TII, bool isT2) {
858 int Offset = OffImm;
859 if (!isT2) {
860 if (OffImm < 0)
861 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
862 else
863 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
864 }
865 if (isDef) {
866 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
867 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000868 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000869 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
870 if (!isT2)
871 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
872 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
873 } else {
874 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
875 TII->get(NewOpc))
876 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
877 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
878 if (!isT2)
879 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
880 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
881 }
Evan Cheng358dec52009-06-15 08:28:29 +0000882}
883
884bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
885 MachineBasicBlock::iterator &MBBI) {
886 MachineInstr *MI = &*MBBI;
887 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000888 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
889 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000890 unsigned EvenReg = MI->getOperand(0).getReg();
891 unsigned OddReg = MI->getOperand(1).getReg();
892 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
893 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
894 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
895 return false;
896
Evan Chengd95ea2d2010-06-21 21:21:14 +0000897 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000898 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
899 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000900 bool EvenDeadKill = isLd ?
901 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000902 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000903 bool OddDeadKill = isLd ?
904 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000905 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000906 const MachineOperand &BaseOp = MI->getOperand(2);
907 unsigned BaseReg = BaseOp.getReg();
908 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000909 bool BaseUndef = BaseOp.isUndef();
910 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
911 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
912 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000913 int OffImm = getMemoryOpOffset(MI);
914 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000915 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000916
917 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
918 // Ascending register numbers and no offset. It's safe to change it to a
919 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000920 unsigned NewOpc = (isLd)
921 ? (isT2 ? ARM::t2LDM : ARM::LDM)
922 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000923 if (isLd) {
924 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
925 .addReg(BaseReg, getKillRegState(BaseKill))
926 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
927 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000928 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000929 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000930 ++NumLDRD2LDM;
931 } else {
932 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
933 .addReg(BaseReg, getKillRegState(BaseKill))
934 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
935 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000936 .addReg(EvenReg,
937 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
938 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000939 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000940 ++NumSTRD2STM;
941 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000942 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000943 } else {
944 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000945 assert((!isT2 || !OffReg) &&
946 "Thumb2 ldrd / strd does not encode offset register!");
947 unsigned NewOpc = (isLd)
948 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
949 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000950 DebugLoc dl = MBBI->getDebugLoc();
951 // If this is a load and base register is killed, it may have been
952 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000953 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000954 (BaseKill || OffKill) &&
955 (TRI->regsOverlap(EvenReg, BaseReg) ||
956 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
957 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
958 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000959 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
960 OddReg, OddDeadKill, false,
961 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
962 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000963 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +0000964 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
965 EvenReg, EvenDeadKill, false,
966 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
967 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000968 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000969 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000970 // If the two source operands are the same, the kill marker is
971 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000972 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
973 EvenDeadKill = false;
974 OddDeadKill = true;
975 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000976 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000977 EvenReg, EvenDeadKill, EvenUndef,
978 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
979 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000980 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000981 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000982 OddReg, OddDeadKill, OddUndef,
983 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
984 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000985 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000986 if (isLd)
987 ++NumLDRD2LDR;
988 else
989 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000990 }
991
Evan Cheng358dec52009-06-15 08:28:29 +0000992 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000993 MBBI = NewBBI;
994 return true;
Evan Cheng358dec52009-06-15 08:28:29 +0000995 }
996 return false;
997}
998
Evan Chenga8e29892007-01-19 07:51:42 +0000999/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1000/// ops of the same base and incrementing offset into LDM / STM ops.
1001bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1002 unsigned NumMerges = 0;
1003 unsigned NumMemOps = 0;
1004 MemOpQueue MemOps;
1005 unsigned CurrBase = 0;
1006 int CurrOpc = -1;
1007 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001008 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001009 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001010 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001011 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001012
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001013 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001014 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1015 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001016 if (FixInvalidRegPairOp(MBB, MBBI))
1017 continue;
1018
Evan Chenga8e29892007-01-19 07:51:42 +00001019 bool Advance = false;
1020 bool TryMerge = false;
1021 bool Clobber = false;
1022
Evan Chengcc1c4272007-03-06 18:02:41 +00001023 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001024 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001025 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001026 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001027 const MachineOperand &MO = MBBI->getOperand(0);
1028 unsigned Reg = MO.getReg();
1029 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001030 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001031 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001032 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001033 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001034 // Watch out for:
1035 // r4 := ldr [r5]
1036 // r5 := ldr [r5, #4]
1037 // r6 := ldr [r5, #8]
1038 //
1039 // The second ldr has effectively broken the chain even though it
1040 // looks like the later ldr(s) use the same base register. Try to
1041 // merge the ldr's so far, including this one. But don't try to
1042 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001043 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001044 if (CurrBase == 0 && !Clobber) {
1045 // Start of a new chain.
1046 CurrBase = Base;
1047 CurrOpc = Opcode;
1048 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001049 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001050 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001051 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001052 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001053 Advance = true;
1054 } else {
1055 if (Clobber) {
1056 TryMerge = true;
1057 Advance = true;
1058 }
1059
Evan Cheng44bec522007-05-15 01:29:07 +00001060 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001061 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001062 // Continue adding to the queue.
1063 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001064 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1065 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001066 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001067 Advance = true;
1068 } else {
1069 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1070 I != E; ++I) {
1071 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001072 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1073 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001074 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001075 Advance = true;
1076 break;
1077 } else if (Offset == I->Offset) {
1078 // Collision! This can't be merged!
1079 break;
1080 }
1081 }
1082 }
1083 }
1084 }
1085 }
1086
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001087 if (MBBI->isDebugValue()) {
1088 ++MBBI;
1089 if (MBBI == E)
1090 // Reach the end of the block, try merging the memory instructions.
1091 TryMerge = true;
1092 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001093 ++Position;
1094 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001095 if (MBBI == E)
1096 // Reach the end of the block, try merging the memory instructions.
1097 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001098 } else
1099 TryMerge = true;
1100
1101 if (TryMerge) {
1102 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001103 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001104 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001105 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001106 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001107 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001108 // Process the load / store instructions.
1109 RS->forward(prior(MBBI));
1110
1111 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001112 Merges.clear();
1113 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1114 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001115
Evan Chenga8e29892007-01-19 07:51:42 +00001116 // Try folding preceeding/trailing base inc/dec into the generated
1117 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001118 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001119 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001120 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001121 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001122
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001123 // Try folding preceeding/trailing base inc/dec into those load/store
1124 // that were not merged to form LDM/STM ops.
1125 for (unsigned i = 0; i != NumMemOps; ++i)
1126 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001127 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001128 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001129
Jim Grosbach764ab522009-08-11 15:33:49 +00001130 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001131 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001132 } else if (NumMemOps == 1) {
1133 // Try folding preceeding/trailing base inc/dec into the single
1134 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001135 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001136 ++NumMerges;
1137 RS->forward(prior(MBBI));
1138 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001139 }
Evan Chenga8e29892007-01-19 07:51:42 +00001140
1141 CurrBase = 0;
1142 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001143 CurrSize = 0;
1144 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001145 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001146 if (NumMemOps) {
1147 MemOps.clear();
1148 NumMemOps = 0;
1149 }
1150
1151 // If iterator hasn't been advanced and this is not a memory op, skip it.
1152 // It can't start a new chain anyway.
1153 if (!Advance && !isMemOp && MBBI != E) {
1154 ++Position;
1155 ++MBBI;
1156 }
1157 }
1158 }
1159 return NumMerges > 0;
1160}
1161
Evan Chenge7d6df72009-06-13 09:12:55 +00001162namespace {
1163 struct OffsetCompare {
1164 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1165 int LOffset = getMemoryOpOffset(LHS);
1166 int ROffset = getMemoryOpOffset(RHS);
1167 assert(LHS == RHS || LOffset != ROffset);
1168 return LOffset > ROffset;
1169 }
1170 };
1171}
1172
Bob Wilsonc88d0722010-03-20 22:20:40 +00001173/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1174/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1175/// directly restore the value of LR into pc.
1176/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001177/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001178/// or
1179/// ldmfd sp!, {..., lr}
1180/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001181/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001182/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001183bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1184 if (MBB.empty()) return false;
1185
1186 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001187 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001188 (MBBI->getOpcode() == ARM::BX_RET ||
1189 MBBI->getOpcode() == ARM::tBX_RET ||
1190 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001191 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001192 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1193 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001194 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001195 if (MO.getReg() != ARM::LR)
1196 return false;
1197 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1198 PrevMI->setDesc(TII->get(NewOpc));
1199 MO.setReg(ARM::PC);
1200 MBB.erase(MBBI);
1201 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001202 }
1203 }
1204 return false;
1205}
1206
1207bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001208 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001209 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001210 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001211 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001212 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001213 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001214
Evan Chenga8e29892007-01-19 07:51:42 +00001215 bool Modified = false;
1216 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1217 ++MFI) {
1218 MachineBasicBlock &MBB = *MFI;
1219 Modified |= LoadStoreMultipleOpti(MBB);
1220 Modified |= MergeReturnIntoLDM(MBB);
1221 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001222
1223 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001224 return Modified;
1225}
Evan Chenge7d6df72009-06-13 09:12:55 +00001226
1227
1228/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1229/// load / stores from consecutive locations close to make it more
1230/// likely they will be combined later.
1231
1232namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001233 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001234 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001235 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001236
Evan Cheng358dec52009-06-15 08:28:29 +00001237 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001238 const TargetInstrInfo *TII;
1239 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001240 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001241 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001242 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001243
1244 virtual bool runOnMachineFunction(MachineFunction &Fn);
1245
1246 virtual const char *getPassName() const {
1247 return "ARM pre- register allocation load / store optimization pass";
1248 }
1249
1250 private:
Evan Chengd780f352009-06-15 20:54:56 +00001251 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1252 unsigned &NewOpc, unsigned &EvenReg,
1253 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001254 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001255 unsigned &PredReg, ARMCC::CondCodes &Pred,
1256 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001257 bool RescheduleOps(MachineBasicBlock *MBB,
1258 SmallVector<MachineInstr*, 4> &Ops,
1259 unsigned Base, bool isLd,
1260 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1261 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1262 };
1263 char ARMPreAllocLoadStoreOpt::ID = 0;
1264}
1265
1266bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001267 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001268 TII = Fn.getTarget().getInstrInfo();
1269 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001270 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001271 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001272 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001273
1274 bool Modified = false;
1275 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1276 ++MFI)
1277 Modified |= RescheduleLoadStoreInstrs(MFI);
1278
1279 return Modified;
1280}
1281
Evan Chengae69a2a2009-06-19 23:17:27 +00001282static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1283 MachineBasicBlock::iterator I,
1284 MachineBasicBlock::iterator E,
1285 SmallPtrSet<MachineInstr*, 4> &MemOps,
1286 SmallSet<unsigned, 4> &MemRegs,
1287 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001288 // Are there stores / loads / calls between them?
1289 // FIXME: This is overly conservative. We should make use of alias information
1290 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001291 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001292 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001293 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001294 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001295 const TargetInstrDesc &TID = I->getDesc();
1296 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1297 return false;
1298 if (isLd && TID.mayStore())
1299 return false;
1300 if (!isLd) {
1301 if (TID.mayLoad())
1302 return false;
1303 // It's not safe to move the first 'str' down.
1304 // str r1, [r0]
1305 // strh r5, [r0]
1306 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001307 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001308 return false;
1309 }
1310 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1311 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001312 if (!MO.isReg())
1313 continue;
1314 unsigned Reg = MO.getReg();
1315 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001316 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001317 if (Reg != Base && !MemRegs.count(Reg))
1318 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001319 }
1320 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001321
1322 // Estimate register pressure increase due to the transformation.
1323 if (MemRegs.size() <= 4)
1324 // Ok if we are moving small number of instructions.
1325 return true;
1326 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001327}
1328
Evan Chengd780f352009-06-15 20:54:56 +00001329bool
1330ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1331 DebugLoc &dl,
1332 unsigned &NewOpc, unsigned &EvenReg,
1333 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001334 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001335 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001336 ARMCC::CondCodes &Pred,
1337 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001338 // Make sure we're allowed to generate LDRD/STRD.
1339 if (!STI->hasV5TEOps())
1340 return false;
1341
Jim Grosbache5165492009-11-09 00:11:35 +00001342 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001343 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001344 unsigned Opcode = Op0->getOpcode();
1345 if (Opcode == ARM::LDR)
1346 NewOpc = ARM::LDRD;
1347 else if (Opcode == ARM::STR)
1348 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001349 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1350 NewOpc = ARM::t2LDRDi8;
1351 Scale = 4;
1352 isT2 = true;
1353 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1354 NewOpc = ARM::t2STRDi8;
1355 Scale = 4;
1356 isT2 = true;
1357 } else
1358 return false;
1359
Evan Cheng8f05c102009-09-26 02:43:36 +00001360 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001361 if (!isT2 &&
1362 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1363 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001364
1365 // Must sure the base address satisfies i64 ld / st alignment requirement.
1366 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001367 !(*Op0->memoperands_begin())->getValue() ||
1368 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001369 return false;
1370
Dan Gohmanc76909a2009-09-25 20:36:54 +00001371 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001372 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001373 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001374 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1375 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001376 if (Align < ReqAlign)
1377 return false;
1378
1379 // Then make sure the immediate offset fits.
1380 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001381 if (isT2) {
1382 if (OffImm < 0) {
1383 if (OffImm < -255)
1384 // Can't fall back to t2LDRi8 / t2STRi8.
1385 return false;
1386 } else {
1387 int Limit = (1 << 8) * Scale;
1388 if (OffImm >= Limit || (OffImm & (Scale-1)))
1389 return false;
1390 }
Evan Chengeef490f2009-09-25 21:44:53 +00001391 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001392 } else {
1393 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1394 if (OffImm < 0) {
1395 AddSub = ARM_AM::sub;
1396 OffImm = - OffImm;
1397 }
1398 int Limit = (1 << 8) * Scale;
1399 if (OffImm >= Limit || (OffImm & (Scale-1)))
1400 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001401 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001402 }
Evan Chengd780f352009-06-15 20:54:56 +00001403 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001404 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001405 if (EvenReg == OddReg)
1406 return false;
1407 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001408 if (!isT2)
1409 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001410 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001411 dl = Op0->getDebugLoc();
1412 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001413}
1414
Evan Chenge7d6df72009-06-13 09:12:55 +00001415bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1416 SmallVector<MachineInstr*, 4> &Ops,
1417 unsigned Base, bool isLd,
1418 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1419 bool RetVal = false;
1420
1421 // Sort by offset (in reverse order).
1422 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1423
1424 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001425 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001426 // 1. Any def of base.
1427 // 2. Any gaps.
1428 while (Ops.size() > 1) {
1429 unsigned FirstLoc = ~0U;
1430 unsigned LastLoc = 0;
1431 MachineInstr *FirstOp = 0;
1432 MachineInstr *LastOp = 0;
1433 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001434 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001435 unsigned LastBytes = 0;
1436 unsigned NumMove = 0;
1437 for (int i = Ops.size() - 1; i >= 0; --i) {
1438 MachineInstr *Op = Ops[i];
1439 unsigned Loc = MI2LocMap[Op];
1440 if (Loc <= FirstLoc) {
1441 FirstLoc = Loc;
1442 FirstOp = Op;
1443 }
1444 if (Loc >= LastLoc) {
1445 LastLoc = Loc;
1446 LastOp = Op;
1447 }
1448
Evan Chengf9f1da12009-06-18 02:04:01 +00001449 unsigned Opcode = Op->getOpcode();
1450 if (LastOpcode && Opcode != LastOpcode)
1451 break;
1452
Evan Chenge7d6df72009-06-13 09:12:55 +00001453 int Offset = getMemoryOpOffset(Op);
1454 unsigned Bytes = getLSMultipleTransferSize(Op);
1455 if (LastBytes) {
1456 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1457 break;
1458 }
1459 LastOffset = Offset;
1460 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001461 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001462 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001463 break;
1464 }
1465
1466 if (NumMove <= 1)
1467 Ops.pop_back();
1468 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001469 SmallPtrSet<MachineInstr*, 4> MemOps;
1470 SmallSet<unsigned, 4> MemRegs;
1471 for (int i = NumMove-1; i >= 0; --i) {
1472 MemOps.insert(Ops[i]);
1473 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1474 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001475
1476 // Be conservative, if the instructions are too far apart, don't
1477 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001478 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001479 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001480 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1481 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001482 if (!DoMove) {
1483 for (unsigned i = 0; i != NumMove; ++i)
1484 Ops.pop_back();
1485 } else {
1486 // This is the new location for the loads / stores.
1487 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001488 while (InsertPos != MBB->end()
1489 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001490 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001491
1492 // If we are moving a pair of loads / stores, see if it makes sense
1493 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001494 MachineInstr *Op0 = Ops.back();
1495 MachineInstr *Op1 = Ops[Ops.size()-2];
1496 unsigned EvenReg = 0, OddReg = 0;
1497 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1498 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001499 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001500 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001501 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001502 DebugLoc dl;
1503 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1504 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001505 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001506 Ops.pop_back();
1507 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001508
Evan Chengd780f352009-06-15 20:54:56 +00001509 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001510 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001511 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1512 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001513 .addReg(EvenReg, RegState::Define)
1514 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001515 .addReg(BaseReg);
1516 if (!isT2)
1517 MIB.addReg(OffReg);
1518 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001519 ++NumLDRDFormed;
1520 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001521 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1522 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001523 .addReg(EvenReg)
1524 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001525 .addReg(BaseReg);
1526 if (!isT2)
1527 MIB.addReg(OffReg);
1528 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001529 ++NumSTRDFormed;
1530 }
1531 MBB->erase(Op0);
1532 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001533
1534 // Add register allocation hints to form register pairs.
1535 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1536 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001537 } else {
1538 for (unsigned i = 0; i != NumMove; ++i) {
1539 MachineInstr *Op = Ops.back();
1540 Ops.pop_back();
1541 MBB->splice(InsertPos, MBB, Op);
1542 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001543 }
1544
1545 NumLdStMoved += NumMove;
1546 RetVal = true;
1547 }
1548 }
1549 }
1550
1551 return RetVal;
1552}
1553
1554bool
1555ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1556 bool RetVal = false;
1557
1558 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1559 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1560 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1561 SmallVector<unsigned, 4> LdBases;
1562 SmallVector<unsigned, 4> StBases;
1563
1564 unsigned Loc = 0;
1565 MachineBasicBlock::iterator MBBI = MBB->begin();
1566 MachineBasicBlock::iterator E = MBB->end();
1567 while (MBBI != E) {
1568 for (; MBBI != E; ++MBBI) {
1569 MachineInstr *MI = MBBI;
1570 const TargetInstrDesc &TID = MI->getDesc();
1571 if (TID.isCall() || TID.isTerminator()) {
1572 // Stop at barriers.
1573 ++MBBI;
1574 break;
1575 }
1576
Jim Grosbach958e4e12010-06-04 01:23:30 +00001577 if (!MI->isDebugValue())
1578 MI2LocMap[MI] = ++Loc;
1579
Evan Chenge7d6df72009-06-13 09:12:55 +00001580 if (!isMemoryOp(MI))
1581 continue;
1582 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001583 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001584 continue;
1585
Evan Chengeef490f2009-09-25 21:44:53 +00001586 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001587 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001588 unsigned Base = MI->getOperand(1).getReg();
1589 int Offset = getMemoryOpOffset(MI);
1590
1591 bool StopHere = false;
1592 if (isLd) {
1593 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1594 Base2LdsMap.find(Base);
1595 if (BI != Base2LdsMap.end()) {
1596 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1597 if (Offset == getMemoryOpOffset(BI->second[i])) {
1598 StopHere = true;
1599 break;
1600 }
1601 }
1602 if (!StopHere)
1603 BI->second.push_back(MI);
1604 } else {
1605 SmallVector<MachineInstr*, 4> MIs;
1606 MIs.push_back(MI);
1607 Base2LdsMap[Base] = MIs;
1608 LdBases.push_back(Base);
1609 }
1610 } else {
1611 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1612 Base2StsMap.find(Base);
1613 if (BI != Base2StsMap.end()) {
1614 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1615 if (Offset == getMemoryOpOffset(BI->second[i])) {
1616 StopHere = true;
1617 break;
1618 }
1619 }
1620 if (!StopHere)
1621 BI->second.push_back(MI);
1622 } else {
1623 SmallVector<MachineInstr*, 4> MIs;
1624 MIs.push_back(MI);
1625 Base2StsMap[Base] = MIs;
1626 StBases.push_back(Base);
1627 }
1628 }
1629
1630 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001631 // Found a duplicate (a base+offset combination that's seen earlier).
1632 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001633 --Loc;
1634 break;
1635 }
1636 }
1637
1638 // Re-schedule loads.
1639 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1640 unsigned Base = LdBases[i];
1641 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1642 if (Lds.size() > 1)
1643 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1644 }
1645
1646 // Re-schedule stores.
1647 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1648 unsigned Base = StBases[i];
1649 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1650 if (Sts.size() > 1)
1651 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1652 }
1653
1654 if (MBBI != E) {
1655 Base2LdsMap.clear();
1656 Base2StsMap.clear();
1657 LdBases.clear();
1658 StBases.clear();
1659 }
1660 }
1661
1662 return RetVal;
1663}
1664
1665
1666/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1667/// optimization pass.
1668FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1669 if (PreAlloc)
1670 return new ARMPreAllocLoadStoreOpt();
1671 return new ARMLoadStoreOpt();
1672}