blob: 43978dbffceb22719cf84c80ba8892b87575c736 [file] [log] [blame]
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -05001/*
2 * Copyright (C) 2020 Collabora Ltd.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors (Collabora):
24 * Alyssa Rosenzweig <alyssa.rosenzweig@collabora.com>
25 */
26
27#ifndef __BIFROST_COMPILER_H
28#define __BIFROST_COMPILER_H
29
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -050030#include "bifrost.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050031#include "compiler/nir/nir.h"
Alyssa Rosenzweig9b8cb9f2020-03-09 20:19:29 -040032#include "panfrost/util/pan_ir.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050033
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050034/* Bifrost opcodes are tricky -- the same op may exist on both FMA and
35 * ADD with two completely different opcodes, and opcodes can be varying
36 * length in some cases. Then we have different opcodes for int vs float
37 * and then sometimes even for different typesizes. Further, virtually
38 * every op has a number of flags which depend on the op. In constrast
39 * to Midgard where you have a strict ALU/LDST/TEX division and within
40 * ALU you have strict int/float and that's it... here it's a *lot* more
41 * involved. As such, we use something much higher level for our IR,
42 * encoding "classes" of operations, letting the opcode details get
43 * sorted out at emit time.
44 *
45 * Please keep this list alphabetized. Please use a dictionary if you
46 * don't know how to do that.
47 */
48
49enum bi_class {
50 BI_ADD,
51 BI_ATEST,
52 BI_BRANCH,
53 BI_CMP,
54 BI_BLEND,
55 BI_BITWISE,
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -040056 BI_COMBINE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050057 BI_CONVERT,
58 BI_CSEL,
59 BI_DISCARD,
60 BI_FMA,
Alyssa Rosenzweig6b7077e2020-03-19 16:58:48 -040061 BI_FMOV,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050062 BI_FREXP,
Alyssa Rosenzweig1a94dae2020-05-04 14:00:13 -040063 BI_IMATH,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050064 BI_LOAD,
Alyssa Rosenzweig1ead0d32020-03-06 09:52:09 -050065 BI_LOAD_UNIFORM,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050066 BI_LOAD_ATTR,
67 BI_LOAD_VAR,
68 BI_LOAD_VAR_ADDRESS,
69 BI_MINMAX,
70 BI_MOV,
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -040071 BI_REDUCE_FMA,
Alyssa Rosenzweigee561f02020-04-24 19:10:44 -040072 BI_SELECT,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050073 BI_STORE,
74 BI_STORE_VAR,
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040075 BI_SPECIAL, /* _FAST on supported GPUs */
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040076 BI_TABLE,
Alyssa Rosenzweig6ed1bdf2020-10-06 10:31:04 -040077 BI_TEXS,
78 BI_TEXC,
79 BI_TEXC_DUAL,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050080 BI_ROUND,
Chris Forbesa0a70872020-07-26 15:54:14 -070081 BI_IMUL,
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050082 BI_NUM_CLASSES
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050083};
84
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050085/* Properties of a class... */
86extern unsigned bi_class_props[BI_NUM_CLASSES];
87
88/* abs/neg/outmod valid for a float op */
89#define BI_MODS (1 << 0)
90
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -040091/* Accepts a bi_cond */
92#define BI_CONDITIONAL (1 << 1)
Alyssa Rosenzweig34165c72020-03-02 20:46:37 -050093
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -050094/* Accepts a bifrost_roundmode */
95#define BI_ROUNDMODE (1 << 2)
96
Alyssa Rosenzweig99f3c1f2020-03-02 21:53:13 -050097/* Can be scheduled to FMA */
98#define BI_SCHED_FMA (1 << 3)
99
100/* Can be scheduled to ADD */
101#define BI_SCHED_ADD (1 << 4)
102
103/* Most ALU ops can do either, actually */
104#define BI_SCHED_ALL (BI_SCHED_FMA | BI_SCHED_ADD)
105
Alyssa Rosenzweigc70a1982020-03-03 08:16:50 -0500106/* Along with setting BI_SCHED_ADD, eats up the entire cycle, so FMA must be
107 * nopped out. Used for _FAST operations. */
108#define BI_SCHED_SLOW (1 << 5)
109
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500110/* Swizzling allowed for the 8/16-bit source */
111#define BI_SWIZZLABLE (1 << 6)
112
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500113/* For scheduling purposes this is a high latency instruction and must be at
114 * the end of a clause. Implies ADD */
Alyssa Rosenzweige323df02020-03-18 13:42:12 -0400115#define BI_SCHED_HI_LATENCY (1 << 7)
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500116
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400117/* Intrinsic is vectorized and acts with `vector_channels` components */
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400118#define BI_VECTOR (1 << 8)
119
Alyssa Rosenzweigd4fbf752020-03-18 12:08:28 -0400120/* Use a data register for src0/dest respectively, bypassing the usual
121 * register accessor. Mutually exclusive. */
122#define BI_DATA_REG_SRC (1 << 9)
123#define BI_DATA_REG_DEST (1 << 10)
124
Alyssa Rosenzweigbd19e762020-03-30 12:25:20 -0400125/* Quirk: cannot encode multiple abs on FMA in fp16 mode */
126#define BI_NO_ABS_ABS_FP16_FMA (1 << 11)
127
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500128/* It can't get any worse than csel4... can it? */
129#define BIR_SRC_COUNT 4
130
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500131/* BI_LD_VARY */
132struct bi_load_vary {
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500133 enum bifrost_interp_mode interp_mode;
134 bool reuse;
135 bool flat;
136};
137
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500138/* BI_BRANCH encoding the details of the branch itself as well as a pointer to
139 * the target. We forward declare bi_block since this is mildly circular (not
140 * strictly, but this order of the file makes more sense I think)
141 *
142 * We define our own enum of conditions since the conditions in the hardware
143 * packed in crazy ways that would make manipulation unweildly (meaning changes
Alyssa Rosenzweig514da972020-09-20 15:34:38 -0400144 * based on slot swapping, etc), so we defer dealing with that until emit time.
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500145 * Likewise, we expose NIR types instead of the crazy branch types, although
146 * the restrictions do eventually apply of course. */
147
148struct bi_block;
149
Alyssa Rosenzweig2ff53872020-08-03 12:48:44 -0400150/* Sync with gen-pack.py */
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500151enum bi_cond {
Alyssa Rosenzweig2ff53872020-08-03 12:48:44 -0400152 BI_COND_ALWAYS = 0,
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500153 BI_COND_LT,
154 BI_COND_LE,
155 BI_COND_GE,
156 BI_COND_GT,
157 BI_COND_EQ,
158 BI_COND_NE,
159};
160
Alyssa Rosenzweig6f5b7882020-07-31 17:29:50 -0400161/* Segments, as synced with ISA. Used as an immediate in LOAD/STORE
162 * instructions for address calculation, and directly in SEG_ADD/SEG_SUB
163 * instructions. */
164
165enum bi_segment {
166 /* No segment (use global addressing, offset from GPU VA 0x0) */
167 BI_SEGMENT_NONE = 1,
168
169 /* Within workgroup local memory (shared memory). Relative to
170 * wls_base_pointer in the draw's thread storage descriptor */
171 BI_SEGMENT_WLS = 2,
172
173 /* Within one of the bound uniform buffers. Low 32-bits are the index
174 * within the uniform buffer; high 32-bits are the index of the uniform
175 * buffer itself. Relative to the uniform_array_pointer indexed within
176 * the draw's uniform remap table indexed by the high 32-bits. */
177 BI_SEGMENT_UBO = 4,
178
179 /* Within thread local storage (for spilling). Relative to
180 * tls_base_pointer in the draw's thread storage descriptor */
181 BI_SEGMENT_TLS = 7
182};
183
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500184/* Opcodes within a class */
185enum bi_minmax_op {
186 BI_MINMAX_MIN,
187 BI_MINMAX_MAX
188};
189
190enum bi_bitwise_op {
191 BI_BITWISE_AND,
192 BI_BITWISE_OR,
193 BI_BITWISE_XOR
194};
195
Alyssa Rosenzweigcf3c3562020-05-04 14:04:35 -0400196enum bi_imath_op {
197 BI_IMATH_ADD,
198 BI_IMATH_SUB,
199};
200
Chris Forbesa0a70872020-07-26 15:54:14 -0700201enum bi_imul_op {
202 BI_IMUL_IMUL,
203};
204
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400205enum bi_table_op {
206 /* fp32 log2() with low precision, suitable for GL or half_log2() in
207 * CL. In the first argument, takes x. Letting u be such that x =
208 * 2^{-m} u with m integer and 0.75 <= u < 1.5, returns
209 * log2(u) / (u - 1). */
210
211 BI_TABLE_LOG2_U_OVER_U_1_LOW,
212};
213
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400214enum bi_reduce_op {
215 /* Takes two fp32 arguments and returns x + frexp(y). Used in
216 * low-precision log2 argument reduction on newer models. */
217
218 BI_REDUCE_ADD_FREXPM,
219};
220
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400221enum bi_frexp_op {
222 BI_FREXPE_LOG,
223};
224
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400225enum bi_special_op {
226 BI_SPECIAL_FRCP,
227 BI_SPECIAL_FRSQ,
Alyssa Rosenzweigcc611562020-04-14 12:22:28 -0400228
229 /* fp32 exp2() with low precision, suitable for half_exp2() in CL or
230 * exp2() in GL. In the first argument, it takes f2i_rte(x * 2^24). In
231 * the second, it takes x itself. */
232 BI_SPECIAL_EXP2_LOW,
Chris Forbes1882b1e2020-07-27 11:51:31 -0700233 BI_SPECIAL_IABS,
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400234};
235
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400236struct bi_bitwise {
Alyssa Rosenzweigd2158a52020-09-09 17:46:58 -0400237 bool dest_invert;
238 bool src1_invert;
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400239 bool rshift; /* false for lshift */
240};
241
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400242struct bi_texture {
243 /* Constant indices. Indirect would need to be in src[..] like normal,
244 * we can reserve some sentinels there for that for future. */
245 unsigned texture_index, sampler_index;
Alyssa Rosenzweig67d89562020-08-03 12:47:57 -0400246
247 /* Should the LOD be computed based on neighboring pixels? Only valid
248 * in fragment shaders. */
249 bool compute_lod;
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400250};
251
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500252typedef struct {
253 struct list_head link; /* Must be first */
254 enum bi_class type;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500255
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400256 /* Indices, see pan_ssa_index etc. Note zero is special cased
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500257 * to "no argument" */
258 unsigned dest;
259 unsigned src[BIR_SRC_COUNT];
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500260
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400261 /* 32-bit word offset for destination, added to the register number in
262 * RA when lowering combines */
263 unsigned dest_offset;
264
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400265 /* If one of the sources has BIR_INDEX_CONSTANT */
Alyssa Rosenzweigb5bdd892020-03-03 07:47:29 -0500266 union {
267 uint64_t u64;
268 uint32_t u32;
269 uint16_t u16[2];
270 uint8_t u8[4];
271 } constant;
272
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500273 /* Floating-point modifiers, type/class permitting. If not
274 * allowed for the type/class, these are ignored. */
275 enum bifrost_outmod outmod;
276 bool src_abs[BIR_SRC_COUNT];
277 bool src_neg[BIR_SRC_COUNT];
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -0500278
279 /* Round mode (requires BI_ROUNDMODE) */
280 enum bifrost_roundmode roundmode;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500281
Alyssa Rosenzweigc42002d2020-03-02 22:03:05 -0500282 /* Destination type. Usually the type of the instruction
283 * itself, but if sources and destination have different
284 * types, the type of the destination wins (so f2i would be
285 * int). Zero if there is no destination. Bitsize included */
286 nir_alu_type dest_type;
287
Alyssa Rosenzweig8929fe02020-03-03 08:37:15 -0500288 /* Source types if required by the class */
289 nir_alu_type src_types[BIR_SRC_COUNT];
290
Alyssa Rosenzweig8dd3a812020-07-31 18:48:27 -0400291 /* register_format if applicable */
292 nir_alu_type format;
293
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400294 /* If the source type is 8-bit or 16-bit such that SIMD is possible,
295 * and the class has BI_SWIZZLABLE, this is a swizzle in the usual
296 * sense. On non-SIMD instructions, it can be used for component
297 * selection, so we don't have to special case extraction. */
298 uint8_t swizzle[BIR_SRC_COUNT][NIR_MAX_VEC_COMPONENTS];
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500299
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400300 /* For VECTOR ops, how many channels are written? */
301 unsigned vector_channels;
302
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400303 /* The comparison op. BI_COND_ALWAYS may not be valid. */
304 enum bi_cond cond;
305
Alyssa Rosenzweig6f5b7882020-07-31 17:29:50 -0400306 /* For memory ops, base address */
307 enum bi_segment segment;
308
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500309 /* A class-specific op from which the actual opcode can be derived
310 * (along with the above information) */
311
312 union {
313 enum bi_minmax_op minmax;
314 enum bi_bitwise_op bitwise;
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400315 enum bi_special_op special;
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400316 enum bi_reduce_op reduce;
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400317 enum bi_table_op table;
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400318 enum bi_frexp_op frexp;
Alyssa Rosenzweigcf3c3562020-05-04 14:04:35 -0400319 enum bi_imath_op imath;
Chris Forbesa0a70872020-07-26 15:54:14 -0700320 enum bi_imul_op imul;
Alyssa Rosenzweig4570c342020-04-14 16:13:53 -0400321
322 /* For FMA/ADD, should we add a biased exponent? */
323 bool mscale;
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500324 } op;
325
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500326 /* Union for class-specific information */
327 union {
328 enum bifrost_minmax_mode minmax;
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500329 struct bi_load_vary load_vary;
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400330 struct bi_block *branch_target;
Alyssa Rosenzweig92a4f262020-03-06 09:25:58 -0500331
332 /* For BLEND -- the location 0-7 */
333 unsigned blend_location;
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400334
335 struct bi_bitwise bitwise;
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400336 struct bi_texture texture;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500337 };
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500338} bi_instruction;
339
Alyssa Rosenzweig514da972020-09-20 15:34:38 -0400340/* Represents the assignment of slots for a given bi_bundle */
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400341
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400342typedef struct {
Alyssa Rosenzweig514da972020-09-20 15:34:38 -0400343 /* Register to assign to each slot */
344 unsigned slot[4];
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400345
Alyssa Rosenzweig514da972020-09-20 15:34:38 -0400346 /* Read slots can be disabled */
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400347 bool enabled[2];
348
Alyssa Rosenzweig7a0f3b62020-09-20 16:24:04 -0400349 /* Configuration for slots 2/3 */
350 struct bifrost_reg_ctrl_23 slot23;
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400351
352 /* Packed uniform/constant */
353 uint8_t uniform_constant;
354
355 /* Whether writes are actually for the last instruction */
356 bool first_instruction;
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400357} bi_registers;
Alyssa Rosenzweig79f30d82020-05-05 14:23:41 -0400358
Alyssa Rosenzweig59f8f202020-05-05 14:17:58 -0400359/* A bi_bundle contains two paired instruction pointers. If a slot is unfilled,
Alyssa Rosenzweigb042dde2020-05-05 14:28:53 -0400360 * leave it NULL; the emitter will fill in a nop. Instructions reference
Alyssa Rosenzweig514da972020-09-20 15:34:38 -0400361 * registers via slots which are assigned per bundle.
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500362 */
363
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500364typedef struct {
Alyssa Rosenzweigdd96b452020-05-05 14:30:06 -0400365 bi_registers regs;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500366 bi_instruction *fma;
367 bi_instruction *add;
368} bi_bundle;
369
Alyssa Rosenzweig64bedbf2020-05-28 13:48:46 -0400370struct bi_block;
371
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500372typedef struct {
373 struct list_head link;
374
Alyssa Rosenzweig64bedbf2020-05-28 13:48:46 -0400375 /* Link back up for branch calculations */
376 struct bi_block *block;
377
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500378 /* A clause can have 8 instructions in bundled FMA/ADD sense, so there
Alyssa Rosenzweigc3de28b2020-05-05 17:29:24 -0400379 * can be 8 bundles. */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500380
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500381 unsigned bundle_count;
Alyssa Rosenzweigc3de28b2020-05-05 17:29:24 -0400382 bi_bundle bundles[8];
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500383
384 /* For scoreboarding -- the clause ID (this is not globally unique!)
385 * and its dependencies in terms of other clauses, computed during
386 * scheduling and used when emitting code. Dependencies expressed as a
387 * bitfield matching the hardware, except shifted by a clause (the
388 * shift back to the ISA's off-by-one encoding is worked out when
389 * emitting clauses) */
390 unsigned scoreboard_id;
391 uint8_t dependencies;
392
Alyssa Rosenzweiga2277982020-10-02 15:13:29 -0400393 /* See ISA header for description */
394 enum bifrost_flow flow_control;
Alyssa Rosenzweig4131bc32020-10-02 13:46:35 -0400395
396 /* Can we prefetch the next clause? Usually it makes sense, except for
397 * clauses ending in unconditional branches */
398 bool next_clause_prefetch;
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500399
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400400 /* Assigned data register */
Alyssa Rosenzweig785344e2020-10-02 13:53:03 -0400401 unsigned staging_register;
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400402
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500403 /* Corresponds to the usual bit but shifted by a clause */
Alyssa Rosenzweig785344e2020-10-02 13:53:03 -0400404 bool staging_barrier;
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500405
Alyssa Rosenzweiga658a4f2020-05-05 16:15:16 -0400406 /* Constants read by this clause. ISA limit. Must satisfy:
407 *
408 * constant_count + bundle_count <= 13
409 *
410 * Also implicitly constant_count <= bundle_count since a bundle only
411 * reads a single constant.
412 */
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500413 uint64_t constants[8];
414 unsigned constant_count;
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400415
Alyssa Rosenzweig627872e2020-05-28 12:53:22 -0400416 /* Branches encode a constant offset relative to the program counter
417 * with some magic flags. By convention, if there is a branch, its
418 * constant will be last. Set this flag to indicate this is required.
419 */
420 bool branch_constant;
421
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400422 /* What type of high latency instruction is here, basically */
Alyssa Rosenzweig2b9484c22020-10-02 14:02:25 -0400423 unsigned message_type;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500424} bi_clause;
425
426typedef struct bi_block {
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400427 pan_block base; /* must be first */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500428
429 /* If true, uses clauses; if false, uses instructions */
430 bool scheduled;
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500431 struct list_head clauses; /* list of bi_clause */
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500432} bi_block;
433
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500434typedef struct {
435 nir_shader *nir;
Alyssa Rosenzweig0d291842020-03-05 10:11:39 -0500436 gl_shader_stage stage;
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500437 struct list_head blocks; /* list of bi_block */
Alyssa Rosenzweig218785c2020-03-10 16:20:18 -0400438 struct panfrost_sysvals sysvals;
Alyssa Rosenzweig0b26cb12020-03-03 14:27:05 -0500439 uint32_t quirks;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500440
441 /* During NIR->BIR */
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500442 nir_function_impl *impl;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500443 bi_block *current_block;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500444 bi_block *after_block;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500445 bi_block *break_block;
446 bi_block *continue_block;
Alyssa Rosenzweigdabb6c62020-03-06 09:26:44 -0500447 bool emitted_atest;
Alyssa Rosenzweig1a8f1a32020-04-23 19:26:01 -0400448 nir_alu_type *blend_types;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500449
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500450 /* For creating temporaries */
451 unsigned temp_alloc;
452
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400453 /* Analysis results */
454 bool has_liveness;
455
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500456 /* Stats for shader-db */
457 unsigned instruction_count;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500458 unsigned loop_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500459} bi_context;
460
461static inline bi_instruction *
462bi_emit(bi_context *ctx, bi_instruction ins)
463{
464 bi_instruction *u = rzalloc(ctx, bi_instruction);
465 memcpy(u, &ins, sizeof(ins));
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400466 list_addtail(&u->link, &ctx->current_block->base.instructions);
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500467 return u;
468}
469
Alyssa Rosenzweig58a51c42020-03-19 17:21:34 -0400470static inline bi_instruction *
471bi_emit_before(bi_context *ctx, bi_instruction *tag, bi_instruction ins)
472{
473 bi_instruction *u = rzalloc(ctx, bi_instruction);
474 memcpy(u, &ins, sizeof(ins));
475 list_addtail(&u->link, &tag->link);
476 return u;
477}
478
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500479static inline void
480bi_remove_instruction(bi_instruction *ins)
481{
482 list_del(&ins->link);
483}
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500484
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500485/* If high bits are set, instead of SSA/registers, we have specials indexed by
486 * the low bits if necessary.
487 *
488 * Fixed register: do not allocate register, do not collect $200.
489 * Uniform: access a uniform register given by low bits.
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400490 * Constant: access the specified constant (specifies a bit offset / shift)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500491 * Zero: special cased to avoid wasting a constant
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400492 * Passthrough: a bifrost_packed_src to passthrough T/T0/T1
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500493 */
494
495#define BIR_INDEX_REGISTER (1 << 31)
496#define BIR_INDEX_UNIFORM (1 << 30)
497#define BIR_INDEX_CONSTANT (1 << 29)
498#define BIR_INDEX_ZERO (1 << 28)
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400499#define BIR_INDEX_PASS (1 << 27)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500500
501/* Keep me synced please so we can check src & BIR_SPECIAL */
502
503#define BIR_SPECIAL ((BIR_INDEX_REGISTER | BIR_INDEX_UNIFORM) | \
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400504 (BIR_INDEX_CONSTANT | BIR_INDEX_ZERO | BIR_INDEX_PASS))
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500505
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500506static inline unsigned
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400507bi_max_temp(bi_context *ctx)
508{
509 unsigned alloc = MAX2(ctx->impl->reg_alloc, ctx->impl->ssa_alloc);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400510 return ((alloc + 2 + ctx->temp_alloc) << 1);
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400511}
512
513static inline unsigned
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500514bi_make_temp(bi_context *ctx)
515{
516 return (ctx->impl->ssa_alloc + 1 + ctx->temp_alloc++) << 1;
517}
518
519static inline unsigned
520bi_make_temp_reg(bi_context *ctx)
521{
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400522 return ((ctx->impl->reg_alloc + ctx->temp_alloc++) << 1) | PAN_IS_REG;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500523}
524
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500525/* Iterators for Bifrost IR */
526
527#define bi_foreach_block(ctx, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400528 list_for_each_entry(pan_block, v, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500529
530#define bi_foreach_block_from(ctx, from, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400531 list_for_each_entry_from(pan_block, v, from, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500532
Alyssa Rosenzweiga4273152020-05-28 15:01:38 -0400533#define bi_foreach_block_from_rev(ctx, from, v) \
534 list_for_each_entry_from_rev(pan_block, v, from, &ctx->blocks, link)
535
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500536#define bi_foreach_instr_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400537 list_for_each_entry(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500538
539#define bi_foreach_instr_in_block_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400540 list_for_each_entry_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500541
542#define bi_foreach_instr_in_block_safe(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400543 list_for_each_entry_safe(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500544
545#define bi_foreach_instr_in_block_safe_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400546 list_for_each_entry_safe_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500547
548#define bi_foreach_instr_in_block_from(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400549 list_for_each_entry_from(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500550
551#define bi_foreach_instr_in_block_from_rev(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400552 list_for_each_entry_from_rev(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500553
554#define bi_foreach_clause_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400555 list_for_each_entry(bi_clause, v, &(block)->clauses, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500556
Alyssa Rosenzweig64c49ab2020-05-28 13:49:41 -0400557#define bi_foreach_clause_in_block_from(block, v, from) \
558 list_for_each_entry_from(bi_clause, v, from, &(block)->clauses, link)
559
560#define bi_foreach_clause_in_block_from_rev(block, v, from) \
561 list_for_each_entry_from_rev(bi_clause, v, from, &(block)->clauses, link)
562
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500563#define bi_foreach_instr_global(ctx, v) \
564 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400565 bi_foreach_instr_in_block((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500566
567#define bi_foreach_instr_global_safe(ctx, v) \
568 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400569 bi_foreach_instr_in_block_safe((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500570
571/* Based on set_foreach, expanded with automatic type casts */
572
573#define bi_foreach_predecessor(blk, v) \
574 struct set_entry *_entry_##v; \
575 bi_block *v; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400576 for (_entry_##v = _mesa_set_next_entry(blk->base.predecessors, NULL), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500577 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL); \
578 _entry_##v != NULL; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400579 _entry_##v = _mesa_set_next_entry(blk->base.predecessors, _entry_##v), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500580 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL))
581
582#define bi_foreach_src(ins, v) \
583 for (unsigned v = 0; v < ARRAY_SIZE(ins->src); ++v)
584
Alyssa Rosenzweig6e0479a2020-03-11 14:48:55 -0400585static inline bi_instruction *
586bi_prev_op(bi_instruction *ins)
587{
588 return list_last_entry(&(ins->link), bi_instruction, link);
589}
590
591static inline bi_instruction *
592bi_next_op(bi_instruction *ins)
593{
594 return list_first_entry(&(ins->link), bi_instruction, link);
595}
596
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400597static inline pan_block *
598pan_next_block(pan_block *block)
599{
600 return list_first_entry(&(block->link), pan_block, link);
601}
602
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400603/* Special functions */
604
605void bi_emit_fexp2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig031ad0e2020-04-14 19:50:24 -0400606void bi_emit_flog2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400607
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500608/* BIR manipulation */
609
610bool bi_has_outmod(bi_instruction *ins);
611bool bi_has_source_mods(bi_instruction *ins);
612bool bi_is_src_swizzled(bi_instruction *ins, unsigned s);
Alyssa Rosenzweige94754a2020-03-11 14:40:01 -0400613bool bi_has_arg(bi_instruction *ins, unsigned arg);
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400614uint16_t bi_from_bytemask(uint16_t bytemask, unsigned bytes);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400615unsigned bi_get_component_count(bi_instruction *ins, signed s);
Alyssa Rosenzweige6230072020-03-11 14:46:01 -0400616uint16_t bi_bytemask_of_read_components(bi_instruction *ins, unsigned node);
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400617uint64_t bi_get_immediate(bi_instruction *ins, unsigned index);
Alyssa Rosenzweig375a7d02020-03-27 14:40:30 -0400618bool bi_writes_component(bi_instruction *ins, unsigned comp);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400619unsigned bi_writemask(bi_instruction *ins);
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500620
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500621/* BIR passes */
622
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -0400623void bi_lower_combine(bi_context *ctx, bi_block *block);
Alyssa Rosenzweig58f91712020-03-11 15:10:32 -0400624bool bi_opt_dead_code_eliminate(bi_context *ctx, bi_block *block);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500625void bi_schedule(bi_context *ctx);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400626void bi_register_allocate(bi_context *ctx);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500627
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400628/* Liveness */
629
630void bi_compute_liveness(bi_context *ctx);
631void bi_liveness_ins_update(uint16_t *live, bi_instruction *ins, unsigned max);
632void bi_invalidate_liveness(bi_context *ctx);
633bool bi_is_live_after(bi_context *ctx, bi_block *block, bi_instruction *start, int src);
634
Alyssa Rosenzweig2a4e4472020-05-05 17:58:16 -0400635/* Layout */
636
637bool bi_can_insert_bundle(bi_clause *clause, bool constant);
Alyssa Rosenzweigb3ae0882020-05-05 18:20:08 -0400638unsigned bi_clause_quadwords(bi_clause *clause);
Alyssa Rosenzweig682b63c2020-05-28 13:49:59 -0400639signed bi_block_offset(bi_context *ctx, bi_clause *start, bi_block *target);
Alyssa Rosenzweig2a4e4472020-05-05 17:58:16 -0400640
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400641/* Code emit */
642
643void bi_pack(bi_context *ctx, struct util_dynarray *emission);
644
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500645#endif