blob: d516d4e4a627aa669281824815db01defb3c97d6 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#include <common.h>
14#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060015#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000016#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080017#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000018
Wolfgang Denkd87080b2006-03-31 18:32:53 +020019DECLARE_GLOBAL_DATA_PTR;
20
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053021
22#ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
23#define CONFIG_SYS_FSL_NUM_CC_PLLS 6
24#endif
wdenk42d1f032003-10-15 23:53:47 +000025/* --------------------------------------------------------------- */
26
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053027void get_sys_info(sys_info_t *sys_info)
wdenk42d1f032003-10-15 23:53:47 +000028{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000030#ifdef CONFIG_FSL_IFC
31 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
32 u32 ccr;
33#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050034#ifdef CONFIG_FSL_CORENET
35 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050036 unsigned int cpu;
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053037#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
38 int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
39#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050040
41 const u8 core_cplx_PLL[16] = {
42 [ 0] = 0, /* CC1 PPL / 1 */
43 [ 1] = 0, /* CC1 PPL / 2 */
44 [ 2] = 0, /* CC1 PPL / 4 */
45 [ 4] = 1, /* CC2 PPL / 1 */
46 [ 5] = 1, /* CC2 PPL / 2 */
47 [ 6] = 1, /* CC2 PPL / 4 */
48 [ 8] = 2, /* CC3 PPL / 1 */
49 [ 9] = 2, /* CC3 PPL / 2 */
50 [10] = 2, /* CC3 PPL / 4 */
51 [12] = 3, /* CC4 PPL / 1 */
52 [13] = 3, /* CC4 PPL / 2 */
53 [14] = 3, /* CC4 PPL / 4 */
54 };
55
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053056 const u8 core_cplx_pll_div[16] = {
Kumar Gala39aaca12009-03-19 02:46:19 -050057 [ 0] = 1, /* CC1 PPL / 1 */
58 [ 1] = 2, /* CC1 PPL / 2 */
59 [ 2] = 4, /* CC1 PPL / 4 */
60 [ 4] = 1, /* CC2 PPL / 1 */
61 [ 5] = 2, /* CC2 PPL / 2 */
62 [ 6] = 4, /* CC2 PPL / 4 */
63 [ 8] = 1, /* CC3 PPL / 1 */
64 [ 9] = 2, /* CC3 PPL / 2 */
65 [10] = 4, /* CC3 PPL / 4 */
66 [12] = 1, /* CC4 PPL / 1 */
67 [13] = 2, /* CC4 PPL / 2 */
68 [14] = 4, /* CC4 PPL / 4 */
69 };
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +053070 uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
71#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
72 uint rcw_tmp;
73#endif
74 uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
Kumar Gala39aaca12009-03-19 02:46:19 -050075 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080076 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050077
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +053078 sys_info->freq_systembus = sysclk;
Priyanka Jainb1359912013-12-17 14:25:52 +053079#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
vijay rai0c12a152014-04-15 11:34:12 +053080 uint ddr_refclk_sel;
81 unsigned int porsr1_sys_clk;
82 porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
83 & FSL_DCFG_PORSR1_SYSCLK_MASK;
84 if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
85 sys_info->diff_sysclk = 1;
86 else
87 sys_info->diff_sysclk = 0;
88
Priyanka Jainb1359912013-12-17 14:25:52 +053089 /*
90 * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
91 * are driven by separate DDR Refclock or single source
92 * differential clock.
93 */
vijay rai0c12a152014-04-15 11:34:12 +053094 ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
Priyanka Jainb1359912013-12-17 14:25:52 +053095 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
96 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
97 /*
vijay rai0c12a152014-04-15 11:34:12 +053098 * For single source clocking, both ddrclock and sysclock
Priyanka Jainb1359912013-12-17 14:25:52 +053099 * are driven by differential sysclock.
100 */
vijay rai0c12a152014-04-15 11:34:12 +0530101 if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
Priyanka Jainb1359912013-12-17 14:25:52 +0530102 sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
vijay rai0c12a152014-04-15 11:34:12 +0530103 else
Priyanka Jainb1359912013-12-17 14:25:52 +0530104#endif
York Sun98ffa192012-10-08 07:44:31 +0000105#ifdef CONFIG_DDR_CLK_FREQ
Priyanka Jainb1359912013-12-17 14:25:52 +0530106 sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
York Sun98ffa192012-10-08 07:44:31 +0000107#else
Priyanka Jainb1359912013-12-17 14:25:52 +0530108 sys_info->freq_ddrbus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +0000109#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500110
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530111 sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
York Sunf77329c2012-10-08 07:44:09 +0000112 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
113 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
114 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
York Sunc3678b02014-03-28 15:07:27 -0700115#ifdef CONFIG_SYS_FSL_ERRATUM_A007212
116 if (mem_pll_rat == 0) {
117 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
118 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
119 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
120 }
121#endif
Zang Roy-R61911e88f4212013-11-28 13:23:37 +0800122 /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
123 * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
124 * it uses 6.
125 */
126#if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
127 if (SVR_MAJ(get_svr()) >= 2)
128 mem_pll_rat *= 2;
129#endif
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800130 if (mem_pll_rat > 2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530131 sys_info->freq_ddrbus *= mem_pll_rat;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800132 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530133 sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -0500134
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530135 for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
136 ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800137 if (ratio[i] > 4)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530138 freq_c_pll[i] = sysclk * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800139 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530140 freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800141 }
York Sun9a653a92012-10-08 07:44:11 +0000142#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
143 /*
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530144 * As per CHASSIS2 architeture total 12 clusters are posible and
York Sun9a653a92012-10-08 07:44:11 +0000145 * Each cluster has up to 4 cores, sharing the same PLL selection.
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530146 * The cluster clock assignment is SoC defined.
147 *
148 * Total 4 clock groups are possible with 3 PLLs each.
149 * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
150 * clock group B has 3, 4, 6 and so on.
151 *
152 * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
153 * depends upon the SoC architeture. Same applies to other
154 * clock groups and clusters.
155 *
York Sun9a653a92012-10-08 07:44:11 +0000156 */
157 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000158 int cluster = fsl_qoriq_core_to_cluster(cpu);
159 u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
York Sun9a653a92012-10-08 07:44:11 +0000160 & 0xf;
161 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530162 cplx_pll += cc_group[cluster] - 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530163 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530164 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
York Sun9a653a92012-10-08 07:44:11 +0000165 }
Prabhakar Kushwahab33bd8c2014-04-21 10:47:41 +0530166#if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420) || \
167 defined(CONFIG_PPC_T2080) || defined(CONFIG_PPC_T2081)
Sandeep Singh0cb33252013-03-25 07:33:09 +0000168#define FM1_CLK_SEL 0xe0000000
169#define FM1_CLK_SHIFT 29
170#else
York Sun9a653a92012-10-08 07:44:11 +0000171#define PME_CLK_SEL 0xe0000000
172#define PME_CLK_SHIFT 29
173#define FM1_CLK_SEL 0x1c000000
174#define FM1_CLK_SHIFT 26
Sandeep Singh0cb33252013-03-25 07:33:09 +0000175#endif
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530176#if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
York Sun9a653a92012-10-08 07:44:11 +0000177 rcw_tmp = in_be32(&gur->rcwsr[7]);
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530178#endif
York Sun9a653a92012-10-08 07:44:11 +0000179
180#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530181#ifndef CONFIG_PME_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000182 switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
183 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530184 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000185 break;
186 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530187 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000188 break;
189 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530190 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000191 break;
192 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530193 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000194 break;
195 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530196 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000197 break;
198 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530199 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000200 break;
201 default:
202 printf("Error: Unknown PME clock select!\n");
203 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530204 sys_info->freq_pme = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000205 break;
206
207 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530208#else
209 sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
210
211#endif
York Sun9a653a92012-10-08 07:44:11 +0000212#endif
213
Haiying Wang990e1a82012-10-11 07:13:39 +0000214#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530215 sys_info->freq_qman = sys_info->freq_systembus / 2;
Haiying Wang990e1a82012-10-11 07:13:39 +0000216#endif
217
York Sun9a653a92012-10-08 07:44:11 +0000218#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530219#ifndef CONFIG_FM_PLAT_CLK_DIV
York Sun9a653a92012-10-08 07:44:11 +0000220 switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
221 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530222 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
York Sun9a653a92012-10-08 07:44:11 +0000223 break;
224 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530225 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000226 break;
227 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530228 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000229 break;
230 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530231 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000232 break;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000233 case 5:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530234 sys_info->freq_fman[0] = sys_info->freq_systembus;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000235 break;
York Sun9a653a92012-10-08 07:44:11 +0000236 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530237 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000238 break;
239 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530240 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000241 break;
242 default:
243 printf("Error: Unknown FMan1 clock select!\n");
244 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530245 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000246 break;
247 }
248#if (CONFIG_SYS_NUM_FMAN) == 2
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530249#ifdef CONFIG_SYS_FM2_CLK
York Sun9a653a92012-10-08 07:44:11 +0000250#define FM2_CLK_SEL 0x00000038
251#define FM2_CLK_SHIFT 3
252 rcw_tmp = in_be32(&gur->rcwsr[15]);
253 switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
254 case 1:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530255 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
York Sun9a653a92012-10-08 07:44:11 +0000256 break;
257 case 2:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530258 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000259 break;
260 case 3:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530261 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000262 break;
263 case 4:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530264 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
York Sun9a653a92012-10-08 07:44:11 +0000265 break;
Shaohui Xiec1015c62013-11-28 13:52:51 +0800266 case 5:
267 sys_info->freq_fman[1] = sys_info->freq_systembus;
268 break;
York Sun9a653a92012-10-08 07:44:11 +0000269 case 6:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530270 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
York Sun9a653a92012-10-08 07:44:11 +0000271 break;
272 case 7:
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530273 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
York Sun9a653a92012-10-08 07:44:11 +0000274 break;
275 default:
276 printf("Error: Unknown FMan2 clock select!\n");
277 case 0:
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530278 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
York Sun9a653a92012-10-08 07:44:11 +0000279 break;
280 }
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530281#endif
York Sun9a653a92012-10-08 07:44:11 +0000282#endif /* CONFIG_SYS_NUM_FMAN == 2 */
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530283#else
284 sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
285#endif
286#endif
York Sun9a653a92012-10-08 07:44:11 +0000287
288#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
289
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500290 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000291 u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
292 & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500293 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
294
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530295 sys_info->freq_processor[cpu] =
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530296 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
Kumar Gala39aaca12009-03-19 02:46:19 -0500297 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500298#define PME_CLK_SEL 0x80000000
299#define FM1_CLK_SEL 0x40000000
300#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600301#define HWA_ASYNC_DIV 0x04000000
302#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
303#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000304#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
305#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600306#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200307#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600308#else
309#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
310#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500311 rcw_tmp = in_be32(&gur->rcwsr[7]);
312
313#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600314 if (rcw_tmp & PME_CLK_SEL) {
315 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530316 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600317 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530318 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600319 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530320 sys_info->freq_pme = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600321 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500322#endif
323
324#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600325 if (rcw_tmp & FM1_CLK_SEL) {
326 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530327 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600328 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530329 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600330 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530331 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600332 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500333#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600334 if (rcw_tmp & FM2_CLK_SEL) {
335 if (rcw_tmp & HWA_ASYNC_DIV)
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530336 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
Kumar Galab5c87532011-02-16 02:03:29 -0600337 else
Prabhakar Kushwahace746fe2013-09-03 11:20:15 +0530338 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600339 } else {
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530340 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600341 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500342#endif
343#endif
344
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000345#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530346 sys_info->freq_qman = sys_info->freq_systembus / 2;
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000347#endif
348
York Sun9a653a92012-10-08 07:44:11 +0000349#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
350
Zhao Qiang2a44efe2014-03-21 16:21:45 +0800351#ifdef CONFIG_U_QE
352 sys_info->freq_qe = sys_info->freq_systembus / 2;
353#endif
354
York Sun9a653a92012-10-08 07:44:11 +0000355#else /* CONFIG_FSL_CORENET */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530356 uint plat_ratio, e500_ratio, half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500357 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400358#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600359 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400360#endif
wdenk42d1f032003-10-15 23:53:47 +0000361
362 plat_ratio = (gur->porpllsr) & 0x0000003e;
363 plat_ratio >>= 1;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530364 sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500365
366 /* Divide before multiply to avoid integer
367 * overflow for processor speeds above 2GHz */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530368 half_freq_systembus = sys_info->freq_systembus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530369 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500370 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530371 sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500372 }
James Yanga3e77fa2008-02-08 18:05:08 -0600373
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530374 /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
375 sys_info->freq_ddrbus = sys_info->freq_systembus;
Kumar Galad4357932007-12-07 04:59:26 -0600376
377#ifdef CONFIG_DDR_CLK_FREQ
378 {
Jason Jinc0391112008-09-27 14:40:57 +0800379 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
380 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600381 if (ddr_ratio != 0x7)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530382 sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
Kumar Galad4357932007-12-07 04:59:26 -0600383 }
384#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800385
Haiying Wangb3d7f202009-05-20 12:30:29 -0400386#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000387#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530388 sys_info->freq_qe = sys_info->freq_systembus;
Haiying Wanga52d2f82011-02-11 01:25:30 -0600389#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400390 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
391 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530392 sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400393#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600394#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400395
Haiying Wang24995d82011-01-20 22:26:31 +0000396#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530397 sys_info->freq_fman[0] = sys_info->freq_systembus;
Haiying Wang24995d82011-01-20 22:26:31 +0000398#endif
399
400#endif /* CONFIG_FSL_CORENET */
401
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530402#if defined(CONFIG_FSL_LBC)
York Sun9a653a92012-10-08 07:44:11 +0000403 uint lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800404#if defined(CONFIG_SYS_LBC_LCRR)
405 /* We will program LCRR to this value later */
406 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
407#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500408 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800409#endif
410 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800411#if defined(CONFIG_FSL_CORENET)
412 /* If this is corenet based SoC, bit-representation
413 * for four times the clock divider values.
414 */
415 lcrr_div *= 4;
416#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800417 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
418 /*
419 * Yes, the entire PQ38 family use the same
420 * bit-representation for twice the clock divider values.
421 */
422 lcrr_div *= 2;
423#endif
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530424 sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800425 } else {
426 /* In case anyone cares what the unknown value is */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530427 sys_info->freq_localbus = lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800428 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530429#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000430
431#if defined(CONFIG_FSL_IFC)
432 ccr = in_be32(&ifc_regs->ifc_ccr);
433 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
434
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530435 sys_info->freq_localbus = sys_info->freq_systembus / ccr;
Kumar Gala800c73c2012-10-08 07:44:06 +0000436#endif
wdenk42d1f032003-10-15 23:53:47 +0000437}
438
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500439
wdenk42d1f032003-10-15 23:53:47 +0000440int get_clocks (void)
441{
wdenk42d1f032003-10-15 23:53:47 +0000442 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500443#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500445#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500446#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000448 uint sccr, dfbrg;
449
450 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600451 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
452 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000453 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
454#endif
455 get_sys_info (&sys_info);
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530456 gd->cpu_clk = sys_info.freq_processor[0];
457 gd->bus_clk = sys_info.freq_systembus;
458 gd->mem_clk = sys_info.freq_ddrbus;
459 gd->arch.lbc_clk = sys_info.freq_localbus;
Timur Tabi88353a92008-04-04 11:15:58 -0500460
Haiying Wangb3d7f202009-05-20 12:30:29 -0400461#ifdef CONFIG_QE
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530462 gd->arch.qe_clk = sys_info.freq_qe;
Simon Glass45bae2e2012-12-13 20:48:50 +0000463 gd->arch.brg_clk = gd->arch.qe_clk / 2;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400464#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500465 /*
466 * The base clock for I2C depends on the actual SOC. Unfortunately,
467 * there is no pattern that can be used to determine the frequency, so
468 * the only choice is to look up the actual SOC number and use the value
469 * for that SOC. This information is taken from application note
470 * AN2919.
471 */
472#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
Tang Yuantianf62b1232013-09-06 10:45:40 +0800473 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
474 defined(CONFIG_P1022)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530475 gd->arch.i2c1_clk = sys_info.freq_systembus;
Timur Tabi88353a92008-04-04 11:15:58 -0500476#elif defined(CONFIG_MPC8544)
477 /*
478 * On the 8544, the I2C clock is the same as the SEC clock. This can be
479 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
480 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
481 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
482 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
483 */
484 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530485 gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500486 else
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530487 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500488#else
489 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530490 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500491#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000492 gd->arch.i2c2_clk = gd->arch.i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600493
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530494#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530495#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
496 defined(CONFIG_P1014)
Simon Glasse9adeca2012-12-13 20:49:05 +0000497 gd->arch.sdhc_clk = gd->bus_clk;
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400498#else
Simon Glasse9adeca2012-12-13 20:49:05 +0000499 gd->arch.sdhc_clk = gd->bus_clk / 2;
Kumar Galaef50d6c2008-08-12 11:14:19 -0500500#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400501#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500502
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500503#if defined(CONFIG_CPM2)
Prabhakar Kushwaha997399f2013-08-16 14:52:26 +0530504 gd->arch.vco_out = 2*sys_info.freq_systembus;
Simon Glass748cd052012-12-13 20:48:46 +0000505 gd->arch.cpm_clk = gd->arch.vco_out / 2;
506 gd->arch.scc_clk = gd->arch.vco_out / 4;
507 gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
wdenk42d1f032003-10-15 23:53:47 +0000508#endif
509
510 if(gd->cpu_clk != 0) return (0);
511 else return (1);
512}
513
514
515/********************************************
516 * get_bus_freq
517 * return system bus freq in Hz
518 *********************************************/
519ulong get_bus_freq (ulong dummy)
520{
James Yanga3e77fa2008-02-08 18:05:08 -0600521 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000522}
Kumar Galad4357932007-12-07 04:59:26 -0600523
524/********************************************
525 * get_ddr_freq
526 * return ddr bus freq in Hz
527 *********************************************/
528ulong get_ddr_freq (ulong dummy)
529{
James Yanga3e77fa2008-02-08 18:05:08 -0600530 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600531}