blob: 10126f6da0448e603870578a78eaa98101503c04 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000026 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000028def WAIT_FLAG : InstFlag<"printWaitFlag">;
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030let Predicates = [isSI] in {
31
32let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000033
34let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000035def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
36def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
37def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
38def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000039} // End isMoveImm = 1
40
Tom Stellard75aadc22012-12-11 21:25:42 +000041def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
42def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
43def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
44def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
45def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
46def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
47} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000048
Tom Stellard75aadc22012-12-11 21:25:42 +000049////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
50////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
51////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
52////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
53////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
54////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
55////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
56////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
57//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
58//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
59def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
60//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
61//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
62//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
63////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
64////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
65////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
66////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
67def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
68def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
69def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
70def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
71
72let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
73
74def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
75def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
76def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
77def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
78def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
79def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
80def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
81def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
82
83} // End hasSideEffects = 1
84
85def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
86def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
87def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
88def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
89def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
90def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
91//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
92def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
93def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
94def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
95def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
96def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
97
98/*
99This instruction is disabled for now until we can figure out how to teach
100the instruction selector to correctly use the S_CMP* vs V_CMP*
101instructions.
102
103When this instruction is enabled the code generator sometimes produces this
104invalid sequence:
105
106SCC = S_CMPK_EQ_I32 SGPR0, imm
107VCC = COPY SCC
108VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
109
110def S_CMPK_EQ_I32 : SOPK <
111 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
112 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000113 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000114>;
115*/
116
Christian Konig76edd4f2013-02-26 17:52:29 +0000117let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000118def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
119def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
120def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
121def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
122def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
123def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
124def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
125def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
126def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
127def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
128def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000129} // End isCompare = 1
130
Matt Arsenault3383eec2013-11-14 22:32:49 +0000131let Defs = [SCC], isCommutable = 1 in {
132 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
133 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
134}
135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
137def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
138def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
139def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
140//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
141//def EXP : EXP_ <0x00000000, "EXP", []>;
142
Christian Konig76edd4f2013-02-26 17:52:29 +0000143let isCompare = 1 in {
144
Christian Konigb19849a2013-02-21 15:17:04 +0000145defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
146defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
147defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
148defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
149defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
150defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
151defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
152defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
153defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
154defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
155defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
156defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
157defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
158defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
159defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
160defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Christian Konig76edd4f2013-02-26 17:52:29 +0000162let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Christian Konigb19849a2013-02-21 15:17:04 +0000164defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
165defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
166defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
167defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
168defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
169defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
170defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
171defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
172defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
173defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
174defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
175defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
176defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
177defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
178defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
179defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Christian Konig76edd4f2013-02-26 17:52:29 +0000181} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
Christian Konigb19849a2013-02-21 15:17:04 +0000183defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000184defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_LT>;
185defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_EQ>;
186defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_LE>;
187defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_GT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000188defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000189defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_GE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000190defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
191defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
192defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
193defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
194defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
195defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellard4e1100a2013-07-12 18:15:19 +0000196defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_NE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
198defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
Christian Konig76edd4f2013-02-26 17:52:29 +0000200let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000201
Christian Konigb19849a2013-02-21 15:17:04 +0000202defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
203defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
204defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
205defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
206defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
207defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
208defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
209defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
210defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
211defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
212defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
213defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
214defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
215defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
216defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
217defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000218
Christian Konig76edd4f2013-02-26 17:52:29 +0000219} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000220
Christian Konigb19849a2013-02-21 15:17:04 +0000221defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
222defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
223defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
224defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
225defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
226defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
227defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
228defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
229defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
230defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
231defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
232defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
233defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
234defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
235defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
236defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000237
238let hasSideEffects = 1, Defs = [EXEC] in {
239
Christian Konigb19849a2013-02-21 15:17:04 +0000240defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
241defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
242defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
243defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
244defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
245defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
246defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
247defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
248defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
249defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
250defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
251defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
252defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
253defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
254defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
255defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000256
257} // End hasSideEffects = 1, Defs = [EXEC]
258
Christian Konigb19849a2013-02-21 15:17:04 +0000259defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
260defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
261defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
262defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
263defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
264defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
265defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
266defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
267defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
268defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
269defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
270defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
271defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
272defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
273defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
274defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000275
276let hasSideEffects = 1, Defs = [EXEC] in {
277
Christian Konigb19849a2013-02-21 15:17:04 +0000278defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
279defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
280defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
281defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
282defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
283defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
284defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
285defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
286defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
287defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
288defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
289defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
290defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
291defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
292defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
293defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000294
295} // End hasSideEffects = 1, Defs = [EXEC]
296
Christian Konigb19849a2013-02-21 15:17:04 +0000297defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
298defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
299defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
300defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
301defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
302defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
303defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
304defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000305
Christian Konig76edd4f2013-02-26 17:52:29 +0000306let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000307
Christian Konigb19849a2013-02-21 15:17:04 +0000308defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
309defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
310defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
311defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
312defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
313defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
314defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
315defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000316
Christian Konig76edd4f2013-02-26 17:52:29 +0000317} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000318
Christian Konigb19849a2013-02-21 15:17:04 +0000319defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
320defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
321defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
322defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
323defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
324defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
325defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
326defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig76edd4f2013-02-26 17:52:29 +0000328let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000329
Christian Konigb19849a2013-02-21 15:17:04 +0000330defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
331defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
332defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
333defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
334defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
335defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
336defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
337defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000338
Christian Konig76edd4f2013-02-26 17:52:29 +0000339} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000340
Christian Konigb19849a2013-02-21 15:17:04 +0000341defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
342defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
343defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
344defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
345defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
346defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
347defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
348defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000349
Christian Konig76edd4f2013-02-26 17:52:29 +0000350let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000351
Christian Konigb19849a2013-02-21 15:17:04 +0000352defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
353defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
354defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
355defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
356defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
357defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
358defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
359defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000360
Christian Konig76edd4f2013-02-26 17:52:29 +0000361} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000362
Christian Konigb19849a2013-02-21 15:17:04 +0000363defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
364defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
365defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
366defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
367defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
368defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
369defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
370defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000371
372let hasSideEffects = 1, Defs = [EXEC] in {
373
Christian Konigb19849a2013-02-21 15:17:04 +0000374defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
375defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
376defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
377defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
378defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
379defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
380defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
381defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000382
383} // End hasSideEffects = 1, Defs = [EXEC]
384
Christian Konigb19849a2013-02-21 15:17:04 +0000385defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
387let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000388defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000389} // End hasSideEffects = 1, Defs = [EXEC]
390
Christian Konigb19849a2013-02-21 15:17:04 +0000391defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000392
393let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000394defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000395} // End hasSideEffects = 1, Defs = [EXEC]
396
397} // End isCompare = 1
398
Tom Stellard13c68ef2013-09-05 18:38:09 +0000399def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000400def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000401def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000402def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
403def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000404def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000405def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
406def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
407def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
408def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000409
Tom Stellard75aadc22012-12-11 21:25:42 +0000410//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
411//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
412//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000413defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000414//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
415//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
416//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
417//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000418defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000419defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
420defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
421defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000422defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
423defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
424defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000425
426def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
427 0x00000018, "BUFFER_STORE_BYTE", VReg_32
428>;
429
430def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
431 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
432>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000433
434def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000435 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000436>;
437
438def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000439 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000440>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000441
442def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000443 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000444>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000445//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
446//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
447//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
448//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
449//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
450//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
451//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
452//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
453//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
454//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
455//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
456//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
457//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
458//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
459//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
460//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
461//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
462//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
463//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
464//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
465//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
466//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
467//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
468//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
469//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
470//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
471//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
472//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
473//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
474//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
475//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
476//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
477//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
478//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
479//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
480//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
481//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
482//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
483//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
484def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000485def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
486def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
487def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
488def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Tom Stellard89093802013-02-07 19:39:40 +0000490let mayLoad = 1 in {
491
Christian Konig9c7afd12013-03-18 11:33:50 +0000492defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
493defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
494defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
495defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
496defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000497
Christian Konig9c7afd12013-03-18 11:33:50 +0000498defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
499 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
500>;
501
502defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
503 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
504>;
505
506defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
507 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
508>;
509
510defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
511 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
512>;
513
514defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
515 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
516>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000517
Tom Stellard89093802013-02-07 19:39:40 +0000518} // mayLoad = 1
519
Tom Stellard75aadc22012-12-11 21:25:42 +0000520//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
521//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000522defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
523defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000524//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
525//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
526//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
527//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
528//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
529//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
530//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
531//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000532defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000533//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
534//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
535//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
536//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
537//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
538//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
539//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
540//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
541//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
542//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
543//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
544//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
545//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
546//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
547//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
548//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
549//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000550defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000551//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000552defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000553//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000554defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
555defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
557//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000558defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000559//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000560defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000561//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000562defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
563defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000564//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
565//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
566//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
567//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
568//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
569//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
570//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
571//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
572//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
573//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
574//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
575//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
576//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
577//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
578//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
579//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
580//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
581//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
582//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
583//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
584//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
585//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
586//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
587//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
588//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
589//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
590//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
591//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
592//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
593//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
594//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
595//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
596//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
597//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
598//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
599//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
600//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
601//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
602//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
603//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
604//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
605//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
606//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
607//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
608//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
609//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
610//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
611//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
612//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
613//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
614//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
615//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
616//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
617//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
618
Christian Konig76edd4f2013-02-26 17:52:29 +0000619
620let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000621defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000622} // End neverHasSideEffects = 1, isMoveImm = 1
623
Tom Stellard75aadc22012-12-11 21:25:42 +0000624defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000625defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
626 [(set i32:$dst, (fp_to_sint f64:$src0))]
627>;
628defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
629 [(set f64:$dst, (sint_to_fp i32:$src0))]
630>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000631defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000632 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000633>;
Tom Stellardc932d732013-05-06 23:02:07 +0000634defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
635 [(set f32:$dst, (uint_to_fp i32:$src0))]
636>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000637defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
638 [(set i32:$dst, (fp_to_uint f32:$src0))]
639>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000641 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000642>;
643defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
644////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
645//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
646//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
647//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
648//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000649defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
650 [(set f32:$dst, (fround f64:$src0))]
651>;
652defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
653 [(set f64:$dst, (fextend f32:$src0))]
654>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
656//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
657//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
658//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
659//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
660//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
661defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000662 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000663>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000664defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
665 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
666>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000667defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000668 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000669>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000670defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000671 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000672>;
673defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000674 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675>;
676defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000677 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000678>;
679defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000680defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000681 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000682>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000683defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
684defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
685defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000686 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000687>;
688defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
689defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
690defm V_RSQ_LEGACY_F32 : VOP1_32 <
691 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000692 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000693>;
694defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000695defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
696 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
697>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
699defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
700defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000701defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
702 [(set f32:$dst, (fsqrt f32:$src0))]
703>;
704defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
705 [(set f64:$dst, (fsqrt f64:$src0))]
706>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000707defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
708defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
709defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
710defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
711defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
712defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
713defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
714//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
715defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
716defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
717//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
718defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
719//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
720defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
721defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
722defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
723
724def V_INTERP_P1_F32 : VINTRP <
725 0x00000000,
726 (outs VReg_32:$dst),
727 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000728 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000729 []> {
730 let DisableEncoding = "$m0";
731}
732
733def V_INTERP_P2_F32 : VINTRP <
734 0x00000001,
735 (outs VReg_32:$dst),
736 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000737 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000738 []> {
739
740 let Constraints = "$src0 = $dst";
741 let DisableEncoding = "$src0,$m0";
742
743}
744
745def V_INTERP_MOV_F32 : VINTRP <
746 0x00000002,
747 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000748 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000749 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000750 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000751 let DisableEncoding = "$m0";
752}
753
754//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
755
756let isTerminator = 1 in {
757
758def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
759 [(IL_retflag)]> {
760 let SIMM16 = 0;
761 let isBarrier = 1;
762 let hasCtrlDep = 1;
763}
764
765let isBranch = 1 in {
766def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000767 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000768 [(br bb:$target)]> {
769 let isBarrier = 1;
770}
Tom Stellard75aadc22012-12-11 21:25:42 +0000771
772let DisableEncoding = "$scc" in {
773def S_CBRANCH_SCC0 : SOPP <
774 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000775 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000776>;
777def S_CBRANCH_SCC1 : SOPP <
778 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000779 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000780 []
781>;
782} // End DisableEncoding = "$scc"
783
784def S_CBRANCH_VCCZ : SOPP <
785 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000786 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000787 []
788>;
789def S_CBRANCH_VCCNZ : SOPP <
790 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000791 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000792 []
793>;
794
795let DisableEncoding = "$exec" in {
796def S_CBRANCH_EXECZ : SOPP <
797 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000798 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000799 []
800>;
801def S_CBRANCH_EXECNZ : SOPP <
802 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000803 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000804 []
805>;
806} // End DisableEncoding = "$exec"
807
808
809} // End isBranch = 1
810} // End isTerminator = 1
811
Tom Stellard75aadc22012-12-11 21:25:42 +0000812let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000813def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
814 [(int_AMDGPU_barrier_local)]
815> {
816 let SIMM16 = 0;
817 let isBarrier = 1;
818 let hasCtrlDep = 1;
819 let mayLoad = 1;
820 let mayStore = 1;
821}
822
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000823def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000824 []
825>;
826} // End hasSideEffects
827//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
828//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
829//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
830//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
831//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
832//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
833//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
834//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
835//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
836//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
837
838def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000839 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
840 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000841 []
842>{
843 let DisableEncoding = "$vcc";
844}
845
846def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000847 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000848 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
849 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000850 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000851>;
852
853//f32 pattern for V_CNDMASK_B32_e64
854def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000855 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
856 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000857>;
858
Matt Arsenault204cfa62013-10-10 18:04:16 +0000859def : Pat <
860 (i32 (trunc i64:$val)),
861 (EXTRACT_SUBREG $val, sub0)
862>;
863
Tom Stellard4e1100a2013-07-12 18:15:19 +0000864//use two V_CNDMASK_B32_e64 instructions for f64
865def : Pat <
866 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
867 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
868 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
869 (EXTRACT_SUBREG $src1, sub0),
870 $src2), sub0),
871 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
872 (EXTRACT_SUBREG $src1, sub1),
873 $src2), sub1)
874>;
875
Tom Stellard75aadc22012-12-11 21:25:42 +0000876defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
877defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
878
Christian Konig76edd4f2013-02-26 17:52:29 +0000879let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000880defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000881 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000882>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000883
Christian Konig71088e62013-02-21 15:17:41 +0000884defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000885 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000886>;
Christian Konig3c145802013-03-27 09:12:59 +0000887defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
888} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000889
Tom Stellard75aadc22012-12-11 21:25:42 +0000890defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000891
892let isCommutable = 1 in {
893
Tom Stellard75aadc22012-12-11 21:25:42 +0000894defm V_MUL_LEGACY_F32 : VOP2_32 <
895 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000896 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000897>;
898
899defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000900 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000901>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000902
Christian Konig76edd4f2013-02-26 17:52:29 +0000903
Tom Stellard41fc7852013-07-23 01:48:42 +0000904defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
905 [(set i32:$dst, (mul I24:$src0, I24:$src1))]
906>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000907//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000908defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
909 [(set i32:$dst, (mul U24:$src0, U24:$src1))]
910>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000911//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000912
Christian Konig76edd4f2013-02-26 17:52:29 +0000913
Tom Stellard75aadc22012-12-11 21:25:42 +0000914defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000915 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000916>;
917
918defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000919 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000920>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000921
Tom Stellard75aadc22012-12-11 21:25:42 +0000922defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
923defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000924defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
925 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
926>;
927defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
928 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
929>;
930defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
931 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
932>;
933defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
934 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
935>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000936
Christian Konig20a7e6b2013-03-27 09:12:44 +0000937defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000938 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000939>;
Christian Konig3c145802013-03-27 09:12:59 +0000940defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
941
Christian Konig20a7e6b2013-03-27 09:12:44 +0000942defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000943 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000944>;
Christian Konig3c145802013-03-27 09:12:59 +0000945defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
946
Tom Stellard82166022013-11-13 23:36:37 +0000947let hasPostISelHook = 1 in {
948
Christian Konig082a14a2013-03-18 11:34:05 +0000949defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000950 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000951>;
Tom Stellard82166022013-11-13 23:36:37 +0000952
953}
Christian Konig3c145802013-03-27 09:12:59 +0000954defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000955
Tom Stellard75aadc22012-12-11 21:25:42 +0000956defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000957 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000958>;
959defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000960 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000961>;
962defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000963 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000964>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000965
966} // End isCommutable = 1
967
Tom Stellard75aadc22012-12-11 21:25:42 +0000968defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
969defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
970defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
971defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
972//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000973defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
974defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000975
Christian Konig3c145802013-03-27 09:12:59 +0000976let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000977// No patterns so that the scalar instructions are always selected.
978// The scalar versions will be replaced with vector when needed later.
979defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", []>;
980defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000981defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000982
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000983let Uses = [VCC] in { // Carry-in comes from VCC
Christian Konigd3039962013-02-26 17:52:09 +0000984defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
985defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000986defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000987} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000988} // End isCommutable = 1, Defs = [VCC]
989
Tom Stellard75aadc22012-12-11 21:25:42 +0000990defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
991////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
992////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
993////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
994defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000995 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000996>;
997////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
998////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
999def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
1000def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
1001def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
1002def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
1003def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
1004def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
1005def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
1006def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
1007def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
1008def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
1009def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
1010def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
1011////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1012////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1013////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1014////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1015//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1016
1017let neverHasSideEffects = 1 in {
1018
1019def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1020def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001021def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
1022 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))]
1023>;
1024def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
1025 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))]
1026>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001027
1028} // End neverHasSideEffects
1029def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1030def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1031def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1032def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
1033def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
1034def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
1035def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001036defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001037def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1038 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1039>;
1040def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1041 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1042>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001043//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1044def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001045def : ROTRPattern <V_ALIGNBIT_B32>;
1046
Tom Stellard75aadc22012-12-11 21:25:42 +00001047def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1048def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1049////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1050////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1051////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1052////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1053////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1054////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1055////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1056////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1057////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1058//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1059//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1060//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1061def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1062////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1063def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1064def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001065
1066def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1067 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1068>;
1069def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1070 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1071>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001072def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1073 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1074>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001075
Tom Stellard7512c082013-07-12 18:14:56 +00001076let isCommutable = 1 in {
1077
Tom Stellard75aadc22012-12-11 21:25:42 +00001078def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1079def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1080def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1081def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001082
1083} // isCommutable = 1
1084
1085def : Pat <
1086 (fadd f64:$src0, f64:$src1),
1087 (V_ADD_F64 $src0, $src1, (i64 0))
1088>;
1089
1090def : Pat <
1091 (fmul f64:$src0, f64:$src1),
1092 (V_MUL_F64 $src0, $src1, (i64 0))
1093>;
1094
Tom Stellard75aadc22012-12-11 21:25:42 +00001095def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001096
1097let isCommutable = 1 in {
1098
Tom Stellard75aadc22012-12-11 21:25:42 +00001099def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1100def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1101def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001102def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1103
1104} // isCommutable = 1
1105
Tom Stellardecacb802013-02-07 19:39:42 +00001106def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001107 (mul i32:$src0, i32:$src1),
1108 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001109>;
Christian Konig70a50322013-03-27 09:12:51 +00001110
1111def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001112 (mulhu i32:$src0, i32:$src1),
1113 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001114>;
1115
1116def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001117 (mulhs i32:$src0, i32:$src1),
1118 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001119>;
1120
Tom Stellard75aadc22012-12-11 21:25:42 +00001121def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1122def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1123def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1124def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1125//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1126//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1127//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1128def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001129
1130let Defs = [SCC] in { // Carry out goes to SCC
1131let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001132def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001133def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
1134 [(set i32:$dst, (add i32:$src0, i32:$src1))]
1135>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001136} // End isCommutable = 1
1137
1138def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001139def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
1140 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
1141>;
1142
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001143let Uses = [SCC] in { // Carry in comes from SCC
1144let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001145def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1146 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001147} // End isCommutable = 1
1148
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001149def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1150 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001151} // End Uses = [SCC]
1152} // End Defs = [SCC]
1153
Tom Stellard75aadc22012-12-11 21:25:42 +00001154def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1155def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1156def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1157def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1158
1159def S_CSELECT_B32 : SOP2 <
1160 0x0000000a, (outs SReg_32:$dst),
1161 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001162 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001163>;
1164
1165def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1166
Tom Stellard75aadc22012-12-11 21:25:42 +00001167def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1168
1169def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001170 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001171>;
Christian Koniga8811792013-02-16 11:28:30 +00001172
1173def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001174 (i1 (and i1:$src0, i1:$src1)),
1175 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001176>;
Christian Koniga8811792013-02-16 11:28:30 +00001177
Tom Stellard75aadc22012-12-11 21:25:42 +00001178def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1179def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001180def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001181 (i1 (or i1:$src0, i1:$src1)),
1182 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001183>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001184def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
Michel Danzer85222702013-08-16 16:19:31 +00001185def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1186 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1187>;
Tom Stellard5a687942012-12-17 15:14:56 +00001188def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1189def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1190def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1191def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001192def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1193def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1194def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1195def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1196def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1197def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001198
1199// Use added complexity so these patterns are preferred to the VALU patterns.
1200let AddedComplexity = 1 in {
1201
1202def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1203 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1204>;
1205def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1206 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1207>;
1208def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1209 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1210>;
1211def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1212 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1213>;
1214def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1215 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1216>;
1217def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1218 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1219>;
1220
1221} // End AddedComplexity = 1
1222
Tom Stellard75aadc22012-12-11 21:25:42 +00001223def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1224def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1225def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1226def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1227def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1228def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1229def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1230//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1231def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1232
Tom Stellard75aadc22012-12-11 21:25:42 +00001233let isCodeGenOnly = 1, isPseudo = 1 in {
1234
Tom Stellard75aadc22012-12-11 21:25:42 +00001235def LOAD_CONST : AMDGPUShaderInst <
1236 (outs GPRF32:$dst),
1237 (ins i32imm:$src),
1238 "LOAD_CONST $dst, $src",
1239 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1240>;
1241
Matt Arsenault8fb37382013-10-11 21:03:36 +00001242// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001243// and should be lowered to ISA instructions prior to codegen.
1244
Tom Stellardf8794352012-12-19 22:10:31 +00001245let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1246 Uses = [EXEC], Defs = [EXEC] in {
1247
1248let isBranch = 1, isTerminator = 1 in {
1249
1250def SI_IF : InstSI <
1251 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001252 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001253 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001254 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001255>;
1256
Tom Stellardf8794352012-12-19 22:10:31 +00001257def SI_ELSE : InstSI <
1258 (outs SReg_64:$dst),
1259 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001260 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001261 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001262
1263 let Constraints = "$src = $dst";
1264}
1265
1266def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001267 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001268 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001269 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001270 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001271>;
Tom Stellardf8794352012-12-19 22:10:31 +00001272
1273} // end isBranch = 1, isTerminator = 1
1274
1275def SI_BREAK : InstSI <
1276 (outs SReg_64:$dst),
1277 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001278 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001279 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001280>;
1281
1282def SI_IF_BREAK : InstSI <
1283 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001284 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001285 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001286 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001287>;
1288
1289def SI_ELSE_BREAK : InstSI <
1290 (outs SReg_64:$dst),
1291 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001292 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001293 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001294>;
1295
1296def SI_END_CF : InstSI <
1297 (outs),
1298 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001299 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001300 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001301>;
1302
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001303def SI_KILL : InstSI <
1304 (outs),
1305 (ins VReg_32:$src),
1306 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001307 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001308>;
1309
Tom Stellardf8794352012-12-19 22:10:31 +00001310} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1311 // Uses = [EXEC], Defs = [EXEC]
1312
Christian Konig2989ffc2013-03-18 11:34:16 +00001313let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1314
Tom Stellard81d871d2013-11-13 23:36:50 +00001315//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri64, ADDRIndirect>;
1316
1317let UseNamedOperandTable = 1 in {
1318
1319def SI_RegisterLoad : AMDGPUShaderInst <
1320 (outs VReg_32:$dst, SReg_64:$temp),
1321 (ins FRAMEri64:$addr, i32imm:$chan),
1322 "", []
1323> {
1324 let isRegisterLoad = 1;
1325 let mayLoad = 1;
1326}
1327
1328class SIRegStore<dag outs> : AMDGPUShaderInst <
1329 outs,
1330 (ins VReg_32:$val, FRAMEri64:$addr, i32imm:$chan),
1331 "", []
1332> {
1333 let isRegisterStore = 1;
1334 let mayStore = 1;
1335}
1336
1337let usesCustomInserter = 1 in {
1338def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1339} // End usesCustomInserter = 1
1340def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1341
1342
1343} // End UseNamedOperandTable = 1
1344
Christian Konig2989ffc2013-03-18 11:34:16 +00001345def SI_INDIRECT_SRC : InstSI <
1346 (outs VReg_32:$dst, SReg_64:$temp),
1347 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1348 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1349 []
1350>;
1351
1352class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1353 (outs rc:$dst, SReg_64:$temp),
1354 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1355 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1356 []
1357> {
1358 let Constraints = "$src = $dst";
1359}
1360
Tom Stellard81d871d2013-11-13 23:36:50 +00001361def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001362def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1363def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1364def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1365def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1366
1367} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1368
Tom Stellard556d9aa2013-06-03 17:39:37 +00001369let usesCustomInserter = 1 in {
1370
Matt Arsenault22658062013-10-15 23:44:48 +00001371// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001372// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001373def SI_ADDR64_RSRC : InstSI <
1374 (outs SReg_128:$srsrc),
1375 (ins SReg_64:$ptr),
1376 "", []
1377>;
1378
Tom Stellard2a6a61052013-07-12 18:15:08 +00001379def V_SUB_F64 : InstSI <
1380 (outs VReg_64:$dst),
1381 (ins VReg_64:$src0, VReg_64:$src1),
1382 "V_SUB_F64 $dst, $src0, $src1",
1383 []
1384>;
1385
Tom Stellard556d9aa2013-06-03 17:39:37 +00001386} // end usesCustomInserter
1387
Tom Stellard75aadc22012-12-11 21:25:42 +00001388} // end IsCodeGenOnly, isPseudo
1389
Christian Konig2aca0432013-02-21 15:17:32 +00001390def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001391 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1392 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001393>;
1394
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001395def : Pat <
1396 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001397 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001398>;
1399
Tom Stellard75aadc22012-12-11 21:25:42 +00001400/* int_SI_vs_load_input */
1401def : Pat<
Tom Stellard9fa17912013-08-14 23:24:45 +00001402 (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001403 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001404>;
1405
1406/* int_SI_export */
1407def : Pat <
1408 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001409 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001410 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001411 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001412>;
1413
Tom Stellard2a6a61052013-07-12 18:15:08 +00001414def : Pat <
1415 (f64 (fsub f64:$src0, f64:$src1)),
1416 (V_SUB_F64 $src0, $src1)
1417>;
1418
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001419/********** ======================= **********/
1420/********** Image sampling patterns **********/
1421/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001422
Tom Stellard9fa17912013-08-14 23:24:45 +00001423/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001424def : Pat <
Tom Stellard67850652013-08-14 23:24:53 +00001425 (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001426 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001427>;
1428
Tom Stellard9fa17912013-08-14 23:24:45 +00001429class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1430 (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001431 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001432>;
1433
Tom Stellard9fa17912013-08-14 23:24:45 +00001434class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1435 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001436 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001437>;
1438
Tom Stellard9fa17912013-08-14 23:24:45 +00001439class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1440 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001441 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001442>;
1443
Tom Stellard9fa17912013-08-14 23:24:45 +00001444class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001445 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001446 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001447 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001448>;
1449
Tom Stellard9fa17912013-08-14 23:24:45 +00001450class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001451 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001452 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001453 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001454>;
1455
Tom Stellard9fa17912013-08-14 23:24:45 +00001456/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001457multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1458 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1459MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001460 def : SamplePattern <SIsample, sample, addr_type>;
1461 def : SampleRectPattern <SIsample, sample, addr_type>;
1462 def : SampleArrayPattern <SIsample, sample, addr_type>;
1463 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1464 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001465
Tom Stellard9fa17912013-08-14 23:24:45 +00001466 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1467 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1468 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1469 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001470
Tom Stellard9fa17912013-08-14 23:24:45 +00001471 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1472 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1473 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1474 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001475
Tom Stellard9fa17912013-08-14 23:24:45 +00001476 def : SamplePattern <SIsampled, sample_d, addr_type>;
1477 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1478 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1479 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001480}
1481
Tom Stellard682bfbc2013-10-10 17:11:24 +00001482defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1483 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1484 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1485 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001486 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001487defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1488 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1489 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1490 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001491 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001492defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1493 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1494 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1495 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001496 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001497defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1498 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1499 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1500 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001501 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001502
Tom Stellard353b3362013-05-06 23:02:12 +00001503/* int_SI_imageload for texture fetches consuming varying address parameters */
1504class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1505 (name addr_type:$addr, v32i8:$rsrc, imm),
1506 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1507>;
1508
1509class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1510 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1511 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1512>;
1513
Tom Stellard3494b7e2013-08-14 22:22:14 +00001514class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1515 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1516 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1517>;
1518
1519class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1520 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1521 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1522>;
1523
Tom Stellard16a9a202013-08-14 23:24:17 +00001524multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1525 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1526 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001527}
1528
Tom Stellard16a9a202013-08-14 23:24:17 +00001529multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1530 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1531 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1532}
1533
Tom Stellard682bfbc2013-10-10 17:11:24 +00001534defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1535defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001536
Tom Stellard682bfbc2013-10-10 17:11:24 +00001537defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1538defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001539
Tom Stellardf787ef12013-05-06 23:02:19 +00001540/* Image resource information */
1541def : Pat <
1542 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001543 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001544>;
1545
1546def : Pat <
1547 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001548 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001549>;
1550
Tom Stellard3494b7e2013-08-14 22:22:14 +00001551def : Pat <
1552 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001553 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001554>;
1555
Christian Konig4a1b9c32013-03-18 11:34:10 +00001556/********** ============================================ **********/
1557/********** Extraction, Insertion, Building and Casting **********/
1558/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001559
Christian Konig4a1b9c32013-03-18 11:34:10 +00001560foreach Index = 0-2 in {
1561 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001562 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001563 >;
1564 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001565 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001566 >;
1567
1568 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001569 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001570 >;
1571 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001572 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001573 >;
1574}
1575
1576foreach Index = 0-3 in {
1577 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001578 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001579 >;
1580 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001581 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001582 >;
1583
1584 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001585 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001586 >;
1587 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001588 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001589 >;
1590}
1591
1592foreach Index = 0-7 in {
1593 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001594 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001595 >;
1596 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001597 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001598 >;
1599
1600 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001601 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001602 >;
1603 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001604 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001605 >;
1606}
1607
1608foreach Index = 0-15 in {
1609 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001610 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001611 >;
1612 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001613 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001614 >;
1615
1616 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001617 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001618 >;
1619 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001620 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001621 >;
1622}
Tom Stellard75aadc22012-12-11 21:25:42 +00001623
Tom Stellard75aadc22012-12-11 21:25:42 +00001624def : BitConvert <i32, f32, SReg_32>;
1625def : BitConvert <i32, f32, VReg_32>;
1626
1627def : BitConvert <f32, i32, SReg_32>;
1628def : BitConvert <f32, i32, VReg_32>;
1629
Tom Stellard7512c082013-07-12 18:14:56 +00001630def : BitConvert <i64, f64, VReg_64>;
1631
1632def : BitConvert <f64, i64, VReg_64>;
1633
Tom Stellarded2f6142013-07-18 21:43:42 +00001634def : BitConvert <v2f32, v2i32, VReg_64>;
1635def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001636def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001637
Tom Stellard83747202013-07-18 21:43:53 +00001638def : BitConvert <v4f32, v4i32, VReg_128>;
1639def : BitConvert <v4i32, v4f32, VReg_128>;
Tom Stellardaf775432013-10-23 00:44:32 +00001640def : BitConvert <v4i32, i128, VReg_128>;
1641def : BitConvert <i128, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00001642
Tom Stellard20ee94f2013-08-14 22:22:09 +00001643def : BitConvert <v8i32, v32i8, SReg_256>;
1644def : BitConvert <v32i8, v8i32, SReg_256>;
1645def : BitConvert <v8i32, v32i8, VReg_256>;
1646def : BitConvert <v32i8, v8i32, VReg_256>;
1647
Christian Konig8dbe6f62013-02-21 15:17:27 +00001648/********** =================== **********/
1649/********** Src & Dst modifiers **********/
1650/********** =================== **********/
1651
1652def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001653 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1654 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001655 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1656>;
1657
1658def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001659 (fabs f32:$src),
1660 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001661 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1662>;
1663
1664def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001665 (fneg f32:$src),
1666 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001667 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1668>;
1669
Christian Konigc756cb992013-02-16 11:28:22 +00001670/********** ================== **********/
1671/********** Immediate Patterns **********/
1672/********** ================== **********/
1673
1674def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001675 (SGPRImm<(i32 imm)>:$imm),
1676 (S_MOV_B32 imm:$imm)
1677>;
1678
1679def : Pat <
1680 (SGPRImm<(f32 fpimm)>:$imm),
1681 (S_MOV_B32 fpimm:$imm)
1682>;
1683
1684def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001685 (i32 imm:$imm),
1686 (V_MOV_B32_e32 imm:$imm)
1687>;
1688
1689def : Pat <
1690 (f32 fpimm:$imm),
1691 (V_MOV_B32_e32 fpimm:$imm)
1692>;
1693
1694def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001695 (i1 imm:$imm),
1696 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001697>;
1698
Christian Konigb559b072013-02-16 11:28:36 +00001699def : Pat <
1700 (i64 InlineImm<i64>:$imm),
1701 (S_MOV_B64 InlineImm<i64>:$imm)
1702>;
1703
Christian Konigc756cb992013-02-16 11:28:22 +00001704// i64 immediates aren't supported in hardware, split it into two 32bit values
1705def : Pat <
1706 (i64 imm:$imm),
1707 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1708 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1709 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1710>;
1711
Tom Stellardab8a8c82013-07-12 18:15:02 +00001712def : Pat <
1713 (f64 fpimm:$imm),
1714 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1715 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1716 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1717>;
1718
Tom Stellard75aadc22012-12-11 21:25:42 +00001719/********** ===================== **********/
1720/********** Interpolation Paterns **********/
1721/********** ===================== **********/
1722
1723def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001724 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1725 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001726>;
1727
1728def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001729 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1730 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1731 imm:$attr_chan, imm:$attr, i32:$params),
1732 (EXTRACT_SUBREG $ij, sub1),
1733 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001734>;
1735
1736/********** ================== **********/
1737/********** Intrinsic Patterns **********/
1738/********** ================== **********/
1739
1740/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001742
1743def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001744 (int_AMDGPU_div f32:$src0, f32:$src1),
1745 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001746>;
1747
1748def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001749 (fdiv f32:$src0, f32:$src1),
1750 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001751>;
1752
Tom Stellard7512c082013-07-12 18:14:56 +00001753def : Pat<
1754 (fdiv f64:$src0, f64:$src1),
1755 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1756>;
1757
Tom Stellard75aadc22012-12-11 21:25:42 +00001758def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001759 (fcos f32:$src0),
1760 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001761>;
1762
1763def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001764 (fsin f32:$src0),
1765 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001766>;
1767
1768def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001769 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001770 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001771 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1772 (EXTRACT_SUBREG $src, sub1),
1773 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001774 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001775 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1776 (EXTRACT_SUBREG $src, sub1),
1777 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001778 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001779 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1780 (EXTRACT_SUBREG $src, sub1),
1781 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001782 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001783 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1784 (EXTRACT_SUBREG $src, sub1),
1785 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001786 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001787>;
1788
Michel Danzer0cc991e2013-02-22 11:22:58 +00001789def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001790 (i32 (sext i1:$src0)),
1791 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001792>;
1793
Christian Konig49374082013-03-18 11:33:55 +00001794// 1. Offset as 8bit DWORD immediate
1795def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001796 (SIload_constant i128:$sbase, IMM8bitDWORD:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001797 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001798>;
1799
1800// 2. Offset loaded in an 32bit SGPR
1801def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001802 (SIload_constant i128:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001803 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001804>;
1805
Christian Konig7a14a472013-03-18 11:34:00 +00001806// 3. Offset in an 32Bit VGPR
1807def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001808 (SIload_constant i128:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001809 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001810>;
1811
Michel Danzer8caa9042013-04-10 17:17:56 +00001812// The multiplication scales from [0,1] to the unsigned integer range
1813def : Pat <
1814 (AMDGPUurecip i32:$src0),
1815 (V_CVT_U32_F32_e32
1816 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1817 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1818>;
1819
Michel Danzer8d696172013-07-10 16:36:52 +00001820def : Pat <
1821 (int_SI_tid),
1822 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1823 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1824>;
1825
Tom Stellard75aadc22012-12-11 21:25:42 +00001826/********** ================== **********/
1827/********** VOP3 Patterns **********/
1828/********** ================== **********/
1829
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001830def : Pat <
1831 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1832 (V_MAD_F32 $src0, $src1, $src2)
1833>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001834
Michel Danzer49812b52013-07-10 16:37:07 +00001835/********** ======================= **********/
1836/********** Load/Store Patterns **********/
1837/********** ======================= **********/
1838
Tom Stellardc6f4a292013-08-26 15:05:59 +00001839class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
1840 (frag i32:$src0),
1841 (vt (inst 0, $src0, $src0, $src0, 0, 0))
1842>;
1843
1844def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1845def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1846def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1847def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1848def : DSReadPat <DS_READ_B32, i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001849def : Pat <
Tom Stellardfd155822013-08-26 15:05:36 +00001850 (local_load i32:$src0),
1851 (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0))
Michel Danzer49812b52013-07-10 16:37:07 +00001852>;
1853
Tom Stellardf3d166a2013-08-26 15:05:49 +00001854class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
1855 (frag i32:$src1, i32:$src0),
1856 (inst 0, $src0, $src1, $src1, 0, 0)
Michel Danzer49812b52013-07-10 16:37:07 +00001857>;
1858
Tom Stellardf3d166a2013-08-26 15:05:49 +00001859def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1860def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1861def : DSWritePat <DS_WRITE_B32, i32, local_store>;
1862
Tom Stellard13c68ef2013-09-05 18:38:09 +00001863def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
1864 (DS_ADD_U32_RTN 0, $ptr, $val, 0, 0)>;
1865
Aaron Watry372cecf2013-09-06 20:17:42 +00001866def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
1867 (DS_SUB_U32_RTN 0, $ptr, $val, 0, 0)>;
1868
Tom Stellard89093802013-02-07 19:39:40 +00001869/********** ================== **********/
1870/********** SMRD Patterns **********/
1871/********** ================== **********/
1872
1873multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001874
Tom Stellard89093802013-02-07 19:39:40 +00001875 // 1. Offset as 8bit DWORD immediate
1876 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001877 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1878 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001879 >;
1880
1881 // 2. Offset loaded in an 32bit SGPR
1882 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001883 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1884 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001885 >;
1886
1887 // 3. No offset at all
1888 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001889 (constant_load i64:$sbase),
1890 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001891 >;
1892}
1893
1894defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1895defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001896defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001897defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellard9fa17912013-08-14 23:24:45 +00001898defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001899defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001900defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001901defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1902defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001903
Tom Stellard556d9aa2013-06-03 17:39:37 +00001904//===----------------------------------------------------------------------===//
1905// MUBUF Patterns
1906//===----------------------------------------------------------------------===//
1907
Tom Stellard07a10a32013-06-03 17:39:43 +00001908multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1909 PatFrag global_ld, PatFrag constant_ld> {
1910 def : Pat <
1911 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1912 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1913 >;
1914
1915 def : Pat <
1916 (vt (global_ld i64:$ptr)),
1917 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1918 >;
1919
1920 def : Pat <
1921 (vt (global_ld (add i64:$ptr, i64:$offset))),
1922 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1923 >;
1924
1925 def : Pat <
1926 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1927 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1928 >;
1929}
1930
Tom Stellard9f950332013-07-23 01:48:35 +00001931defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
1932 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001933defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001934 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00001935defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
1936 sextloadi16_global, sextloadi16_constant>;
1937defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
1938 az_extloadi16_global, az_extloadi16_constant>;
1939defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1940 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001941defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1942 global_load, constant_load>;
1943defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1944 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001945defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1946 global_load, constant_load>;
1947defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1948 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001949
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001950multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00001951
1952 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001953 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001954 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1955 >;
1956
1957 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001958 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001959 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1960 >;
1961}
1962
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001963defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
1964defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
1965defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
1966defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
1967defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
1968defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001969
Tom Stellardafcf12f2013-09-12 02:55:14 +00001970//===----------------------------------------------------------------------===//
1971// MTBUF Patterns
1972//===----------------------------------------------------------------------===//
1973
1974// TBUFFER_STORE_FORMAT_*, addr64=0
1975class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
1976 (SItbuffer_store i128:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
1977 i32:$soffset, imm:$inst_offset, imm:$dfmt,
1978 imm:$nfmt, imm:$offen, imm:$idxen,
1979 imm:$glc, imm:$slc, imm:$tfe),
1980 (opcode
1981 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
1982 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
1983 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
1984>;
1985
1986def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
1987def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
1988def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
1989def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
1990
Christian Konig2989ffc2013-03-18 11:34:16 +00001991/********** ====================== **********/
1992/********** Indirect adressing **********/
1993/********** ====================== **********/
1994
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001995multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1996
Christian Konig2989ffc2013-03-18 11:34:16 +00001997 // 1. Extract with offset
1998 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00001999 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002000 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002001 >;
2002
2003 // 2. Extract without offset
2004 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002005 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002006 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002007 >;
2008
2009 // 3. Insert with offset
2010 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002011 (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002012 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002013 >;
2014
2015 // 4. Insert without offset
2016 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002017 (vector_insert vt:$vec, f32:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002018 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002019 >;
2020}
2021
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002022defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
2023defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
2024defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
2025defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002026
Christian Konig08f59292013-03-27 15:27:31 +00002027/********** =============== **********/
2028/********** Conditions **********/
2029/********** =============== **********/
2030
2031def : Pat<
2032 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002033 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002034>;
2035
2036def : Pat<
2037 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002039>;
2040
Tom Stellard81d871d2013-11-13 23:36:50 +00002041//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002042// Miscellaneous Patterns
2043//===----------------------------------------------------------------------===//
2044
2045def : Pat <
2046 (i64 (trunc i128:$x)),
2047 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2048 (i32 (EXTRACT_SUBREG $x, sub0)), sub0),
2049 (i32 (EXTRACT_SUBREG $x, sub1)), sub1)
2050>;
2051
2052def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002053 (i32 (trunc i64:$a)),
2054 (EXTRACT_SUBREG $a, sub0)
2055>;
2056
Matt Arsenault04fca442013-11-18 20:09:37 +00002057// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2058// case, the sgpr-copies pass will fix this to use the vector version.
2059def : Pat <
2060 (i32 (addc i32:$src0, i32:$src1)),
2061 (S_ADD_I32 $src0, $src1)
2062>;
2063
Tom Stellard81d871d2013-11-13 23:36:50 +00002064def : Pat <
Tom Stellardfb961692013-10-23 00:44:19 +00002065 (or i64:$a, i64:$b),
2066 (INSERT_SUBREG
2067 (INSERT_SUBREG (IMPLICIT_DEF),
2068 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub0), (EXTRACT_SUBREG $b, sub0)), sub0),
2069 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub1), (EXTRACT_SUBREG $b, sub1)), sub1)
2070>;
2071
2072//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002073// Miscellaneous Optimization Patterns
2074//============================================================================//
2075
2076def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2077
Tom Stellard75aadc22012-12-11 21:25:42 +00002078} // End isSI predicate