blob: c4ac318045328cabe8ff7357565ca925fef66503 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000045def FP16Denormals : Predicate<"Subtarget.hasFP16Denormals()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000046def FP32Denormals : Predicate<"Subtarget.hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget.hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000048def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000049
Tom Stellard75aadc22012-12-11 21:25:42 +000050def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000051def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Tom Stellardb02094e2014-07-21 15:45:01 +000053let OperandType = "OPERAND_IMMEDIATE" in {
54
Matt Arsenault4d7d3832014-04-15 22:32:49 +000055def u32imm : Operand<i32> {
56 let PrintMethod = "printU32ImmOperand";
57}
58
59def u16imm : Operand<i16> {
60 let PrintMethod = "printU16ImmOperand";
61}
62
63def u8imm : Operand<i8> {
64 let PrintMethod = "printU8ImmOperand";
65}
66
Tom Stellardb02094e2014-07-21 15:45:01 +000067} // End OperandType = "OPERAND_IMMEDIATE"
68
Tom Stellardbc5b5372014-06-13 16:38:59 +000069//===--------------------------------------------------------------------===//
70// Custom Operands
71//===--------------------------------------------------------------------===//
72def brtarget : Operand<OtherVT>;
73
Tom Stellardc0845332013-11-22 23:07:58 +000074//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000075// Misc. PatFrags
76//===----------------------------------------------------------------------===//
77
Matt Arsenaulteb522e62017-02-27 22:15:25 +000078class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
79 (ops node:$src0),
80 (op $src0),
81 [{ return N->hasOneUse(); }]
82>;
83
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000084class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
85 (ops node:$src0, node:$src1),
86 (op $src0, $src1),
87 [{ return N->hasOneUse(); }]
88>;
89
90class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
91 (ops node:$src0, node:$src1, node:$src2),
92 (op $src0, $src1, $src2),
93 [{ return N->hasOneUse(); }]
94>;
95
Matt Arsenaulteb522e62017-02-27 22:15:25 +000096def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000097
98let Properties = [SDNPCommutative, SDNPAssociative] in {
99def smax_oneuse : HasOneUseBinOp<smax>;
100def smin_oneuse : HasOneUseBinOp<smin>;
101def umax_oneuse : HasOneUseBinOp<umax>;
102def umin_oneuse : HasOneUseBinOp<umin>;
103def fminnum_oneuse : HasOneUseBinOp<fminnum>;
104def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
105def and_oneuse : HasOneUseBinOp<and>;
106def or_oneuse : HasOneUseBinOp<or>;
107def xor_oneuse : HasOneUseBinOp<xor>;
108} // Properties = [SDNPCommutative, SDNPAssociative]
109
110def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000111
112def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000113def shl_oneuse : HasOneUseBinOp<shl>;
114
115def select_oneuse : HasOneUseTernaryOp<select>;
116
117//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000118// PatLeafs for floating-point comparisons
119//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000120
Tom Stellard0351ea22013-09-28 02:50:50 +0000121def COND_OEQ : PatLeaf <
122 (cond),
123 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
124>;
125
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000126def COND_ONE : PatLeaf <
127 (cond),
128 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
129>;
130
Tom Stellard0351ea22013-09-28 02:50:50 +0000131def COND_OGT : PatLeaf <
132 (cond),
133 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
134>;
135
Tom Stellard0351ea22013-09-28 02:50:50 +0000136def COND_OGE : PatLeaf <
137 (cond),
138 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
139>;
140
Tom Stellardc0845332013-11-22 23:07:58 +0000141def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000142 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000143 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000144>;
145
Tom Stellardc0845332013-11-22 23:07:58 +0000146def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000148 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
149>;
150
Tom Stellardc0845332013-11-22 23:07:58 +0000151
152def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
153def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
154
155//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000156// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000157//===----------------------------------------------------------------------===//
158
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000159def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
160def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000161def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
162def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
163def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
164def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
165
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000166// XXX - For some reason R600 version is preferring to use unordered
167// for setne?
168def COND_UNE_NE : PatLeaf <
169 (cond),
170 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
171>;
172
Tom Stellardc0845332013-11-22 23:07:58 +0000173//===----------------------------------------------------------------------===//
174// PatLeafs for signed comparisons
175//===----------------------------------------------------------------------===//
176
177def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
178def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
179def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
180def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
181
182//===----------------------------------------------------------------------===//
183// PatLeafs for integer equality
184//===----------------------------------------------------------------------===//
185
186def COND_EQ : PatLeaf <
187 (cond),
188 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
189>;
190
191def COND_NE : PatLeaf <
192 (cond),
193 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000194>;
195
Christian Konigb19849a2013-02-21 15:17:04 +0000196def COND_NULL : PatLeaf <
197 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000198 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000199>;
200
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000201
202//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000203// Load/Store Pattern Fragments
204//===----------------------------------------------------------------------===//
205
Tom Stellardb02094e2014-07-21 15:45:01 +0000206class PrivateMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
207 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
208}]>;
209
210class PrivateLoad <SDPatternOperator op> : PrivateMemOp <
211 (ops node:$ptr), (op node:$ptr)
212>;
213
214class PrivateStore <SDPatternOperator op> : PrivateMemOp <
215 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
216>;
217
Tom Stellardb02094e2014-07-21 15:45:01 +0000218def load_private : PrivateLoad <load>;
219
220def truncstorei8_private : PrivateStore <truncstorei8>;
221def truncstorei16_private : PrivateStore <truncstorei16>;
222def store_private : PrivateStore <store>;
223
Tom Stellarda4b746d2016-07-05 16:10:44 +0000224class GlobalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
225 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000226}]>;
227
Tom Stellardbc5b5372014-06-13 16:38:59 +0000228// Global address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000229class GlobalLoad <SDPatternOperator op> : GlobalMemOp <
230 (ops node:$ptr), (op node:$ptr)
231>;
232
233def global_load : GlobalLoad <load>;
234
235// Global address space stores
236class GlobalStore <SDPatternOperator op> : GlobalMemOp <
237 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
238>;
239
240def global_store : GlobalStore <store>;
241def global_store_atomic : GlobalStore<atomic_store>;
242
243
244class ConstantMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
245 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000246}]>;
247
248// Constant address space loads
Tom Stellarda4b746d2016-07-05 16:10:44 +0000249class ConstantLoad <SDPatternOperator op> : ConstantMemOp <
250 (ops node:$ptr), (op node:$ptr)
251>;
252
253def constant_load : ConstantLoad<load>;
254
255class LocalMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
256 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000257}]>;
258
Tom Stellarda4b746d2016-07-05 16:10:44 +0000259// Local address space loads
260class LocalLoad <SDPatternOperator op> : LocalMemOp <
261 (ops node:$ptr), (op node:$ptr)
262>;
263
264class LocalStore <SDPatternOperator op> : LocalMemOp <
265 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
266>;
267
268class FlatMemOp <dag ops, dag frag> : PatFrag <ops, frag, [{
269 return cast<MemSDNode>(N)->getAddressSPace() == AMDGPUAS::FLAT_ADDRESS;
270}]>;
271
272class FlatLoad <SDPatternOperator op> : FlatMemOp <
273 (ops node:$ptr), (op node:$ptr)
274>;
275
Tom Stellard381a94a2015-05-12 15:00:49 +0000276class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
277 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000278 LoadSDNode *L = cast<LoadSDNode>(N);
279 return L->getExtensionType() == ISD::ZEXTLOAD ||
280 L->getExtensionType() == ISD::EXTLOAD;
281}]>;
282
Tom Stellard381a94a2015-05-12 15:00:49 +0000283def az_extload : AZExtLoadBase <unindexedload>;
284
Tom Stellard33dd04b2013-07-23 01:47:52 +0000285def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
286 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
287}]>;
288
Tom Stellarda4b746d2016-07-05 16:10:44 +0000289def az_extloadi8_global : GlobalLoad <az_extloadi8>;
290def sextloadi8_global : GlobalLoad <sextloadi8>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000291
Tom Stellarda4b746d2016-07-05 16:10:44 +0000292def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
293def sextloadi8_constant : ConstantLoad <sextloadi8>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000294
Tom Stellarda4b746d2016-07-05 16:10:44 +0000295def az_extloadi8_local : LocalLoad <az_extloadi8>;
296def sextloadi8_local : LocalLoad <sextloadi8>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000297
Tom Stellardbc377682015-02-17 16:36:00 +0000298def extloadi8_private : PrivateLoad <az_extloadi8>;
299def sextloadi8_private : PrivateLoad <sextloadi8>;
300
Tom Stellard33dd04b2013-07-23 01:47:52 +0000301def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
302 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
303}]>;
304
Tom Stellarda4b746d2016-07-05 16:10:44 +0000305def az_extloadi16_global : GlobalLoad <az_extloadi16>;
306def sextloadi16_global : GlobalLoad <sextloadi16>;
Tom Stellard33dd04b2013-07-23 01:47:52 +0000307
Tom Stellarda4b746d2016-07-05 16:10:44 +0000308def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
309def sextloadi16_constant : ConstantLoad <sextloadi16>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000310
Tom Stellarda4b746d2016-07-05 16:10:44 +0000311def az_extloadi16_local : LocalLoad <az_extloadi16>;
312def sextloadi16_local : LocalLoad <sextloadi16>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000313
Tom Stellardbc377682015-02-17 16:36:00 +0000314def extloadi16_private : PrivateLoad <az_extloadi16>;
315def sextloadi16_private : PrivateLoad <sextloadi16>;
316
Tom Stellard31209cc2013-07-15 19:00:09 +0000317def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
318 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
319}]>;
320
Tom Stellarda4b746d2016-07-05 16:10:44 +0000321def az_extloadi32_global : GlobalLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000322
Tom Stellarda4b746d2016-07-05 16:10:44 +0000323def az_extloadi32_flat : FlatLoad <az_extloadi32>;
Matt Arsenault3f981402014-09-15 15:41:53 +0000324
Tom Stellarda4b746d2016-07-05 16:10:44 +0000325def az_extloadi32_constant : ConstantLoad <az_extloadi32>;
Tom Stellard31209cc2013-07-15 19:00:09 +0000326
Tom Stellarda4b746d2016-07-05 16:10:44 +0000327def truncstorei8_global : GlobalStore <truncstorei8>;
328def truncstorei16_global : GlobalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000329
Tom Stellarda4b746d2016-07-05 16:10:44 +0000330def local_store : LocalStore <store>;
331def truncstorei8_local : LocalStore <truncstorei8>;
332def truncstorei16_local : LocalStore <truncstorei16>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000333
Tom Stellarda4b746d2016-07-05 16:10:44 +0000334def local_load : LocalLoad <load>;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000335
Tom Stellardf3fc5552014-08-22 18:49:35 +0000336class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
337 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
338}]>;
339
340def local_load_aligned8bytes : Aligned8Bytes <
341 (ops node:$ptr), (local_load node:$ptr)
342>;
343
344def local_store_aligned8bytes : Aligned8Bytes <
345 (ops node:$val, node:$ptr), (local_store node:$val, node:$ptr)
346>;
Matt Arsenault72574102014-06-11 18:08:34 +0000347
348class local_binary_atomic_op<SDNode atomic_op> :
349 PatFrag<(ops node:$ptr, node:$value),
350 (atomic_op node:$ptr, node:$value), [{
351 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000352}]>;
353
Matt Arsenault72574102014-06-11 18:08:34 +0000354
355def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
356def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
357def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
358def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
359def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
360def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
361def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
362def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
363def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
364def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
365def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000366
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000367def mskor_global : PatFrag<(ops node:$val, node:$ptr),
368 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000369 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000370}]>;
371
Tom Stellard381a94a2015-05-12 15:00:49 +0000372multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000373
Tom Stellard381a94a2015-05-12 15:00:49 +0000374 def _32_local : PatFrag <
375 (ops node:$ptr, node:$cmp, node:$swap),
376 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
377 AtomicSDNode *AN = cast<AtomicSDNode>(N);
378 return AN->getMemoryVT() == MVT::i32 &&
379 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
380 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000381
Tom Stellard381a94a2015-05-12 15:00:49 +0000382 def _64_local : PatFrag<
383 (ops node:$ptr, node:$cmp, node:$swap),
384 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
385 AtomicSDNode *AN = cast<AtomicSDNode>(N);
386 return AN->getMemoryVT() == MVT::i64 &&
387 AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
388 }]>;
389}
390
391defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000392
Jan Vesely206a5102016-12-23 15:34:51 +0000393multiclass global_binary_atomic_op<SDNode atomic_op> {
394 def "" : PatFrag<
395 (ops node:$ptr, node:$value),
396 (atomic_op node:$ptr, node:$value),
397 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000398
Jan Vesely206a5102016-12-23 15:34:51 +0000399 def _noret : PatFrag<
400 (ops node:$ptr, node:$value),
401 (atomic_op node:$ptr, node:$value),
402 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000403
Jan Vesely206a5102016-12-23 15:34:51 +0000404 def _ret : PatFrag<
405 (ops node:$ptr, node:$value),
406 (atomic_op node:$ptr, node:$value),
407 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
408}
409
410defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
411defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
412defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
413defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
414defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
415defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
416defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
417defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
418defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
419defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
420
421//legacy
422def AMDGPUatomic_cmp_swap_global : PatFrag<
423 (ops node:$ptr, node:$value),
424 (AMDGPUatomic_cmp_swap node:$ptr, node:$value),
425 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
426
427def atomic_cmp_swap_global : PatFrag<
428 (ops node:$ptr, node:$cmp, node:$value),
429 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
430 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
431
432def atomic_cmp_swap_global_noret : PatFrag<
433 (ops node:$ptr, node:$cmp, node:$value),
434 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
435 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
436
437def atomic_cmp_swap_global_ret : PatFrag<
438 (ops node:$ptr, node:$cmp, node:$value),
439 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
440 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000441
Tom Stellardb4a313a2014-08-01 00:32:39 +0000442//===----------------------------------------------------------------------===//
443// Misc Pattern Fragments
444//===----------------------------------------------------------------------===//
445
Tom Stellard75aadc22012-12-11 21:25:42 +0000446class Constants {
447int TWO_PI = 0x40c90fdb;
448int PI = 0x40490fdb;
449int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000450int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000451int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000452int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000453int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000454int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000455int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000456int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000457}
458def CONST : Constants;
459
460def FP_ZERO : PatLeaf <
461 (fpimm),
462 [{return N->getValueAPF().isZero();}]
463>;
464
465def FP_ONE : PatLeaf <
466 (fpimm),
467 [{return N->isExactlyValue(1.0);}]
468>;
469
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000470def FP_HALF : PatLeaf <
471 (fpimm),
472 [{return N->isExactlyValue(0.5);}]
473>;
474
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000475let isCodeGenOnly = 1, isPseudo = 1 in {
476
477let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000478
479class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
480 (outs rc:$dst),
481 (ins rc:$src0),
482 "CLAMP $dst, $src0",
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000483 [(set f32:$dst, (AMDGPUclamp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000484>;
485
486class FABS <RegisterClass rc> : AMDGPUShaderInst <
487 (outs rc:$dst),
488 (ins rc:$src0),
489 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000490 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000491>;
492
493class FNEG <RegisterClass rc> : AMDGPUShaderInst <
494 (outs rc:$dst),
495 (ins rc:$src0),
496 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000497 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000498>;
499
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000500} // usesCustomInserter = 1
501
502multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
503 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000504let UseNamedOperandTable = 1 in {
505
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000506 def RegisterLoad : AMDGPUShaderInst <
507 (outs dstClass:$dst),
508 (ins addrClass:$addr, i32imm:$chan),
509 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000510 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000511 > {
512 let isRegisterLoad = 1;
513 }
514
515 def RegisterStore : AMDGPUShaderInst <
516 (outs),
517 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
518 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000519 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000520 > {
521 let isRegisterStore = 1;
522 }
523}
Tom Stellard81d871d2013-11-13 23:36:50 +0000524}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000525
526} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
528/* Generic helper patterns for intrinsics */
529/* -------------------------------------- */
530
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000531class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
532 : Pat <
533 (fpow f32:$src0, f32:$src1),
534 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000535>;
536
537/* Other helper patterns */
538/* --------------------- */
539
540/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000541class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000542 SubRegIndex sub_reg>
543 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000544 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000545 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000546>;
547
548/* Insert element pattern */
549class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000550 int sub_idx, SubRegIndex sub_reg>
551 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000552 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000553 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000554>;
555
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000556// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
557// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000558// bitconvert pattern
559class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
560 (dt (bitconvert (st rc:$src0))),
561 (dt rc:$src0)
562>;
563
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000564// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
565// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000566class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
567 (vt (AMDGPUdwordaddr (vt rc:$addr))),
568 (vt rc:$addr)
569>;
570
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000571// BFI_INT patterns
572
Matt Arsenault7d858d82014-11-02 23:46:54 +0000573multiclass BFIPatterns <Instruction BFI_INT,
574 Instruction LoadImm32,
575 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000576 // Definition from ISA doc:
577 // (y & x) | (z & ~x)
578 def : Pat <
579 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
580 (BFI_INT $x, $y, $z)
581 >;
582
583 // SHA-256 Ch function
584 // z ^ (x & (y ^ z))
585 def : Pat <
586 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
587 (BFI_INT $x, $y, $z)
588 >;
589
Matt Arsenault6e439652014-06-10 19:00:20 +0000590 def : Pat <
591 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000592 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000593 >;
594
595 def : Pat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000596 (f32 (fcopysign f32:$src0, f64:$src1)),
597 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
598 (i32 (EXTRACT_SUBREG $src1, sub1)))
599 >;
600
601 def : Pat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000602 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000603 (REG_SEQUENCE RC64,
604 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000605 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000606 (i32 (EXTRACT_SUBREG $src0, sub1)),
607 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
608 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000609
610 def : Pat <
611 (f64 (fcopysign f64:$src0, f32:$src1)),
612 (REG_SEQUENCE RC64,
613 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000614 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000615 (i32 (EXTRACT_SUBREG $src0, sub1)),
616 $src1), sub1)
617 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000618}
619
Tom Stellardeac65dd2013-05-03 17:21:20 +0000620// SHA-256 Ma patterns
621
622// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
623class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
624 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
625 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
626>;
627
Tom Stellard2b971eb2013-05-10 02:09:45 +0000628// Bitfield extract patterns
629
Marek Olsak949f5da2015-03-24 13:40:34 +0000630def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
631 return isMask_32(N->getZExtValue());
632}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000633
Marek Olsak949f5da2015-03-24 13:40:34 +0000634def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000635 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000636 MVT::i32);
637}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000638
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000639multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
640 def : Pat <
641 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
642 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
643 >;
644
645 def : Pat <
646 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
647 (UBFE $src, (i32 0), $width)
648 >;
649
650 def : Pat <
651 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
652 (SBFE $src, (i32 0), $width)
653 >;
654}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000655
Tom Stellard5643c4a2013-05-20 15:02:19 +0000656// rotr pattern
657class ROTRPattern <Instruction BIT_ALIGN> : Pat <
658 (rotr i32:$src0, i32:$src1),
659 (BIT_ALIGN $src0, $src0, $src1)
660>;
661
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000662// This matches 16 permutations of
663// max(min(x, y), min(max(x, y), z))
664class IntMed3Pat<Instruction med3Inst,
665 SDPatternOperator max,
666 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000667 SDPatternOperator min_oneuse,
668 ValueType vt = i32> : Pat<
669 (max (min_oneuse vt:$src0, vt:$src1),
670 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000671 (med3Inst $src0, $src1, $src2)
672>;
673
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000674// Special conversion patterns
675
676def cvt_rpi_i32_f32 : PatFrag <
677 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000678 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
679 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000680>;
681
682def cvt_flr_i32_f32 : PatFrag <
683 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000684 (fp_to_sint (ffloor $src)),
685 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000686>;
687
Matt Arsenaulteb260202014-05-22 18:00:15 +0000688class IMad24Pat<Instruction Inst> : Pat <
689 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
690 (Inst $src0, $src1, $src2)
691>;
692
693class UMad24Pat<Instruction Inst> : Pat <
694 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
695 (Inst $src0, $src1, $src2)
696>;
697
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000698class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
699 (fdiv FP_ONE, vt:$src),
700 (RcpInst $src)
701>;
702
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000703class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
704 (AMDGPUrcp (fsqrt vt:$src)),
705 (RsqInst $src)
706>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000707
Tom Stellard75aadc22012-12-11 21:25:42 +0000708include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000709include "R700Instructions.td"
710include "EvergreenInstructions.td"
711include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000712
713include "SIInstrInfo.td"
714