blob: 6ca619c910a5d283da29b1e27d1fa2c88fd7ed1b [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
Heejin Ahn5831e9c2018-08-09 23:58:51 +000038// Emit proposed instructions that may not have been implemented in engines
39cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
40 "wasm-enable-unimplemented-simd",
41 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044WebAssemblyTargetLowering::WebAssemblyTargetLowering(
45 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000046 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000047 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
48
JF Bastien71d29ac2015-08-12 17:53:29 +000049 // Booleans always contain 0 or 1.
50 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000051 // WebAssembly does not produce floating-point exceptions on normal floating
52 // point operations.
53 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000054 // We don't know the microarchitecture here, so just reduce register pressure.
55 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000056 // Tell ISel that we have a stack pointer.
57 setStackPointerRegisterToSaveRestore(
58 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
59 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000060 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
61 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
62 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
63 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000064 if (Subtarget->hasSIMD128()) {
65 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
66 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
67 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
68 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000069 if (EnableUnimplementedWasmSIMDInstrs) {
70 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
72 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000073 }
JF Bastienb9073fb2015-07-22 21:28:15 +000074 // Compute derived properties from the register classes.
75 computeRegisterProperties(Subtarget->getRegisterInfo());
76
JF Bastienaf111db2015-08-24 22:16:48 +000077 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000078 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000079 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000080 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
81 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000082
Dan Gohman35bfb242015-12-04 23:22:35 +000083 // Take the default expansion for va_arg, va_copy, and va_end. There is no
84 // default action for va_start, so we do that custom.
85 setOperationAction(ISD::VASTART, MVT::Other, Custom);
86 setOperationAction(ISD::VAARG, MVT::Other, Expand);
87 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
88 setOperationAction(ISD::VAEND, MVT::Other, Expand);
89
Thomas Livelyebd4c902018-09-12 17:56:00 +000090 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000091 // Don't expand the floating-point types to constant pools.
92 setOperationAction(ISD::ConstantFP, T, Legal);
93 // Expand floating-point comparisons.
94 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
95 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
96 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000097 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000098 for (auto Op :
99 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000100 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000101 // Note supported floating-point library function operators that otherwise
102 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000103 for (auto Op :
104 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000106 // Support minnan and maxnan, which otherwise default to expand.
107 setOperationAction(ISD::FMINNAN, T, Legal);
108 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000109 // WebAssembly currently has no builtin f16 support.
110 setOperationAction(ISD::FP16_TO_FP, T, Expand);
111 setOperationAction(ISD::FP_TO_FP16, T, Expand);
112 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
113 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000114 }
Dan Gohman32907a62015-08-20 22:57:13 +0000115
116 for (auto T : {MVT::i32, MVT::i64}) {
117 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000118 for (auto Op :
Heejin Ahnf208f632018-09-05 01:27:38 +0000119 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
120 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
121 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000122 setOperationAction(Op, T, Expand);
123 }
124 }
125
Thomas Lively2ee686d2018-08-22 23:06:27 +0000126 // There is no i64x2.mul instruction
127 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
128
Thomas Livelya0d25812018-09-07 21:54:46 +0000129 // We have custom shuffle lowering to expose the shuffle mask
130 if (Subtarget->hasSIMD128()) {
131 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
132 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
133 }
134 if (EnableUnimplementedWasmSIMDInstrs) {
135 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
136 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
137 }
138 }
139
Dan Gohman32907a62015-08-20 22:57:13 +0000140 // As a special case, these operators use the type to mean the type to
141 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000143 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000144 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
145 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
146 }
Dan Gohman32907a62015-08-20 22:57:13 +0000147
148 // Dynamic stack allocation: use the default expansion.
149 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
150 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000151 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000152
Derek Schuff9769deb2015-12-11 23:49:46 +0000153 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000154 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000155
Dan Gohman950a13c2015-09-16 16:51:30 +0000156 // Expand these forms; we pattern-match the forms that we can handle in isel.
157 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
158 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
159 setOperationAction(Op, T, Expand);
160
161 // We have custom switch handling.
162 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
163
JF Bastien73ff6af2015-08-31 22:24:11 +0000164 // WebAssembly doesn't have:
165 // - Floating-point extending loads.
166 // - Floating-point truncating stores.
167 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000168 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000169 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
170 for (auto T : MVT::integer_valuetypes())
171 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
172 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000173
174 // Trap lowers to wasm unreachable
175 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000176
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000177 // Exception handling intrinsics
178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
179
Derek Schuff18ba1922017-08-30 18:07:45 +0000180 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000181}
Dan Gohman10e730a2015-06-29 23:51:55 +0000182
Heejin Ahne8653bb2018-08-07 00:22:22 +0000183TargetLowering::AtomicExpansionKind
184WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
185 // We have wasm instructions for these
186 switch (AI->getOperation()) {
187 case AtomicRMWInst::Add:
188 case AtomicRMWInst::Sub:
189 case AtomicRMWInst::And:
190 case AtomicRMWInst::Or:
191 case AtomicRMWInst::Xor:
192 case AtomicRMWInst::Xchg:
193 return AtomicExpansionKind::None;
194 default:
195 break;
196 }
197 return AtomicExpansionKind::CmpXChg;
198}
199
Dan Gohman7b634842015-08-24 18:44:37 +0000200FastISel *WebAssemblyTargetLowering::createFastISel(
201 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
202 return WebAssembly::createFastISel(FuncInfo, LibInfo);
203}
204
JF Bastienaf111db2015-08-24 22:16:48 +0000205bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000206 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000207 // All offsets can be folded.
208 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000209}
210
Dan Gohman7a6b9822015-11-29 22:32:02 +0000211MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000212 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000213 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000214 if (BitWidth > 1 && BitWidth < 8)
215 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000216
217 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000218 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
219 // the count to be an i32.
220 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000221 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000222 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000223 }
224
Dan Gohmana8483752015-12-10 00:26:26 +0000225 MVT Result = MVT::getIntegerVT(BitWidth);
226 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
227 "Unable to represent scalar shift amount type");
228 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000229}
230
Dan Gohmancdd48b82017-11-28 01:13:40 +0000231// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
232// undefined result on invalid/overflow, to the WebAssembly opcode, which
233// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000234static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
235 MachineBasicBlock *BB,
236 const TargetInstrInfo &TII,
237 bool IsUnsigned, bool Int64,
238 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000239 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
240
241 unsigned OutReg = MI.getOperand(0).getReg();
242 unsigned InReg = MI.getOperand(1).getReg();
243
244 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
245 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
246 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000247 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000248 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000249 unsigned Eqz = WebAssembly::EQZ_I32;
250 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000251 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
252 int64_t Substitute = IsUnsigned ? 0 : Limit;
253 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000254 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000255 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
256
257 const BasicBlock *LLVM_BB = BB->getBasicBlock();
258 MachineFunction *F = BB->getParent();
259 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
260 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
261 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
262
263 MachineFunction::iterator It = ++BB->getIterator();
264 F->insert(It, FalseMBB);
265 F->insert(It, TrueMBB);
266 F->insert(It, DoneMBB);
267
268 // Transfer the remainder of BB and its successor edges to DoneMBB.
269 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000270 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000271 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
272
273 BB->addSuccessor(TrueMBB);
274 BB->addSuccessor(FalseMBB);
275 TrueMBB->addSuccessor(DoneMBB);
276 FalseMBB->addSuccessor(DoneMBB);
277
Dan Gohman580c1022017-11-29 20:20:11 +0000278 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000279 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
280 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000281 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
282 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
283 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
284 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000285
286 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000287 // For signed numbers, we can do a single comparison to determine whether
288 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000289 if (IsUnsigned) {
290 Tmp0 = InReg;
291 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000292 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000293 }
294 BuildMI(BB, DL, TII.get(FConst), Tmp1)
295 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000296 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000297
298 // For unsigned numbers, we have to do a separate comparison with zero.
299 if (IsUnsigned) {
300 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000301 unsigned SecondCmpReg =
302 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000303 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
304 BuildMI(BB, DL, TII.get(FConst), Tmp1)
305 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000306 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
307 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000308 CmpReg = AndReg;
309 }
310
Heejin Ahnf208f632018-09-05 01:27:38 +0000311 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000312
313 // Create the CFG diamond to select between doing the conversion or using
314 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000315 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
316 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
317 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
318 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000319 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000320 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000321 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000322 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000323 .addMBB(TrueMBB);
324
325 return DoneMBB;
326}
327
Heejin Ahnf208f632018-09-05 01:27:38 +0000328MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
329 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000330 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
331 DebugLoc DL = MI.getDebugLoc();
332
333 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000334 default:
335 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000336 case WebAssembly::FP_TO_SINT_I32_F32:
337 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
338 WebAssembly::I32_TRUNC_S_F32);
339 case WebAssembly::FP_TO_UINT_I32_F32:
340 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
341 WebAssembly::I32_TRUNC_U_F32);
342 case WebAssembly::FP_TO_SINT_I64_F32:
343 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
344 WebAssembly::I64_TRUNC_S_F32);
345 case WebAssembly::FP_TO_UINT_I64_F32:
346 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
347 WebAssembly::I64_TRUNC_U_F32);
348 case WebAssembly::FP_TO_SINT_I32_F64:
349 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
350 WebAssembly::I32_TRUNC_S_F64);
351 case WebAssembly::FP_TO_UINT_I32_F64:
352 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
353 WebAssembly::I32_TRUNC_U_F64);
354 case WebAssembly::FP_TO_SINT_I64_F64:
355 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
356 WebAssembly::I64_TRUNC_S_F64);
357 case WebAssembly::FP_TO_UINT_I64_F64:
358 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
359 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000360 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000361 }
362}
363
Heejin Ahnf208f632018-09-05 01:27:38 +0000364const char *
365WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000366 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000367 case WebAssemblyISD::FIRST_NUMBER:
368 break;
369#define HANDLE_NODETYPE(NODE) \
370 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000371 return "WebAssemblyISD::" #NODE;
372#include "WebAssemblyISD.def"
373#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000374 }
375 return nullptr;
376}
377
Dan Gohmanf19ed562015-11-13 01:42:29 +0000378std::pair<unsigned, const TargetRegisterClass *>
379WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
380 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
381 // First, see if this is a constraint that directly corresponds to a
382 // WebAssembly register class.
383 if (Constraint.size() == 1) {
384 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000385 case 'r':
386 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
387 if (Subtarget->hasSIMD128() && VT.isVector()) {
388 if (VT.getSizeInBits() == 128)
389 return std::make_pair(0U, &WebAssembly::V128RegClass);
390 }
391 if (VT.isInteger() && !VT.isVector()) {
392 if (VT.getSizeInBits() <= 32)
393 return std::make_pair(0U, &WebAssembly::I32RegClass);
394 if (VT.getSizeInBits() <= 64)
395 return std::make_pair(0U, &WebAssembly::I64RegClass);
396 }
397 break;
398 default:
399 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000400 }
401 }
402
403 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
404}
405
Dan Gohman3192ddf2015-11-19 23:04:59 +0000406bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
407 // Assume ctz is a relatively cheap operation.
408 return true;
409}
410
411bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
412 // Assume clz is a relatively cheap operation.
413 return true;
414}
415
Dan Gohman4b9d7912015-12-15 22:01:29 +0000416bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
417 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000418 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000419 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000420 // WebAssembly offsets are added as unsigned without wrapping. The
421 // isLegalAddressingMode gives us no way to determine if wrapping could be
422 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000423 if (AM.BaseOffs < 0)
424 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000425
426 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000427 if (AM.Scale != 0)
428 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000429
430 // Everything else is legal.
431 return true;
432}
433
Dan Gohmanbb372242016-01-26 03:39:31 +0000434bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000435 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000436 // WebAssembly supports unaligned accesses, though it should be declared
437 // with the p2align attribute on loads and stores which do so, and there
438 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000439 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000440 // of constants, etc.), WebAssembly implementations will either want the
441 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000442 if (Fast)
443 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000444 return true;
445}
446
Reid Klecknerb5180542017-03-21 16:57:19 +0000447bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
448 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000449 // The current thinking is that wasm engines will perform this optimization,
450 // so we can save on code size.
451 return true;
452}
453
Simon Pilgrim99f70162018-06-28 17:27:09 +0000454EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
455 LLVMContext &C,
456 EVT VT) const {
457 if (VT.isVector())
458 return VT.changeVectorElementTypeToInteger();
459
460 return TargetLowering::getSetCCResultType(DL, C, VT);
461}
462
Heejin Ahn4128cb02018-08-02 21:44:24 +0000463bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
464 const CallInst &I,
465 MachineFunction &MF,
466 unsigned Intrinsic) const {
467 switch (Intrinsic) {
468 case Intrinsic::wasm_atomic_notify:
469 Info.opc = ISD::INTRINSIC_W_CHAIN;
470 Info.memVT = MVT::i32;
471 Info.ptrVal = I.getArgOperand(0);
472 Info.offset = 0;
473 Info.align = 4;
474 // atomic.notify instruction does not really load the memory specified with
475 // this argument, but MachineMemOperand should either be load or store, so
476 // we set this to a load.
477 // FIXME Volatile isn't really correct, but currently all LLVM atomic
478 // instructions are treated as volatiles in the backend, so we should be
479 // consistent. The same applies for wasm_atomic_wait intrinsics too.
480 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
481 return true;
482 case Intrinsic::wasm_atomic_wait_i32:
483 Info.opc = ISD::INTRINSIC_W_CHAIN;
484 Info.memVT = MVT::i32;
485 Info.ptrVal = I.getArgOperand(0);
486 Info.offset = 0;
487 Info.align = 4;
488 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
489 return true;
490 case Intrinsic::wasm_atomic_wait_i64:
491 Info.opc = ISD::INTRINSIC_W_CHAIN;
492 Info.memVT = MVT::i64;
493 Info.ptrVal = I.getArgOperand(0);
494 Info.offset = 0;
495 Info.align = 8;
496 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
497 return true;
498 default:
499 return false;
500 }
501}
502
Dan Gohman10e730a2015-06-29 23:51:55 +0000503//===----------------------------------------------------------------------===//
504// WebAssembly Lowering private implementation.
505//===----------------------------------------------------------------------===//
506
507//===----------------------------------------------------------------------===//
508// Lowering Code
509//===----------------------------------------------------------------------===//
510
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000511static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000512 MachineFunction &MF = DAG.getMachineFunction();
513 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000514 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000515}
516
Dan Gohman85dbdda2015-12-04 17:16:07 +0000517// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000518static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000519 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000520 // conventions. We don't yet have a way to annotate calls with properties like
521 // "cold", and we don't have any call-clobbered registers, so these are mostly
522 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000523 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000524 CallConv == CallingConv::Cold ||
525 CallConv == CallingConv::PreserveMost ||
526 CallConv == CallingConv::PreserveAll ||
527 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000528}
529
Heejin Ahnf208f632018-09-05 01:27:38 +0000530SDValue
531WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
532 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000533 SelectionDAG &DAG = CLI.DAG;
534 SDLoc DL = CLI.DL;
535 SDValue Chain = CLI.Chain;
536 SDValue Callee = CLI.Callee;
537 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000538 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000539
540 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000541 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000542 fail(DL, DAG,
543 "WebAssembly doesn't support language-specific or target-specific "
544 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000545 if (CLI.IsPatchPoint)
546 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
547
Dan Gohman9cc692b2015-10-02 20:54:23 +0000548 // WebAssembly doesn't currently support explicit tail calls. If they are
549 // required, fail. Otherwise, just disable them.
550 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
551 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000552 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000553 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
554 CLI.IsTailCall = false;
555
JF Bastiend8a9d662015-08-24 21:59:51 +0000556 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000557 if (Ins.size() > 1)
558 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
559
Dan Gohman2d822e72015-12-04 17:12:52 +0000560 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000561 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000562 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000563 for (unsigned i = 0; i < Outs.size(); ++i) {
564 const ISD::OutputArg &Out = Outs[i];
565 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000566 if (Out.Flags.isNest())
567 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000568 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000569 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000570 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000571 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000572 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000573 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000574 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000575 auto &MFI = MF.getFrameInfo();
576 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
577 Out.Flags.getByValAlign(),
578 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000579 SDValue SizeNode =
580 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000581 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000582 Chain = DAG.getMemcpy(
583 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000584 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000585 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
586 OutVal = FINode;
587 }
Dan Gohman910ba332018-06-26 03:18:38 +0000588 // Count the number of fixed args *after* legalization.
589 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000590 }
591
JF Bastiend8a9d662015-08-24 21:59:51 +0000592 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000593 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000594
JF Bastiend8a9d662015-08-24 21:59:51 +0000595 // Analyze operands of the call, assigning locations to each operand.
596 SmallVector<CCValAssign, 16> ArgLocs;
597 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000598
Dan Gohman35bfb242015-12-04 23:22:35 +0000599 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000600 // Outgoing non-fixed arguments are placed in a buffer. First
601 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000602 for (SDValue Arg :
603 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
604 EVT VT = Arg.getValueType();
605 assert(VT != MVT::iPTR && "Legalized args should be concrete");
606 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000607 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
608 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000609 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
610 Offset, VT.getSimpleVT(),
611 CCValAssign::Full));
612 }
613 }
614
615 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
616
Derek Schuff27501e22016-02-10 19:51:04 +0000617 SDValue FINode;
618 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000619 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000620 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000621 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
622 Layout.getStackAlignment(),
623 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000624 unsigned ValNo = 0;
625 SmallVector<SDValue, 8> Chains;
626 for (SDValue Arg :
627 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
628 assert(ArgLocs[ValNo].getValNo() == ValNo &&
629 "ArgLocs should remain in order and only hold varargs args");
630 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000631 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000632 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000633 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000634 Chains.push_back(
635 DAG.getStore(Chain, DL, Arg, Add,
636 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000637 }
638 if (!Chains.empty())
639 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000640 } else if (IsVarArg) {
641 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000642 }
643
644 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000645 SmallVector<SDValue, 16> Ops;
646 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000647 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000648
649 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
650 // isn't reliable.
651 Ops.append(OutVals.begin(),
652 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000653 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000654 if (IsVarArg)
655 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000656
Derek Schuff27501e22016-02-10 19:51:04 +0000657 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000658 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000659 assert(!In.Flags.isByVal() && "byval is not valid for return values");
660 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000661 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000662 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000663 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000664 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000665 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000666 fail(DL, DAG,
667 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000668 // Ignore In.getOrigAlign() because all our arguments are passed in
669 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000670 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000671 }
Derek Schuff27501e22016-02-10 19:51:04 +0000672 InTys.push_back(MVT::Other);
673 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000674 SDValue Res =
675 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000676 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000677 if (Ins.empty()) {
678 Chain = Res;
679 } else {
680 InVals.push_back(Res);
681 Chain = Res.getValue(1);
682 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000683
JF Bastiend8a9d662015-08-24 21:59:51 +0000684 return Chain;
685}
686
JF Bastienb9073fb2015-07-22 21:28:15 +0000687bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000688 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
689 const SmallVectorImpl<ISD::OutputArg> &Outs,
690 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000691 // WebAssembly can't currently handle returning tuples.
692 return Outs.size() <= 1;
693}
694
695SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000696 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000697 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000698 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000699 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000700 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000701 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000702 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
703
JF Bastien600aee92015-07-31 17:53:38 +0000704 SmallVector<SDValue, 4> RetOps(1, Chain);
705 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000706 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000707
Dan Gohman754cd112015-11-11 01:33:02 +0000708 // Record the number and types of the return values.
709 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000710 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
711 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000712 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000713 if (Out.Flags.isInAlloca())
714 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000715 if (Out.Flags.isInConsecutiveRegs())
716 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
717 if (Out.Flags.isInConsecutiveRegsLast())
718 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000719 }
720
JF Bastienb9073fb2015-07-22 21:28:15 +0000721 return Chain;
722}
723
724SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000725 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000726 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
727 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000728 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000729 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000730
Dan Gohman2726b882016-10-06 22:29:32 +0000731 MachineFunction &MF = DAG.getMachineFunction();
732 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
733
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000734 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
735 // of the incoming values before they're represented by virtual registers.
736 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
737
JF Bastien600aee92015-07-31 17:53:38 +0000738 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000739 if (In.Flags.isInAlloca())
740 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
741 if (In.Flags.isNest())
742 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000743 if (In.Flags.isInConsecutiveRegs())
744 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
745 if (In.Flags.isInConsecutiveRegsLast())
746 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000747 // Ignore In.getOrigAlign() because all our arguments are passed in
748 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000749 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
750 DAG.getTargetConstant(InVals.size(),
751 DL, MVT::i32))
752 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000753
754 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000755 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000756 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000757
Derek Schuff27501e22016-02-10 19:51:04 +0000758 // Varargs are copied into a buffer allocated by the caller, and a pointer to
759 // the buffer is passed as an argument.
760 if (IsVarArg) {
761 MVT PtrVT = getPointerTy(MF.getDataLayout());
762 unsigned VarargVreg =
763 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
764 MFI->setVarargBufferVreg(VarargVreg);
765 Chain = DAG.getCopyToReg(
766 Chain, DL, VarargVreg,
767 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
768 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
769 MFI->addParam(PtrVT);
770 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000771
Derek Schuff77a7a382018-10-03 22:22:48 +0000772 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000773 SmallVector<MVT, 4> Params;
774 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000775 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
776 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000777 for (MVT VT : Results)
778 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000779 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
780 // the param logic here with ComputeSignatureVTs
781 assert(MFI->getParams().size() == Params.size() &&
782 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
783 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000784
JF Bastienb9073fb2015-07-22 21:28:15 +0000785 return Chain;
786}
787
Dan Gohman10e730a2015-06-29 23:51:55 +0000788//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000789// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000790//===----------------------------------------------------------------------===//
791
JF Bastienaf111db2015-08-24 22:16:48 +0000792SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
793 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000794 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000795 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000796 default:
797 llvm_unreachable("unimplemented operation lowering");
798 return SDValue();
799 case ISD::FrameIndex:
800 return LowerFrameIndex(Op, DAG);
801 case ISD::GlobalAddress:
802 return LowerGlobalAddress(Op, DAG);
803 case ISD::ExternalSymbol:
804 return LowerExternalSymbol(Op, DAG);
805 case ISD::JumpTable:
806 return LowerJumpTable(Op, DAG);
807 case ISD::BR_JT:
808 return LowerBR_JT(Op, DAG);
809 case ISD::VASTART:
810 return LowerVASTART(Op, DAG);
811 case ISD::BlockAddress:
812 case ISD::BRIND:
813 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
814 return SDValue();
815 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
816 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
817 return SDValue();
818 case ISD::FRAMEADDR:
819 return LowerFRAMEADDR(Op, DAG);
820 case ISD::CopyToReg:
821 return LowerCopyToReg(Op, DAG);
822 case ISD::INTRINSIC_WO_CHAIN:
823 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000824 case ISD::VECTOR_SHUFFLE:
825 return LowerVECTOR_SHUFFLE(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000826 }
827}
828
Derek Schuffaadc89c2016-02-16 18:18:36 +0000829SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
830 SelectionDAG &DAG) const {
831 SDValue Src = Op.getOperand(2);
832 if (isa<FrameIndexSDNode>(Src.getNode())) {
833 // CopyToReg nodes don't support FrameIndex operands. Other targets select
834 // the FI to some LEA-like instruction, but since we don't have that, we
835 // need to insert some kind of instruction that can take an FI operand and
836 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
837 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000838 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000839 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000840 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000841 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000842 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
843 : WebAssembly::COPY_I64,
844 DL, VT, Src),
845 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000846 return Op.getNode()->getNumValues() == 1
847 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000848 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
849 Op.getNumOperands() == 4 ? Op.getOperand(3)
850 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000851 }
852 return SDValue();
853}
854
Derek Schuff9769deb2015-12-11 23:49:46 +0000855SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
856 SelectionDAG &DAG) const {
857 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
858 return DAG.getTargetFrameIndex(FI, Op.getValueType());
859}
860
Dan Gohman94c65662016-02-16 23:48:04 +0000861SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
862 SelectionDAG &DAG) const {
863 // Non-zero depths are not supported by WebAssembly currently. Use the
864 // legalizer's default expansion, which is to return 0 (what this function is
865 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000866 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000867 return SDValue();
868
Matthias Braun941a7052016-07-28 18:40:00 +0000869 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000870 EVT VT = Op.getValueType();
871 unsigned FP =
872 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
873 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
874}
875
JF Bastienaf111db2015-08-24 22:16:48 +0000876SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
877 SelectionDAG &DAG) const {
878 SDLoc DL(Op);
879 const auto *GA = cast<GlobalAddressSDNode>(Op);
880 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000881 assert(GA->getTargetFlags() == 0 &&
882 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000883 if (GA->getAddressSpace() != 0)
884 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000885 return DAG.getNode(
886 WebAssemblyISD::Wrapper, DL, VT,
887 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000888}
889
Heejin Ahnf208f632018-09-05 01:27:38 +0000890SDValue
891WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
892 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000893 SDLoc DL(Op);
894 const auto *ES = cast<ExternalSymbolSDNode>(Op);
895 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000896 assert(ES->getTargetFlags() == 0 &&
897 "Unexpected target flags on generic ExternalSymbolSDNode");
898 // Set the TargetFlags to 0x1 which indicates that this is a "function"
899 // symbol rather than a data symbol. We do this unconditionally even though
900 // we don't know anything about the symbol other than its name, because all
901 // external symbols used in target-independent SelectionDAG code are for
902 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000903 return DAG.getNode(
904 WebAssemblyISD::Wrapper, DL, VT,
905 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
906 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000907}
908
Dan Gohman950a13c2015-09-16 16:51:30 +0000909SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
910 SelectionDAG &DAG) const {
911 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000912 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000913 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000914 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
915 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
916 JT->getTargetFlags());
917}
918
919SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
920 SelectionDAG &DAG) const {
921 SDLoc DL(Op);
922 SDValue Chain = Op.getOperand(0);
923 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
924 SDValue Index = Op.getOperand(2);
925 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
926
927 SmallVector<SDValue, 8> Ops;
928 Ops.push_back(Chain);
929 Ops.push_back(Index);
930
931 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
932 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
933
Dan Gohman14026062016-03-08 03:18:12 +0000934 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +0000935 for (auto MBB : MBBs)
936 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +0000937
Dan Gohman950a13c2015-09-16 16:51:30 +0000938 // TODO: For now, we just pick something arbitrary for a default case for now.
939 // We really want to sniff out the guard and put in the real default case (and
940 // delete the guard).
941 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
942
Dan Gohman14026062016-03-08 03:18:12 +0000943 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000944}
945
Dan Gohman35bfb242015-12-04 23:22:35 +0000946SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
947 SelectionDAG &DAG) const {
948 SDLoc DL(Op);
949 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
950
Derek Schuff27501e22016-02-10 19:51:04 +0000951 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000952 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000953
954 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
955 MFI->getVarargBufferVreg(), PtrVT);
956 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000957 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000958}
959
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000960SDValue
961WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
962 SelectionDAG &DAG) const {
963 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
964 SDLoc DL(Op);
965 switch (IntNo) {
966 default:
967 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +0000968
Krasimir Georgiev547d8242018-10-16 18:50:09 +0000969 case Intrinsic::wasm_lsda:
970 // TODO For now, just return 0 not to crash
971 return DAG.getConstant(0, DL, Op.getValueType());
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000972 }
973}
974
Thomas Livelya0d25812018-09-07 21:54:46 +0000975SDValue
976WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
977 SelectionDAG &DAG) const {
978 SDLoc DL(Op);
979 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
980 MVT VecType = Op.getOperand(0).getSimpleValueType();
981 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
982 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
983
984 // Space for two vector args and sixteen mask indices
985 SDValue Ops[18];
986 size_t OpIdx = 0;
987 Ops[OpIdx++] = Op.getOperand(0);
988 Ops[OpIdx++] = Op.getOperand(1);
989
990 // Expand mask indices to byte indices and materialize them as operands
991 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
992 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +0000993 // Lower undefs (represented by -1 in mask) to zero
994 uint64_t ByteIndex =
995 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
996 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +0000997 }
998 }
999
1000 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, MVT::v16i8, Ops);
1001}
1002
Dan Gohman10e730a2015-06-29 23:51:55 +00001003//===----------------------------------------------------------------------===//
1004// WebAssembly Optimization Hooks
1005//===----------------------------------------------------------------------===//