blob: b3775ce4ff65e358bb7da928e312a63bd26fa594 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
Heejin Ahn5831e9c2018-08-09 23:58:51 +000038// Emit proposed instructions that may not have been implemented in engines
39cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
40 "wasm-enable-unimplemented-simd",
41 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044WebAssemblyTargetLowering::WebAssemblyTargetLowering(
45 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000046 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000047 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
48
JF Bastien71d29ac2015-08-12 17:53:29 +000049 // Booleans always contain 0 or 1.
50 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000051 // WebAssembly does not produce floating-point exceptions on normal floating
52 // point operations.
53 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000054 // We don't know the microarchitecture here, so just reduce register pressure.
55 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000056 // Tell ISel that we have a stack pointer.
57 setStackPointerRegisterToSaveRestore(
58 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
59 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000060 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
61 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
62 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
63 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000064 if (Subtarget->hasSIMD128()) {
65 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
66 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
67 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
68 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000069 if (EnableUnimplementedWasmSIMDInstrs) {
70 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
72 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000073 }
JF Bastienb9073fb2015-07-22 21:28:15 +000074 // Compute derived properties from the register classes.
75 computeRegisterProperties(Subtarget->getRegisterInfo());
76
JF Bastienaf111db2015-08-24 22:16:48 +000077 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000078 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000079 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000080 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
81 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000082
Dan Gohman35bfb242015-12-04 23:22:35 +000083 // Take the default expansion for va_arg, va_copy, and va_end. There is no
84 // default action for va_start, so we do that custom.
85 setOperationAction(ISD::VASTART, MVT::Other, Custom);
86 setOperationAction(ISD::VAARG, MVT::Other, Expand);
87 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
88 setOperationAction(ISD::VAEND, MVT::Other, Expand);
89
JF Bastienda06bce2015-08-11 21:02:46 +000090 for (auto T : {MVT::f32, MVT::f64}) {
91 // Don't expand the floating-point types to constant pools.
92 setOperationAction(ISD::ConstantFP, T, Legal);
93 // Expand floating-point comparisons.
94 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
95 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
96 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000097 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000098 for (auto Op :
99 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000100 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000101 // Note supported floating-point library function operators that otherwise
102 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000103 for (auto Op :
104 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000106 // Support minnan and maxnan, which otherwise default to expand.
107 setOperationAction(ISD::FMINNAN, T, Legal);
108 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000109 // WebAssembly currently has no builtin f16 support.
110 setOperationAction(ISD::FP16_TO_FP, T, Expand);
111 setOperationAction(ISD::FP_TO_FP16, T, Expand);
112 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
113 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000114 }
Dan Gohman32907a62015-08-20 22:57:13 +0000115
116 for (auto T : {MVT::i32, MVT::i64}) {
117 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000118 for (auto Op :
Heejin Ahnf208f632018-09-05 01:27:38 +0000119 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
120 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
121 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000122 setOperationAction(Op, T, Expand);
123 }
124 }
125
Thomas Lively2ee686d2018-08-22 23:06:27 +0000126 // There is no i64x2.mul instruction
127 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
128
Dan Gohman32907a62015-08-20 22:57:13 +0000129 // As a special case, these operators use the type to mean the type to
130 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000131 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000132 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000133 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
134 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
135 }
Dan Gohman32907a62015-08-20 22:57:13 +0000136
137 // Dynamic stack allocation: use the default expansion.
138 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
139 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000140 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000141
Derek Schuff9769deb2015-12-11 23:49:46 +0000142 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000143 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000144
Dan Gohman950a13c2015-09-16 16:51:30 +0000145 // Expand these forms; we pattern-match the forms that we can handle in isel.
146 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
147 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
148 setOperationAction(Op, T, Expand);
149
150 // We have custom switch handling.
151 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
152
JF Bastien73ff6af2015-08-31 22:24:11 +0000153 // WebAssembly doesn't have:
154 // - Floating-point extending loads.
155 // - Floating-point truncating stores.
156 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000157 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000158 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
159 for (auto T : MVT::integer_valuetypes())
160 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
161 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000162
163 // Trap lowers to wasm unreachable
164 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000165
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000166 // Exception handling intrinsics
167 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
168
Derek Schuff18ba1922017-08-30 18:07:45 +0000169 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000170}
Dan Gohman10e730a2015-06-29 23:51:55 +0000171
Heejin Ahne8653bb2018-08-07 00:22:22 +0000172TargetLowering::AtomicExpansionKind
173WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
174 // We have wasm instructions for these
175 switch (AI->getOperation()) {
176 case AtomicRMWInst::Add:
177 case AtomicRMWInst::Sub:
178 case AtomicRMWInst::And:
179 case AtomicRMWInst::Or:
180 case AtomicRMWInst::Xor:
181 case AtomicRMWInst::Xchg:
182 return AtomicExpansionKind::None;
183 default:
184 break;
185 }
186 return AtomicExpansionKind::CmpXChg;
187}
188
Dan Gohman7b634842015-08-24 18:44:37 +0000189FastISel *WebAssemblyTargetLowering::createFastISel(
190 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
191 return WebAssembly::createFastISel(FuncInfo, LibInfo);
192}
193
JF Bastienaf111db2015-08-24 22:16:48 +0000194bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000195 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000196 // All offsets can be folded.
197 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000198}
199
Dan Gohman7a6b9822015-11-29 22:32:02 +0000200MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000201 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000202 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000203 if (BitWidth > 1 && BitWidth < 8)
204 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000205
206 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000207 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
208 // the count to be an i32.
209 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000210 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000211 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000212 }
213
Dan Gohmana8483752015-12-10 00:26:26 +0000214 MVT Result = MVT::getIntegerVT(BitWidth);
215 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
216 "Unable to represent scalar shift amount type");
217 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000218}
219
Dan Gohmancdd48b82017-11-28 01:13:40 +0000220// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
221// undefined result on invalid/overflow, to the WebAssembly opcode, which
222// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000223static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
224 MachineBasicBlock *BB,
225 const TargetInstrInfo &TII,
226 bool IsUnsigned, bool Int64,
227 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000228 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
229
230 unsigned OutReg = MI.getOperand(0).getReg();
231 unsigned InReg = MI.getOperand(1).getReg();
232
233 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
234 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
235 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000236 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000237 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000238 unsigned Eqz = WebAssembly::EQZ_I32;
239 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000240 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
241 int64_t Substitute = IsUnsigned ? 0 : Limit;
242 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000243 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000244 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
245
246 const BasicBlock *LLVM_BB = BB->getBasicBlock();
247 MachineFunction *F = BB->getParent();
248 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
249 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
250 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
251
252 MachineFunction::iterator It = ++BB->getIterator();
253 F->insert(It, FalseMBB);
254 F->insert(It, TrueMBB);
255 F->insert(It, DoneMBB);
256
257 // Transfer the remainder of BB and its successor edges to DoneMBB.
258 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000259 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000260 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
261
262 BB->addSuccessor(TrueMBB);
263 BB->addSuccessor(FalseMBB);
264 TrueMBB->addSuccessor(DoneMBB);
265 FalseMBB->addSuccessor(DoneMBB);
266
Dan Gohman580c1022017-11-29 20:20:11 +0000267 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000268 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
269 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000270 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
271 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
272 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
273 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000274
275 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000276 // For signed numbers, we can do a single comparison to determine whether
277 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000278 if (IsUnsigned) {
279 Tmp0 = InReg;
280 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000281 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000282 }
283 BuildMI(BB, DL, TII.get(FConst), Tmp1)
284 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000285 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000286
287 // For unsigned numbers, we have to do a separate comparison with zero.
288 if (IsUnsigned) {
289 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000290 unsigned SecondCmpReg =
291 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000292 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
293 BuildMI(BB, DL, TII.get(FConst), Tmp1)
294 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000295 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
296 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000297 CmpReg = AndReg;
298 }
299
Heejin Ahnf208f632018-09-05 01:27:38 +0000300 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000301
302 // Create the CFG diamond to select between doing the conversion or using
303 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000304 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
305 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
306 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
307 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000308 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000309 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000310 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000311 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000312 .addMBB(TrueMBB);
313
314 return DoneMBB;
315}
316
Heejin Ahnf208f632018-09-05 01:27:38 +0000317MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
318 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000319 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
320 DebugLoc DL = MI.getDebugLoc();
321
322 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000323 default:
324 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000325 case WebAssembly::FP_TO_SINT_I32_F32:
326 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
327 WebAssembly::I32_TRUNC_S_F32);
328 case WebAssembly::FP_TO_UINT_I32_F32:
329 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
330 WebAssembly::I32_TRUNC_U_F32);
331 case WebAssembly::FP_TO_SINT_I64_F32:
332 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
333 WebAssembly::I64_TRUNC_S_F32);
334 case WebAssembly::FP_TO_UINT_I64_F32:
335 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
336 WebAssembly::I64_TRUNC_U_F32);
337 case WebAssembly::FP_TO_SINT_I32_F64:
338 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
339 WebAssembly::I32_TRUNC_S_F64);
340 case WebAssembly::FP_TO_UINT_I32_F64:
341 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
342 WebAssembly::I32_TRUNC_U_F64);
343 case WebAssembly::FP_TO_SINT_I64_F64:
344 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
345 WebAssembly::I64_TRUNC_S_F64);
346 case WebAssembly::FP_TO_UINT_I64_F64:
347 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
348 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000349 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000350 }
351}
352
Heejin Ahnf208f632018-09-05 01:27:38 +0000353const char *
354WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000355 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000356 case WebAssemblyISD::FIRST_NUMBER:
357 break;
358#define HANDLE_NODETYPE(NODE) \
359 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000360 return "WebAssemblyISD::" #NODE;
361#include "WebAssemblyISD.def"
362#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000363 }
364 return nullptr;
365}
366
Dan Gohmanf19ed562015-11-13 01:42:29 +0000367std::pair<unsigned, const TargetRegisterClass *>
368WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
369 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
370 // First, see if this is a constraint that directly corresponds to a
371 // WebAssembly register class.
372 if (Constraint.size() == 1) {
373 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000374 case 'r':
375 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
376 if (Subtarget->hasSIMD128() && VT.isVector()) {
377 if (VT.getSizeInBits() == 128)
378 return std::make_pair(0U, &WebAssembly::V128RegClass);
379 }
380 if (VT.isInteger() && !VT.isVector()) {
381 if (VT.getSizeInBits() <= 32)
382 return std::make_pair(0U, &WebAssembly::I32RegClass);
383 if (VT.getSizeInBits() <= 64)
384 return std::make_pair(0U, &WebAssembly::I64RegClass);
385 }
386 break;
387 default:
388 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000389 }
390 }
391
392 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
393}
394
Dan Gohman3192ddf2015-11-19 23:04:59 +0000395bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
396 // Assume ctz is a relatively cheap operation.
397 return true;
398}
399
400bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
401 // Assume clz is a relatively cheap operation.
402 return true;
403}
404
Dan Gohman4b9d7912015-12-15 22:01:29 +0000405bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
406 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000407 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000408 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000409 // WebAssembly offsets are added as unsigned without wrapping. The
410 // isLegalAddressingMode gives us no way to determine if wrapping could be
411 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000412 if (AM.BaseOffs < 0)
413 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000414
415 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000416 if (AM.Scale != 0)
417 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000418
419 // Everything else is legal.
420 return true;
421}
422
Dan Gohmanbb372242016-01-26 03:39:31 +0000423bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000424 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000425 // WebAssembly supports unaligned accesses, though it should be declared
426 // with the p2align attribute on loads and stores which do so, and there
427 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000428 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000429 // of constants, etc.), WebAssembly implementations will either want the
430 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000431 if (Fast)
432 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000433 return true;
434}
435
Reid Klecknerb5180542017-03-21 16:57:19 +0000436bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
437 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000438 // The current thinking is that wasm engines will perform this optimization,
439 // so we can save on code size.
440 return true;
441}
442
Simon Pilgrim99f70162018-06-28 17:27:09 +0000443EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
444 LLVMContext &C,
445 EVT VT) const {
446 if (VT.isVector())
447 return VT.changeVectorElementTypeToInteger();
448
449 return TargetLowering::getSetCCResultType(DL, C, VT);
450}
451
Heejin Ahn4128cb02018-08-02 21:44:24 +0000452bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
453 const CallInst &I,
454 MachineFunction &MF,
455 unsigned Intrinsic) const {
456 switch (Intrinsic) {
457 case Intrinsic::wasm_atomic_notify:
458 Info.opc = ISD::INTRINSIC_W_CHAIN;
459 Info.memVT = MVT::i32;
460 Info.ptrVal = I.getArgOperand(0);
461 Info.offset = 0;
462 Info.align = 4;
463 // atomic.notify instruction does not really load the memory specified with
464 // this argument, but MachineMemOperand should either be load or store, so
465 // we set this to a load.
466 // FIXME Volatile isn't really correct, but currently all LLVM atomic
467 // instructions are treated as volatiles in the backend, so we should be
468 // consistent. The same applies for wasm_atomic_wait intrinsics too.
469 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
470 return true;
471 case Intrinsic::wasm_atomic_wait_i32:
472 Info.opc = ISD::INTRINSIC_W_CHAIN;
473 Info.memVT = MVT::i32;
474 Info.ptrVal = I.getArgOperand(0);
475 Info.offset = 0;
476 Info.align = 4;
477 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
478 return true;
479 case Intrinsic::wasm_atomic_wait_i64:
480 Info.opc = ISD::INTRINSIC_W_CHAIN;
481 Info.memVT = MVT::i64;
482 Info.ptrVal = I.getArgOperand(0);
483 Info.offset = 0;
484 Info.align = 8;
485 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
486 return true;
487 default:
488 return false;
489 }
490}
491
Dan Gohman10e730a2015-06-29 23:51:55 +0000492//===----------------------------------------------------------------------===//
493// WebAssembly Lowering private implementation.
494//===----------------------------------------------------------------------===//
495
496//===----------------------------------------------------------------------===//
497// Lowering Code
498//===----------------------------------------------------------------------===//
499
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000500static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000501 MachineFunction &MF = DAG.getMachineFunction();
502 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000503 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000504}
505
Dan Gohman85dbdda2015-12-04 17:16:07 +0000506// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000507static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000508 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000509 // conventions. We don't yet have a way to annotate calls with properties like
510 // "cold", and we don't have any call-clobbered registers, so these are mostly
511 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000512 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000513 CallConv == CallingConv::Cold ||
514 CallConv == CallingConv::PreserveMost ||
515 CallConv == CallingConv::PreserveAll ||
516 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000517}
518
Heejin Ahnf208f632018-09-05 01:27:38 +0000519SDValue
520WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
521 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000522 SelectionDAG &DAG = CLI.DAG;
523 SDLoc DL = CLI.DL;
524 SDValue Chain = CLI.Chain;
525 SDValue Callee = CLI.Callee;
526 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000527 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000528
529 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000530 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000531 fail(DL, DAG,
532 "WebAssembly doesn't support language-specific or target-specific "
533 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000534 if (CLI.IsPatchPoint)
535 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
536
Dan Gohman9cc692b2015-10-02 20:54:23 +0000537 // WebAssembly doesn't currently support explicit tail calls. If they are
538 // required, fail. Otherwise, just disable them.
539 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
540 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000541 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000542 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
543 CLI.IsTailCall = false;
544
JF Bastiend8a9d662015-08-24 21:59:51 +0000545 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000546 if (Ins.size() > 1)
547 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
548
Dan Gohman2d822e72015-12-04 17:12:52 +0000549 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000550 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000551 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000552 for (unsigned i = 0; i < Outs.size(); ++i) {
553 const ISD::OutputArg &Out = Outs[i];
554 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000555 if (Out.Flags.isNest())
556 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000557 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000558 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000559 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000560 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000561 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000562 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000563 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000564 auto &MFI = MF.getFrameInfo();
565 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
566 Out.Flags.getByValAlign(),
567 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000568 SDValue SizeNode =
569 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000570 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000571 Chain = DAG.getMemcpy(
572 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000573 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000574 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
575 OutVal = FINode;
576 }
Dan Gohman910ba332018-06-26 03:18:38 +0000577 // Count the number of fixed args *after* legalization.
578 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000579 }
580
JF Bastiend8a9d662015-08-24 21:59:51 +0000581 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000582 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000583
JF Bastiend8a9d662015-08-24 21:59:51 +0000584 // Analyze operands of the call, assigning locations to each operand.
585 SmallVector<CCValAssign, 16> ArgLocs;
586 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000587
Dan Gohman35bfb242015-12-04 23:22:35 +0000588 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000589 // Outgoing non-fixed arguments are placed in a buffer. First
590 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000591 for (SDValue Arg :
592 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
593 EVT VT = Arg.getValueType();
594 assert(VT != MVT::iPTR && "Legalized args should be concrete");
595 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000596 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
597 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000598 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
599 Offset, VT.getSimpleVT(),
600 CCValAssign::Full));
601 }
602 }
603
604 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
605
Derek Schuff27501e22016-02-10 19:51:04 +0000606 SDValue FINode;
607 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000608 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000609 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000610 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
611 Layout.getStackAlignment(),
612 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000613 unsigned ValNo = 0;
614 SmallVector<SDValue, 8> Chains;
615 for (SDValue Arg :
616 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
617 assert(ArgLocs[ValNo].getValNo() == ValNo &&
618 "ArgLocs should remain in order and only hold varargs args");
619 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000620 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000621 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000622 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000623 Chains.push_back(
624 DAG.getStore(Chain, DL, Arg, Add,
625 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000626 }
627 if (!Chains.empty())
628 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000629 } else if (IsVarArg) {
630 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000631 }
632
633 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000634 SmallVector<SDValue, 16> Ops;
635 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000636 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000637
638 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
639 // isn't reliable.
640 Ops.append(OutVals.begin(),
641 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000642 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000643 if (IsVarArg)
644 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000645
Derek Schuff27501e22016-02-10 19:51:04 +0000646 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000647 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000648 assert(!In.Flags.isByVal() && "byval is not valid for return values");
649 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000650 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000651 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000652 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000653 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000654 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000655 fail(DL, DAG,
656 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000657 // Ignore In.getOrigAlign() because all our arguments are passed in
658 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000659 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000660 }
Derek Schuff27501e22016-02-10 19:51:04 +0000661 InTys.push_back(MVT::Other);
662 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000663 SDValue Res =
664 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000665 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000666 if (Ins.empty()) {
667 Chain = Res;
668 } else {
669 InVals.push_back(Res);
670 Chain = Res.getValue(1);
671 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000672
JF Bastiend8a9d662015-08-24 21:59:51 +0000673 return Chain;
674}
675
JF Bastienb9073fb2015-07-22 21:28:15 +0000676bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000677 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
678 const SmallVectorImpl<ISD::OutputArg> &Outs,
679 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000680 // WebAssembly can't currently handle returning tuples.
681 return Outs.size() <= 1;
682}
683
684SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000685 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000686 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000687 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000688 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000689 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000690 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000691 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
692
JF Bastien600aee92015-07-31 17:53:38 +0000693 SmallVector<SDValue, 4> RetOps(1, Chain);
694 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000695 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000696
Dan Gohman754cd112015-11-11 01:33:02 +0000697 // Record the number and types of the return values.
698 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000699 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
700 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000701 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000702 if (Out.Flags.isInAlloca())
703 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000704 if (Out.Flags.isInConsecutiveRegs())
705 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
706 if (Out.Flags.isInConsecutiveRegsLast())
707 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000708 }
709
JF Bastienb9073fb2015-07-22 21:28:15 +0000710 return Chain;
711}
712
713SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000714 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000715 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
716 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000717 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000718 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000719
Dan Gohman2726b882016-10-06 22:29:32 +0000720 MachineFunction &MF = DAG.getMachineFunction();
721 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
722
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000723 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
724 // of the incoming values before they're represented by virtual registers.
725 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
726
JF Bastien600aee92015-07-31 17:53:38 +0000727 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000728 if (In.Flags.isInAlloca())
729 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
730 if (In.Flags.isNest())
731 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000732 if (In.Flags.isInConsecutiveRegs())
733 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
734 if (In.Flags.isInConsecutiveRegsLast())
735 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000736 // Ignore In.getOrigAlign() because all our arguments are passed in
737 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000738 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
739 DAG.getTargetConstant(InVals.size(),
740 DL, MVT::i32))
741 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000742
743 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000744 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000745 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000746
Derek Schuff27501e22016-02-10 19:51:04 +0000747 // Varargs are copied into a buffer allocated by the caller, and a pointer to
748 // the buffer is passed as an argument.
749 if (IsVarArg) {
750 MVT PtrVT = getPointerTy(MF.getDataLayout());
751 unsigned VarargVreg =
752 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
753 MFI->setVarargBufferVreg(VarargVreg);
754 Chain = DAG.getCopyToReg(
755 Chain, DL, VarargVreg,
756 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
757 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
758 MFI->addParam(PtrVT);
759 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000760
Dan Gohman2726b882016-10-06 22:29:32 +0000761 // Record the number and types of results.
762 SmallVector<MVT, 4> Params;
763 SmallVector<MVT, 4> Results;
David Blaikie21109242017-12-15 23:52:06 +0000764 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000765 for (MVT VT : Results)
766 MFI->addResult(VT);
767
JF Bastienb9073fb2015-07-22 21:28:15 +0000768 return Chain;
769}
770
Dan Gohman10e730a2015-06-29 23:51:55 +0000771//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000772// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000773//===----------------------------------------------------------------------===//
774
JF Bastienaf111db2015-08-24 22:16:48 +0000775SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
776 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000777 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000778 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000779 default:
780 llvm_unreachable("unimplemented operation lowering");
781 return SDValue();
782 case ISD::FrameIndex:
783 return LowerFrameIndex(Op, DAG);
784 case ISD::GlobalAddress:
785 return LowerGlobalAddress(Op, DAG);
786 case ISD::ExternalSymbol:
787 return LowerExternalSymbol(Op, DAG);
788 case ISD::JumpTable:
789 return LowerJumpTable(Op, DAG);
790 case ISD::BR_JT:
791 return LowerBR_JT(Op, DAG);
792 case ISD::VASTART:
793 return LowerVASTART(Op, DAG);
794 case ISD::BlockAddress:
795 case ISD::BRIND:
796 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
797 return SDValue();
798 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
799 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
800 return SDValue();
801 case ISD::FRAMEADDR:
802 return LowerFRAMEADDR(Op, DAG);
803 case ISD::CopyToReg:
804 return LowerCopyToReg(Op, DAG);
805 case ISD::INTRINSIC_WO_CHAIN:
806 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000807 }
808}
809
Derek Schuffaadc89c2016-02-16 18:18:36 +0000810SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
811 SelectionDAG &DAG) const {
812 SDValue Src = Op.getOperand(2);
813 if (isa<FrameIndexSDNode>(Src.getNode())) {
814 // CopyToReg nodes don't support FrameIndex operands. Other targets select
815 // the FI to some LEA-like instruction, but since we don't have that, we
816 // need to insert some kind of instruction that can take an FI operand and
817 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
818 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000819 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000820 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000821 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000822 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000823 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
824 : WebAssembly::COPY_I64,
825 DL, VT, Src),
826 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000827 return Op.getNode()->getNumValues() == 1
828 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000829 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
830 Op.getNumOperands() == 4 ? Op.getOperand(3)
831 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000832 }
833 return SDValue();
834}
835
Derek Schuff9769deb2015-12-11 23:49:46 +0000836SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
837 SelectionDAG &DAG) const {
838 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
839 return DAG.getTargetFrameIndex(FI, Op.getValueType());
840}
841
Dan Gohman94c65662016-02-16 23:48:04 +0000842SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
843 SelectionDAG &DAG) const {
844 // Non-zero depths are not supported by WebAssembly currently. Use the
845 // legalizer's default expansion, which is to return 0 (what this function is
846 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000847 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000848 return SDValue();
849
Matthias Braun941a7052016-07-28 18:40:00 +0000850 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000851 EVT VT = Op.getValueType();
852 unsigned FP =
853 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
854 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
855}
856
JF Bastienaf111db2015-08-24 22:16:48 +0000857SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
858 SelectionDAG &DAG) const {
859 SDLoc DL(Op);
860 const auto *GA = cast<GlobalAddressSDNode>(Op);
861 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000862 assert(GA->getTargetFlags() == 0 &&
863 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000864 if (GA->getAddressSpace() != 0)
865 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000866 return DAG.getNode(
867 WebAssemblyISD::Wrapper, DL, VT,
868 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000869}
870
Heejin Ahnf208f632018-09-05 01:27:38 +0000871SDValue
872WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
873 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000874 SDLoc DL(Op);
875 const auto *ES = cast<ExternalSymbolSDNode>(Op);
876 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000877 assert(ES->getTargetFlags() == 0 &&
878 "Unexpected target flags on generic ExternalSymbolSDNode");
879 // Set the TargetFlags to 0x1 which indicates that this is a "function"
880 // symbol rather than a data symbol. We do this unconditionally even though
881 // we don't know anything about the symbol other than its name, because all
882 // external symbols used in target-independent SelectionDAG code are for
883 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000884 return DAG.getNode(
885 WebAssemblyISD::Wrapper, DL, VT,
886 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
887 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000888}
889
Dan Gohman950a13c2015-09-16 16:51:30 +0000890SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
891 SelectionDAG &DAG) const {
892 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000893 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000894 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000895 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
896 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
897 JT->getTargetFlags());
898}
899
900SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
901 SelectionDAG &DAG) const {
902 SDLoc DL(Op);
903 SDValue Chain = Op.getOperand(0);
904 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
905 SDValue Index = Op.getOperand(2);
906 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
907
908 SmallVector<SDValue, 8> Ops;
909 Ops.push_back(Chain);
910 Ops.push_back(Index);
911
912 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
913 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
914
Dan Gohman14026062016-03-08 03:18:12 +0000915 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +0000916 for (auto MBB : MBBs)
917 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +0000918
Dan Gohman950a13c2015-09-16 16:51:30 +0000919 // TODO: For now, we just pick something arbitrary for a default case for now.
920 // We really want to sniff out the guard and put in the real default case (and
921 // delete the guard).
922 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
923
Dan Gohman14026062016-03-08 03:18:12 +0000924 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000925}
926
Dan Gohman35bfb242015-12-04 23:22:35 +0000927SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
928 SelectionDAG &DAG) const {
929 SDLoc DL(Op);
930 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
931
Derek Schuff27501e22016-02-10 19:51:04 +0000932 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000933 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000934
935 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
936 MFI->getVarargBufferVreg(), PtrVT);
937 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000938 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000939}
940
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000941SDValue
942WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
943 SelectionDAG &DAG) const {
944 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
945 SDLoc DL(Op);
946 switch (IntNo) {
947 default:
948 return {}; // Don't custom lower most intrinsics.
949
950 case Intrinsic::wasm_lsda:
951 // TODO For now, just return 0 not to crash
952 return DAG.getConstant(0, DL, Op.getValueType());
953 }
954}
955
Dan Gohman10e730a2015-06-29 23:51:55 +0000956//===----------------------------------------------------------------------===//
957// WebAssembly Optimization Hooks
958//===----------------------------------------------------------------------===//