blob: 8d034aceab104aefac2888ec30c4dfe6cb461aec [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
135
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000136// Bit counts.
137defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
138defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
140defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
141
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000143defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144
Craig Topper89310f52018-03-29 20:41:39 +0000145// BMI1 BEXTR, BMI2 BZHI
146defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
147defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
148
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000150defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
151defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
152defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
153defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000154
155// Idioms that clear a register, like xorps %xmm0, %xmm0.
156// These can often bypass execution ports completely.
157def : WriteRes<WriteZero, []>;
158
159// Branches don't produce values, so they have no latency, but they still
160// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000161defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000162
163// Floating point. This covers both scalar and vector operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000164defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
165defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
166defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000167defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
168defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000169defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000170defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
171defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000172defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
173defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
174defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000175defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
176defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
177defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
179defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000180defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000181
Simon Pilgrim1233e122018-05-07 20:52:53 +0000182defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
183defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
184defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
185defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
186defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
187defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
188
189defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
190defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
191defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
192defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
193defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
194defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
195
196defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
197
198defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
199defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
200defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
201defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
202defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
203defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000204
205defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
206//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
207defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
208defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
209//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
210//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
211//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
212defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000213
214defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
215defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
216defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
217defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
218defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
219defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
220defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
221defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
222defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
223
Simon Pilgrimc7088682018-05-01 18:06:07 +0000224defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000225defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
226defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
227
Simon Pilgrimc7088682018-05-01 18:06:07 +0000228defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000229defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
230defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
231
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000232defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
233defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000234defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000235defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
236defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
237defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000238defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000239defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
240defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000241defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
242defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000243defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
244defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000245defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000246defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000247defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
248defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000249defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000250defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000251defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000252defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000253
254// FMA Scheduling helper class.
255// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
256
257// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000258defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
259defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
260defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000261defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
262defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000263defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
264defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000265defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000266defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
267defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000268defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
269defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000270defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
271defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000272defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000273defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
274defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000275defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
276defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000277
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000278defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
279defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000280defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000281defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
282defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000283defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000284defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
285defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000286defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
287defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000288defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
289defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
290defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000291defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000292defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000293defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000294defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
295defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000296defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000297defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000298defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000299defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000300defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000301defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000302defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
303defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
304defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
305defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000306defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000307
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000308// Vector integer shifts.
309defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000310defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000311defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000312defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000313defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
314
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000315defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000316defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
317defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000318defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
319defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000320
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000321// Vector insert/extract operations.
322def : WriteRes<WriteVecInsert, [SKLPort5]> {
323 let Latency = 2;
324 let NumMicroOps = 2;
325 let ResourceCycles = [2];
326}
327def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
328 let Latency = 6;
329 let NumMicroOps = 2;
330}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000331def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000332
333def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
334 let Latency = 3;
335 let NumMicroOps = 2;
336}
337def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
338 let Latency = 2;
339 let NumMicroOps = 3;
340}
341
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000342// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000343defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
344defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
345defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
346defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
347defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
348defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
349
350defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
351defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
352defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
353defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
354defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
355defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000356
357defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
358defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
359defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000360defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
361defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
362defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000363
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000364defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
365defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
366defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
367defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
368
369defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
370defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
371defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
372defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
373
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000374// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000375
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000376// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000377def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
378 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000379 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000380 let ResourceCycles = [3];
381}
382def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000383 let Latency = 16;
384 let NumMicroOps = 4;
385 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000386}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000387
388// Packed Compare Explicit Length Strings, Return Mask
389def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
390 let Latency = 19;
391 let NumMicroOps = 9;
392 let ResourceCycles = [4,3,1,1];
393}
394def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
395 let Latency = 25;
396 let NumMicroOps = 10;
397 let ResourceCycles = [4,3,1,1,1];
398}
399
400// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000401def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000402 let Latency = 10;
403 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000404 let ResourceCycles = [3];
405}
406def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000407 let Latency = 16;
408 let NumMicroOps = 4;
409 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000410}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000411
412// Packed Compare Explicit Length Strings, Return Index
413def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
414 let Latency = 18;
415 let NumMicroOps = 8;
416 let ResourceCycles = [4,3,1];
417}
418def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
419 let Latency = 24;
420 let NumMicroOps = 9;
421 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000422}
423
Simon Pilgrima2f26782018-03-27 20:38:54 +0000424// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000425def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
426def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
427def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
428def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000429
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000430// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000431def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
432 let Latency = 4;
433 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000434 let ResourceCycles = [1];
435}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000436def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
437 let Latency = 10;
438 let NumMicroOps = 2;
439 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000440}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000441
442def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
443 let Latency = 8;
444 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000445 let ResourceCycles = [2];
446}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000447def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000448 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000449 let NumMicroOps = 3;
450 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000451}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000452
453def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
454 let Latency = 20;
455 let NumMicroOps = 11;
456 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000457}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000458def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
459 let Latency = 25;
460 let NumMicroOps = 11;
461 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000462}
463
464// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000465def : WriteRes<WriteCLMul, [SKLPort5]> {
466 let Latency = 6;
467 let NumMicroOps = 1;
468 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000469}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000470def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
471 let Latency = 12;
472 let NumMicroOps = 2;
473 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000474}
475
476// Catch-all for expensive system instructions.
477def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
478
479// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000480defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
481defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
482defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
483defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000484
485// Old microcoded instructions that nobody use.
486def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
487
488// Fence instructions.
489def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
490
Craig Topper05242bf2018-04-21 18:07:36 +0000491// Load/store MXCSR.
492def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
493def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
494
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000495// Nop, not very useful expect it provides a model for nops!
496def : WriteRes<WriteNop, []>;
497
498////////////////////////////////////////////////////////////////////////////////
499// Horizontal add/sub instructions.
500////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000501
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000502defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
503defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000504defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
505defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000506defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000507
508// Remaining instrs.
509
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000510def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000511 let Latency = 1;
512 let NumMicroOps = 1;
513 let ResourceCycles = [1];
514}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000515def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
516 "MMX_PADDUS(B|W)irr",
517 "MMX_PAVG(B|W)irr",
518 "MMX_PCMPEQ(B|D|W)irr",
519 "MMX_PCMPGT(B|D|W)irr",
520 "MMX_P(MAX|MIN)SWirr",
521 "MMX_P(MAX|MIN)UBirr",
522 "MMX_PSUBS(B|W)irr",
523 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000524
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000525def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000526 let Latency = 1;
527 let NumMicroOps = 1;
528 let ResourceCycles = [1];
529}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000530def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000531 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000532
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000533def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534 let Latency = 1;
535 let NumMicroOps = 1;
536 let ResourceCycles = [1];
537}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000538def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000539
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000540def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541 let Latency = 1;
542 let NumMicroOps = 1;
543 let ResourceCycles = [1];
544}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000545def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000546
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000547def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000548 let Latency = 1;
549 let NumMicroOps = 1;
550 let ResourceCycles = [1];
551}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000552def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000553def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000554 "BT(16|32|64)rr",
555 "BTC(16|32|64)ri8",
556 "BTC(16|32|64)rr",
557 "BTR(16|32|64)ri8",
558 "BTR(16|32|64)rr",
559 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000560 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000561
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000562def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
563 let Latency = 1;
564 let NumMicroOps = 1;
565 let ResourceCycles = [1];
566}
Craig Topperfc179c62018-03-22 04:23:41 +0000567def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
568 "BLSI(32|64)rr",
569 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000570 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000571
572def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
573 let Latency = 1;
574 let NumMicroOps = 1;
575 let ResourceCycles = [1];
576}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000577def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000578 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000579 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000580
581def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
582 let Latency = 1;
583 let NumMicroOps = 1;
584 let ResourceCycles = [1];
585}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000586def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
587 CLC, CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000588def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000589def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000590 "SGDT64m",
591 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000592 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000593 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000594 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000595
596def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000597 let Latency = 1;
598 let NumMicroOps = 2;
599 let ResourceCycles = [1,1];
600}
Craig Topperfc179c62018-03-22 04:23:41 +0000601def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000602 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000603 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000604
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000605def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000606 let Latency = 2;
607 let NumMicroOps = 2;
608 let ResourceCycles = [2];
609}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000610def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000611
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000612def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613 let Latency = 2;
614 let NumMicroOps = 2;
615 let ResourceCycles = [2];
616}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000617def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
618def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000619
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000620def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621 let Latency = 2;
622 let NumMicroOps = 2;
623 let ResourceCycles = [2];
624}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000625def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000626 "ROL(8|16|32|64)ri",
627 "ROR(8|16|32|64)r1",
628 "ROR(8|16|32|64)ri",
629 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000630
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000631def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000632 let Latency = 2;
633 let NumMicroOps = 2;
634 let ResourceCycles = [2];
635}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000636def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
637 WAIT,
638 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000639
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000640def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000641 let Latency = 2;
642 let NumMicroOps = 2;
643 let ResourceCycles = [1,1];
644}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000645def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000646
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000647def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000648 let Latency = 2;
649 let NumMicroOps = 2;
650 let ResourceCycles = [1,1];
651}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000652def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000653
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000654def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000655 let Latency = 2;
656 let NumMicroOps = 2;
657 let ResourceCycles = [1,1];
658}
Craig Topper498875f2018-04-04 17:54:19 +0000659def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
660
661def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
662 let Latency = 1;
663 let NumMicroOps = 1;
664 let ResourceCycles = [1];
665}
666def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000667
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000668def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000669 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000670 let NumMicroOps = 2;
671 let ResourceCycles = [1,1];
672}
Craig Topper2d451e72018-03-18 08:38:06 +0000673def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000674def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000675def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
676 "ADC8ri",
677 "SBB8i8",
678 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000679
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000680def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
681 let Latency = 2;
682 let NumMicroOps = 3;
683 let ResourceCycles = [1,1,1];
684}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000685def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000686
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000687def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
688 let Latency = 2;
689 let NumMicroOps = 3;
690 let ResourceCycles = [1,1,1];
691}
692def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
693
694def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
695 let Latency = 2;
696 let NumMicroOps = 3;
697 let ResourceCycles = [1,1,1];
698}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000699def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
700 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000701def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000702 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000703
704def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
705 let Latency = 3;
706 let NumMicroOps = 1;
707 let ResourceCycles = [1];
708}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000709def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000710 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000711 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000712 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000713
Clement Courbet327fac42018-03-07 08:14:02 +0000714def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000715 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000716 let NumMicroOps = 2;
717 let ResourceCycles = [1,1];
718}
Clement Courbet327fac42018-03-07 08:14:02 +0000719def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000720
721def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
722 let Latency = 3;
723 let NumMicroOps = 1;
724 let ResourceCycles = [1];
725}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000726def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000727 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000728 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000729 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000730
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000731def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
732 let Latency = 3;
733 let NumMicroOps = 2;
734 let ResourceCycles = [1,1];
735}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000736def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000737
738def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
739 let Latency = 3;
740 let NumMicroOps = 3;
741 let ResourceCycles = [3];
742}
Craig Topperfc179c62018-03-22 04:23:41 +0000743def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
744 "ROR(8|16|32|64)rCL",
745 "SAR(8|16|32|64)rCL",
746 "SHL(8|16|32|64)rCL",
747 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000748
749def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000750 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000751 let NumMicroOps = 3;
752 let ResourceCycles = [3];
753}
Craig Topperb5f26592018-04-19 18:00:17 +0000754def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
755 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
756 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000757
758def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
759 let Latency = 3;
760 let NumMicroOps = 3;
761 let ResourceCycles = [1,2];
762}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000763def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000764
765def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
766 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000767 let NumMicroOps = 3;
768 let ResourceCycles = [2,1];
769}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000770def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
771 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000772
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000773def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
774 let Latency = 3;
775 let NumMicroOps = 3;
776 let ResourceCycles = [2,1];
777}
Craig Topperfc179c62018-03-22 04:23:41 +0000778def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
779 "MMX_PACKSSWBirr",
780 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000781
782def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
783 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000784 let NumMicroOps = 3;
785 let ResourceCycles = [1,2];
786}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000787def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000788
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
790 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000791 let NumMicroOps = 3;
792 let ResourceCycles = [1,2];
793}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000794def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000795
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000796def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
797 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000798 let NumMicroOps = 3;
799 let ResourceCycles = [1,2];
800}
Craig Topperfc179c62018-03-22 04:23:41 +0000801def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
802 "RCL(8|16|32|64)ri",
803 "RCR(8|16|32|64)r1",
804 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000805
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000806def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
807 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000808 let NumMicroOps = 3;
809 let ResourceCycles = [1,1,1];
810}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000811def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000812
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000813def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
814 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000815 let NumMicroOps = 4;
816 let ResourceCycles = [1,1,2];
817}
Craig Topperf4cd9082018-01-19 05:47:32 +0000818def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000819
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000820def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
821 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000822 let NumMicroOps = 4;
823 let ResourceCycles = [1,1,1,1];
824}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000825def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000826
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000827def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
828 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000829 let NumMicroOps = 4;
830 let ResourceCycles = [1,1,1,1];
831}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000832def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000833
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000834def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835 let Latency = 4;
836 let NumMicroOps = 1;
837 let ResourceCycles = [1];
838}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000839def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000840
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000841def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842 let Latency = 4;
843 let NumMicroOps = 1;
844 let ResourceCycles = [1];
845}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000846def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000847 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000848
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000849def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000850 let Latency = 4;
851 let NumMicroOps = 2;
852 let ResourceCycles = [1,1];
853}
Craig Topperf846e2d2018-04-19 05:34:05 +0000854def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000855
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000856def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
857 let Latency = 4;
858 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000859 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000860}
Craig Topperfc179c62018-03-22 04:23:41 +0000861def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000862
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000863def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000864 let Latency = 4;
865 let NumMicroOps = 3;
866 let ResourceCycles = [1,1,1];
867}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000868def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
869 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000870
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000871def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000872 let Latency = 4;
873 let NumMicroOps = 4;
874 let ResourceCycles = [4];
875}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000876def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000877
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000878def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879 let Latency = 4;
880 let NumMicroOps = 4;
881 let ResourceCycles = [1,3];
882}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000883def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000884
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000885def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886 let Latency = 4;
887 let NumMicroOps = 4;
888 let ResourceCycles = [1,3];
889}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000890def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000891
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000892def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893 let Latency = 4;
894 let NumMicroOps = 4;
895 let ResourceCycles = [1,1,2];
896}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000897def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000898
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000899def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
900 let Latency = 5;
901 let NumMicroOps = 1;
902 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000903}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000904def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000905 "MOVSX(16|32|64)rm32",
906 "MOVSX(16|32|64)rm8",
907 "MOVZX(16|32|64)rm16",
908 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000909 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000910
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000911def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912 let Latency = 5;
913 let NumMicroOps = 2;
914 let ResourceCycles = [1,1];
915}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000916def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
917 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000918
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000919def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000920 let Latency = 5;
921 let NumMicroOps = 2;
922 let ResourceCycles = [1,1];
923}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000924def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
925 "MMX_CVT(T?)PS2PIirr",
926 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000927 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000928 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000929 "(V?)CVTSD2SSrr",
930 "(V?)CVTSI642SDrr",
931 "(V?)CVTSI2SDrr",
932 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000933 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000934
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000935def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000936 let Latency = 5;
937 let NumMicroOps = 3;
938 let ResourceCycles = [1,1,1];
939}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000940def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000941
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000942def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000943 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000944 let NumMicroOps = 3;
945 let ResourceCycles = [1,1,1];
946}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000947def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000948
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000949def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950 let Latency = 5;
951 let NumMicroOps = 5;
952 let ResourceCycles = [1,4];
953}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000954def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000955
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000956def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957 let Latency = 5;
958 let NumMicroOps = 5;
959 let ResourceCycles = [2,3];
960}
Craig Topper13a16502018-03-19 00:56:09 +0000961def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000963def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000964 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000965 let NumMicroOps = 6;
966 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000967}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000968def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000970def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
971 let Latency = 6;
972 let NumMicroOps = 1;
973 let ResourceCycles = [1];
974}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000975def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000976 "(V?)MOVSHDUPrm",
977 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000978 "VPBROADCASTDrm",
979 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000980
981def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000982 let Latency = 6;
983 let NumMicroOps = 2;
984 let ResourceCycles = [2];
985}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000986def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000987
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000988def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000989 let Latency = 6;
990 let NumMicroOps = 2;
991 let ResourceCycles = [1,1];
992}
Craig Topperfc179c62018-03-22 04:23:41 +0000993def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
994 "MMX_PADDSWirm",
995 "MMX_PADDUSBirm",
996 "MMX_PADDUSWirm",
997 "MMX_PAVGBirm",
998 "MMX_PAVGWirm",
999 "MMX_PCMPEQBirm",
1000 "MMX_PCMPEQDirm",
1001 "MMX_PCMPEQWirm",
1002 "MMX_PCMPGTBirm",
1003 "MMX_PCMPGTDirm",
1004 "MMX_PCMPGTWirm",
1005 "MMX_PMAXSWirm",
1006 "MMX_PMAXUBirm",
1007 "MMX_PMINSWirm",
1008 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001009 "MMX_PSUBSBirm",
1010 "MMX_PSUBSWirm",
1011 "MMX_PSUBUSBirm",
1012 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001013
Craig Topper58afb4e2018-03-22 21:10:07 +00001014def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001015 let Latency = 6;
1016 let NumMicroOps = 2;
1017 let ResourceCycles = [1,1];
1018}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001019def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1020 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001021
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001022def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1023 let Latency = 6;
1024 let NumMicroOps = 2;
1025 let ResourceCycles = [1,1];
1026}
Craig Topperfc179c62018-03-22 04:23:41 +00001027def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1028 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001029
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001030def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1031 let Latency = 6;
1032 let NumMicroOps = 2;
1033 let ResourceCycles = [1,1];
1034}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001035def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001036
1037def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1038 let Latency = 6;
1039 let NumMicroOps = 2;
1040 let ResourceCycles = [1,1];
1041}
Craig Topperfc179c62018-03-22 04:23:41 +00001042def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1043 "BLSI(32|64)rm",
1044 "BLSMSK(32|64)rm",
1045 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001046 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001047
1048def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1049 let Latency = 6;
1050 let NumMicroOps = 2;
1051 let ResourceCycles = [1,1];
1052}
Craig Topper2d451e72018-03-18 08:38:06 +00001053def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001054def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001055
Craig Topper58afb4e2018-03-22 21:10:07 +00001056def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001057 let Latency = 6;
1058 let NumMicroOps = 3;
1059 let ResourceCycles = [2,1];
1060}
Craig Topperfc179c62018-03-22 04:23:41 +00001061def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001062
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001063def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001064 let Latency = 6;
1065 let NumMicroOps = 4;
1066 let ResourceCycles = [1,2,1];
1067}
Craig Topperfc179c62018-03-22 04:23:41 +00001068def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1069 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001070
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001071def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001072 let Latency = 6;
1073 let NumMicroOps = 4;
1074 let ResourceCycles = [1,1,1,1];
1075}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001076def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001077
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001078def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1079 let Latency = 6;
1080 let NumMicroOps = 4;
1081 let ResourceCycles = [1,1,1,1];
1082}
Craig Topperfc179c62018-03-22 04:23:41 +00001083def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1084 "BTR(16|32|64)mi8",
1085 "BTS(16|32|64)mi8",
1086 "SAR(8|16|32|64)m1",
1087 "SAR(8|16|32|64)mi",
1088 "SHL(8|16|32|64)m1",
1089 "SHL(8|16|32|64)mi",
1090 "SHR(8|16|32|64)m1",
1091 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001092
1093def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1094 let Latency = 6;
1095 let NumMicroOps = 4;
1096 let ResourceCycles = [1,1,1,1];
1097}
Craig Topperf0d04262018-04-06 16:16:48 +00001098def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1099 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001100
1101def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001102 let Latency = 6;
1103 let NumMicroOps = 6;
1104 let ResourceCycles = [1,5];
1105}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001106def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001107
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001108def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1109 let Latency = 7;
1110 let NumMicroOps = 1;
1111 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001112}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001113def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001114 "VBROADCASTF128",
1115 "VBROADCASTI128",
1116 "VBROADCASTSDYrm",
1117 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001118 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001119 "VMOVSHDUPYrm",
1120 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001121 "VPBROADCASTDYrm",
1122 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001123
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001124def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001125 let Latency = 7;
1126 let NumMicroOps = 2;
1127 let ResourceCycles = [1,1];
1128}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001129def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001130
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001131def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001132 let Latency = 6;
1133 let NumMicroOps = 2;
1134 let ResourceCycles = [1,1];
1135}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001136def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1137 "(V?)PMOV(SX|ZX)BQrm",
1138 "(V?)PMOV(SX|ZX)BWrm",
1139 "(V?)PMOV(SX|ZX)DQrm",
1140 "(V?)PMOV(SX|ZX)WDrm",
1141 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001142
Craig Topper58afb4e2018-03-22 21:10:07 +00001143def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001144 let Latency = 7;
1145 let NumMicroOps = 2;
1146 let ResourceCycles = [1,1];
1147}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001148def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001149 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001150 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001151
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001152def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1153 let Latency = 7;
1154 let NumMicroOps = 2;
1155 let ResourceCycles = [1,1];
1156}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001157def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001158 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001159 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001160 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001161 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001162
1163def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1164 let Latency = 7;
1165 let NumMicroOps = 3;
1166 let ResourceCycles = [2,1];
1167}
Craig Topperfc179c62018-03-22 04:23:41 +00001168def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1169 "MMX_PACKSSWBirm",
1170 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001172def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1173 let Latency = 7;
1174 let NumMicroOps = 3;
1175 let ResourceCycles = [1,2];
1176}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001177def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1178 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001179
Craig Topper58afb4e2018-03-22 21:10:07 +00001180def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001181 let Latency = 7;
1182 let NumMicroOps = 3;
1183 let ResourceCycles = [1,1,1];
1184}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001185def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001186
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001187def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001188 let Latency = 7;
1189 let NumMicroOps = 3;
1190 let ResourceCycles = [1,1,1];
1191}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001192def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001193
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001194def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001196 let NumMicroOps = 3;
1197 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001198}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001199def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1202 let Latency = 7;
1203 let NumMicroOps = 5;
1204 let ResourceCycles = [1,1,1,2];
1205}
Craig Topperfc179c62018-03-22 04:23:41 +00001206def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1207 "ROL(8|16|32|64)mi",
1208 "ROR(8|16|32|64)m1",
1209 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001210
1211def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1212 let Latency = 7;
1213 let NumMicroOps = 5;
1214 let ResourceCycles = [1,1,1,2];
1215}
Craig Topper13a16502018-03-19 00:56:09 +00001216def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001217
1218def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1219 let Latency = 7;
1220 let NumMicroOps = 5;
1221 let ResourceCycles = [1,1,1,1,1];
1222}
Craig Topperfc179c62018-03-22 04:23:41 +00001223def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1224 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001225
1226def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001227 let Latency = 7;
1228 let NumMicroOps = 7;
1229 let ResourceCycles = [1,3,1,2];
1230}
Craig Topper2d451e72018-03-18 08:38:06 +00001231def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001232
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001233def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1234 let Latency = 8;
1235 let NumMicroOps = 2;
1236 let ResourceCycles = [1,1];
1237}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001238def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1239 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001240
1241def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001242 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001243 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001244 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001245}
Craig Topperf846e2d2018-04-19 05:34:05 +00001246def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001247
Craig Topperf846e2d2018-04-19 05:34:05 +00001248def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1249 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001250 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001251 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001252}
Craig Topperfc179c62018-03-22 04:23:41 +00001253def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001255def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1256 let Latency = 8;
1257 let NumMicroOps = 2;
1258 let ResourceCycles = [1,1];
1259}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001260def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001261 "VPBROADCASTBYrm",
1262 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001263 "VPMOVSXBDYrm",
1264 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001265 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001266
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001267def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1268 let Latency = 8;
1269 let NumMicroOps = 2;
1270 let ResourceCycles = [1,1];
1271}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001272def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001273 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001274 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001275
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001276def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1277 let Latency = 8;
1278 let NumMicroOps = 4;
1279 let ResourceCycles = [1,2,1];
1280}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001281def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001282
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001283def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1284 let Latency = 8;
1285 let NumMicroOps = 5;
1286 let ResourceCycles = [1,1,3];
1287}
Craig Topper13a16502018-03-19 00:56:09 +00001288def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001289
1290def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1291 let Latency = 8;
1292 let NumMicroOps = 5;
1293 let ResourceCycles = [1,1,1,2];
1294}
Craig Topperfc179c62018-03-22 04:23:41 +00001295def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1296 "RCL(8|16|32|64)mi",
1297 "RCR(8|16|32|64)m1",
1298 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001299
1300def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1301 let Latency = 8;
1302 let NumMicroOps = 6;
1303 let ResourceCycles = [1,1,1,3];
1304}
Craig Topperfc179c62018-03-22 04:23:41 +00001305def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1306 "SAR(8|16|32|64)mCL",
1307 "SHL(8|16|32|64)mCL",
1308 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001309
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001310def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1311 let Latency = 8;
1312 let NumMicroOps = 6;
1313 let ResourceCycles = [1,1,1,2,1];
1314}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001315def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1316def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001317
1318def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1319 let Latency = 9;
1320 let NumMicroOps = 2;
1321 let ResourceCycles = [1,1];
1322}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001323def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001324
1325def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1326 let Latency = 9;
1327 let NumMicroOps = 2;
1328 let ResourceCycles = [1,1];
1329}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001330def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001331 "VPMOVSXBWYrm",
1332 "VPMOVSXDQYrm",
1333 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001334 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001335
Craig Topper58afb4e2018-03-22 21:10:07 +00001336def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001337 let Latency = 9;
1338 let NumMicroOps = 2;
1339 let ResourceCycles = [1,1];
1340}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001341def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001342 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001343
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001344def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1345 let Latency = 9;
1346 let NumMicroOps = 3;
1347 let ResourceCycles = [1,1,1];
1348}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001349def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001350
1351def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001352 let Latency = 9;
1353 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001354 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001355}
Craig Topperfc179c62018-03-22 04:23:41 +00001356def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1357 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001358
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001359def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1360 let Latency = 9;
1361 let NumMicroOps = 4;
1362 let ResourceCycles = [1,1,1,1];
1363}
Craig Topperfc179c62018-03-22 04:23:41 +00001364def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1365 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001366
1367def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1368 let Latency = 9;
1369 let NumMicroOps = 5;
1370 let ResourceCycles = [1,2,1,1];
1371}
Craig Topperfc179c62018-03-22 04:23:41 +00001372def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1373 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001374
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001375def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1376 let Latency = 10;
1377 let NumMicroOps = 2;
1378 let ResourceCycles = [1,1];
1379}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001380def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1381 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001382 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001383
1384def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1385 let Latency = 10;
1386 let NumMicroOps = 2;
1387 let ResourceCycles = [1,1];
1388}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001389def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001390 "(V?)CVTPS2DQrm",
1391 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001392 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001393
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001394def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1395 let Latency = 10;
1396 let NumMicroOps = 3;
1397 let ResourceCycles = [1,1,1];
1398}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001399def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001400
Craig Topper58afb4e2018-03-22 21:10:07 +00001401def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001402 let Latency = 10;
1403 let NumMicroOps = 3;
1404 let ResourceCycles = [1,1,1];
1405}
Craig Topperfc179c62018-03-22 04:23:41 +00001406def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001407
1408def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001409 let Latency = 10;
1410 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001411 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001412}
Craig Topperfc179c62018-03-22 04:23:41 +00001413def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1414 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001415
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001416def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001417 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001418 let NumMicroOps = 4;
1419 let ResourceCycles = [1,1,1,1];
1420}
Craig Topperf846e2d2018-04-19 05:34:05 +00001421def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001422
1423def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1424 let Latency = 10;
1425 let NumMicroOps = 8;
1426 let ResourceCycles = [1,1,1,1,1,3];
1427}
Craig Topper13a16502018-03-19 00:56:09 +00001428def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001429
Craig Topper8104f262018-04-02 05:33:28 +00001430def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001431 let Latency = 11;
1432 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001433 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001434}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001435def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001436
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001438 let Latency = 11;
1439 let NumMicroOps = 2;
1440 let ResourceCycles = [1,1];
1441}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001442def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001443
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1445 let Latency = 11;
1446 let NumMicroOps = 2;
1447 let ResourceCycles = [1,1];
1448}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001449def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001450 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001451 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001452
1453def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1454 let Latency = 11;
1455 let NumMicroOps = 3;
1456 let ResourceCycles = [2,1];
1457}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001458def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001459
1460def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1461 let Latency = 11;
1462 let NumMicroOps = 3;
1463 let ResourceCycles = [1,1,1];
1464}
Craig Topperfc179c62018-03-22 04:23:41 +00001465def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001466
Craig Topper58afb4e2018-03-22 21:10:07 +00001467def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001468 let Latency = 11;
1469 let NumMicroOps = 3;
1470 let ResourceCycles = [1,1,1];
1471}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001472def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1473 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001474 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001475 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001476
Craig Topper58afb4e2018-03-22 21:10:07 +00001477def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001478 let Latency = 11;
1479 let NumMicroOps = 3;
1480 let ResourceCycles = [1,1,1];
1481}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001482def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1483 "CVT(T?)PD2DQrm",
1484 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001485
1486def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1487 let Latency = 11;
1488 let NumMicroOps = 6;
1489 let ResourceCycles = [1,1,1,2,1];
1490}
Craig Topperfc179c62018-03-22 04:23:41 +00001491def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1492 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001493
1494def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001495 let Latency = 11;
1496 let NumMicroOps = 7;
1497 let ResourceCycles = [2,3,2];
1498}
Craig Topperfc179c62018-03-22 04:23:41 +00001499def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1500 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001501
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001502def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001503 let Latency = 11;
1504 let NumMicroOps = 9;
1505 let ResourceCycles = [1,5,1,2];
1506}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001507def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001508
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001509def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001510 let Latency = 11;
1511 let NumMicroOps = 11;
1512 let ResourceCycles = [2,9];
1513}
Craig Topperfc179c62018-03-22 04:23:41 +00001514def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001515
Craig Topper58afb4e2018-03-22 21:10:07 +00001516def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001517 let Latency = 12;
1518 let NumMicroOps = 4;
1519 let ResourceCycles = [1,1,1,1];
1520}
1521def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1522
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001523def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001524 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001525 let NumMicroOps = 3;
1526 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001527}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001528def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001529
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001530def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1531 let Latency = 13;
1532 let NumMicroOps = 3;
1533 let ResourceCycles = [1,1,1];
1534}
1535def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1536
Craig Topper8104f262018-04-02 05:33:28 +00001537def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001538 let Latency = 14;
1539 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001540 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001542def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1543def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001544
Craig Topper8104f262018-04-02 05:33:28 +00001545def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1546 let Latency = 14;
1547 let NumMicroOps = 1;
1548 let ResourceCycles = [1,5];
1549}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001550def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001551
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001552def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1553 let Latency = 14;
1554 let NumMicroOps = 3;
1555 let ResourceCycles = [1,1,1];
1556}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001557def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001558
1559def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001560 let Latency = 14;
1561 let NumMicroOps = 10;
1562 let ResourceCycles = [2,4,1,3];
1563}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001564def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001565
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001566def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001567 let Latency = 15;
1568 let NumMicroOps = 1;
1569 let ResourceCycles = [1];
1570}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001571def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001572
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001573def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1574 let Latency = 15;
1575 let NumMicroOps = 10;
1576 let ResourceCycles = [1,1,1,5,1,1];
1577}
Craig Topper13a16502018-03-19 00:56:09 +00001578def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001579
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001580def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1581 let Latency = 16;
1582 let NumMicroOps = 14;
1583 let ResourceCycles = [1,1,1,4,2,5];
1584}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001585def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001586
1587def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001588 let Latency = 16;
1589 let NumMicroOps = 16;
1590 let ResourceCycles = [16];
1591}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001592def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001593
Craig Topper8104f262018-04-02 05:33:28 +00001594def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001595 let Latency = 17;
1596 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001597 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001598}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001599def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001600
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001601def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001602 let Latency = 17;
1603 let NumMicroOps = 15;
1604 let ResourceCycles = [2,1,2,4,2,4];
1605}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001606def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001607
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001608def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001609 let Latency = 18;
1610 let NumMicroOps = 8;
1611 let ResourceCycles = [1,1,1,5];
1612}
Craig Topperfc179c62018-03-22 04:23:41 +00001613def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001614
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001615def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001616 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001617 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001618 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001619}
Craig Topper13a16502018-03-19 00:56:09 +00001620def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001621
Craig Topper8104f262018-04-02 05:33:28 +00001622def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001623 let Latency = 19;
1624 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001625 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001626}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001627def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001628
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001629def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001630 let Latency = 20;
1631 let NumMicroOps = 1;
1632 let ResourceCycles = [1];
1633}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001634def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635
Craig Topper8104f262018-04-02 05:33:28 +00001636def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001637 let Latency = 20;
1638 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001639 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001641def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001642
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001643def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1644 let Latency = 20;
1645 let NumMicroOps = 8;
1646 let ResourceCycles = [1,1,1,1,1,1,2];
1647}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001648def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001649
1650def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001651 let Latency = 20;
1652 let NumMicroOps = 10;
1653 let ResourceCycles = [1,2,7];
1654}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001655def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656
Craig Topper8104f262018-04-02 05:33:28 +00001657def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001658 let Latency = 21;
1659 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001660 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001661}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001662def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001663
1664def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1665 let Latency = 22;
1666 let NumMicroOps = 2;
1667 let ResourceCycles = [1,1];
1668}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001669def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001670
1671def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1672 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001673 let NumMicroOps = 5;
1674 let ResourceCycles = [1,2,1,1];
1675}
Craig Topper17a31182017-12-16 18:35:29 +00001676def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1677 VGATHERDPDrm,
1678 VGATHERQPDrm,
1679 VGATHERQPSrm,
1680 VPGATHERDDrm,
1681 VPGATHERDQrm,
1682 VPGATHERQDrm,
1683 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001684
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001685def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1686 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001687 let NumMicroOps = 5;
1688 let ResourceCycles = [1,2,1,1];
1689}
Craig Topper17a31182017-12-16 18:35:29 +00001690def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1691 VGATHERQPDYrm,
1692 VGATHERQPSYrm,
1693 VPGATHERDDYrm,
1694 VPGATHERDQYrm,
1695 VPGATHERQDYrm,
1696 VPGATHERQQYrm,
1697 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001698
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001699def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1700 let Latency = 23;
1701 let NumMicroOps = 19;
1702 let ResourceCycles = [2,1,4,1,1,4,6];
1703}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001704def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001705
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001706def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1707 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001708 let NumMicroOps = 3;
1709 let ResourceCycles = [1,1,1];
1710}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001711def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001712
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001713def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1714 let Latency = 27;
1715 let NumMicroOps = 2;
1716 let ResourceCycles = [1,1];
1717}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001718def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001719
1720def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1721 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001722 let NumMicroOps = 8;
1723 let ResourceCycles = [2,4,1,1];
1724}
Craig Topper13a16502018-03-19 00:56:09 +00001725def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001726
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001727def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001728 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001729 let NumMicroOps = 3;
1730 let ResourceCycles = [1,1,1];
1731}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001732def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001733
1734def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1735 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001736 let NumMicroOps = 23;
1737 let ResourceCycles = [1,5,3,4,10];
1738}
Craig Topperfc179c62018-03-22 04:23:41 +00001739def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1740 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001741
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001742def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1743 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001744 let NumMicroOps = 23;
1745 let ResourceCycles = [1,5,2,1,4,10];
1746}
Craig Topperfc179c62018-03-22 04:23:41 +00001747def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1748 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001749
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001750def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1751 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752 let NumMicroOps = 31;
1753 let ResourceCycles = [1,8,1,21];
1754}
Craig Topper391c6f92017-12-10 01:24:08 +00001755def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001756
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001757def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1758 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001759 let NumMicroOps = 18;
1760 let ResourceCycles = [1,1,2,3,1,1,1,8];
1761}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001762def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001763
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001764def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1765 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001766 let NumMicroOps = 39;
1767 let ResourceCycles = [1,10,1,1,26];
1768}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001769def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001770
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001771def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001772 let Latency = 42;
1773 let NumMicroOps = 22;
1774 let ResourceCycles = [2,20];
1775}
Craig Topper2d451e72018-03-18 08:38:06 +00001776def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001777
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001778def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1779 let Latency = 42;
1780 let NumMicroOps = 40;
1781 let ResourceCycles = [1,11,1,1,26];
1782}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001783def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1784def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001785
1786def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1787 let Latency = 46;
1788 let NumMicroOps = 44;
1789 let ResourceCycles = [1,11,1,1,30];
1790}
1791def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1792
1793def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1794 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001795 let NumMicroOps = 64;
1796 let ResourceCycles = [2,8,5,10,39];
1797}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001798def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001799
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001800def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1801 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001802 let NumMicroOps = 88;
1803 let ResourceCycles = [4,4,31,1,2,1,45];
1804}
Craig Topper2d451e72018-03-18 08:38:06 +00001805def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001806
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001807def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1808 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001809 let NumMicroOps = 90;
1810 let ResourceCycles = [4,2,33,1,2,1,47];
1811}
Craig Topper2d451e72018-03-18 08:38:06 +00001812def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001813
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001814def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001815 let Latency = 75;
1816 let NumMicroOps = 15;
1817 let ResourceCycles = [6,3,6];
1818}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001819def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001820
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001821def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001822 let Latency = 76;
1823 let NumMicroOps = 32;
1824 let ResourceCycles = [7,2,8,3,1,11];
1825}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001826def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001827
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001828def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001829 let Latency = 102;
1830 let NumMicroOps = 66;
1831 let ResourceCycles = [4,2,4,8,14,34];
1832}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001833def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001834
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001835def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1836 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001837 let NumMicroOps = 100;
1838 let ResourceCycles = [9,1,11,16,1,11,21,30];
1839}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001840def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001841
1842} // SchedModel