blob: a5108727bb4b1ea731715c9b526132fc23a6e4ee [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000020#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/MachineValueType.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/Attributes.h"
28#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/InlineAsm.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Type.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000033#include "llvm/Target/TargetLowering.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include <utility>
Chris Lattnerf22556d2005-08-16 17:14:42 +000035
36namespace llvm {
Eugene Zelenko8187c192017-01-13 00:58:58 +000037
Chris Lattnerb2854fa2005-08-26 20:25:03 +000038 namespace PPCISD {
Eugene Zelenko8187c192017-01-13 00:58:58 +000039
Matthias Braund04893f2015-05-07 21:33:59 +000040 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000041 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000042 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000043
44 /// FSEL - Traditional three-operand fsel node.
45 ///
46 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000047
Nate Begeman60952142005-09-06 22:03:27 +000048 /// FCFID - The FCFID instruction, taking an f64 operand and producing
49 /// and f64 value containing the FP representation of the integer that
50 /// was temporarily in the f64 operand.
51 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000052
Hal Finkelf6d45f22013-04-01 17:52:07 +000053 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
54 /// unsigned integers and single-precision outputs.
55 FCFIDU, FCFIDS, FCFIDUS,
56
David Majnemer08249a32013-09-26 05:22:11 +000057 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
58 /// operand, producing an f64 value containing the integer representation
59 /// of that FP value.
60 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000061
Hal Finkelf6d45f22013-04-01 17:52:07 +000062 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
Tony Jiang3a2f00b2017-01-05 15:00:45 +000063 /// unsigned integers with round toward zero.
Hal Finkelf6d45f22013-04-01 17:52:07 +000064 FCTIDUZ, FCTIWUZ,
65
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000066 /// VEXTS, ByteWidth - takes an input in VSFRC and produces an output in
67 /// VSFRC that is sign-extended from ByteWidth to a 64-byte integer.
68 VEXTS,
69
Hal Finkel2e103312013-04-03 04:01:11 +000070 /// Reciprocal estimate instructions (unary FP ops).
71 FRE, FRSQRTE,
72
Nate Begeman69caef22005-12-13 22:55:22 +000073 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
74 // three v4f32 operands and producing a v4f32 result.
75 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000076
Chris Lattnera8713b12006-03-20 01:53:53 +000077 /// VPERM - The PPC VPERM Instruction.
78 ///
79 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000080
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +000081 /// XXSPLT - The PPC VSX splat instructions
82 ///
83 XXSPLT,
84
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000085 /// XXINSERT - The PPC VSX insert instruction
86 ///
87 XXINSERT,
88
Tony Jiang1a8eec12017-06-12 18:24:36 +000089 /// XXREVERSE - The PPC VSX reverse instruction
90 ///
91 XXREVERSE,
92
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +000093 /// VECSHL - The PPC VSX shift left instruction
94 ///
95 VECSHL,
96
Tony Jiang60c247d2017-05-31 13:09:57 +000097 /// XXPERMDI - The PPC XXPERMDI instruction
98 ///
99 XXPERMDI,
100
Hal Finkel4edc66b2015-01-03 01:16:37 +0000101 /// The CMPB instruction (takes two operands of i32 or i64).
102 CMPB,
103
Chris Lattner595088a2005-11-17 07:30:41 +0000104 /// Hi/Lo - These represent the high and low 16-bit parts of a global
105 /// address respectively. These nodes have two operands, the first of
106 /// which must be a TargetGlobalAddress, and the second of which must be a
107 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
108 /// though these are usually folded into other nodes.
109 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000110
Ulrich Weigandad0cb912014-06-18 17:52:49 +0000111 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +0000112 /// function pointers in the 64-bit SVR4 ABI.
113
Jim Laskey48850c12006-11-16 22:43:37 +0000114 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
115 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
116 /// compute an allocation on the stack.
117 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Yury Gribovd7dbb662015-12-01 11:40:55 +0000119 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
120 /// compute an offset from native SP to the address of the most recent
121 /// dynamic alloca.
122 DYNAREAOFFSET,
123
Chris Lattner595088a2005-11-17 07:30:41 +0000124 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
125 /// at function entry, used for PIC code.
126 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000127
Tim Shen10c64e62017-05-12 19:25:37 +0000128 /// These nodes represent PPC shifts.
129 ///
130 /// For scalar types, only the last `n + 1` bits of the shift amounts
131 /// are used, where n is log2(sizeof(element) * 8). See sld/slw, etc.
132 /// for exact behaviors.
133 ///
134 /// For vector types, only the last n bits are used. See vsld.
Chris Lattnerfea33f72005-12-06 02:10:38 +0000135 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000136
Hal Finkel13d104b2014-12-11 18:37:52 +0000137 /// The combination of sra[wd]i and addze used to implemented signed
138 /// integer division by a power of 2. The first operand is the dividend,
139 /// and the second is the constant shift amount (representing the
140 /// divisor).
141 SRA_ADDZE,
142
Chris Lattnereb755fc2006-05-17 19:00:46 +0000143 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000144 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000145 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000146 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000147
Chris Lattnereb755fc2006-05-17 19:00:46 +0000148 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
149 /// MTCTR instruction.
150 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000151
Chris Lattnereb755fc2006-05-17 19:00:46 +0000152 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
153 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000154 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000155
Hal Finkelfc096c92014-12-23 22:29:40 +0000156 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
157 /// instruction and the TOC reload required on SVR4 PPC64.
158 BCTRL_LOAD_TOC,
159
Nate Begemanb11b8e42005-12-20 00:26:01 +0000160 /// Return with a flag operand, matched by 'blr'
161 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000162
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000163 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
164 /// This copies the bits corresponding to the specified CRREG into the
165 /// resultant GPR. Bits corresponding to other CR regs are undefined.
166 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000167
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000168 /// Direct move from a VSX register to a GPR
169 MFVSR,
170
171 /// Direct move from a GPR to a VSX register (algebraic)
172 MTVSRA,
173
174 /// Direct move from a GPR to a VSX register (zero)
175 MTVSRZ,
176
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000177 /// Extract a subvector from signed integer vector and convert to FP.
178 /// It is primarily used to convert a (widened) illegal integer vector
179 /// type to a legal floating point vector type.
180 /// For example v2i32 -> widened to v4i32 -> v2f64
181 SINT_VEC_TO_FP,
182
183 /// Extract a subvector from unsigned integer vector and convert to FP.
184 /// As with SINT_VEC_TO_FP, used for converting illegal types.
185 UINT_VEC_TO_FP,
186
Hal Finkel940ab932014-02-28 00:27:01 +0000187 // FIXME: Remove these once the ANDI glue bug is fixed:
188 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
189 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
190 /// implement truncation of i32 or i64 to i1.
191 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
192
Hal Finkelbbdee932014-12-02 22:01:00 +0000193 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
194 // target (returns (Lo, Hi)). It takes a chain operand.
195 READ_TIME_BASE,
196
Hal Finkel756810f2013-03-21 21:37:52 +0000197 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
198 EH_SJLJ_SETJMP,
199
200 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
201 EH_SJLJ_LONGJMP,
202
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000203 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
204 /// instructions. For lack of better number, we use the opcode number
205 /// encoding for the OPC field to identify the compare. For example, 838
206 /// is VCMPGTSH.
207 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000208
Chris Lattner6961fc72006-03-26 10:06:40 +0000209 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000210 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000211 /// opcode number encoding for the OPC field to identify the compare. For
212 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000213 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000214
Chris Lattner9754d142006-04-18 17:59:36 +0000215 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
216 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
217 /// condition register to branch on, OPC is the branch opcode to use (e.g.
218 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
219 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000220 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000221
Hal Finkel25c19922013-05-15 21:37:41 +0000222 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
223 /// loops.
224 BDNZ, BDZ,
225
Ulrich Weigand874fc622013-03-26 10:56:22 +0000226 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
227 /// towards zero. Used only as part of the long double-to-int
228 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000229 FADDRTZ,
230
Ulrich Weigand874fc622013-03-26 10:56:22 +0000231 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
232 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000233
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000234 /// TC_RETURN - A tail call return.
235 /// operand #0 chain
236 /// operand #1 callee (register or absolute)
237 /// operand #2 stack adjustment
238 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000239 TC_RETURN,
240
Hal Finkel5ab37802012-08-28 02:10:27 +0000241 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
242 CR6SET,
243 CR6UNSET,
244
Roman Divacky8854e762013-12-22 09:48:38 +0000245 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
246 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000247 PPC32_GOT,
248
Hal Finkel7c8ae532014-07-25 17:47:22 +0000249 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000250 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000251 PPC32_PICGOT,
252
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000253 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
254 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000255 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000256 ADDIS_GOT_TPREL_HA,
257
258 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000259 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000260 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000261 /// finds the offset of "sym" relative to the thread pointer.
262 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000263
264 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
265 /// model, produces an ADD instruction that adds the contents of
266 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000267 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000268 /// identifies to the linker that the instruction is part of a
269 /// TLS sequence.
270 ADD_TLS,
271
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000272 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
273 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000274 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000275 ADDIS_TLSGD_HA,
276
Bill Schmidt82f1c772015-02-10 19:09:05 +0000277 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000278 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000279 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
280 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000281 ADDI_TLSGD_L,
282
Bill Schmidt82f1c772015-02-10 19:09:05 +0000283 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
284 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
285 /// ADDIS_TLSGD_L_ADDR until after register assignment.
286 GET_TLS_ADDR,
287
288 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
289 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
290 /// register assignment.
291 ADDI_TLSGD_L_ADDR,
292
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000293 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
294 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000295 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000296 ADDIS_TLSLD_HA,
297
Bill Schmidt82f1c772015-02-10 19:09:05 +0000298 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000299 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000300 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
301 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000302 ADDI_TLSLD_L,
303
Bill Schmidt82f1c772015-02-10 19:09:05 +0000304 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
305 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
306 /// ADDIS_TLSLD_L_ADDR until after register assignment.
307 GET_TLSLD_ADDR,
308
309 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
310 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
311 /// following register assignment.
312 ADDI_TLSLD_L_ADDR,
313
314 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
315 /// model, produces an ADDIS8 instruction that adds X3 to
316 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000317 ADDIS_DTPREL_HA,
318
319 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
320 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000321 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000322 ADDI_DTPREL_L,
323
Bill Schmidt51e79512013-02-20 15:50:31 +0000324 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000325 /// during instruction selection to optimize a BUILD_VECTOR into
326 /// operations on splats. This is necessary to avoid losing these
327 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000328 VADD_SPLAT,
329
Bill Schmidta87a7e22013-05-14 19:35:45 +0000330 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
331 /// operand identifies the operating system entry point.
332 SC,
333
Bill Schmidte26236e2015-05-22 16:44:10 +0000334 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
335 CLRBHRB,
336
337 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
338 /// history rolling buffer entry.
339 MFBHRBE,
340
341 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
342 RFEBB,
343
Bill Schmidtfae5d712014-12-09 16:35:51 +0000344 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
345 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
346 /// or stxvd2x instruction. The chain is necessary because the
347 /// sequence replaces a load and needs to provide the same number
348 /// of outputs.
349 XXSWAPD,
350
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +0000351 /// An SDNode for swaps that are not associated with any loads/stores
352 /// and thereby have no chain.
353 SWAP_NO_CHAIN,
354
Hal Finkelc93a9a22015-02-25 01:06:45 +0000355 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
356 QVFPERM,
357
358 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
359 QVGPCI,
360
361 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
362 QVALIGNI,
363
364 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
365 QVESPLATI,
366
367 /// QBFLT = Access the underlying QPX floating-point boolean
368 /// representation.
369 QBFLT,
370
Owen Andersonb2c80da2011-02-25 21:41:48 +0000371 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000372 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
373 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
374 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000375 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000376
377 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000378 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
379 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
380 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000381 LBRX,
382
Hal Finkel60c75102013-04-01 15:37:53 +0000383 /// STFIWX - The STFIWX instruction. The first operand is an input token
384 /// chain, then an f64 value to store, then an address to store it to.
385 STFIWX,
386
Hal Finkelbeb296b2013-03-31 10:12:51 +0000387 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
388 /// load which sign-extends from a 32-bit integer value into the
389 /// destination 64-bit register.
390 LFIWAX,
391
Hal Finkelf6d45f22013-04-01 17:52:07 +0000392 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
393 /// load which zero-extends from a 32-bit integer value into the
394 /// destination 64-bit register.
395 LFIWZX,
396
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000397 /// GPRC, CHAIN = LXSIZX, CHAIN, Ptr, ByteWidth - This is a load of an
398 /// integer smaller than 64 bits into a VSR. The integer is zero-extended.
399 /// This can be used for converting loaded integers to floating point.
400 LXSIZX,
401
402 /// STXSIX - The STXSI[bh]X instruction. The first operand is an input
403 /// chain, then an f64 value to store, then an address to store it to,
404 /// followed by a byte-width for the store.
405 STXSIX,
406
Bill Schmidtfae5d712014-12-09 16:35:51 +0000407 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
408 /// Maps directly to an lxvd2x instruction that will be followed by
409 /// an xxswapd.
410 LXVD2X,
411
412 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
413 /// Maps directly to an stxvd2x instruction that will be preceded by
414 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000415 STXVD2X,
416
417 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
418 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000419 QVLFSb,
420
421 /// GPRC = TOC_ENTRY GA, TOC
422 /// Loads the entry for GA from the TOC, where the TOC base is given by
423 /// the last operand.
424 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000425 };
Eugene Zelenko8187c192017-01-13 00:58:58 +0000426
427 } // end namespace PPCISD
Chris Lattner382f3562006-03-20 06:15:45 +0000428
429 /// Define some predicates that are used for node matching.
430 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000431
Chris Lattnere8b83b42006-04-06 17:23:16 +0000432 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
433 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000434 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000435 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000436
Chris Lattnere8b83b42006-04-06 17:23:16 +0000437 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
438 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000439 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000440 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000441
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000442 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
443 /// VPKUDUM instruction.
444 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
445 SelectionDAG &DAG);
446
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000447 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
448 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000449 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000450 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000451
452 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
453 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000454 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000455 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000456
Kit Barton13894c72015-06-25 15:17:40 +0000457 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
458 /// a VMRGEW or VMRGOW instruction
459 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
460 unsigned ShuffleKind, SelectionDAG &DAG);
Tony Jiang0a429f02017-05-24 23:48:29 +0000461 /// isXXSLDWIShuffleMask - Return true if this is a shuffle mask suitable
462 /// for a XXSLDWI instruction.
463 bool isXXSLDWIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
464 bool &Swap, bool IsLE);
Tony Jiang1a8eec12017-06-12 18:24:36 +0000465
466 /// isXXBRHShuffleMask - Return true if this is a shuffle mask suitable
467 /// for a XXBRH instruction.
468 bool isXXBRHShuffleMask(ShuffleVectorSDNode *N);
469
470 /// isXXBRWShuffleMask - Return true if this is a shuffle mask suitable
471 /// for a XXBRW instruction.
472 bool isXXBRWShuffleMask(ShuffleVectorSDNode *N);
473
474 /// isXXBRDShuffleMask - Return true if this is a shuffle mask suitable
475 /// for a XXBRD instruction.
476 bool isXXBRDShuffleMask(ShuffleVectorSDNode *N);
477
478 /// isXXBRQShuffleMask - Return true if this is a shuffle mask suitable
479 /// for a XXBRQ instruction.
480 bool isXXBRQShuffleMask(ShuffleVectorSDNode *N);
481
Tony Jiang60c247d2017-05-31 13:09:57 +0000482 /// isXXPERMDIShuffleMask - Return true if this is a shuffle mask suitable
483 /// for a XXPERMDI instruction.
484 bool isXXPERMDIShuffleMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
485 bool &Swap, bool IsLE);
Tony Jiang0a429f02017-05-24 23:48:29 +0000486
Bill Schmidt42a69362014-08-05 20:47:25 +0000487 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
488 /// shift amount, otherwise return -1.
489 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
490 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000491
Chris Lattner382f3562006-03-20 06:15:45 +0000492 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
493 /// specifies a splat of a single element that is suitable for input to
494 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000495 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000496
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000497 /// isXXINSERTWMask - Return true if this VECTOR_SHUFFLE can be handled by
498 /// the XXINSERTW instruction introduced in ISA 3.0. This is essentially any
499 /// shuffle of v4f32/v4i32 vectors that just inserts one element from one
500 /// vector into the other. This function will also set a couple of
501 /// output parameters for how much the source vector needs to be shifted and
502 /// what byte number needs to be specified for the instruction to put the
503 /// element in the desired location of the target vector.
504 bool isXXINSERTWMask(ShuffleVectorSDNode *N, unsigned &ShiftElts,
505 unsigned &InsertAtByte, bool &Swap, bool IsLE);
506
Chris Lattner382f3562006-03-20 06:15:45 +0000507 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
508 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000509 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000510
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000511 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000512 /// formed by using a vspltis[bhw] instruction of the specified element
513 /// size, return the constant being splatted. The ByteSize field indicates
514 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000515 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000516
517 /// If this is a qvaligni shuffle mask, return the shift
518 /// amount, otherwise return -1.
519 int isQVALIGNIShuffleMask(SDNode *N);
Eugene Zelenko8187c192017-01-13 00:58:58 +0000520
521 } // end namespace PPC
Owen Andersonb2c80da2011-02-25 21:41:48 +0000522
Nate Begeman6cca84e2005-10-16 05:39:50 +0000523 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000524 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000525
Chris Lattnerf22556d2005-08-16 17:14:42 +0000526 public:
Eric Christophercccae792015-01-30 22:02:31 +0000527 explicit PPCTargetLowering(const PPCTargetMachine &TM,
528 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000529
Chris Lattner347ed8a2006-01-09 23:52:17 +0000530 /// getTargetNodeName() - This method returns the name of a target specific
531 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000532 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000533
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000534 /// getPreferredVectorAction - The code we generate when vector types are
535 /// legalized by promoting the integer element type is often much worse
536 /// than code we generate if we widen the type for applicable vector types.
537 /// The issue with promoting is that the vector is scalaraized, individual
538 /// elements promoted and then the vector is rebuilt. So say we load a pair
539 /// of v4i8's and shuffle them. This will turn into a mess of 8 extending
540 /// loads, moves back into VSR's (or memory ops if we don't have moves) and
541 /// then the VPERM for the shuffle. All in all a very slow sequence.
542 TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(EVT VT)
543 const override {
Sanjay Patel1ed771f2016-09-14 16:37:15 +0000544 if (VT.getScalarSizeInBits() % 8 == 0)
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000545 return TypeWidenVector;
546 return TargetLoweringBase::getPreferredVectorAction(VT);
547 }
Eugene Zelenko8187c192017-01-13 00:58:58 +0000548
Petar Jovanovic280f7102015-12-14 17:57:33 +0000549 bool useSoftFloat() const override;
550
Mehdi Aminieaabc512015-07-09 15:12:23 +0000551 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000552 return MVT::i32;
553 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000554
Hal Finkel9bb61de2015-01-05 05:24:42 +0000555 bool isCheapToSpeculateCttz() const override {
556 return true;
557 }
558
559 bool isCheapToSpeculateCtlz() const override {
560 return true;
561 }
562
Pierre Gousseau051db7d2016-08-16 13:53:53 +0000563 bool isCtlzFast() const override {
564 return true;
565 }
566
Hal Finkel5ef4b032016-09-02 02:58:25 +0000567 bool hasAndNotCompare(SDValue) const override {
568 return true;
569 }
570
Sanjay Patelb2f16212017-04-05 14:09:39 +0000571 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
572 return VT.isScalarInteger();
573 }
574
Chuang-Yu Cheng98c18942016-04-08 12:04:32 +0000575 bool supportSplitCSR(MachineFunction *MF) const override {
576 return
577 MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
578 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
579 }
580
581 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
582
583 void insertCopiesSplitCSR(
584 MachineBasicBlock *Entry,
585 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
586
Scott Michela6729e82008-03-10 15:42:14 +0000587 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000588 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
589 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000590
Hal Finkel62ac7362014-09-19 11:42:56 +0000591 /// Return true if target always beneficiates from combining into FMA for a
592 /// given value type. This must typically return false on targets where FMA
593 /// takes more cycles to execute than FADD.
594 bool enableAggressiveFMAFusion(EVT VT) const override;
595
Chris Lattnera801fced2006-11-08 02:15:41 +0000596 /// getPreIndexedAddressParts - returns true by value, base pointer and
597 /// offset pointer and addressing mode by reference if the node's address
598 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000599 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
600 SDValue &Offset,
601 ISD::MemIndexedMode &AM,
602 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000603
Chris Lattnera801fced2006-11-08 02:15:41 +0000604 /// SelectAddressRegReg - Given the specified addressed, check to see if it
605 /// can be represented as an indexed [r+r] operation. Returns false if it
606 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000607 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000608 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000609
Chris Lattnera801fced2006-11-08 02:15:41 +0000610 /// SelectAddressRegImm - Returns true if the address N can be represented
611 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000612 /// is not better represented as reg+reg. If Aligned is true, only accept
613 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000614 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000615 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000616
Chris Lattnera801fced2006-11-08 02:15:41 +0000617 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
618 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000619 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000620 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000621
Craig Topper0d3fa922014-04-29 07:57:37 +0000622 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000623
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000624 /// LowerOperation - Provide custom lowering hooks for some operations.
625 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000626 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000627
Duncan Sands6ed40142008-12-01 11:39:25 +0000628 /// ReplaceNodeResults - Replace the results of node with an illegal result
629 /// type with new values built out of custom code.
630 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000631 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
632 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000633
Bill Schmidtfae5d712014-12-09 16:35:51 +0000634 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
635 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
636
Craig Topper0d3fa922014-04-29 07:57:37 +0000637 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000638
Hal Finkel13d104b2014-12-11 18:37:52 +0000639 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
640 std::vector<SDNode *> *Created) const override;
641
Pat Gavlina717f252015-07-09 17:40:29 +0000642 unsigned getRegisterByName(const char* RegName, EVT VT,
643 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000644
Jay Foada0653a32014-05-14 21:14:37 +0000645 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000646 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000647 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000648 const SelectionDAG &DAG,
649 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000650
Hal Finkel57725662015-01-03 17:58:24 +0000651 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
652
James Y Knightf44fc522016-03-16 22:12:04 +0000653 bool shouldInsertFencesForAtomic(const Instruction *I) const override {
654 return true;
655 }
656
Tim Shen04de70d2017-05-09 15:27:17 +0000657 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
658 AtomicOrdering Ord) const override;
659 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
660 AtomicOrdering Ord) const override;
Robin Morisset22129962014-09-23 20:46:49 +0000661
Craig Topper0d3fa922014-04-29 07:57:37 +0000662 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000663 EmitInstrWithCustomInserter(MachineInstr &MI,
664 MachineBasicBlock *MBB) const override;
665 MachineBasicBlock *EmitAtomicBinary(MachineInstr &MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000666 MachineBasicBlock *MBB,
667 unsigned AtomicSize,
Hal Finkel57282002016-08-28 16:17:58 +0000668 unsigned BinOpcode,
669 unsigned CmpOpcode = 0,
670 unsigned CmpPred = 0) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000671 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr &MI,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000672 MachineBasicBlock *MBB,
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000673 bool is8bit,
Hal Finkel57282002016-08-28 16:17:58 +0000674 unsigned Opcode,
675 unsigned CmpOpcode = 0,
676 unsigned CmpPred = 0) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000677
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000678 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000679 MachineBasicBlock *MBB) const;
680
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000681 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr &MI,
Hal Finkel756810f2013-03-21 21:37:52 +0000682 MachineBasicBlock *MBB) const;
683
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000684 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000685
686 /// Examine constraint string and operand type and determine a weight value.
687 /// The operand object must already have been set up with the operand type.
688 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000689 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000690
Eric Christopher11e4df72015-02-26 22:38:43 +0000691 std::pair<unsigned, const TargetRegisterClass *>
692 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000693 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000694
Dale Johannesencbde4c22008-02-28 22:31:51 +0000695 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
696 /// function arguments in the caller parameter area. This is the actual
697 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000698 unsigned getByValTypeAlignment(Type *Ty,
699 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000700
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000701 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000702 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000703 void LowerAsmOperandForConstraint(SDValue Op,
704 std::string &Constraint,
705 std::vector<SDValue> &Ops,
706 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000707
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000708 unsigned
709 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000710 if (ConstraintCode == "es")
711 return InlineAsm::Constraint_es;
712 else if (ConstraintCode == "o")
713 return InlineAsm::Constraint_o;
714 else if (ConstraintCode == "Q")
715 return InlineAsm::Constraint_Q;
716 else if (ConstraintCode == "Z")
717 return InlineAsm::Constraint_Z;
718 else if (ConstraintCode == "Zy")
719 return InlineAsm::Constraint_Zy;
720 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000721 }
722
Chris Lattner1eb94d92007-03-30 23:15:24 +0000723 /// isLegalAddressingMode - Return true if the addressing mode represented
724 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000725 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
726 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000727
Hal Finkel34974ed2014-04-12 21:52:38 +0000728 /// isLegalICmpImmediate - Return true if the specified immediate is legal
729 /// icmp immediate, that is the target has icmp instructions which can
730 /// compare a register against the immediate without having to materialize
731 /// the immediate into a register.
732 bool isLegalICmpImmediate(int64_t Imm) const override;
733
734 /// isLegalAddImmediate - Return true if the specified immediate is legal
735 /// add immediate, that is the target has add instructions which can
736 /// add a register and the immediate without having to materialize
737 /// the immediate into a register.
738 bool isLegalAddImmediate(int64_t Imm) const override;
739
740 /// isTruncateFree - Return true if it's free to truncate a value of
741 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
742 /// register X1 to i32 by referencing its sub-register R1.
743 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
744 bool isTruncateFree(EVT VT1, EVT VT2) const override;
745
Hal Finkel5d5d1532015-01-10 08:21:59 +0000746 bool isZExtFree(SDValue Val, EVT VT2) const override;
747
Olivier Sallenave32509692015-01-13 15:06:36 +0000748 bool isFPExtFree(EVT VT) const override;
749
Hal Finkel34974ed2014-04-12 21:52:38 +0000750 /// \brief Returns true if it is beneficial to convert a load of a constant
751 /// to just the constant itself.
752 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
753 Type *Ty) const override;
754
Sanjay Patel066f3202017-03-04 19:18:09 +0000755 bool convertSelectOfConstantsToMath() const override {
756 return true;
757 }
758
Craig Topper0d3fa922014-04-29 07:57:37 +0000759 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000760
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000761 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
762 const CallInst &I,
763 unsigned Intrinsic) const override;
764
Evan Chengd9929f02010-04-01 20:10:42 +0000765 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000766 /// and store operations as a result of memset, memcpy, and memmove
767 /// lowering. If DstAlign is zero that means it's safe to destination
768 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
769 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000770 /// probably because the source does not need to be loaded. If 'IsMemset' is
771 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
772 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
773 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000774 /// It returns EVT::Other if the type should be determined using generic
775 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000776 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000777 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000778 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000779 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000780
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000781 /// Is unaligned memory access allowed for the given type, and is it fast
782 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000783 bool allowsMisalignedMemoryAccesses(EVT VT,
784 unsigned AddrSpace,
785 unsigned Align = 1,
786 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000787
Stephen Lin73de7bf2013-07-09 18:16:56 +0000788 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
789 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
790 /// expanded to FMAs when this method returns true, otherwise fmuladd is
791 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000792 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000793
Hal Finkel934361a2015-01-14 01:07:51 +0000794 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
795
Hal Finkelb4240ca2014-03-31 17:48:16 +0000796 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000797 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000798 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000799 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000800
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000801 /// createFastISel - This method returns a target-specific FastISel object,
802 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000803 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
804 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000805
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000806 /// \brief Returns true if an argument of type Ty needs to be passed in a
807 /// contiguous block of registers in calling convention CallConv.
808 bool functionArgumentNeedsConsecutiveRegisters(
809 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
810 // We support any array type as "consecutive" block in the parameter
811 // save area. The element type defines the alignment requirement and
812 // whether the argument should go in GPRs, FPRs, or VRs if available.
813 //
814 // Note that clang uses this capability both to implement the ELFv2
815 // homogeneous float/vector aggregate ABI, and to avoid having to use
816 // "byval" when passing aggregates that might fully fit in registers.
817 return Ty->isArrayTy();
818 }
819
Joseph Tremouletf748c892015-11-07 01:11:31 +0000820 /// If a physical register, this returns the register that receives the
821 /// exception address on entry to an EH pad.
822 unsigned
823 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
Hal Finkeled844c42015-01-06 22:31:02 +0000824
Joseph Tremouletf748c892015-11-07 01:11:31 +0000825 /// If a physical register, this returns the register that receives the
826 /// exception typeid on entry to a landing pad.
827 unsigned
828 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
829
Tim Shena1d8bc52016-04-19 20:14:52 +0000830 /// Override to support customized stack guard loading.
831 bool useLoadStackGuardNode() const override;
832 void insertSSPDeclarations(Module &M) const override;
833
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000834 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Joerg Sonnenberger8c1a9ac2016-11-16 00:37:30 +0000835
836 unsigned getJumpTableEncoding() const override;
837 bool isJumpTableRelative() const override;
838 SDValue getPICJumpTableRelocBase(SDValue Table,
839 SelectionDAG &DAG) const override;
840 const MCExpr *getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
841 unsigned JTI,
842 MCContext &Ctx) const override;
843
Joseph Tremouletf748c892015-11-07 01:11:31 +0000844 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000845 struct ReuseLoadInfo {
846 SDValue Ptr;
847 SDValue Chain;
848 SDValue ResChain;
849 MachinePointerInfo MPI;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000850 bool IsDereferenceable = false;
851 bool IsInvariant = false;
852 unsigned Alignment = 0;
Hal Finkeled844c42015-01-06 22:31:02 +0000853 AAMDNodes AAInfo;
Eugene Zelenko8187c192017-01-13 00:58:58 +0000854 const MDNode *Ranges = nullptr;
Hal Finkeled844c42015-01-06 22:31:02 +0000855
Eugene Zelenko8187c192017-01-13 00:58:58 +0000856 ReuseLoadInfo() = default;
Justin Lebaradbf09e2016-09-11 01:38:58 +0000857
858 MachineMemOperand::Flags MMOFlags() const {
859 MachineMemOperand::Flags F = MachineMemOperand::MONone;
860 if (IsDereferenceable)
861 F |= MachineMemOperand::MODereferenceable;
862 if (IsInvariant)
863 F |= MachineMemOperand::MOInvariant;
864 return F;
865 }
Hal Finkeled844c42015-01-06 22:31:02 +0000866 };
867
868 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000869 SelectionDAG &DAG,
870 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000871 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
872 SelectionDAG &DAG) const;
873
874 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000875 SelectionDAG &DAG, const SDLoc &dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000876 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000877 const SDLoc &dl) const;
Guozhi Wei1fd553c2016-12-12 22:09:02 +0000878
879 bool directMoveIsProfitable(const SDValue &Op) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000880 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000881 const SDLoc &dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000882
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000883 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
884 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000885
Evan Cheng67a69dd2010-01-27 00:07:07 +0000886 bool
887 IsEligibleForTailCallOptimization(SDValue Callee,
888 CallingConv::ID CalleeCC,
889 bool isVarArg,
890 const SmallVectorImpl<ISD::InputArg> &Ins,
891 SelectionDAG& DAG) const;
892
Chuang-Yu Cheng2e5973e2016-04-06 02:04:38 +0000893 bool
894 IsEligibleForTailCallOptimization_64SVR4(
895 SDValue Callee,
896 CallingConv::ID CalleeCC,
897 ImmutableCallSite *CS,
898 bool isVarArg,
899 const SmallVectorImpl<ISD::OutputArg> &Outs,
900 const SmallVectorImpl<ISD::InputArg> &Ins,
901 SelectionDAG& DAG) const;
902
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000903 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG &DAG, int SPDiff,
904 SDValue Chain, SDValue &LROpOut,
Eric Christophere0d09ba2016-07-07 01:08:21 +0000905 SDValue &FPOpOut,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000906 const SDLoc &dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000907
Dan Gohman21cea8a2010-04-17 15:26:15 +0000908 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
909 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
910 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
911 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000912 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000913 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000914 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
915 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000916 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
917 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Eric Christopherb976a392016-07-07 00:39:27 +0000918 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
919 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
920 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
921 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const;
922 SDValue LowerGET_DYNAMIC_AREA_OFFSET(SDValue Op, SelectionDAG &DAG) const;
923 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5081ac22016-09-01 10:28:47 +0000924 SDValue LowerEH_DWARF_CFA(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000925 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
926 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
927 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000928 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000929 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
930 const SDLoc &dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000931 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000932 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
933 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
934 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
935 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
936 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
937 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Nemanja Ivanovicd5deb482016-09-14 14:19:09 +0000938 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000939 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000940 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tim Shen3bef27c2017-05-16 20:18:06 +0000941 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tony Jiang30a49d12017-06-12 17:58:42 +0000942 SDValue LowerREM(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000943 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000944 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000945 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000946
Hal Finkelc93a9a22015-02-25 01:06:45 +0000947 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
948 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
949
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000950 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000951 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000952 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000953 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000954 SmallVectorImpl<SDValue> &InVals) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000955 SDValue FinishCall(CallingConv::ID CallConv, const SDLoc &dl,
Eric Christopher2454a3b2016-07-07 01:08:23 +0000956 bool isTailCall, bool isVarArg, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000957 bool hasNest, SelectionDAG &DAG,
958 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000959 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000960 SDValue &Callee, int SPDiff, unsigned NumBytes,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000961 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000962 SmallVectorImpl<SDValue> &InVals,
963 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000964
Craig Topper0d3fa922014-04-29 07:57:37 +0000965 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000966 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
967 const SmallVectorImpl<ISD::InputArg> &Ins,
968 const SDLoc &dl, SelectionDAG &DAG,
969 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000970
Eugene Zelenko8187c192017-01-13 00:58:58 +0000971 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
972 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000973
Eugene Zelenko8187c192017-01-13 00:58:58 +0000974 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
975 bool isVarArg,
976 const SmallVectorImpl<ISD::OutputArg> &Outs,
977 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000978
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000979 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
980 const SmallVectorImpl<ISD::OutputArg> &Outs,
981 const SmallVectorImpl<SDValue> &OutVals,
982 const SDLoc &dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000983
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000984 SDValue extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
985 SelectionDAG &DAG, SDValue ArgVal,
986 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000987
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000988 SDValue LowerFormalArguments_Darwin(
989 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
990 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
991 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
992 SDValue LowerFormalArguments_64SVR4(
993 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
994 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
995 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
996 SDValue LowerFormalArguments_32SVR4(
997 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
998 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
999 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001000
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001001 SDValue createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
1002 SDValue CallSeqStart,
1003 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1004 const SDLoc &dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +00001005
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001006 SDValue LowerCall_Darwin(SDValue Chain, SDValue Callee,
1007 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001008 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001009 const SmallVectorImpl<ISD::OutputArg> &Outs,
1010 const SmallVectorImpl<SDValue> &OutVals,
1011 const SmallVectorImpl<ISD::InputArg> &Ins,
1012 const SDLoc &dl, SelectionDAG &DAG,
1013 SmallVectorImpl<SDValue> &InVals,
1014 ImmutableCallSite *CS) const;
1015 SDValue LowerCall_64SVR4(SDValue Chain, SDValue Callee,
1016 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001017 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001018 const SmallVectorImpl<ISD::OutputArg> &Outs,
1019 const SmallVectorImpl<SDValue> &OutVals,
1020 const SmallVectorImpl<ISD::InputArg> &Ins,
1021 const SDLoc &dl, SelectionDAG &DAG,
1022 SmallVectorImpl<SDValue> &InVals,
1023 ImmutableCallSite *CS) const;
1024 SDValue LowerCall_32SVR4(SDValue Chain, SDValue Callee,
1025 CallingConv::ID CallConv, bool isVarArg,
Eric Christopher2454a3b2016-07-07 01:08:23 +00001026 bool isTailCall, bool isPatchPoint,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001027 const SmallVectorImpl<ISD::OutputArg> &Outs,
1028 const SmallVectorImpl<SDValue> &OutVals,
1029 const SmallVectorImpl<ISD::InputArg> &Ins,
1030 const SDLoc &dl, SelectionDAG &DAG,
1031 SmallVectorImpl<SDValue> &InVals,
1032 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +00001033
1034 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
1035 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +00001036
Hal Finkel940ab932014-02-28 00:27:01 +00001037 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001038 SDValue DAGCombineBuildVector(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel940ab932014-02-28 00:27:01 +00001039 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +00001040 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Tim Shen10c64e62017-05-12 19:25:37 +00001041 SDValue combineSHL(SDNode *N, DAGCombinerInfo &DCI) const;
1042 SDValue combineSRA(SDNode *N, DAGCombinerInfo &DCI) const;
1043 SDValue combineSRL(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +00001044
Ehsan Amiri85818682016-11-18 10:41:44 +00001045 /// ConvertSETCCToSubtract - looks at SETCC that compares ints. It replaces
1046 /// SETCC with integer subtraction when (1) there is a legal way of doing it
1047 /// (2) keeping the result of comparison in GPR has performance benefit.
1048 SDValue ConvertSETCCToSubtract(SDNode *N, DAGCombinerInfo &DCI) const;
1049
Evandro Menezes21f9ce12016-11-10 23:31:06 +00001050 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1051 int &RefinementSteps, bool &UseOneConstNR,
1052 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +00001053 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
1054 int &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +00001055 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001056
1057 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Nemanja Ivanovic8c11e792016-11-29 23:36:03 +00001058
1059 SDValue
Eugene Zelenko8187c192017-01-13 00:58:58 +00001060 combineElementTruncationToVectorTruncation(SDNode *N,
1061 DAGCombinerInfo &DCI) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +00001062 };
Bill Schmidt230b4512013-06-12 16:39:22 +00001063
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001064 namespace PPC {
Eugene Zelenko8187c192017-01-13 00:58:58 +00001065
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001066 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
1067 const TargetLibraryInfo *LibInfo);
Eugene Zelenko8187c192017-01-13 00:58:58 +00001068
1069 } // end namespace PPC
Bill Schmidt0cf702f2013-07-30 00:50:39 +00001070
Bill Schmidt230b4512013-06-12 16:39:22 +00001071 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1072 CCValAssign::LocInfo &LocInfo,
1073 ISD::ArgFlagsTy &ArgFlags,
1074 CCState &State);
1075
1076 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1077 MVT &LocVT,
1078 CCValAssign::LocInfo &LocInfo,
1079 ISD::ArgFlagsTy &ArgFlags,
1080 CCState &State);
1081
Strahinja Petrovic30e0ce82016-08-05 08:47:26 +00001082 bool
1083 CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128(unsigned &ValNo, MVT &ValVT,
1084 MVT &LocVT,
1085 CCValAssign::LocInfo &LocInfo,
1086 ISD::ArgFlagsTy &ArgFlags,
1087 CCState &State);
1088
Bill Schmidt230b4512013-06-12 16:39:22 +00001089 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1090 MVT &LocVT,
1091 CCValAssign::LocInfo &LocInfo,
1092 ISD::ArgFlagsTy &ArgFlags,
1093 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +00001094
Eugene Zelenko8187c192017-01-13 00:58:58 +00001095} // end namespace llvm
1096
1097#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H