blob: 27d2a9b8ef18f28b2f27e78f3eb4d1ff342faced [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000042 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000044 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000045 let TSFlags{0} = VM_CNT;
46 let TSFlags{1} = EXP_CNT;
47 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000048
49 let TSFlags{3} = SALU;
50 let TSFlags{4} = VALU;
51
52 let TSFlags{5} = SOP1;
53 let TSFlags{6} = SOP2;
54 let TSFlags{7} = SOPC;
55 let TSFlags{8} = SOPK;
56 let TSFlags{9} = SOPP;
57
58 let TSFlags{10} = VOP1;
59 let TSFlags{11} = VOP2;
60 let TSFlags{12} = VOP3;
61 let TSFlags{13} = VOPC;
62
63 let TSFlags{14} = MUBUF;
64 let TSFlags{15} = MTBUF;
65 let TSFlags{16} = SMRD;
66 let TSFlags{17} = DS;
67 let TSFlags{18} = MIMG;
68 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000069 let TSFlags{20} = WQM;
Tom Stellarda77c3f72015-05-12 18:59:17 +000070 let TSFlags{21} = VGPRSpill;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000071
72 // Most instructions require adjustments after selection to satisfy
73 // operand requirements.
74 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000075 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000076}
77
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000079 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000080 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000081}
82
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000084 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000085 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Tom Stellardc0503922015-03-12 21:34:22 +000088class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
89def VOPDstVCC : VOPDstOperand <VCCReg>;
90
Marek Olsak5df00d62014-12-07 12:18:57 +000091let Uses = [EXEC] in {
92
Marek Olsakdc4d2022015-01-15 18:42:44 +000093class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
94 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000095
Marek Olsak5df00d62014-12-07 12:18:57 +000096 let mayLoad = 0;
97 let mayStore = 0;
98 let hasSideEffects = 0;
99 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000100 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000101}
102
103class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Tom Stellardc0503922015-03-12 21:34:22 +0000104 VOPAnyCommon <(outs VOPDstVCC:$dst), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000105
106 let DisableEncoding = "$dst";
107 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000108 let Size = 4;
109}
110
Tom Stellard94d2e992014-10-07 23:51:34 +0000111class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000112 VOPAnyCommon <outs, ins, asm, pattern> {
113
Tom Stellard94d2e992014-10-07 23:51:34 +0000114 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 let Size = 4;
116}
117
118class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000119 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000120
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000123}
124
Tom Stellard092f3322014-06-17 19:34:46 +0000125class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000126 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000127
Tom Stellardb4a313a2014-08-01 00:32:39 +0000128 // Using complex patterns gives VOP3 patterns a very high complexity rating,
129 // but standalone patterns are almost always prefered, so we need to adjust the
130 // priority lower. The goal is to use a high number to reduce complexity to
131 // zero (or less than zero).
132 let AddedComplexity = -1000;
133
Tom Stellard092f3322014-06-17 19:34:46 +0000134 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000135 let VALU = 1;
136
137 let AsmMatchConverter = "cvtVOP3";
138 let isCodeGenOnly = 0;
139
Tom Stellardbda32c92014-07-21 17:44:29 +0000140 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000141}
142
Marek Olsak5df00d62014-12-07 12:18:57 +0000143} // End Uses = [EXEC]
144
Christian Konig72d5d5c2013-02-21 15:16:44 +0000145//===----------------------------------------------------------------------===//
146// Scalar operations
147//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000150 bits<7> sdst;
151 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000153 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000155 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000156 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000157}
158
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000159class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000160 bits<7> sdst;
161 bits<8> ssrc0;
162 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000163
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000164 let Inst{7-0} = ssrc0;
165 let Inst{15-8} = ssrc1;
166 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167 let Inst{29-23} = op;
168 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000169}
170
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000171class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000172 bits<8> ssrc0;
173 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000174
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 let Inst{7-0} = ssrc0;
176 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177 let Inst{22-16} = op;
178 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000179}
180
181class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000182 bits <7> sdst;
183 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000184
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000185 let Inst{15-0} = simm16;
186 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000187 let Inst{27-23} = op;
188 let Inst{31-28} = 0xb; //encoding
189}
190
Tom Stellard8980dc32015-04-08 01:09:22 +0000191class SOPK64e <bits<5> op> : Enc64 {
192 bits <7> sdst = 0;
193 bits <16> simm16;
194 bits <32> imm;
195
196 let Inst{15-0} = simm16;
197 let Inst{22-16} = sdst;
198 let Inst{27-23} = op;
199 let Inst{31-28} = 0xb;
200
201 let Inst{63-32} = imm;
202}
203
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000204class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205 bits <16> simm16;
206
207 let Inst{15-0} = simm16;
208 let Inst{22-16} = op;
209 let Inst{31-23} = 0x17f; // encoding
210}
211
212class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000213 bits<7> sdst;
214 bits<7> sbase;
215 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000216
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000217 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000218 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000219 let Inst{14-9} = sbase{6-1};
220 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000221 let Inst{26-22} = op;
222 let Inst{31-27} = 0x18; //encoding
223}
224
Tom Stellarddee26a22015-08-06 19:28:30 +0000225class SMRD_IMMe_ci <bits<5> op> : Enc64 {
226 bits<7> sdst;
227 bits<7> sbase;
228 bits<32> offset;
229
230 let Inst{7-0} = 0xff;
231 let Inst{8} = 0;
232 let Inst{14-9} = sbase{6-1};
233 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000234 let Inst{26-22} = op;
235 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000236 let Inst{63-32} = offset;
237}
238
Tom Stellardae38f302015-01-14 01:13:19 +0000239let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000240class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
241 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000242 let mayLoad = 0;
243 let mayStore = 0;
244 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000245 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000246 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000247 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000248}
249
Marek Olsak5df00d62014-12-07 12:18:57 +0000250class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
251 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000252
253 let mayLoad = 0;
254 let mayStore = 0;
255 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000256 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000257 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000258 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000259
260 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000261}
262
263class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
264 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000265
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266 let mayLoad = 0;
267 let mayStore = 0;
268 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000269 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000270 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000271 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000272 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000273
274 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275}
276
Marek Olsak5df00d62014-12-07 12:18:57 +0000277class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
278 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000279
280 let mayLoad = 0;
281 let mayStore = 0;
282 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000283 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000284 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000285
286 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287}
288
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000289class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000290 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000291
292 let mayLoad = 0;
293 let mayStore = 0;
294 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000295 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000296 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000297
298 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000299}
300
Tom Stellardae38f302015-01-14 01:13:19 +0000301} // let SchedRW = [WriteSALU]
302
Tom Stellardc470c962014-10-01 14:44:42 +0000303class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
304 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000305
306 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000307 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000308 let mayStore = 0;
309 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000310 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000311 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000312 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313}
314
315//===----------------------------------------------------------------------===//
316// Vector ALU operations
317//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000319class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000320 bits<8> vdst;
321 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000322
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000323 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000324 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000325 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000326 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000327}
328
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000329class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000330 bits<8> vdst;
331 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000332 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000334 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000335 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000336 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000337 let Inst{30-25} = op;
338 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000339}
340
Matt Arsenault70120fa2015-02-21 21:29:00 +0000341class VOP2_MADKe <bits<6> op> : Enc64 {
342
343 bits<8> vdst;
344 bits<9> src0;
345 bits<8> vsrc1;
346 bits<32> src2;
347
348 let Inst{8-0} = src0;
349 let Inst{16-9} = vsrc1;
350 let Inst{24-17} = vdst;
351 let Inst{30-25} = op;
352 let Inst{31} = 0x0; // encoding
353 let Inst{63-32} = src2;
354}
355
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000356class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000357 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000358 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000359 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000360 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000361 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000362 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000363 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000364 bits<1> clamp;
365 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000366
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000367 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000368 let Inst{8} = src0_modifiers{1};
369 let Inst{9} = src1_modifiers{1};
370 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000371 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000372 let Inst{25-17} = op;
373 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000374 let Inst{40-32} = src0;
375 let Inst{49-41} = src1;
376 let Inst{58-50} = src2;
377 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000378 let Inst{61} = src0_modifiers{0};
379 let Inst{62} = src1_modifiers{0};
380 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381}
382
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000383class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000384 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000385 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000386 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000387 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000388 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000389 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000390 bits<9> src2;
391 bits<7> sdst;
392 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000393
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000394 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000395 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000396 let Inst{25-17} = op;
397 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000398 let Inst{40-32} = src0;
399 let Inst{49-41} = src1;
400 let Inst{58-50} = src2;
401 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000402 let Inst{61} = src0_modifiers{0};
403 let Inst{62} = src1_modifiers{0};
404 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000405}
406
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000407class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000408 bits<9> src0;
409 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000410
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000411 let Inst{8-0} = src0;
412 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000413 let Inst{24-17} = op;
414 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000415}
416
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000417class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000418 bits<8> vdst;
419 bits<8> vsrc;
420 bits<2> attrchan;
421 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000422
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000423 let Inst{7-0} = vsrc;
424 let Inst{9-8} = attrchan;
425 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000426 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000427 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000428 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000429}
430
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000431class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000432 bits<8> vdst;
433 bits<1> gds;
434 bits<8> addr;
435 bits<8> data0;
436 bits<8> data1;
437 bits<8> offset0;
438 bits<8> offset1;
439
440 let Inst{7-0} = offset0;
441 let Inst{15-8} = offset1;
442 let Inst{17} = gds;
443 let Inst{25-18} = op;
444 let Inst{31-26} = 0x36; //encoding
445 let Inst{39-32} = addr;
446 let Inst{47-40} = data0;
447 let Inst{55-48} = data1;
448 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000449}
450
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000451class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000452 bits<12> offset;
453 bits<1> offen;
454 bits<1> idxen;
455 bits<1> glc;
456 bits<1> addr64;
457 bits<1> lds;
458 bits<8> vaddr;
459 bits<8> vdata;
460 bits<7> srsrc;
461 bits<1> slc;
462 bits<1> tfe;
463 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000464
Tom Stellard6db08eb2013-04-05 23:31:44 +0000465 let Inst{11-0} = offset;
466 let Inst{12} = offen;
467 let Inst{13} = idxen;
468 let Inst{14} = glc;
469 let Inst{15} = addr64;
470 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000471 let Inst{24-18} = op;
472 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000473 let Inst{39-32} = vaddr;
474 let Inst{47-40} = vdata;
475 let Inst{52-48} = srsrc{6-2};
476 let Inst{54} = slc;
477 let Inst{55} = tfe;
478 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000479}
480
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000481class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000482 bits<8> vdata;
483 bits<12> offset;
484 bits<1> offen;
485 bits<1> idxen;
486 bits<1> glc;
487 bits<1> addr64;
488 bits<4> dfmt;
489 bits<3> nfmt;
490 bits<8> vaddr;
491 bits<7> srsrc;
492 bits<1> slc;
493 bits<1> tfe;
494 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000495
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000496 let Inst{11-0} = offset;
497 let Inst{12} = offen;
498 let Inst{13} = idxen;
499 let Inst{14} = glc;
500 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000501 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000502 let Inst{22-19} = dfmt;
503 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000504 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000505 let Inst{39-32} = vaddr;
506 let Inst{47-40} = vdata;
507 let Inst{52-48} = srsrc{6-2};
508 let Inst{54} = slc;
509 let Inst{55} = tfe;
510 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000511}
512
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000513class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000514 bits<8> vdata;
515 bits<4> dmask;
516 bits<1> unorm;
517 bits<1> glc;
518 bits<1> da;
519 bits<1> r128;
520 bits<1> tfe;
521 bits<1> lwe;
522 bits<1> slc;
523 bits<8> vaddr;
524 bits<7> srsrc;
525 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000526
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000527 let Inst{11-8} = dmask;
528 let Inst{12} = unorm;
529 let Inst{13} = glc;
530 let Inst{14} = da;
531 let Inst{15} = r128;
532 let Inst{16} = tfe;
533 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000534 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000535 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000536 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000537 let Inst{39-32} = vaddr;
538 let Inst{47-40} = vdata;
539 let Inst{52-48} = srsrc{6-2};
540 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000541}
542
Matt Arsenault3f981402014-09-15 15:41:53 +0000543class FLATe<bits<7> op> : Enc64 {
544 bits<8> addr;
545 bits<8> data;
546 bits<8> vdst;
547 bits<1> slc;
548 bits<1> glc;
549 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000550
Matt Arsenault3f981402014-09-15 15:41:53 +0000551 // 15-0 is reserved.
552 let Inst{16} = glc;
553 let Inst{17} = slc;
554 let Inst{24-18} = op;
555 let Inst{31-26} = 0x37; // Encoding.
556 let Inst{39-32} = addr;
557 let Inst{47-40} = data;
558 // 54-48 is reserved.
559 let Inst{55} = tfe;
560 let Inst{63-56} = vdst;
561}
562
563class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000564 bits<4> en;
565 bits<6> tgt;
566 bits<1> compr;
567 bits<1> done;
568 bits<1> vm;
569 bits<8> vsrc0;
570 bits<8> vsrc1;
571 bits<8> vsrc2;
572 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000573
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000574 let Inst{3-0} = en;
575 let Inst{9-4} = tgt;
576 let Inst{10} = compr;
577 let Inst{11} = done;
578 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000579 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000580 let Inst{39-32} = vsrc0;
581 let Inst{47-40} = vsrc1;
582 let Inst{55-48} = vsrc2;
583 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000584}
585
586let Uses = [EXEC] in {
587
588class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000589 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000590 VOP1e<op> {
591 let isCodeGenOnly = 0;
592}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000593
594class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000595 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
596 let isCodeGenOnly = 0;
597}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000598
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000599class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000600 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000601
Marek Olsak5df00d62014-12-07 12:18:57 +0000602class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
603 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000604 let mayLoad = 1;
605 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000606 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000607}
608
609} // End Uses = [EXEC]
610
611//===----------------------------------------------------------------------===//
612// Vector I/O operations
613//===----------------------------------------------------------------------===//
614
615let Uses = [EXEC] in {
616
Marek Olsak5df00d62014-12-07 12:18:57 +0000617class DS <dag outs, dag ins, string asm, list<dag> pattern> :
618 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000619
620 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000621 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000622 let UseNamedOperandTable = 1;
Tom Stellard381a94a2015-05-12 15:00:49 +0000623 let Uses = [M0];
Tom Stellardcf051f42015-03-09 18:49:45 +0000624
625 // Most instruction load and store data, so set this as the default.
626 let mayLoad = 1;
627 let mayStore = 1;
628
629 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000630 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000631 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000632}
633
Marek Olsak5df00d62014-12-07 12:18:57 +0000634class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
635 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000636
637 let VM_CNT = 1;
638 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000639 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000640
Matt Arsenault9a072c12014-11-18 23:57:33 +0000641 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000642 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000643 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000644 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000645}
646
Tom Stellard0c238c22014-10-01 14:44:43 +0000647class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
648 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000649
650 let VM_CNT = 1;
651 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000652 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000653
Craig Topperc50d64b2014-11-26 00:46:26 +0000654 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000655 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000656 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000657}
658
Matt Arsenault3f981402014-09-15 15:41:53 +0000659class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
660 InstSI<outs, ins, asm, pattern>, FLATe <op> {
661 let FLAT = 1;
662 // Internally, FLAT instruction are executed as both an LDS and a
663 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
664 // and are not considered done until both have been decremented.
665 let VM_CNT = 1;
666 let LGKM_CNT = 1;
667
668 let Uses = [EXEC, FLAT_SCR]; // M0
669
670 let UseNamedOperandTable = 1;
671 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000672 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000673 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000674}
675
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000676class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
677 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
678
679 let VM_CNT = 1;
680 let EXP_CNT = 1;
681 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000682
683 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000684}
685
Christian Konig72d5d5c2013-02-21 15:16:44 +0000686
Christian Konig72d5d5c2013-02-21 15:16:44 +0000687} // End Uses = [EXEC]