blob: 64c0b79c2daac21c89f4b8be324b9a1a1944b4d3 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000110defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
111defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000112
113defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
121
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000122defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000123
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000125def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
126
Simon Pilgrim2782a192018-05-17 16:47:30 +0000127defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
128defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000130def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
131def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
132 let Latency = 2;
133 let NumMicroOps = 3;
134}
135
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000136// Bit counts.
137defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
138defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
139defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
140defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
141
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000143defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000144
Craig Topper89310f52018-03-29 20:41:39 +0000145// BMI1 BEXTR, BMI2 BZHI
146defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
147defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
148
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000149// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000150defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
151defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
152defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
153defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000154
155// Idioms that clear a register, like xorps %xmm0, %xmm0.
156// These can often bypass execution ports completely.
157def : WriteRes<WriteZero, []>;
158
159// Branches don't produce values, so they have no latency, but they still
160// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000161defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000162
163// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000164defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
165defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000166defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
167defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
168defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000169defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
170defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000171defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000172defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
173defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000174defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
175defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
176defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000177defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
178defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
179defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000180defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
181defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000182defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000183
Simon Pilgrim1233e122018-05-07 20:52:53 +0000184defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
185defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
186defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
187defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
188defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
189defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
190
191defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
192defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
193defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
194defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
195defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
196defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
197
198defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
199
200defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
201defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
202defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
203defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
204defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
205defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000206
207defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
208//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
209defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
210defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
211//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
212//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
213//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
214defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000215
216defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
217defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
218defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
219defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
220defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
221defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
222defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
223defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
224defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
225
Simon Pilgrimc7088682018-05-01 18:06:07 +0000226defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000227defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
228defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
229
Simon Pilgrimc7088682018-05-01 18:06:07 +0000230defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000231defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
232defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
233
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000234defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
235defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000236defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000237defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
238defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
239defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000240defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000241defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
242defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000243defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
244defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000245defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
246defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000247defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000248defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000249defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
250defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000251defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000252defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000253defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000254defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000255
256// FMA Scheduling helper class.
257// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
258
259// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000260defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
261defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
262defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000263defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
264defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000265defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
266defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000267defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000268defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
269defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000270defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
271defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000272defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
273defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000274defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000275defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
276defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000277defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
278defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000279
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000280defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
281defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000282defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000283defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
284defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000285defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000286defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
287defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000288defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
289defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000290defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
291defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
292defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000293defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000294defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000295defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000296defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
297defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000298defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000299defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000300defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000301defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000302defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000303defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000304defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
305defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
306defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
307defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000308defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000309
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000310// Vector integer shifts.
311defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000312defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000313defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000314defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000315defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
316
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000317defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000318defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
319defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000320defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
321defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000322
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000323// Vector insert/extract operations.
324def : WriteRes<WriteVecInsert, [SKLPort5]> {
325 let Latency = 2;
326 let NumMicroOps = 2;
327 let ResourceCycles = [2];
328}
329def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
330 let Latency = 6;
331 let NumMicroOps = 2;
332}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000333def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000334
335def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
336 let Latency = 3;
337 let NumMicroOps = 2;
338}
339def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
340 let Latency = 2;
341 let NumMicroOps = 3;
342}
343
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000344// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000345defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
346defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
347defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
348defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
349defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
350defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
351
352defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
353defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
354defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
355defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
356defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
357defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000358
359defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
360defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
361defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000362defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
363defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
364defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000365
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000366defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
367defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
368defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
369defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
370
371defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
372defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
373defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
374defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
375
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000376// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000377
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000378// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000379def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
380 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000381 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000382 let ResourceCycles = [3];
383}
384def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000385 let Latency = 16;
386 let NumMicroOps = 4;
387 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000388}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000389
390// Packed Compare Explicit Length Strings, Return Mask
391def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
392 let Latency = 19;
393 let NumMicroOps = 9;
394 let ResourceCycles = [4,3,1,1];
395}
396def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
397 let Latency = 25;
398 let NumMicroOps = 10;
399 let ResourceCycles = [4,3,1,1,1];
400}
401
402// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000403def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000404 let Latency = 10;
405 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000406 let ResourceCycles = [3];
407}
408def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000409 let Latency = 16;
410 let NumMicroOps = 4;
411 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000412}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000413
414// Packed Compare Explicit Length Strings, Return Index
415def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
416 let Latency = 18;
417 let NumMicroOps = 8;
418 let ResourceCycles = [4,3,1];
419}
420def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
421 let Latency = 24;
422 let NumMicroOps = 9;
423 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000424}
425
Simon Pilgrima2f26782018-03-27 20:38:54 +0000426// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000427def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
428def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
429def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
430def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000431
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000432// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000433def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
434 let Latency = 4;
435 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000436 let ResourceCycles = [1];
437}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000438def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
439 let Latency = 10;
440 let NumMicroOps = 2;
441 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000442}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000443
444def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
445 let Latency = 8;
446 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000447 let ResourceCycles = [2];
448}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000449def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000450 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000451 let NumMicroOps = 3;
452 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000453}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000454
455def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
456 let Latency = 20;
457 let NumMicroOps = 11;
458 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000459}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000460def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
461 let Latency = 25;
462 let NumMicroOps = 11;
463 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000464}
465
466// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000467def : WriteRes<WriteCLMul, [SKLPort5]> {
468 let Latency = 6;
469 let NumMicroOps = 1;
470 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000471}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000472def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
473 let Latency = 12;
474 let NumMicroOps = 2;
475 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000476}
477
478// Catch-all for expensive system instructions.
479def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
480
481// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000482defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
483defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
484defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
485defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000486
487// Old microcoded instructions that nobody use.
488def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
489
490// Fence instructions.
491def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
492
Craig Topper05242bf2018-04-21 18:07:36 +0000493// Load/store MXCSR.
494def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
495def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
496
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000497// Nop, not very useful expect it provides a model for nops!
498def : WriteRes<WriteNop, []>;
499
500////////////////////////////////////////////////////////////////////////////////
501// Horizontal add/sub instructions.
502////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000504defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
505defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000506defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
507defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000508defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000509
510// Remaining instrs.
511
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000512def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000513 let Latency = 1;
514 let NumMicroOps = 1;
515 let ResourceCycles = [1];
516}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000517def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
518 "MMX_PADDUS(B|W)irr",
519 "MMX_PAVG(B|W)irr",
520 "MMX_PCMPEQ(B|D|W)irr",
521 "MMX_PCMPGT(B|D|W)irr",
522 "MMX_P(MAX|MIN)SWirr",
523 "MMX_P(MAX|MIN)UBirr",
524 "MMX_PSUBS(B|W)irr",
525 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000526
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000527def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000528 let Latency = 1;
529 let NumMicroOps = 1;
530 let ResourceCycles = [1];
531}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000532def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000533 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000535def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000536 let Latency = 1;
537 let NumMicroOps = 1;
538 let ResourceCycles = [1];
539}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000540def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000542def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000543 let Latency = 1;
544 let NumMicroOps = 1;
545 let ResourceCycles = [1];
546}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000547def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000548
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000549def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000550 let Latency = 1;
551 let NumMicroOps = 1;
552 let ResourceCycles = [1];
553}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000554def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000555def: InstRW<[SKLWriteResGroup7], (instregex "BT(16|32|64)ri8",
Craig Topperfc179c62018-03-22 04:23:41 +0000556 "BT(16|32|64)rr",
557 "BTC(16|32|64)ri8",
558 "BTC(16|32|64)rr",
559 "BTR(16|32|64)ri8",
560 "BTR(16|32|64)rr",
561 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000562 "BTS(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000563
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000564def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
565 let Latency = 1;
566 let NumMicroOps = 1;
567 let ResourceCycles = [1];
568}
Craig Topperfc179c62018-03-22 04:23:41 +0000569def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
570 "BLSI(32|64)rr",
571 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000572 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000573
574def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
575 let Latency = 1;
576 let NumMicroOps = 1;
577 let ResourceCycles = [1];
578}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000579def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000580 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000581 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000582
583def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
584 let Latency = 1;
585 let NumMicroOps = 1;
586 let ResourceCycles = [1];
587}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000588def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Clement Courbet07c9ec62018-05-29 06:19:39 +0000589 CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000590def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000591def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000592 "SGDT64m",
593 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000594 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000595 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000596 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000597
598def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000599 let Latency = 1;
600 let NumMicroOps = 2;
601 let ResourceCycles = [1,1];
602}
Craig Topperfc179c62018-03-22 04:23:41 +0000603def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000604 "ST_FP(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +0000605 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000606
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000607def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000608 let Latency = 2;
609 let NumMicroOps = 2;
610 let ResourceCycles = [2];
611}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000612def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000614def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000615 let Latency = 2;
616 let NumMicroOps = 2;
617 let ResourceCycles = [2];
618}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000619def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
620def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000622def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000623 let Latency = 2;
624 let NumMicroOps = 2;
625 let ResourceCycles = [2];
626}
Simon Pilgrim2782a192018-05-17 16:47:30 +0000627def: InstRW<[SKLWriteResGroup15], (instregex "ROL(8|16|32|64)r1",
Craig Topperfc179c62018-03-22 04:23:41 +0000628 "ROL(8|16|32|64)ri",
629 "ROR(8|16|32|64)r1",
630 "ROR(8|16|32|64)ri",
631 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000632
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000633def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000634 let Latency = 2;
635 let NumMicroOps = 2;
636 let ResourceCycles = [2];
637}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000638def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
639 WAIT,
640 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000641
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000642def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000643 let Latency = 2;
644 let NumMicroOps = 2;
645 let ResourceCycles = [1,1];
646}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000647def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000648
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000649def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000650 let Latency = 2;
651 let NumMicroOps = 2;
652 let ResourceCycles = [1,1];
653}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000654def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000655
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000656def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000657 let Latency = 2;
658 let NumMicroOps = 2;
659 let ResourceCycles = [1,1];
660}
Craig Topper498875f2018-04-04 17:54:19 +0000661def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
662
663def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
664 let Latency = 1;
665 let NumMicroOps = 1;
666 let ResourceCycles = [1];
667}
668def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000669
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000670def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000671 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000672 let NumMicroOps = 2;
673 let ResourceCycles = [1,1];
674}
Craig Topper2d451e72018-03-18 08:38:06 +0000675def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000676def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000677def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
678 "ADC8ri",
679 "SBB8i8",
680 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000681
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000682def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
683 let Latency = 2;
684 let NumMicroOps = 3;
685 let ResourceCycles = [1,1,1];
686}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000687def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000688
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000689def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
690 let Latency = 2;
691 let NumMicroOps = 3;
692 let ResourceCycles = [1,1,1];
693}
694def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
695
696def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
697 let Latency = 2;
698 let NumMicroOps = 3;
699 let ResourceCycles = [1,1,1];
700}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000701def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
702 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000703def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000704 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000705
706def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
707 let Latency = 3;
708 let NumMicroOps = 1;
709 let ResourceCycles = [1];
710}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000711def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000712 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000713 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000714 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000715
Clement Courbet327fac42018-03-07 08:14:02 +0000716def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000717 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000718 let NumMicroOps = 2;
719 let ResourceCycles = [1,1];
720}
Clement Courbet327fac42018-03-07 08:14:02 +0000721def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000722
723def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
724 let Latency = 3;
725 let NumMicroOps = 1;
726 let ResourceCycles = [1];
727}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000728def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000729 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000730 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000731 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000732
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000733def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
734 let Latency = 3;
735 let NumMicroOps = 2;
736 let ResourceCycles = [1,1];
737}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000738def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000739
740def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
741 let Latency = 3;
742 let NumMicroOps = 3;
743 let ResourceCycles = [3];
744}
Craig Topperfc179c62018-03-22 04:23:41 +0000745def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
746 "ROR(8|16|32|64)rCL",
747 "SAR(8|16|32|64)rCL",
748 "SHL(8|16|32|64)rCL",
749 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000750
751def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000752 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000753 let NumMicroOps = 3;
754 let ResourceCycles = [3];
755}
Craig Topperb5f26592018-04-19 18:00:17 +0000756def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
757 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
758 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000759
760def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
761 let Latency = 3;
762 let NumMicroOps = 3;
763 let ResourceCycles = [1,2];
764}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000765def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000766
767def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
768 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000769 let NumMicroOps = 3;
770 let ResourceCycles = [2,1];
771}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000772def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
773 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000774
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000775def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
776 let Latency = 3;
777 let NumMicroOps = 3;
778 let ResourceCycles = [2,1];
779}
Craig Topperfc179c62018-03-22 04:23:41 +0000780def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
781 "MMX_PACKSSWBirr",
782 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000783
784def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
785 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000786 let NumMicroOps = 3;
787 let ResourceCycles = [1,2];
788}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000790
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000791def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
792 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000793 let NumMicroOps = 3;
794 let ResourceCycles = [1,2];
795}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000796def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000797
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000798def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
799 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000800 let NumMicroOps = 3;
801 let ResourceCycles = [1,2];
802}
Craig Topperfc179c62018-03-22 04:23:41 +0000803def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
804 "RCL(8|16|32|64)ri",
805 "RCR(8|16|32|64)r1",
806 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000808def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
809 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000810 let NumMicroOps = 3;
811 let ResourceCycles = [1,1,1];
812}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000813def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000815def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
816 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000817 let NumMicroOps = 4;
818 let ResourceCycles = [1,1,2];
819}
Craig Topperf4cd9082018-01-19 05:47:32 +0000820def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000822def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
823 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000824 let NumMicroOps = 4;
825 let ResourceCycles = [1,1,1,1];
826}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000827def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000829def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
830 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831 let NumMicroOps = 4;
832 let ResourceCycles = [1,1,1,1];
833}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000834def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000836def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000837 let Latency = 4;
838 let NumMicroOps = 1;
839 let ResourceCycles = [1];
840}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000841def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000844 let Latency = 4;
845 let NumMicroOps = 1;
846 let ResourceCycles = [1];
847}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000848def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000849 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000850
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000851def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852 let Latency = 4;
853 let NumMicroOps = 2;
854 let ResourceCycles = [1,1];
855}
Craig Topperf846e2d2018-04-19 05:34:05 +0000856def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000857
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000858def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
859 let Latency = 4;
860 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000861 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000862}
Craig Topperfc179c62018-03-22 04:23:41 +0000863def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000864
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000865def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000866 let Latency = 4;
867 let NumMicroOps = 3;
868 let ResourceCycles = [1,1,1];
869}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000870def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
871 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000872
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000873def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000874 let Latency = 4;
875 let NumMicroOps = 4;
876 let ResourceCycles = [4];
877}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000878def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000880def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000881 let Latency = 4;
882 let NumMicroOps = 4;
883 let ResourceCycles = [1,3];
884}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000885def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000887def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000888 let Latency = 4;
889 let NumMicroOps = 4;
890 let ResourceCycles = [1,3];
891}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000892def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000894def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000895 let Latency = 4;
896 let NumMicroOps = 4;
897 let ResourceCycles = [1,1,2];
898}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000899def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000901def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
902 let Latency = 5;
903 let NumMicroOps = 1;
904 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000905}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000906def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000907 "MOVSX(16|32|64)rm32",
908 "MOVSX(16|32|64)rm8",
909 "MOVZX(16|32|64)rm16",
910 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000911 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000913def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000914 let Latency = 5;
915 let NumMicroOps = 2;
916 let ResourceCycles = [1,1];
917}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000918def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
919 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000920
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000921def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000922 let Latency = 5;
923 let NumMicroOps = 2;
924 let ResourceCycles = [1,1];
925}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000926def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
927 "MMX_CVT(T?)PS2PIirr",
928 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000929 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000930 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000931 "(V?)CVTSD2SSrr",
932 "(V?)CVTSI642SDrr",
933 "(V?)CVTSI2SDrr",
934 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000935 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000936
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000937def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000938 let Latency = 5;
939 let NumMicroOps = 3;
940 let ResourceCycles = [1,1,1];
941}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000942def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000943
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000944def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000945 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000946 let NumMicroOps = 3;
947 let ResourceCycles = [1,1,1];
948}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000949def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000951def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000952 let Latency = 5;
953 let NumMicroOps = 5;
954 let ResourceCycles = [1,4];
955}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000956def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000958def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000959 let Latency = 5;
960 let NumMicroOps = 5;
961 let ResourceCycles = [2,3];
962}
Craig Topper13a16502018-03-19 00:56:09 +0000963def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000964
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000965def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000966 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000967 let NumMicroOps = 6;
968 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000969}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000970def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000971
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000972def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
973 let Latency = 6;
974 let NumMicroOps = 1;
975 let ResourceCycles = [1];
976}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000977def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000978 "(V?)MOVSHDUPrm",
979 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000980 "VPBROADCASTDrm",
981 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000982
983def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000984 let Latency = 6;
985 let NumMicroOps = 2;
986 let ResourceCycles = [2];
987}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000988def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000989
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000990def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000991 let Latency = 6;
992 let NumMicroOps = 2;
993 let ResourceCycles = [1,1];
994}
Craig Topperfc179c62018-03-22 04:23:41 +0000995def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
996 "MMX_PADDSWirm",
997 "MMX_PADDUSBirm",
998 "MMX_PADDUSWirm",
999 "MMX_PAVGBirm",
1000 "MMX_PAVGWirm",
1001 "MMX_PCMPEQBirm",
1002 "MMX_PCMPEQDirm",
1003 "MMX_PCMPEQWirm",
1004 "MMX_PCMPGTBirm",
1005 "MMX_PCMPGTDirm",
1006 "MMX_PCMPGTWirm",
1007 "MMX_PMAXSWirm",
1008 "MMX_PMAXUBirm",
1009 "MMX_PMINSWirm",
1010 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001011 "MMX_PSUBSBirm",
1012 "MMX_PSUBSWirm",
1013 "MMX_PSUBUSBirm",
1014 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001015
Craig Topper58afb4e2018-03-22 21:10:07 +00001016def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001017 let Latency = 6;
1018 let NumMicroOps = 2;
1019 let ResourceCycles = [1,1];
1020}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001021def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1022 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001023
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001024def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1025 let Latency = 6;
1026 let NumMicroOps = 2;
1027 let ResourceCycles = [1,1];
1028}
Craig Topperfc179c62018-03-22 04:23:41 +00001029def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1030 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001031
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001032def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1033 let Latency = 6;
1034 let NumMicroOps = 2;
1035 let ResourceCycles = [1,1];
1036}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001037def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001038
1039def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1040 let Latency = 6;
1041 let NumMicroOps = 2;
1042 let ResourceCycles = [1,1];
1043}
Craig Topperfc179c62018-03-22 04:23:41 +00001044def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1045 "BLSI(32|64)rm",
1046 "BLSMSK(32|64)rm",
1047 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001048 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001049
1050def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1051 let Latency = 6;
1052 let NumMicroOps = 2;
1053 let ResourceCycles = [1,1];
1054}
Craig Topper2d451e72018-03-18 08:38:06 +00001055def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001056def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001057
Craig Topper58afb4e2018-03-22 21:10:07 +00001058def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001059 let Latency = 6;
1060 let NumMicroOps = 3;
1061 let ResourceCycles = [2,1];
1062}
Craig Topperfc179c62018-03-22 04:23:41 +00001063def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001064
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001065def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001066 let Latency = 6;
1067 let NumMicroOps = 4;
1068 let ResourceCycles = [1,2,1];
1069}
Craig Topperfc179c62018-03-22 04:23:41 +00001070def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1071 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001072
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001073def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001074 let Latency = 6;
1075 let NumMicroOps = 4;
1076 let ResourceCycles = [1,1,1,1];
1077}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001078def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001079
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001080def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1081 let Latency = 6;
1082 let NumMicroOps = 4;
1083 let ResourceCycles = [1,1,1,1];
1084}
Craig Topperfc179c62018-03-22 04:23:41 +00001085def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1086 "BTR(16|32|64)mi8",
1087 "BTS(16|32|64)mi8",
1088 "SAR(8|16|32|64)m1",
1089 "SAR(8|16|32|64)mi",
1090 "SHL(8|16|32|64)m1",
1091 "SHL(8|16|32|64)mi",
1092 "SHR(8|16|32|64)m1",
1093 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001094
1095def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1096 let Latency = 6;
1097 let NumMicroOps = 4;
1098 let ResourceCycles = [1,1,1,1];
1099}
Craig Topperf0d04262018-04-06 16:16:48 +00001100def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1101 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001102
1103def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001104 let Latency = 6;
1105 let NumMicroOps = 6;
1106 let ResourceCycles = [1,5];
1107}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001108def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001109
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001110def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1111 let Latency = 7;
1112 let NumMicroOps = 1;
1113 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001114}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001115def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001116 "VBROADCASTF128",
1117 "VBROADCASTI128",
1118 "VBROADCASTSDYrm",
1119 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001120 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001121 "VMOVSHDUPYrm",
1122 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001123 "VPBROADCASTDYrm",
1124 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001125
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001126def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001127 let Latency = 7;
1128 let NumMicroOps = 2;
1129 let ResourceCycles = [1,1];
1130}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001131def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001132
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001133def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001134 let Latency = 6;
1135 let NumMicroOps = 2;
1136 let ResourceCycles = [1,1];
1137}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001138def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1139 "(V?)PMOV(SX|ZX)BQrm",
1140 "(V?)PMOV(SX|ZX)BWrm",
1141 "(V?)PMOV(SX|ZX)DQrm",
1142 "(V?)PMOV(SX|ZX)WDrm",
1143 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001144
Craig Topper58afb4e2018-03-22 21:10:07 +00001145def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001146 let Latency = 7;
1147 let NumMicroOps = 2;
1148 let ResourceCycles = [1,1];
1149}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001150def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001151 "VCVTPS2PDYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001152 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001153
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001154def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1155 let Latency = 7;
1156 let NumMicroOps = 2;
1157 let ResourceCycles = [1,1];
1158}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001159def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001160 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001161 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001162 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001163 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001164
1165def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1166 let Latency = 7;
1167 let NumMicroOps = 3;
1168 let ResourceCycles = [2,1];
1169}
Craig Topperfc179c62018-03-22 04:23:41 +00001170def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1171 "MMX_PACKSSWBirm",
1172 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001173
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001174def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1175 let Latency = 7;
1176 let NumMicroOps = 3;
1177 let ResourceCycles = [1,2];
1178}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001179def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1180 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001181
Craig Topper58afb4e2018-03-22 21:10:07 +00001182def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001183 let Latency = 7;
1184 let NumMicroOps = 3;
1185 let ResourceCycles = [1,1,1];
1186}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001187def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001188
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001189def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001190 let Latency = 7;
1191 let NumMicroOps = 3;
1192 let ResourceCycles = [1,1,1];
1193}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001194def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001196def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001197 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001198 let NumMicroOps = 3;
1199 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001201def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001202
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001203def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1204 let Latency = 7;
1205 let NumMicroOps = 5;
1206 let ResourceCycles = [1,1,1,2];
1207}
Craig Topperfc179c62018-03-22 04:23:41 +00001208def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1209 "ROL(8|16|32|64)mi",
1210 "ROR(8|16|32|64)m1",
1211 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001212
1213def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1214 let Latency = 7;
1215 let NumMicroOps = 5;
1216 let ResourceCycles = [1,1,1,2];
1217}
Craig Topper13a16502018-03-19 00:56:09 +00001218def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001219
1220def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1221 let Latency = 7;
1222 let NumMicroOps = 5;
1223 let ResourceCycles = [1,1,1,1,1];
1224}
Craig Topperfc179c62018-03-22 04:23:41 +00001225def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1226 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001227
1228def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001229 let Latency = 7;
1230 let NumMicroOps = 7;
1231 let ResourceCycles = [1,3,1,2];
1232}
Craig Topper2d451e72018-03-18 08:38:06 +00001233def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001234
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001235def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1236 let Latency = 8;
1237 let NumMicroOps = 2;
1238 let ResourceCycles = [1,1];
1239}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001240def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1241 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001242
1243def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001244 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001245 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001246 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001247}
Craig Topperf846e2d2018-04-19 05:34:05 +00001248def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001249
Craig Topperf846e2d2018-04-19 05:34:05 +00001250def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1251 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001252 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001253 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254}
Craig Topperfc179c62018-03-22 04:23:41 +00001255def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001256
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001257def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1258 let Latency = 8;
1259 let NumMicroOps = 2;
1260 let ResourceCycles = [1,1];
1261}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001262def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001263 "VPBROADCASTBYrm",
1264 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001265 "VPMOVSXBDYrm",
1266 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001267 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001268
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1270 let Latency = 8;
1271 let NumMicroOps = 2;
1272 let ResourceCycles = [1,1];
1273}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001274def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001275 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001276 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001277
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001278def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1279 let Latency = 8;
1280 let NumMicroOps = 4;
1281 let ResourceCycles = [1,2,1];
1282}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001283def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001284
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001285def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1286 let Latency = 8;
1287 let NumMicroOps = 5;
1288 let ResourceCycles = [1,1,3];
1289}
Craig Topper13a16502018-03-19 00:56:09 +00001290def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001291
1292def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1293 let Latency = 8;
1294 let NumMicroOps = 5;
1295 let ResourceCycles = [1,1,1,2];
1296}
Craig Topperfc179c62018-03-22 04:23:41 +00001297def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1298 "RCL(8|16|32|64)mi",
1299 "RCR(8|16|32|64)m1",
1300 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001301
1302def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1303 let Latency = 8;
1304 let NumMicroOps = 6;
1305 let ResourceCycles = [1,1,1,3];
1306}
Craig Topperfc179c62018-03-22 04:23:41 +00001307def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1308 "SAR(8|16|32|64)mCL",
1309 "SHL(8|16|32|64)mCL",
1310 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001311
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001312def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1313 let Latency = 8;
1314 let NumMicroOps = 6;
1315 let ResourceCycles = [1,1,1,2,1];
1316}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001317def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
1318def: InstRW<[SKLWriteResGroup119], (instregex "CMPXCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001319
1320def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1321 let Latency = 9;
1322 let NumMicroOps = 2;
1323 let ResourceCycles = [1,1];
1324}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001325def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001326
1327def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1328 let Latency = 9;
1329 let NumMicroOps = 2;
1330 let ResourceCycles = [1,1];
1331}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001332def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001333 "VPMOVSXBWYrm",
1334 "VPMOVSXDQYrm",
1335 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001336 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001337
Craig Topper58afb4e2018-03-22 21:10:07 +00001338def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001339 let Latency = 9;
1340 let NumMicroOps = 2;
1341 let ResourceCycles = [1,1];
1342}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001343def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001344 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001345
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001346def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1347 let Latency = 9;
1348 let NumMicroOps = 3;
1349 let ResourceCycles = [1,1,1];
1350}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001351def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001352
1353def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001354 let Latency = 9;
1355 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001356 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001357}
Craig Topperfc179c62018-03-22 04:23:41 +00001358def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1359 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001360
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001361def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1362 let Latency = 9;
1363 let NumMicroOps = 4;
1364 let ResourceCycles = [1,1,1,1];
1365}
Craig Topperfc179c62018-03-22 04:23:41 +00001366def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1367 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001368
1369def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1370 let Latency = 9;
1371 let NumMicroOps = 5;
1372 let ResourceCycles = [1,2,1,1];
1373}
Craig Topperfc179c62018-03-22 04:23:41 +00001374def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1375 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001376
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001377def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1378 let Latency = 10;
1379 let NumMicroOps = 2;
1380 let ResourceCycles = [1,1];
1381}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001382def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1383 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001384 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001385
1386def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1387 let Latency = 10;
1388 let NumMicroOps = 2;
1389 let ResourceCycles = [1,1];
1390}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001391def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001392 "(V?)CVTPS2DQrm",
1393 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001394 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001395
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001396def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1397 let Latency = 10;
1398 let NumMicroOps = 3;
1399 let ResourceCycles = [1,1,1];
1400}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001401def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001402
Craig Topper58afb4e2018-03-22 21:10:07 +00001403def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001404 let Latency = 10;
1405 let NumMicroOps = 3;
1406 let ResourceCycles = [1,1,1];
1407}
Craig Topperfc179c62018-03-22 04:23:41 +00001408def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001409
1410def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001411 let Latency = 10;
1412 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001413 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001414}
Craig Topperfc179c62018-03-22 04:23:41 +00001415def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1416 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001417
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001418def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001419 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001420 let NumMicroOps = 4;
1421 let ResourceCycles = [1,1,1,1];
1422}
Craig Topperf846e2d2018-04-19 05:34:05 +00001423def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001424
1425def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1426 let Latency = 10;
1427 let NumMicroOps = 8;
1428 let ResourceCycles = [1,1,1,1,1,3];
1429}
Craig Topper13a16502018-03-19 00:56:09 +00001430def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001431
Craig Topper8104f262018-04-02 05:33:28 +00001432def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001433 let Latency = 11;
1434 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001435 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001436}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001437def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001438
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001439def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001440 let Latency = 11;
1441 let NumMicroOps = 2;
1442 let ResourceCycles = [1,1];
1443}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001444def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001445
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001446def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1447 let Latency = 11;
1448 let NumMicroOps = 2;
1449 let ResourceCycles = [1,1];
1450}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001451def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001452 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001453 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001454
1455def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1456 let Latency = 11;
1457 let NumMicroOps = 3;
1458 let ResourceCycles = [2,1];
1459}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001460def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001461
1462def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1463 let Latency = 11;
1464 let NumMicroOps = 3;
1465 let ResourceCycles = [1,1,1];
1466}
Craig Topperfc179c62018-03-22 04:23:41 +00001467def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001468
Craig Topper58afb4e2018-03-22 21:10:07 +00001469def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001470 let Latency = 11;
1471 let NumMicroOps = 3;
1472 let ResourceCycles = [1,1,1];
1473}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001474def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1475 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001476 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001477 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001478
Craig Topper58afb4e2018-03-22 21:10:07 +00001479def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001480 let Latency = 11;
1481 let NumMicroOps = 3;
1482 let ResourceCycles = [1,1,1];
1483}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001484def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1485 "CVT(T?)PD2DQrm",
1486 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001487
1488def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1489 let Latency = 11;
1490 let NumMicroOps = 6;
1491 let ResourceCycles = [1,1,1,2,1];
1492}
Craig Topperfc179c62018-03-22 04:23:41 +00001493def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1494 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001495
1496def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001497 let Latency = 11;
1498 let NumMicroOps = 7;
1499 let ResourceCycles = [2,3,2];
1500}
Craig Topperfc179c62018-03-22 04:23:41 +00001501def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1502 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001503
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001504def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001505 let Latency = 11;
1506 let NumMicroOps = 9;
1507 let ResourceCycles = [1,5,1,2];
1508}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001509def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001510
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001511def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001512 let Latency = 11;
1513 let NumMicroOps = 11;
1514 let ResourceCycles = [2,9];
1515}
Craig Topperfc179c62018-03-22 04:23:41 +00001516def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001517
Craig Topper58afb4e2018-03-22 21:10:07 +00001518def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001519 let Latency = 12;
1520 let NumMicroOps = 4;
1521 let ResourceCycles = [1,1,1,1];
1522}
1523def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1524
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001525def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001526 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001527 let NumMicroOps = 3;
1528 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001529}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001530def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001531
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001532def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1533 let Latency = 13;
1534 let NumMicroOps = 3;
1535 let ResourceCycles = [1,1,1];
1536}
1537def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1538
Craig Topper8104f262018-04-02 05:33:28 +00001539def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540 let Latency = 14;
1541 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001542 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001543}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001544def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1545def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001546
Craig Topper8104f262018-04-02 05:33:28 +00001547def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1548 let Latency = 14;
1549 let NumMicroOps = 1;
1550 let ResourceCycles = [1,5];
1551}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001552def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001553
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001554def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1555 let Latency = 14;
1556 let NumMicroOps = 3;
1557 let ResourceCycles = [1,1,1];
1558}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001559def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001560
1561def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001562 let Latency = 14;
1563 let NumMicroOps = 10;
1564 let ResourceCycles = [2,4,1,3];
1565}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001566def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001567
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001568def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001569 let Latency = 15;
1570 let NumMicroOps = 1;
1571 let ResourceCycles = [1];
1572}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001573def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001574
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001575def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1576 let Latency = 15;
1577 let NumMicroOps = 10;
1578 let ResourceCycles = [1,1,1,5,1,1];
1579}
Craig Topper13a16502018-03-19 00:56:09 +00001580def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001581
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001582def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1583 let Latency = 16;
1584 let NumMicroOps = 14;
1585 let ResourceCycles = [1,1,1,4,2,5];
1586}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001587def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001588
1589def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001590 let Latency = 16;
1591 let NumMicroOps = 16;
1592 let ResourceCycles = [16];
1593}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001594def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001595
Craig Topper8104f262018-04-02 05:33:28 +00001596def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001597 let Latency = 17;
1598 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001599 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001600}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001601def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001602
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001603def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001604 let Latency = 17;
1605 let NumMicroOps = 15;
1606 let ResourceCycles = [2,1,2,4,2,4];
1607}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001608def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001609
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001610def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001611 let Latency = 18;
1612 let NumMicroOps = 8;
1613 let ResourceCycles = [1,1,1,5];
1614}
Craig Topperfc179c62018-03-22 04:23:41 +00001615def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001616
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001617def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001618 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001619 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001620 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001621}
Craig Topper13a16502018-03-19 00:56:09 +00001622def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001623
Craig Topper8104f262018-04-02 05:33:28 +00001624def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001625 let Latency = 19;
1626 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001627 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001628}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001629def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001630
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001631def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001632 let Latency = 20;
1633 let NumMicroOps = 1;
1634 let ResourceCycles = [1];
1635}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001636def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001637
Craig Topper8104f262018-04-02 05:33:28 +00001638def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001639 let Latency = 20;
1640 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001641 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001642}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001643def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001644
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1646 let Latency = 20;
1647 let NumMicroOps = 8;
1648 let ResourceCycles = [1,1,1,1,1,1,2];
1649}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001650def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001651
1652def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653 let Latency = 20;
1654 let NumMicroOps = 10;
1655 let ResourceCycles = [1,2,7];
1656}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001657def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001658
Craig Topper8104f262018-04-02 05:33:28 +00001659def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001660 let Latency = 21;
1661 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001662 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001663}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001664def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001665
1666def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1667 let Latency = 22;
1668 let NumMicroOps = 2;
1669 let ResourceCycles = [1,1];
1670}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001671def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001672
1673def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1674 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001675 let NumMicroOps = 5;
1676 let ResourceCycles = [1,2,1,1];
1677}
Craig Topper17a31182017-12-16 18:35:29 +00001678def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1679 VGATHERDPDrm,
1680 VGATHERQPDrm,
1681 VGATHERQPSrm,
1682 VPGATHERDDrm,
1683 VPGATHERDQrm,
1684 VPGATHERQDrm,
1685 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001686
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001687def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1688 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001689 let NumMicroOps = 5;
1690 let ResourceCycles = [1,2,1,1];
1691}
Craig Topper17a31182017-12-16 18:35:29 +00001692def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1693 VGATHERQPDYrm,
1694 VGATHERQPSYrm,
1695 VPGATHERDDYrm,
1696 VPGATHERDQYrm,
1697 VPGATHERQDYrm,
1698 VPGATHERQQYrm,
1699 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001700
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001701def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1702 let Latency = 23;
1703 let NumMicroOps = 19;
1704 let ResourceCycles = [2,1,4,1,1,4,6];
1705}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001706def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001707
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001708def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1709 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001710 let NumMicroOps = 3;
1711 let ResourceCycles = [1,1,1];
1712}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001713def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001714
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001715def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1716 let Latency = 27;
1717 let NumMicroOps = 2;
1718 let ResourceCycles = [1,1];
1719}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001720def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001721
1722def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1723 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001724 let NumMicroOps = 8;
1725 let ResourceCycles = [2,4,1,1];
1726}
Craig Topper13a16502018-03-19 00:56:09 +00001727def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001728
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001729def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001730 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001731 let NumMicroOps = 3;
1732 let ResourceCycles = [1,1,1];
1733}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001734def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001735
1736def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1737 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001738 let NumMicroOps = 23;
1739 let ResourceCycles = [1,5,3,4,10];
1740}
Craig Topperfc179c62018-03-22 04:23:41 +00001741def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1742 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001743
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001744def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1745 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001746 let NumMicroOps = 23;
1747 let ResourceCycles = [1,5,2,1,4,10];
1748}
Craig Topperfc179c62018-03-22 04:23:41 +00001749def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1750 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001751
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001752def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1753 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001754 let NumMicroOps = 31;
1755 let ResourceCycles = [1,8,1,21];
1756}
Craig Topper391c6f92017-12-10 01:24:08 +00001757def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001758
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001759def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1760 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001761 let NumMicroOps = 18;
1762 let ResourceCycles = [1,1,2,3,1,1,1,8];
1763}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001764def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001765
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001766def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1767 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001768 let NumMicroOps = 39;
1769 let ResourceCycles = [1,10,1,1,26];
1770}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001771def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001772
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001773def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001774 let Latency = 42;
1775 let NumMicroOps = 22;
1776 let ResourceCycles = [2,20];
1777}
Craig Topper2d451e72018-03-18 08:38:06 +00001778def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001779
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001780def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1781 let Latency = 42;
1782 let NumMicroOps = 40;
1783 let ResourceCycles = [1,11,1,1,26];
1784}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001785def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1786def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001787
1788def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1789 let Latency = 46;
1790 let NumMicroOps = 44;
1791 let ResourceCycles = [1,11,1,1,30];
1792}
1793def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1794
1795def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1796 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001797 let NumMicroOps = 64;
1798 let ResourceCycles = [2,8,5,10,39];
1799}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001800def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001801
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001802def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1803 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001804 let NumMicroOps = 88;
1805 let ResourceCycles = [4,4,31,1,2,1,45];
1806}
Craig Topper2d451e72018-03-18 08:38:06 +00001807def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001808
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001809def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1810 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001811 let NumMicroOps = 90;
1812 let ResourceCycles = [4,2,33,1,2,1,47];
1813}
Craig Topper2d451e72018-03-18 08:38:06 +00001814def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001815
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001816def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001817 let Latency = 75;
1818 let NumMicroOps = 15;
1819 let ResourceCycles = [6,3,6];
1820}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001821def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001822
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001823def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001824 let Latency = 76;
1825 let NumMicroOps = 32;
1826 let ResourceCycles = [7,2,8,3,1,11];
1827}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001828def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001829
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001830def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001831 let Latency = 102;
1832 let NumMicroOps = 66;
1833 let ResourceCycles = [4,2,4,8,14,34];
1834}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001835def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001836
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001837def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1838 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839 let NumMicroOps = 100;
1840 let ResourceCycles = [9,1,11,16,1,11,21,30];
1841}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001842def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001843
Clement Courbet07c9ec62018-05-29 06:19:39 +00001844def: InstRW<[WriteZero], (instrs CLC)>;
1845
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846} // SchedModel