blob: 769e42d7783619ff9c3c08b47cdef7dce7c6d50a [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
437 unsigned CallingConv) {
438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
449 if (MVT::isVector(ArgVT)) // Integer or FP vector result -> XMM0.
450 ResultRegs[0] = X86::XMM0;
451 else if (MVT::isFloatingPoint(ArgVT) && Subtarget->is64Bit())
452 // FP values in X86-64 go in XMM0.
453 ResultRegs[0] = X86::XMM0;
454 else if (MVT::isFloatingPoint(ArgVT))
455 // FP values in X86-32 go in ST0.
456 ResultRegs[0] = X86::ST0;
457 else {
458 assert(MVT::isInteger(ArgVT) && "Unknown return value type!");
459
460 // Integer result -> EAX / RAX.
461 // The C calling convention guarantees the return value has been
462 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
463 // value to be promoted MVT::i64. So we don't have to extend it to
464 // 64-bit.
465 ResultRegs[0] = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
466 }
467}
468
469
Chris Lattner76ac0682005-11-15 00:40:23 +0000470//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000471// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000472//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000473// StdCall calling convention seems to be standard for many Windows' API
474// routines and around. It differs from C calling convention just a little:
475// callee should clean up the stack, not caller. Symbols should be also
476// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000477
Evan Cheng24eb3f42006-04-27 05:35:28 +0000478/// AddLiveIn - This helper function adds the specified physical register to the
479/// MachineFunction as a live in value. It also creates a corresponding virtual
480/// register for it.
481static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000482 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000483 assert(RC->contains(PReg) && "Not the correct regclass!");
484 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
485 MF.addLiveIn(PReg, VReg);
486 return VReg;
487}
488
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000489/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000490/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000491/// slot; if it is through integer or XMM register, returns the number of
492/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000493static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000494HowToPassCallArgument(MVT::ValueType ObjectVT,
495 bool ArgInReg,
496 unsigned NumIntRegs, unsigned NumXMMRegs,
497 unsigned MaxNumIntRegs,
498 unsigned &ObjSize, unsigned &ObjIntRegs,
499 unsigned &ObjXMMRegs,
500 bool AllowVectors = true) {
501 ObjSize = 0;
502 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000503 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000504
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000505 if (MaxNumIntRegs>3) {
506 // We don't have too much registers on ia32! :)
507 MaxNumIntRegs = 3;
508 }
509
Evan Cheng48940d12006-04-27 01:32:22 +0000510 switch (ObjectVT) {
511 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000512 case MVT::i8:
513 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
514 ObjIntRegs = 1;
515 else
516 ObjSize = 1;
517 break;
518 case MVT::i16:
519 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
520 ObjIntRegs = 1;
521 else
522 ObjSize = 2;
523 break;
524 case MVT::i32:
525 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
526 ObjIntRegs = 1;
527 else
528 ObjSize = 4;
529 break;
530 case MVT::i64:
531 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
532 ObjIntRegs = 2;
533 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
534 ObjIntRegs = 1;
535 ObjSize = 4;
536 } else
537 ObjSize = 8;
538 case MVT::f32:
539 ObjSize = 4;
540 break;
541 case MVT::f64:
542 ObjSize = 8;
543 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000544 case MVT::v16i8:
545 case MVT::v8i16:
546 case MVT::v4i32:
547 case MVT::v2i64:
548 case MVT::v4f32:
549 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000550 if (AllowVectors) {
551 if (NumXMMRegs < 4)
552 ObjXMMRegs = 1;
553 else
554 ObjSize = 16;
555 break;
556 } else
557 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000558 }
Evan Cheng48940d12006-04-27 01:32:22 +0000559}
560
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000561SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
562 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000563 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000564 MachineFunction &MF = DAG.getMachineFunction();
565 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000566 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000567 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000568 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000569
Evan Cheng48940d12006-04-27 01:32:22 +0000570 // Add DAG nodes to load the arguments... On entry to a function on the X86,
571 // the stack frame looks like this:
572 //
573 // [ESP] -- return address
574 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000575 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000576 // ...
577 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000578 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
579 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
580 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
581 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
582
Evan Chengbfb5ea62006-05-26 19:22:06 +0000583 static const unsigned XMMArgRegs[] = {
584 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
585 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000586 static const unsigned GPRArgRegs[][3] = {
587 { X86::AL, X86::DL, X86::CL },
588 { X86::AX, X86::DX, X86::CX },
589 { X86::EAX, X86::EDX, X86::ECX }
590 };
591 static const TargetRegisterClass* GPRClasses[3] = {
592 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
593 };
594
595 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000596 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
597 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000598 if (!isVarArg) {
599 for (unsigned i = 0; i<NumArgs; ++i) {
600 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
601 ArgInRegs[i] = (Flags >> 1) & 1;
602 SRetArgs[i] = (Flags >> 2) & 1;
603 }
604 }
605
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000606 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000607 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
608 unsigned ArgIncrement = 4;
609 unsigned ObjSize = 0;
610 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000611 unsigned ObjIntRegs = 0;
612 unsigned Reg = 0;
613 SDOperand ArgValue;
614
615 HowToPassCallArgument(ObjectVT,
616 ArgInRegs[i],
617 NumIntRegs, NumXMMRegs, 3,
618 ObjSize, ObjIntRegs, ObjXMMRegs,
619 !isStdCall);
620
Evan Chenga01e7992006-05-26 18:39:59 +0000621 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000622 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000623
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000624 if (ObjIntRegs || ObjXMMRegs) {
625 switch (ObjectVT) {
626 default: assert(0 && "Unhandled argument type!");
627 case MVT::i8:
628 case MVT::i16:
629 case MVT::i32: {
630 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
631 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
632 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
633 break;
634 }
635 case MVT::v16i8:
636 case MVT::v8i16:
637 case MVT::v4i32:
638 case MVT::v2i64:
639 case MVT::v4f32:
640 case MVT::v2f64:
641 assert(!isStdCall && "Unhandled argument type!");
642 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
643 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
644 break;
645 }
646 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000647 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000648 }
649 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000650 // XMM arguments have to be aligned on 16-byte boundary.
651 if (ObjSize == 16)
652 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000653 // Create the SelectionDAG nodes corresponding to a load from this
654 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000655 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
656 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000657 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000658
659 ArgOffset += ArgIncrement; // Move on to the next argument.
660 if (SRetArgs[i])
661 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000662 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000663
664 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000665 }
666
Evan Cheng17e734f2006-05-23 21:06:34 +0000667 ArgValues.push_back(Root);
668
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000669 // If the function takes variable number of arguments, make a frame index for
670 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000671 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000672 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000673
674 if (isStdCall && !isVarArg) {
675 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
676 BytesCallerReserves = 0;
677 } else {
678 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
679 BytesCallerReserves = ArgOffset;
680 }
681
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000682 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
683 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000684
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000685
686 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000687
Evan Cheng17e734f2006-05-23 21:06:34 +0000688 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000689 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
690 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000691}
692
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000693SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
694 bool isStdCall) {
Evan Cheng2a330942006-05-25 00:59:30 +0000695 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000696 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000697 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
698 SDOperand Callee = Op.getOperand(4);
699 MVT::ValueType RetVT= Op.Val->getValueType(0);
700 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000701
Evan Cheng2a330942006-05-25 00:59:30 +0000702 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000703 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000704 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000705 static const unsigned GPR32ArgRegs[] = {
706 X86::EAX, X86::EDX, X86::ECX
707 };
Evan Cheng88decde2006-04-28 21:29:37 +0000708
Evan Cheng2a330942006-05-25 00:59:30 +0000709 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000710 unsigned NumBytes = 0;
711 // Keep track of the number of integer regs passed so far.
712 unsigned NumIntRegs = 0;
713 // Keep track of the number of XMM regs passed so far.
714 unsigned NumXMMRegs = 0;
715 // How much bytes on stack used for struct return
716 unsigned NumSRetBytes= 0;
717
718 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000719 SmallVector<bool, 8> ArgInRegs(NumOps, false);
720 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000721 for (unsigned i = 0; i<NumOps; ++i) {
722 unsigned Flags =
723 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
724 ArgInRegs[i] = (Flags >> 1) & 1;
725 SRetArgs[i] = (Flags >> 2) & 1;
726 }
727
728 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000729 for (unsigned i = 0; i != NumOps; ++i) {
730 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000731 unsigned ArgIncrement = 4;
732 unsigned ObjSize = 0;
733 unsigned ObjIntRegs = 0;
734 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000735
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000736 HowToPassCallArgument(Arg.getValueType(),
737 ArgInRegs[i],
738 NumIntRegs, NumXMMRegs, 3,
739 ObjSize, ObjIntRegs, ObjXMMRegs,
740 !isStdCall);
741 if (ObjSize > 4)
742 ArgIncrement = ObjSize;
743
744 NumIntRegs += ObjIntRegs;
745 NumXMMRegs += ObjXMMRegs;
746 if (ObjSize) {
747 // XMM arguments have to be aligned on 16-byte boundary.
748 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000749 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000750 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000751 }
Evan Cheng2a330942006-05-25 00:59:30 +0000752 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000753
Evan Cheng2a330942006-05-25 00:59:30 +0000754 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000755
Evan Cheng2a330942006-05-25 00:59:30 +0000756 // Arguments go on the stack in reverse order, as specified by the ABI.
757 unsigned ArgOffset = 0;
758 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000759 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000760 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
761 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000762 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000763 for (unsigned i = 0; i != NumOps; ++i) {
764 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000765 unsigned ArgIncrement = 4;
766 unsigned ObjSize = 0;
767 unsigned ObjIntRegs = 0;
768 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000769
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000770 HowToPassCallArgument(Arg.getValueType(),
771 ArgInRegs[i],
772 NumIntRegs, NumXMMRegs, 3,
773 ObjSize, ObjIntRegs, ObjXMMRegs,
774 !isStdCall);
775
776 if (ObjSize > 4)
777 ArgIncrement = ObjSize;
778
779 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000780 // Promote the integer to 32 bits. If the input type is signed use a
781 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000782 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
783
784 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000785 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000786 }
Evan Cheng2a330942006-05-25 00:59:30 +0000787
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000788 if (ObjIntRegs || ObjXMMRegs) {
789 switch (Arg.getValueType()) {
790 default: assert(0 && "Unhandled argument type!");
791 case MVT::i32:
792 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
793 break;
794 case MVT::v16i8:
795 case MVT::v8i16:
796 case MVT::v4i32:
797 case MVT::v2i64:
798 case MVT::v4f32:
799 case MVT::v2f64:
800 assert(!isStdCall && "Unhandled argument type!");
801 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
802 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000803 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
805 NumIntRegs += ObjIntRegs;
806 NumXMMRegs += ObjXMMRegs;
807 }
808 if (ObjSize) {
809 // XMM arguments have to be aligned on 16-byte boundary.
810 if (ObjSize == 16)
811 ArgOffset = ((ArgOffset + 15) / 16) * 16;
812
813 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
814 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
815 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
816
817 ArgOffset += ArgIncrement; // Move on to the next argument.
818 if (SRetArgs[i])
819 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000820 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000821 }
822
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000823 // Sanity check: we haven't seen NumSRetBytes > 4
824 assert((NumSRetBytes<=4) &&
825 "Too much space for struct-return pointer requested");
826
Evan Cheng2a330942006-05-25 00:59:30 +0000827 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000828 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
829 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000830
Evan Cheng88decde2006-04-28 21:29:37 +0000831 // Build a sequence of copy-to-reg nodes chained together with token chain
832 // and flag operands which copy the outgoing args into registers.
833 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000834 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
835 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
836 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000837 InFlag = Chain.getValue(1);
838 }
839
Evan Cheng84a041e2007-02-21 21:18:14 +0000840 // ELF / PIC requires GOT in the EBX register before function calls via PLT
841 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000842 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
843 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000844 Chain = DAG.getCopyToReg(Chain, X86::EBX,
845 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
846 InFlag);
847 InFlag = Chain.getValue(1);
848 }
849
Evan Cheng2a330942006-05-25 00:59:30 +0000850 // If the callee is a GlobalAddress node (quite common, every direct call is)
851 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000852 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000853 // We should use extra load for direct calls to dllimported functions in
854 // non-JIT mode.
855 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
856 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000857 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
858 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000859 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
860
Chris Lattnere56fef92007-02-25 06:40:16 +0000861 // Returns a chain & a flag for retval copy to use.
862 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000863 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000864 Ops.push_back(Chain);
865 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000866
867 // Add argument registers to the end of the list so that they are known live
868 // into the call.
869 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000870 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000871 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000872
873 // Add an implicit use GOT pointer in EBX.
874 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
875 Subtarget->isPICStyleGOT())
876 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000877
Evan Cheng88decde2006-04-28 21:29:37 +0000878 if (InFlag.Val)
879 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000880
Evan Cheng2a330942006-05-25 00:59:30 +0000881 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000882 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000883 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000884
Chris Lattner8be5be82006-05-23 18:50:38 +0000885 // Create the CALLSEQ_END node.
886 unsigned NumBytesForCalleeToPush = 0;
887
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000888 if (isStdCall) {
889 if (isVarArg) {
890 NumBytesForCalleeToPush = NumSRetBytes;
891 } else {
892 NumBytesForCalleeToPush = NumBytes;
893 }
894 } else {
895 // If this is is a call to a struct-return function, the callee
896 // pops the hidden struct pointer, so we have to push it back.
897 // This is common for Darwin/X86, Linux & Mingw32 targets.
898 NumBytesForCalleeToPush = NumSRetBytes;
899 }
900
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000901 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000902 Ops.clear();
903 Ops.push_back(Chain);
904 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000905 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000906 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000907 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000908 if (RetVT != MVT::Other)
909 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000910
Chris Lattner35a08552007-02-25 07:10:00 +0000911 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +0000912 switch (RetVT) {
913 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000914 case MVT::Other:
915 NodeTys = DAG.getVTList(MVT::Other);
916 break;
Evan Cheng2a330942006-05-25 00:59:30 +0000917 case MVT::i8:
918 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
919 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000920 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000921 break;
922 case MVT::i16:
923 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
924 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000925 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000926 break;
927 case MVT::i32:
928 if (Op.Val->getValueType(1) == MVT::i32) {
929 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
930 ResultVals.push_back(Chain.getValue(0));
931 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
932 Chain.getValue(2)).getValue(1);
933 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000934 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000935 } else {
936 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
937 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000938 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng45e190982006-01-05 00:27:02 +0000939 }
Evan Cheng2a330942006-05-25 00:59:30 +0000940 break;
941 case MVT::v16i8:
942 case MVT::v8i16:
943 case MVT::v4i32:
944 case MVT::v2i64:
945 case MVT::v4f32:
946 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000947 assert(!isStdCall && "Unknown value type to return!");
Evan Cheng2a330942006-05-25 00:59:30 +0000948 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
949 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +0000950 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000951 break;
952 case MVT::f32:
953 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +0000954 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
955 SDOperand GROps[] = { Chain, InFlag };
956 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
Evan Cheng2a330942006-05-25 00:59:30 +0000957 Chain = RetVal.getValue(1);
958 InFlag = RetVal.getValue(2);
959 if (X86ScalarSSE) {
960 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
961 // shouldn't be necessary except that RFP cannot be live across
962 // multiple blocks. When stackifier is fixed, they can be uncoupled.
963 MachineFunction &MF = DAG.getMachineFunction();
964 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
965 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +0000966 Tys = DAG.getVTList(MVT::Other);
967 SDOperand Ops[] = {
968 Chain, RetVal, StackSlot, DAG.getValueType(RetVT), InFlag
969 };
970 Chain = DAG.getNode(X86ISD::FST, Tys, Ops, 5);
Evan Chenge71fe34d2006-10-09 20:57:25 +0000971 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng88decde2006-04-28 21:29:37 +0000972 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000973 }
Evan Cheng2a330942006-05-25 00:59:30 +0000974
975 if (RetVT == MVT::f32 && !X86ScalarSSE)
976 // FIXME: we would really like to remember that this FP_ROUND
977 // operation is okay to eliminate if we allow excess FP precision.
978 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
979 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +0000980 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000981 break;
982 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000983 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000984
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000985 // Merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +0000986 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000987 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
988 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000989 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000990}
991
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000992
993//===----------------------------------------------------------------------===//
994// X86-64 C Calling Convention implementation
995//===----------------------------------------------------------------------===//
996
997/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
998/// type should be passed. If it is through stack, returns the size of the stack
999/// slot; if it is through integer or XMM register, returns the number of
1000/// integer or XMM registers are needed.
1001static void
1002HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
1003 unsigned NumIntRegs, unsigned NumXMMRegs,
1004 unsigned &ObjSize, unsigned &ObjIntRegs,
1005 unsigned &ObjXMMRegs) {
1006 ObjSize = 0;
1007 ObjIntRegs = 0;
1008 ObjXMMRegs = 0;
1009
1010 switch (ObjectVT) {
1011 default: assert(0 && "Unhandled argument type!");
1012 case MVT::i8:
1013 case MVT::i16:
1014 case MVT::i32:
1015 case MVT::i64:
1016 if (NumIntRegs < 6)
1017 ObjIntRegs = 1;
1018 else {
1019 switch (ObjectVT) {
1020 default: break;
1021 case MVT::i8: ObjSize = 1; break;
1022 case MVT::i16: ObjSize = 2; break;
1023 case MVT::i32: ObjSize = 4; break;
1024 case MVT::i64: ObjSize = 8; break;
1025 }
1026 }
1027 break;
1028 case MVT::f32:
1029 case MVT::f64:
1030 case MVT::v16i8:
1031 case MVT::v8i16:
1032 case MVT::v4i32:
1033 case MVT::v2i64:
1034 case MVT::v4f32:
1035 case MVT::v2f64:
1036 if (NumXMMRegs < 8)
1037 ObjXMMRegs = 1;
1038 else {
1039 switch (ObjectVT) {
1040 default: break;
1041 case MVT::f32: ObjSize = 4; break;
1042 case MVT::f64: ObjSize = 8; break;
1043 case MVT::v16i8:
1044 case MVT::v8i16:
1045 case MVT::v4i32:
1046 case MVT::v2i64:
1047 case MVT::v4f32:
1048 case MVT::v2f64: ObjSize = 16; break;
1049 }
1050 break;
1051 }
1052 }
1053}
1054
1055SDOperand
1056X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1057 unsigned NumArgs = Op.Val->getNumValues() - 1;
1058 MachineFunction &MF = DAG.getMachineFunction();
1059 MachineFrameInfo *MFI = MF.getFrameInfo();
1060 SDOperand Root = Op.getOperand(0);
1061 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001062 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001063
1064 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1065 // the stack frame looks like this:
1066 //
1067 // [RSP] -- return address
1068 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1069 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1070 // ...
1071 //
1072 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1073 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1074 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1075
1076 static const unsigned GPR8ArgRegs[] = {
1077 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1078 };
1079 static const unsigned GPR16ArgRegs[] = {
1080 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1081 };
1082 static const unsigned GPR32ArgRegs[] = {
1083 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1084 };
1085 static const unsigned GPR64ArgRegs[] = {
1086 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1087 };
1088 static const unsigned XMMArgRegs[] = {
1089 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1090 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1091 };
1092
1093 for (unsigned i = 0; i < NumArgs; ++i) {
1094 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1095 unsigned ArgIncrement = 8;
1096 unsigned ObjSize = 0;
1097 unsigned ObjIntRegs = 0;
1098 unsigned ObjXMMRegs = 0;
1099
1100 // FIXME: __int128 and long double support?
1101 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1102 ObjSize, ObjIntRegs, ObjXMMRegs);
1103 if (ObjSize > 8)
1104 ArgIncrement = ObjSize;
1105
1106 unsigned Reg = 0;
1107 SDOperand ArgValue;
1108 if (ObjIntRegs || ObjXMMRegs) {
1109 switch (ObjectVT) {
1110 default: assert(0 && "Unhandled argument type!");
1111 case MVT::i8:
1112 case MVT::i16:
1113 case MVT::i32:
1114 case MVT::i64: {
1115 TargetRegisterClass *RC = NULL;
1116 switch (ObjectVT) {
1117 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001118 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001119 RC = X86::GR8RegisterClass;
1120 Reg = GPR8ArgRegs[NumIntRegs];
1121 break;
1122 case MVT::i16:
1123 RC = X86::GR16RegisterClass;
1124 Reg = GPR16ArgRegs[NumIntRegs];
1125 break;
1126 case MVT::i32:
1127 RC = X86::GR32RegisterClass;
1128 Reg = GPR32ArgRegs[NumIntRegs];
1129 break;
1130 case MVT::i64:
1131 RC = X86::GR64RegisterClass;
1132 Reg = GPR64ArgRegs[NumIntRegs];
1133 break;
1134 }
1135 Reg = AddLiveIn(MF, Reg, RC);
1136 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1137 break;
1138 }
1139 case MVT::f32:
1140 case MVT::f64:
1141 case MVT::v16i8:
1142 case MVT::v8i16:
1143 case MVT::v4i32:
1144 case MVT::v2i64:
1145 case MVT::v4f32:
1146 case MVT::v2f64: {
1147 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1148 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1149 X86::FR64RegisterClass : X86::VR128RegisterClass);
1150 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1151 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1152 break;
1153 }
1154 }
1155 NumIntRegs += ObjIntRegs;
1156 NumXMMRegs += ObjXMMRegs;
1157 } else if (ObjSize) {
1158 // XMM arguments have to be aligned on 16-byte boundary.
1159 if (ObjSize == 16)
1160 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1161 // Create the SelectionDAG nodes corresponding to a load from this
1162 // parameter.
1163 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1164 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001165 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001166 ArgOffset += ArgIncrement; // Move on to the next argument.
1167 }
1168
1169 ArgValues.push_back(ArgValue);
1170 }
1171
1172 // If the function takes variable number of arguments, make a frame index for
1173 // the start of the first vararg value... for expansion of llvm.va_start.
1174 if (isVarArg) {
1175 // For X86-64, if there are vararg parameters that are passed via
1176 // registers, then we must store them to their spots on the stack so they
1177 // may be loaded by deferencing the result of va_next.
1178 VarArgsGPOffset = NumIntRegs * 8;
1179 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1180 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1181 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1182
1183 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001184 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001185 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1186 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1187 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1188 for (; NumIntRegs != 6; ++NumIntRegs) {
1189 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1190 X86::GR64RegisterClass);
1191 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001192 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001193 MemOps.push_back(Store);
1194 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1195 DAG.getConstant(8, getPointerTy()));
1196 }
1197
1198 // Now store the XMM (fp + vector) parameter registers.
1199 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1200 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1201 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1202 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1203 X86::VR128RegisterClass);
1204 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001205 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001206 MemOps.push_back(Store);
1207 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1208 DAG.getConstant(16, getPointerTy()));
1209 }
1210 if (!MemOps.empty())
1211 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1212 &MemOps[0], MemOps.size());
1213 }
1214
1215 ArgValues.push_back(Root);
1216
1217 ReturnAddrIndex = 0; // No return address slot generated yet.
1218 BytesToPopOnReturn = 0; // Callee pops nothing.
1219 BytesCallerReserves = ArgOffset;
1220
1221 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001222 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1223 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001224}
1225
1226SDOperand
1227X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1228 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001229 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1230 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1231 SDOperand Callee = Op.getOperand(4);
1232 MVT::ValueType RetVT= Op.Val->getValueType(0);
1233 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1234
1235 // Count how many bytes are to be pushed on the stack.
1236 unsigned NumBytes = 0;
1237 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1238 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1239
1240 static const unsigned GPR8ArgRegs[] = {
1241 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1242 };
1243 static const unsigned GPR16ArgRegs[] = {
1244 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1245 };
1246 static const unsigned GPR32ArgRegs[] = {
1247 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1248 };
1249 static const unsigned GPR64ArgRegs[] = {
1250 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1251 };
1252 static const unsigned XMMArgRegs[] = {
1253 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1254 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1255 };
1256
1257 for (unsigned i = 0; i != NumOps; ++i) {
1258 SDOperand Arg = Op.getOperand(5+2*i);
1259 MVT::ValueType ArgVT = Arg.getValueType();
1260
1261 switch (ArgVT) {
1262 default: assert(0 && "Unknown value type!");
1263 case MVT::i8:
1264 case MVT::i16:
1265 case MVT::i32:
1266 case MVT::i64:
1267 if (NumIntRegs < 6)
1268 ++NumIntRegs;
1269 else
1270 NumBytes += 8;
1271 break;
1272 case MVT::f32:
1273 case MVT::f64:
1274 case MVT::v16i8:
1275 case MVT::v8i16:
1276 case MVT::v4i32:
1277 case MVT::v2i64:
1278 case MVT::v4f32:
1279 case MVT::v2f64:
1280 if (NumXMMRegs < 8)
1281 NumXMMRegs++;
1282 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1283 NumBytes += 8;
1284 else {
1285 // XMM arguments have to be aligned on 16-byte boundary.
1286 NumBytes = ((NumBytes + 15) / 16) * 16;
1287 NumBytes += 16;
1288 }
1289 break;
1290 }
1291 }
1292
1293 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1294
1295 // Arguments go on the stack in reverse order, as specified by the ABI.
1296 unsigned ArgOffset = 0;
1297 NumIntRegs = 0;
1298 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001299 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1300 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001301 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1302 for (unsigned i = 0; i != NumOps; ++i) {
1303 SDOperand Arg = Op.getOperand(5+2*i);
1304 MVT::ValueType ArgVT = Arg.getValueType();
1305
1306 switch (ArgVT) {
1307 default: assert(0 && "Unexpected ValueType for argument!");
1308 case MVT::i8:
1309 case MVT::i16:
1310 case MVT::i32:
1311 case MVT::i64:
1312 if (NumIntRegs < 6) {
1313 unsigned Reg = 0;
1314 switch (ArgVT) {
1315 default: break;
1316 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1317 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1318 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1319 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1320 }
1321 RegsToPass.push_back(std::make_pair(Reg, Arg));
1322 ++NumIntRegs;
1323 } else {
1324 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1325 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001326 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001327 ArgOffset += 8;
1328 }
1329 break;
1330 case MVT::f32:
1331 case MVT::f64:
1332 case MVT::v16i8:
1333 case MVT::v8i16:
1334 case MVT::v4i32:
1335 case MVT::v2i64:
1336 case MVT::v4f32:
1337 case MVT::v2f64:
1338 if (NumXMMRegs < 8) {
1339 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1340 NumXMMRegs++;
1341 } else {
1342 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1343 // XMM arguments have to be aligned on 16-byte boundary.
1344 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1345 }
1346 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1347 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001348 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001349 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1350 ArgOffset += 8;
1351 else
1352 ArgOffset += 16;
1353 }
1354 }
1355 }
1356
1357 if (!MemOpChains.empty())
1358 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1359 &MemOpChains[0], MemOpChains.size());
1360
1361 // Build a sequence of copy-to-reg nodes chained together with token chain
1362 // and flag operands which copy the outgoing args into registers.
1363 SDOperand InFlag;
1364 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1365 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1366 InFlag);
1367 InFlag = Chain.getValue(1);
1368 }
1369
1370 if (isVarArg) {
1371 // From AMD64 ABI document:
1372 // For calls that may call functions that use varargs or stdargs
1373 // (prototype-less calls or calls to functions containing ellipsis (...) in
1374 // the declaration) %al is used as hidden argument to specify the number
1375 // of SSE registers used. The contents of %al do not need to match exactly
1376 // the number of registers, but must be an ubound on the number of SSE
1377 // registers used and is in the range 0 - 8 inclusive.
1378 Chain = DAG.getCopyToReg(Chain, X86::AL,
1379 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1380 InFlag = Chain.getValue(1);
1381 }
1382
1383 // If the callee is a GlobalAddress node (quite common, every direct call is)
1384 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001385 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001386 // We should use extra load for direct calls to dllimported functions in
1387 // non-JIT mode.
1388 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1389 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001390 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1391 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001392 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1393
Chris Lattnere56fef92007-02-25 06:40:16 +00001394 // Returns a chain & a flag for retval copy to use.
1395 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001396 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001397 Ops.push_back(Chain);
1398 Ops.push_back(Callee);
1399
1400 // Add argument registers to the end of the list so that they are known live
1401 // into the call.
1402 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001403 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001404 RegsToPass[i].second.getValueType()));
1405
1406 if (InFlag.Val)
1407 Ops.push_back(InFlag);
1408
1409 // FIXME: Do not generate X86ISD::TAILCALL for now.
1410 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1411 NodeTys, &Ops[0], Ops.size());
1412 InFlag = Chain.getValue(1);
1413
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001414 // Returns a flag for retval copy to use.
1415 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001416 Ops.clear();
1417 Ops.push_back(Chain);
1418 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1419 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1420 Ops.push_back(InFlag);
1421 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1422 if (RetVT != MVT::Other)
1423 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001424
Chris Lattner35a08552007-02-25 07:10:00 +00001425 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001426 switch (RetVT) {
1427 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001428 case MVT::Other:
1429 NodeTys = DAG.getVTList(MVT::Other);
1430 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001431 case MVT::i8:
1432 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1433 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001434 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001435 break;
1436 case MVT::i16:
1437 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1438 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001439 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001440 break;
1441 case MVT::i32:
1442 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1443 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001444 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001445 break;
1446 case MVT::i64:
1447 if (Op.Val->getValueType(1) == MVT::i64) {
1448 // FIXME: __int128 support?
1449 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1450 ResultVals.push_back(Chain.getValue(0));
1451 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1452 Chain.getValue(2)).getValue(1);
1453 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001454 NodeTys = DAG.getVTList(MVT::i64, MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001455 } else {
1456 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1457 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001458 NodeTys = DAG.getVTList(MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001459 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001460 break;
1461 case MVT::f32:
1462 case MVT::f64:
1463 case MVT::v16i8:
1464 case MVT::v8i16:
1465 case MVT::v4i32:
1466 case MVT::v2i64:
1467 case MVT::v4f32:
1468 case MVT::v2f64:
1469 // FIXME: long double support?
1470 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1471 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001472 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001473 break;
1474 }
1475
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001476 // Merge everything together with a MERGE_VALUES node.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001477 ResultVals.push_back(Chain);
1478 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1479 &ResultVals[0], ResultVals.size());
1480 return Res.getValue(Op.ResNo);
1481}
1482
Chris Lattner76ac0682005-11-15 00:40:23 +00001483//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001484// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001485//===----------------------------------------------------------------------===//
1486//
1487// The X86 'fast' calling convention passes up to two integer arguments in
1488// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1489// and requires that the callee pop its arguments off the stack (allowing proper
1490// tail calls), and has the same return value conventions as C calling convs.
1491//
1492// This calling convention always arranges for the callee pop value to be 8n+4
1493// bytes, which is needed for tail recursion elimination and stack alignment
1494// reasons.
1495//
1496// Note that this can be enhanced in the future to pass fp vals in registers
1497// (when we have a global fp allocator) and do other tricks.
1498//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001499//===----------------------------------------------------------------------===//
1500// The X86 'fastcall' calling convention passes up to two integer arguments in
1501// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1502// and requires that the callee pop its arguments off the stack (allowing proper
1503// tail calls), and has the same return value conventions as C calling convs.
1504//
1505// This calling convention always arranges for the callee pop value to be 8n+4
1506// bytes, which is needed for tail recursion elimination and stack alignment
1507// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001508
Evan Cheng48940d12006-04-27 01:32:22 +00001509
Evan Cheng17e734f2006-05-23 21:06:34 +00001510SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001511X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1512 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001513 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001514 MachineFunction &MF = DAG.getMachineFunction();
1515 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001516 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001517 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001518
Evan Cheng48940d12006-04-27 01:32:22 +00001519 // Add DAG nodes to load the arguments... On entry to a function the stack
1520 // frame looks like this:
1521 //
1522 // [ESP] -- return address
1523 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001524 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001525 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001526 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1527
1528 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001529 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1530 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001531 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001532 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001533
1534 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001535 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001536 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001537
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001538 static const unsigned GPRArgRegs[][2][2] = {
1539 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1540 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1541 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1542 };
1543
1544 static const TargetRegisterClass* GPRClasses[3] = {
1545 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1546 };
1547
1548 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001549 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001550 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1551 unsigned ArgIncrement = 4;
1552 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001553 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001554 unsigned ObjIntRegs = 0;
1555 unsigned Reg = 0;
1556 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001557
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001558 HowToPassCallArgument(ObjectVT,
1559 true, // Use as much registers as possible
1560 NumIntRegs, NumXMMRegs,
1561 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1562 ObjSize, ObjIntRegs, ObjXMMRegs,
1563 !isFastCall);
1564
Evan Chenga01e7992006-05-26 18:39:59 +00001565 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001566 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001567
Evan Cheng17e734f2006-05-23 21:06:34 +00001568 if (ObjIntRegs || ObjXMMRegs) {
1569 switch (ObjectVT) {
1570 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001571 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001572 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001573 case MVT::i32: {
1574 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1575 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1576 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1577 break;
1578 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001579 case MVT::v16i8:
1580 case MVT::v8i16:
1581 case MVT::v4i32:
1582 case MVT::v2i64:
1583 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001584 case MVT::v2f64: {
1585 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001586 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1587 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1588 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001589 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001590 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001591 NumIntRegs += ObjIntRegs;
1592 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001593 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001594 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001595 // XMM arguments have to be aligned on 16-byte boundary.
1596 if (ObjSize == 16)
1597 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001598 // Create the SelectionDAG nodes corresponding to a load from this
1599 // parameter.
1600 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1601 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001602 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1603
Evan Cheng17e734f2006-05-23 21:06:34 +00001604 ArgOffset += ArgIncrement; // Move on to the next argument.
1605 }
1606
1607 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001608 }
1609
Evan Cheng17e734f2006-05-23 21:06:34 +00001610 ArgValues.push_back(Root);
1611
Chris Lattner76ac0682005-11-15 00:40:23 +00001612 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1613 // arguments and the arguments after the retaddr has been pushed are aligned.
1614 if ((ArgOffset & 7) == 0)
1615 ArgOffset += 4;
1616
1617 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001618 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001619 ReturnAddrIndex = 0; // No return address slot generated yet.
1620 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1621 BytesCallerReserves = 0;
1622
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001623 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1624
Chris Lattner76ac0682005-11-15 00:40:23 +00001625 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001626 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001627 default: assert(0 && "Unknown type!");
1628 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001629 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001630 case MVT::i8:
1631 case MVT::i16:
1632 case MVT::i32:
1633 MF.addLiveOut(X86::EAX);
1634 break;
1635 case MVT::i64:
1636 MF.addLiveOut(X86::EAX);
1637 MF.addLiveOut(X86::EDX);
1638 break;
1639 case MVT::f32:
1640 case MVT::f64:
1641 MF.addLiveOut(X86::ST0);
1642 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001643 case MVT::v16i8:
1644 case MVT::v8i16:
1645 case MVT::v4i32:
1646 case MVT::v2i64:
1647 case MVT::v4f32:
1648 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001649 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001650 MF.addLiveOut(X86::XMM0);
1651 break;
1652 }
Evan Cheng88decde2006-04-28 21:29:37 +00001653
Evan Cheng17e734f2006-05-23 21:06:34 +00001654 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001655 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1656 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001657}
1658
Chris Lattner104aa5d2006-09-26 03:57:53 +00001659SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1660 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001661 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001662 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1663 SDOperand Callee = Op.getOperand(4);
1664 MVT::ValueType RetVT= Op.Val->getValueType(0);
1665 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1666
Chris Lattner76ac0682005-11-15 00:40:23 +00001667 // Count how many bytes are to be pushed on the stack.
1668 unsigned NumBytes = 0;
1669
1670 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001671 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1672 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001673 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001674 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001675
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001676 static const unsigned GPRArgRegs[][2][2] = {
1677 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1678 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1679 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001680 };
1681 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001682 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001683 };
1684
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001685 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001686 for (unsigned i = 0; i != NumOps; ++i) {
1687 SDOperand Arg = Op.getOperand(5+2*i);
1688
1689 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001690 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001691 case MVT::i8:
1692 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001693 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001694 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1695 if (NumIntRegs < MaxNumIntRegs) {
1696 ++NumIntRegs;
1697 break;
1698 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001699 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001700 case MVT::f32:
1701 NumBytes += 4;
1702 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001703 case MVT::f64:
1704 NumBytes += 8;
1705 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001706 case MVT::v16i8:
1707 case MVT::v8i16:
1708 case MVT::v4i32:
1709 case MVT::v2i64:
1710 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001711 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001712 assert(!isFastCall && "Unknown value type!");
1713 if (NumXMMRegs < 4)
1714 NumXMMRegs++;
1715 else {
1716 // XMM arguments have to be aligned on 16-byte boundary.
1717 NumBytes = ((NumBytes + 15) / 16) * 16;
1718 NumBytes += 16;
1719 }
1720 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001721 }
Evan Cheng2a330942006-05-25 00:59:30 +00001722 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001723
1724 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1725 // arguments and the arguments after the retaddr has been pushed are aligned.
1726 if ((NumBytes & 7) == 0)
1727 NumBytes += 4;
1728
Chris Lattner62c34842006-02-13 09:00:43 +00001729 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001730
1731 // Arguments go on the stack in reverse order, as specified by the ABI.
1732 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001733 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001734 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1735 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001736 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001737 for (unsigned i = 0; i != NumOps; ++i) {
1738 SDOperand Arg = Op.getOperand(5+2*i);
1739
1740 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001741 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001742 case MVT::i8:
1743 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001744 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001745 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1746 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001747 unsigned RegToUse =
1748 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1749 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001750 ++NumIntRegs;
1751 break;
1752 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001753 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001754 case MVT::f32: {
1755 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001756 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001757 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001758 ArgOffset += 4;
1759 break;
1760 }
Evan Cheng2a330942006-05-25 00:59:30 +00001761 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001762 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001763 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001764 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001765 ArgOffset += 8;
1766 break;
1767 }
Evan Cheng2a330942006-05-25 00:59:30 +00001768 case MVT::v16i8:
1769 case MVT::v8i16:
1770 case MVT::v4i32:
1771 case MVT::v2i64:
1772 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001773 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001774 assert(!isFastCall && "Unexpected ValueType for argument!");
1775 if (NumXMMRegs < 4) {
1776 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1777 NumXMMRegs++;
1778 } else {
1779 // XMM arguments have to be aligned on 16-byte boundary.
1780 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1781 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1782 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1783 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1784 ArgOffset += 16;
1785 }
1786 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001787 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001788 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001789
Evan Cheng2a330942006-05-25 00:59:30 +00001790 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001791 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1792 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001793
Nate Begeman7e5496d2006-02-17 00:03:04 +00001794 // Build a sequence of copy-to-reg nodes chained together with token chain
1795 // and flag operands which copy the outgoing args into registers.
1796 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001797 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1798 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1799 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001800 InFlag = Chain.getValue(1);
1801 }
1802
Evan Cheng2a330942006-05-25 00:59:30 +00001803 // If the callee is a GlobalAddress node (quite common, every direct call is)
1804 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001805 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001806 // We should use extra load for direct calls to dllimported functions in
1807 // non-JIT mode.
1808 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1809 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001810 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1811 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001812 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1813
Evan Cheng84a041e2007-02-21 21:18:14 +00001814 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1815 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001816 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1817 Subtarget->isPICStyleGOT()) {
1818 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1819 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1820 InFlag);
1821 InFlag = Chain.getValue(1);
1822 }
1823
Chris Lattnere56fef92007-02-25 06:40:16 +00001824 // Returns a chain & a flag for retval copy to use.
1825 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001826 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001827 Ops.push_back(Chain);
1828 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001829
1830 // Add argument registers to the end of the list so that they are known live
1831 // into the call.
1832 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001833 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001834 RegsToPass[i].second.getValueType()));
1835
Evan Cheng84a041e2007-02-21 21:18:14 +00001836 // Add an implicit use GOT pointer in EBX.
1837 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1838 Subtarget->isPICStyleGOT())
1839 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1840
Nate Begeman7e5496d2006-02-17 00:03:04 +00001841 if (InFlag.Val)
1842 Ops.push_back(InFlag);
1843
1844 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001845 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001846 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001847 InFlag = Chain.getValue(1);
1848
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001849 // Returns a flag for retval copy to use.
1850 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001851 Ops.clear();
1852 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001853 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1854 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001855 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001856 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001857 if (RetVT != MVT::Other)
1858 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001859
Chris Lattner35a08552007-02-25 07:10:00 +00001860 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +00001861 switch (RetVT) {
1862 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001863 case MVT::Other:
1864 NodeTys = DAG.getVTList(MVT::Other);
1865 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001866 case MVT::i8:
1867 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1868 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001869 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001870 break;
1871 case MVT::i16:
1872 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1873 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001874 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001875 break;
1876 case MVT::i32:
1877 if (Op.Val->getValueType(1) == MVT::i32) {
1878 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1879 ResultVals.push_back(Chain.getValue(0));
1880 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1881 Chain.getValue(2)).getValue(1);
1882 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001883 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001884 } else {
1885 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1886 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001887 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng172fce72006-01-06 00:43:03 +00001888 }
Evan Cheng2a330942006-05-25 00:59:30 +00001889 break;
1890 case MVT::v16i8:
1891 case MVT::v8i16:
1892 case MVT::v4i32:
1893 case MVT::v2i64:
1894 case MVT::v4f32:
1895 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001896 if (isFastCall) {
1897 assert(0 && "Unknown value type to return!");
1898 } else {
1899 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1900 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001901 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001902 }
1903 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001904 case MVT::f32:
1905 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +00001906 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
1907 SmallVector<SDOperand, 8> Ops;
Evan Cheng2a330942006-05-25 00:59:30 +00001908 Ops.push_back(Chain);
1909 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001910 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1911 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001912 Chain = RetVal.getValue(1);
1913 InFlag = RetVal.getValue(2);
1914 if (X86ScalarSSE) {
1915 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1916 // shouldn't be necessary except that RFP cannot be live across
1917 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1918 MachineFunction &MF = DAG.getMachineFunction();
1919 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1920 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00001921 Tys = DAG.getVTList(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001922 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001923 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001924 Ops.push_back(RetVal);
1925 Ops.push_back(StackSlot);
1926 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001927 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001928 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001929 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001930 Chain = RetVal.getValue(1);
1931 }
Evan Cheng172fce72006-01-06 00:43:03 +00001932
Evan Cheng2a330942006-05-25 00:59:30 +00001933 if (RetVT == MVT::f32 && !X86ScalarSSE)
1934 // FIXME: we would really like to remember that this FP_ROUND
1935 // operation is okay to eliminate if we allow excess FP precision.
1936 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1937 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +00001938 NodeTys = DAG.getVTList(RetVT, MVT::Other);
1939
Evan Cheng2a330942006-05-25 00:59:30 +00001940 break;
1941 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001942 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001943
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001944 // Merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +00001945 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001946 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1947 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001948 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001949}
1950
1951SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1952 if (ReturnAddrIndex == 0) {
1953 // Set up a frame object for the return address.
1954 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001955 if (Subtarget->is64Bit())
1956 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1957 else
1958 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001959 }
1960
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001961 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001962}
1963
1964
1965
Evan Cheng45df7f82006-01-30 23:41:35 +00001966/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1967/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001968/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1969/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001970static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001971 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1972 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001973 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001974 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001975 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1976 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1977 // X > -1 -> X == 0, jump !sign.
1978 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001979 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001980 return true;
1981 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1982 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001983 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001984 return true;
1985 }
Chris Lattner7a627672006-09-13 03:22:10 +00001986 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001987
Evan Cheng172fce72006-01-06 00:43:03 +00001988 switch (SetCCOpcode) {
1989 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001990 case ISD::SETEQ: X86CC = X86::COND_E; break;
1991 case ISD::SETGT: X86CC = X86::COND_G; break;
1992 case ISD::SETGE: X86CC = X86::COND_GE; break;
1993 case ISD::SETLT: X86CC = X86::COND_L; break;
1994 case ISD::SETLE: X86CC = X86::COND_LE; break;
1995 case ISD::SETNE: X86CC = X86::COND_NE; break;
1996 case ISD::SETULT: X86CC = X86::COND_B; break;
1997 case ISD::SETUGT: X86CC = X86::COND_A; break;
1998 case ISD::SETULE: X86CC = X86::COND_BE; break;
1999 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002000 }
2001 } else {
2002 // On a floating point condition, the flags are set as follows:
2003 // ZF PF CF op
2004 // 0 | 0 | 0 | X > Y
2005 // 0 | 0 | 1 | X < Y
2006 // 1 | 0 | 0 | X == Y
2007 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00002008 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00002009 switch (SetCCOpcode) {
2010 default: break;
2011 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002012 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002013 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002014 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002015 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002016 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002017 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002018 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002019 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002020 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002021 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002022 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002023 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002024 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002025 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002026 case ISD::SETNE: X86CC = X86::COND_NE; break;
2027 case ISD::SETUO: X86CC = X86::COND_P; break;
2028 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002029 }
Chris Lattner7a627672006-09-13 03:22:10 +00002030 if (Flip)
2031 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002032 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002033
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002034 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002035}
2036
Evan Cheng339edad2006-01-11 00:33:36 +00002037/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2038/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002039/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002040static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002041 switch (X86CC) {
2042 default:
2043 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002044 case X86::COND_B:
2045 case X86::COND_BE:
2046 case X86::COND_E:
2047 case X86::COND_P:
2048 case X86::COND_A:
2049 case X86::COND_AE:
2050 case X86::COND_NE:
2051 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002052 return true;
2053 }
2054}
2055
Evan Chengc995b452006-04-06 23:23:56 +00002056/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002057/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002058static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2059 if (Op.getOpcode() == ISD::UNDEF)
2060 return true;
2061
2062 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002063 return (Val >= Low && Val < Hi);
2064}
2065
2066/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2067/// true if Op is undef or if its value equal to the specified value.
2068static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2069 if (Op.getOpcode() == ISD::UNDEF)
2070 return true;
2071 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002072}
2073
Evan Cheng68ad48b2006-03-22 18:59:22 +00002074/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2075/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2076bool X86::isPSHUFDMask(SDNode *N) {
2077 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2078
2079 if (N->getNumOperands() != 4)
2080 return false;
2081
2082 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002083 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002084 SDOperand Arg = N->getOperand(i);
2085 if (Arg.getOpcode() == ISD::UNDEF) continue;
2086 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2087 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002088 return false;
2089 }
2090
2091 return true;
2092}
2093
2094/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002095/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002096bool X86::isPSHUFHWMask(SDNode *N) {
2097 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2098
2099 if (N->getNumOperands() != 8)
2100 return false;
2101
2102 // Lower quadword copied in order.
2103 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002104 SDOperand Arg = N->getOperand(i);
2105 if (Arg.getOpcode() == ISD::UNDEF) continue;
2106 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2107 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002108 return false;
2109 }
2110
2111 // Upper quadword shuffled.
2112 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002113 SDOperand Arg = N->getOperand(i);
2114 if (Arg.getOpcode() == ISD::UNDEF) continue;
2115 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2116 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002117 if (Val < 4 || Val > 7)
2118 return false;
2119 }
2120
2121 return true;
2122}
2123
2124/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002125/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002126bool X86::isPSHUFLWMask(SDNode *N) {
2127 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2128
2129 if (N->getNumOperands() != 8)
2130 return false;
2131
2132 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002133 for (unsigned i = 4; i != 8; ++i)
2134 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002135 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002136
2137 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002138 for (unsigned i = 0; i != 4; ++i)
2139 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002140 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002141
2142 return true;
2143}
2144
Evan Chengd27fb3e2006-03-24 01:18:28 +00002145/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2146/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002147static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002148 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002149
Evan Cheng60f0b892006-04-20 08:58:49 +00002150 unsigned Half = NumElems / 2;
2151 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002152 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002153 return false;
2154 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002155 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002156 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002157
2158 return true;
2159}
2160
Evan Cheng60f0b892006-04-20 08:58:49 +00002161bool X86::isSHUFPMask(SDNode *N) {
2162 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002163 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002164}
2165
2166/// isCommutedSHUFP - Returns true if the shuffle mask is except
2167/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2168/// half elements to come from vector 1 (which would equal the dest.) and
2169/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002170static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2171 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002172
Chris Lattner35a08552007-02-25 07:10:00 +00002173 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002174 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002175 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002176 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002177 for (unsigned i = Half; i < NumOps; ++i)
2178 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002179 return false;
2180 return true;
2181}
2182
2183static bool isCommutedSHUFP(SDNode *N) {
2184 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002185 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002186}
2187
Evan Cheng2595a682006-03-24 02:58:06 +00002188/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2189/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2190bool X86::isMOVHLPSMask(SDNode *N) {
2191 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2192
Evan Cheng1a194a52006-03-28 06:50:32 +00002193 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002194 return false;
2195
Evan Cheng1a194a52006-03-28 06:50:32 +00002196 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002197 return isUndefOrEqual(N->getOperand(0), 6) &&
2198 isUndefOrEqual(N->getOperand(1), 7) &&
2199 isUndefOrEqual(N->getOperand(2), 2) &&
2200 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002201}
2202
Evan Cheng922e1912006-11-07 22:14:24 +00002203/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2204/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2205/// <2, 3, 2, 3>
2206bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2207 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2208
2209 if (N->getNumOperands() != 4)
2210 return false;
2211
2212 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2213 return isUndefOrEqual(N->getOperand(0), 2) &&
2214 isUndefOrEqual(N->getOperand(1), 3) &&
2215 isUndefOrEqual(N->getOperand(2), 2) &&
2216 isUndefOrEqual(N->getOperand(3), 3);
2217}
2218
Evan Chengc995b452006-04-06 23:23:56 +00002219/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2220/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2221bool X86::isMOVLPMask(SDNode *N) {
2222 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2223
2224 unsigned NumElems = N->getNumOperands();
2225 if (NumElems != 2 && NumElems != 4)
2226 return false;
2227
Evan Chengac847262006-04-07 21:53:05 +00002228 for (unsigned i = 0; i < NumElems/2; ++i)
2229 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2230 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002231
Evan Chengac847262006-04-07 21:53:05 +00002232 for (unsigned i = NumElems/2; i < NumElems; ++i)
2233 if (!isUndefOrEqual(N->getOperand(i), i))
2234 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002235
2236 return true;
2237}
2238
2239/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002240/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2241/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002242bool X86::isMOVHPMask(SDNode *N) {
2243 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2244
2245 unsigned NumElems = N->getNumOperands();
2246 if (NumElems != 2 && NumElems != 4)
2247 return false;
2248
Evan Chengac847262006-04-07 21:53:05 +00002249 for (unsigned i = 0; i < NumElems/2; ++i)
2250 if (!isUndefOrEqual(N->getOperand(i), i))
2251 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002252
2253 for (unsigned i = 0; i < NumElems/2; ++i) {
2254 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002255 if (!isUndefOrEqual(Arg, i + NumElems))
2256 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002257 }
2258
2259 return true;
2260}
2261
Evan Cheng5df75882006-03-28 00:39:58 +00002262/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2263/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002264bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2265 bool V2IsSplat = false) {
2266 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002267 return false;
2268
Chris Lattner35a08552007-02-25 07:10:00 +00002269 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2270 SDOperand BitI = Elts[i];
2271 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002272 if (!isUndefOrEqual(BitI, j))
2273 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002274 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002275 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002276 return false;
2277 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002278 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002279 return false;
2280 }
Evan Cheng5df75882006-03-28 00:39:58 +00002281 }
2282
2283 return true;
2284}
2285
Evan Cheng60f0b892006-04-20 08:58:49 +00002286bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2287 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002288 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002289}
2290
Evan Cheng2bc32802006-03-28 02:43:26 +00002291/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2292/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002293bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2294 bool V2IsSplat = false) {
2295 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002296 return false;
2297
Chris Lattner35a08552007-02-25 07:10:00 +00002298 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2299 SDOperand BitI = Elts[i];
2300 SDOperand BitI1 = Elts[i+1];
2301 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002302 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002303 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002304 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002305 return false;
2306 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002307 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002308 return false;
2309 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002310 }
2311
2312 return true;
2313}
2314
Evan Cheng60f0b892006-04-20 08:58:49 +00002315bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2316 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002317 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002318}
2319
Evan Chengf3b52c82006-04-05 07:20:06 +00002320/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2321/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2322/// <0, 0, 1, 1>
2323bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2324 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2325
2326 unsigned NumElems = N->getNumOperands();
2327 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2328 return false;
2329
2330 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2331 SDOperand BitI = N->getOperand(i);
2332 SDOperand BitI1 = N->getOperand(i+1);
2333
Evan Chengac847262006-04-07 21:53:05 +00002334 if (!isUndefOrEqual(BitI, j))
2335 return false;
2336 if (!isUndefOrEqual(BitI1, j))
2337 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002338 }
2339
2340 return true;
2341}
2342
Evan Chenge8b51802006-04-21 01:05:10 +00002343/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2344/// specifies a shuffle of elements that is suitable for input to MOVSS,
2345/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002346static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2347 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002348 return false;
2349
Chris Lattner35a08552007-02-25 07:10:00 +00002350 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002351 return false;
2352
Chris Lattner35a08552007-02-25 07:10:00 +00002353 for (unsigned i = 1; i < NumElts; ++i) {
2354 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002355 return false;
2356 }
2357
2358 return true;
2359}
Evan Chengf3b52c82006-04-05 07:20:06 +00002360
Evan Chenge8b51802006-04-21 01:05:10 +00002361bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002362 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002363 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002364}
2365
Evan Chenge8b51802006-04-21 01:05:10 +00002366/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2367/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002368/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002369static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2370 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002371 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002372 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002373 return false;
2374
2375 if (!isUndefOrEqual(Ops[0], 0))
2376 return false;
2377
Chris Lattner35a08552007-02-25 07:10:00 +00002378 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002379 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002380 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2381 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2382 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002383 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002384 }
2385
2386 return true;
2387}
2388
Evan Cheng89c5d042006-09-08 01:50:06 +00002389static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2390 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002391 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002392 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2393 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002394}
2395
Evan Cheng5d247f82006-04-14 21:59:03 +00002396/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2397/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2398bool X86::isMOVSHDUPMask(SDNode *N) {
2399 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2400
2401 if (N->getNumOperands() != 4)
2402 return false;
2403
2404 // Expect 1, 1, 3, 3
2405 for (unsigned i = 0; i < 2; ++i) {
2406 SDOperand Arg = N->getOperand(i);
2407 if (Arg.getOpcode() == ISD::UNDEF) continue;
2408 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2409 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2410 if (Val != 1) return false;
2411 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002412
2413 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002414 for (unsigned i = 2; i < 4; ++i) {
2415 SDOperand Arg = N->getOperand(i);
2416 if (Arg.getOpcode() == ISD::UNDEF) continue;
2417 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2418 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2419 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002420 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002421 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002422
Evan Cheng6222cf22006-04-15 05:37:34 +00002423 // Don't use movshdup if it can be done with a shufps.
2424 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002425}
2426
2427/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2428/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2429bool X86::isMOVSLDUPMask(SDNode *N) {
2430 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2431
2432 if (N->getNumOperands() != 4)
2433 return false;
2434
2435 // Expect 0, 0, 2, 2
2436 for (unsigned i = 0; i < 2; ++i) {
2437 SDOperand Arg = N->getOperand(i);
2438 if (Arg.getOpcode() == ISD::UNDEF) continue;
2439 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2440 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2441 if (Val != 0) return false;
2442 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002443
2444 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002445 for (unsigned i = 2; i < 4; ++i) {
2446 SDOperand Arg = N->getOperand(i);
2447 if (Arg.getOpcode() == ISD::UNDEF) continue;
2448 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2449 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2450 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002451 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002452 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002453
Evan Cheng6222cf22006-04-15 05:37:34 +00002454 // Don't use movshdup if it can be done with a shufps.
2455 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002456}
2457
Evan Chengd097e672006-03-22 02:53:00 +00002458/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2459/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002460static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002461 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2462
Evan Chengd097e672006-03-22 02:53:00 +00002463 // This is a splat operation if each element of the permute is the same, and
2464 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002465 unsigned NumElems = N->getNumOperands();
2466 SDOperand ElementBase;
2467 unsigned i = 0;
2468 for (; i != NumElems; ++i) {
2469 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002470 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002471 ElementBase = Elt;
2472 break;
2473 }
2474 }
2475
2476 if (!ElementBase.Val)
2477 return false;
2478
2479 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002480 SDOperand Arg = N->getOperand(i);
2481 if (Arg.getOpcode() == ISD::UNDEF) continue;
2482 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002483 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002484 }
2485
2486 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002487 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002488}
2489
Evan Cheng5022b342006-04-17 20:43:08 +00002490/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2491/// a splat of a single element and it's a 2 or 4 element mask.
2492bool X86::isSplatMask(SDNode *N) {
2493 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2494
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002495 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002496 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2497 return false;
2498 return ::isSplatMask(N);
2499}
2500
Evan Chenge056dd52006-10-27 21:08:32 +00002501/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2502/// specifies a splat of zero element.
2503bool X86::isSplatLoMask(SDNode *N) {
2504 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2505
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002506 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002507 if (!isUndefOrEqual(N->getOperand(i), 0))
2508 return false;
2509 return true;
2510}
2511
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002512/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2513/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2514/// instructions.
2515unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002516 unsigned NumOperands = N->getNumOperands();
2517 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2518 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002519 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002520 unsigned Val = 0;
2521 SDOperand Arg = N->getOperand(NumOperands-i-1);
2522 if (Arg.getOpcode() != ISD::UNDEF)
2523 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002524 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002525 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002526 if (i != NumOperands - 1)
2527 Mask <<= Shift;
2528 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002529
2530 return Mask;
2531}
2532
Evan Chengb7fedff2006-03-29 23:07:14 +00002533/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2534/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2535/// instructions.
2536unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2537 unsigned Mask = 0;
2538 // 8 nodes, but we only care about the last 4.
2539 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002540 unsigned Val = 0;
2541 SDOperand Arg = N->getOperand(i);
2542 if (Arg.getOpcode() != ISD::UNDEF)
2543 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002544 Mask |= (Val - 4);
2545 if (i != 4)
2546 Mask <<= 2;
2547 }
2548
2549 return Mask;
2550}
2551
2552/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2553/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2554/// instructions.
2555unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2556 unsigned Mask = 0;
2557 // 8 nodes, but we only care about the first 4.
2558 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002559 unsigned Val = 0;
2560 SDOperand Arg = N->getOperand(i);
2561 if (Arg.getOpcode() != ISD::UNDEF)
2562 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002563 Mask |= Val;
2564 if (i != 0)
2565 Mask <<= 2;
2566 }
2567
2568 return Mask;
2569}
2570
Evan Cheng59a63552006-04-05 01:47:37 +00002571/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2572/// specifies a 8 element shuffle that can be broken into a pair of
2573/// PSHUFHW and PSHUFLW.
2574static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2575 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2576
2577 if (N->getNumOperands() != 8)
2578 return false;
2579
2580 // Lower quadword shuffled.
2581 for (unsigned i = 0; i != 4; ++i) {
2582 SDOperand Arg = N->getOperand(i);
2583 if (Arg.getOpcode() == ISD::UNDEF) continue;
2584 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2585 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2586 if (Val > 4)
2587 return false;
2588 }
2589
2590 // Upper quadword shuffled.
2591 for (unsigned i = 4; i != 8; ++i) {
2592 SDOperand Arg = N->getOperand(i);
2593 if (Arg.getOpcode() == ISD::UNDEF) continue;
2594 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2595 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2596 if (Val < 4 || Val > 7)
2597 return false;
2598 }
2599
2600 return true;
2601}
2602
Evan Chengc995b452006-04-06 23:23:56 +00002603/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2604/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002605static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2606 SDOperand &V2, SDOperand &Mask,
2607 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002608 MVT::ValueType VT = Op.getValueType();
2609 MVT::ValueType MaskVT = Mask.getValueType();
2610 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2611 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002612 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002613
2614 for (unsigned i = 0; i != NumElems; ++i) {
2615 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002616 if (Arg.getOpcode() == ISD::UNDEF) {
2617 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2618 continue;
2619 }
Evan Chengc995b452006-04-06 23:23:56 +00002620 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2621 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2622 if (Val < NumElems)
2623 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2624 else
2625 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2626 }
2627
Evan Chengc415c5b2006-10-25 21:49:50 +00002628 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002629 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002630 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002631}
2632
Evan Cheng7855e4d2006-04-19 20:35:22 +00002633/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2634/// match movhlps. The lower half elements should come from upper half of
2635/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002636/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002637static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2638 unsigned NumElems = Mask->getNumOperands();
2639 if (NumElems != 4)
2640 return false;
2641 for (unsigned i = 0, e = 2; i != e; ++i)
2642 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2643 return false;
2644 for (unsigned i = 2; i != 4; ++i)
2645 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2646 return false;
2647 return true;
2648}
2649
Evan Chengc995b452006-04-06 23:23:56 +00002650/// isScalarLoadToVector - Returns true if the node is a scalar load that
2651/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002652static inline bool isScalarLoadToVector(SDNode *N) {
2653 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2654 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002655 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002656 }
2657 return false;
2658}
2659
Evan Cheng7855e4d2006-04-19 20:35:22 +00002660/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2661/// match movlp{s|d}. The lower half elements should come from lower half of
2662/// V1 (and in order), and the upper half elements should come from the upper
2663/// half of V2 (and in order). And since V1 will become the source of the
2664/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002665static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002666 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002667 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002668 // Is V2 is a vector load, don't do this transformation. We will try to use
2669 // load folding shufps op.
2670 if (ISD::isNON_EXTLoad(V2))
2671 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002672
Evan Cheng7855e4d2006-04-19 20:35:22 +00002673 unsigned NumElems = Mask->getNumOperands();
2674 if (NumElems != 2 && NumElems != 4)
2675 return false;
2676 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2677 if (!isUndefOrEqual(Mask->getOperand(i), i))
2678 return false;
2679 for (unsigned i = NumElems/2; i != NumElems; ++i)
2680 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2681 return false;
2682 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002683}
2684
Evan Cheng60f0b892006-04-20 08:58:49 +00002685/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2686/// all the same.
2687static bool isSplatVector(SDNode *N) {
2688 if (N->getOpcode() != ISD::BUILD_VECTOR)
2689 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002690
Evan Cheng60f0b892006-04-20 08:58:49 +00002691 SDOperand SplatValue = N->getOperand(0);
2692 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2693 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002694 return false;
2695 return true;
2696}
2697
Evan Cheng89c5d042006-09-08 01:50:06 +00002698/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2699/// to an undef.
2700static bool isUndefShuffle(SDNode *N) {
2701 if (N->getOpcode() != ISD::BUILD_VECTOR)
2702 return false;
2703
2704 SDOperand V1 = N->getOperand(0);
2705 SDOperand V2 = N->getOperand(1);
2706 SDOperand Mask = N->getOperand(2);
2707 unsigned NumElems = Mask.getNumOperands();
2708 for (unsigned i = 0; i != NumElems; ++i) {
2709 SDOperand Arg = Mask.getOperand(i);
2710 if (Arg.getOpcode() != ISD::UNDEF) {
2711 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2712 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2713 return false;
2714 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2715 return false;
2716 }
2717 }
2718 return true;
2719}
2720
Evan Cheng60f0b892006-04-20 08:58:49 +00002721/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2722/// that point to V2 points to its first element.
2723static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2724 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2725
2726 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002727 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002728 unsigned NumElems = Mask.getNumOperands();
2729 for (unsigned i = 0; i != NumElems; ++i) {
2730 SDOperand Arg = Mask.getOperand(i);
2731 if (Arg.getOpcode() != ISD::UNDEF) {
2732 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2733 if (Val > NumElems) {
2734 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2735 Changed = true;
2736 }
2737 }
2738 MaskVec.push_back(Arg);
2739 }
2740
2741 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002742 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2743 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002744 return Mask;
2745}
2746
Evan Chenge8b51802006-04-21 01:05:10 +00002747/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2748/// operation of specified width.
2749static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002750 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2751 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2752
Chris Lattner35a08552007-02-25 07:10:00 +00002753 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002754 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2755 for (unsigned i = 1; i != NumElems; ++i)
2756 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002757 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002758}
2759
Evan Cheng5022b342006-04-17 20:43:08 +00002760/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2761/// of specified width.
2762static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2763 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2764 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002765 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002766 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2767 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2768 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2769 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002770 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002771}
2772
Evan Cheng60f0b892006-04-20 08:58:49 +00002773/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2774/// of specified width.
2775static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2776 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2777 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2778 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002779 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002780 for (unsigned i = 0; i != Half; ++i) {
2781 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2782 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2783 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002784 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002785}
2786
Evan Chenge8b51802006-04-21 01:05:10 +00002787/// getZeroVector - Returns a vector of specified type with all zero elements.
2788///
2789static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2790 assert(MVT::isVector(VT) && "Expected a vector type");
2791 unsigned NumElems = getVectorNumElements(VT);
2792 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2793 bool isFP = MVT::isFloatingPoint(EVT);
2794 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002795 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002796 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002797}
2798
Evan Cheng5022b342006-04-17 20:43:08 +00002799/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2800///
2801static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2802 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002803 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002804 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002805 unsigned NumElems = Mask.getNumOperands();
2806 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002807 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002808 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002809 NumElems >>= 1;
2810 }
2811 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2812
2813 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002814 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002815 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002816 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002817 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2818}
2819
Evan Chenge8b51802006-04-21 01:05:10 +00002820/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2821/// constant +0.0.
2822static inline bool isZeroNode(SDOperand Elt) {
2823 return ((isa<ConstantSDNode>(Elt) &&
2824 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2825 (isa<ConstantFPSDNode>(Elt) &&
2826 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2827}
2828
Evan Cheng14215c32006-04-21 23:03:30 +00002829/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2830/// vector and zero or undef vector.
2831static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002832 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002833 bool isZero, SelectionDAG &DAG) {
2834 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002835 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2836 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2837 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002838 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002839 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002840 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2841 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002842 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002843}
2844
Evan Chengb0461082006-04-24 18:01:45 +00002845/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2846///
2847static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2848 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002849 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002850 if (NumNonZero > 8)
2851 return SDOperand();
2852
2853 SDOperand V(0, 0);
2854 bool First = true;
2855 for (unsigned i = 0; i < 16; ++i) {
2856 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2857 if (ThisIsNonZero && First) {
2858 if (NumZero)
2859 V = getZeroVector(MVT::v8i16, DAG);
2860 else
2861 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2862 First = false;
2863 }
2864
2865 if ((i & 1) != 0) {
2866 SDOperand ThisElt(0, 0), LastElt(0, 0);
2867 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2868 if (LastIsNonZero) {
2869 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2870 }
2871 if (ThisIsNonZero) {
2872 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2873 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2874 ThisElt, DAG.getConstant(8, MVT::i8));
2875 if (LastIsNonZero)
2876 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2877 } else
2878 ThisElt = LastElt;
2879
2880 if (ThisElt.Val)
2881 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002882 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002883 }
2884 }
2885
2886 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2887}
2888
2889/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2890///
2891static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2892 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002893 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002894 if (NumNonZero > 4)
2895 return SDOperand();
2896
2897 SDOperand V(0, 0);
2898 bool First = true;
2899 for (unsigned i = 0; i < 8; ++i) {
2900 bool isNonZero = (NonZeros & (1 << i)) != 0;
2901 if (isNonZero) {
2902 if (First) {
2903 if (NumZero)
2904 V = getZeroVector(MVT::v8i16, DAG);
2905 else
2906 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2907 First = false;
2908 }
2909 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002910 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002911 }
2912 }
2913
2914 return V;
2915}
2916
Evan Chenga9467aa2006-04-25 20:13:52 +00002917SDOperand
2918X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2919 // All zero's are handled with pxor.
2920 if (ISD::isBuildVectorAllZeros(Op.Val))
2921 return Op;
2922
2923 // All one's are handled with pcmpeqd.
2924 if (ISD::isBuildVectorAllOnes(Op.Val))
2925 return Op;
2926
2927 MVT::ValueType VT = Op.getValueType();
2928 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2929 unsigned EVTBits = MVT::getSizeInBits(EVT);
2930
2931 unsigned NumElems = Op.getNumOperands();
2932 unsigned NumZero = 0;
2933 unsigned NumNonZero = 0;
2934 unsigned NonZeros = 0;
2935 std::set<SDOperand> Values;
2936 for (unsigned i = 0; i < NumElems; ++i) {
2937 SDOperand Elt = Op.getOperand(i);
2938 if (Elt.getOpcode() != ISD::UNDEF) {
2939 Values.insert(Elt);
2940 if (isZeroNode(Elt))
2941 NumZero++;
2942 else {
2943 NonZeros |= (1 << i);
2944 NumNonZero++;
2945 }
2946 }
2947 }
2948
2949 if (NumNonZero == 0)
2950 // Must be a mix of zero and undef. Return a zero vector.
2951 return getZeroVector(VT, DAG);
2952
2953 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2954 if (Values.size() == 1)
2955 return SDOperand();
2956
2957 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002958 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002959 unsigned Idx = CountTrailingZeros_32(NonZeros);
2960 SDOperand Item = Op.getOperand(Idx);
2961 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2962 if (Idx == 0)
2963 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2964 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2965 NumZero > 0, DAG);
2966
2967 if (EVTBits == 32) {
2968 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2969 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2970 DAG);
2971 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2972 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002973 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002974 for (unsigned i = 0; i < NumElems; i++)
2975 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002976 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2977 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002978 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2979 DAG.getNode(ISD::UNDEF, VT), Mask);
2980 }
2981 }
2982
Evan Cheng8c5766e2006-10-04 18:33:38 +00002983 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002984 if (EVTBits == 64)
2985 return SDOperand();
2986
2987 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2988 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002989 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2990 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002991 if (V.Val) return V;
2992 }
2993
2994 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002995 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2996 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002997 if (V.Val) return V;
2998 }
2999
3000 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00003001 SmallVector<SDOperand, 8> V;
3002 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00003003 if (NumElems == 4 && NumZero > 0) {
3004 for (unsigned i = 0; i < 4; ++i) {
3005 bool isZero = !(NonZeros & (1 << i));
3006 if (isZero)
3007 V[i] = getZeroVector(VT, DAG);
3008 else
3009 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3010 }
3011
3012 for (unsigned i = 0; i < 2; ++i) {
3013 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3014 default: break;
3015 case 0:
3016 V[i] = V[i*2]; // Must be a zero vector.
3017 break;
3018 case 1:
3019 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3020 getMOVLMask(NumElems, DAG));
3021 break;
3022 case 2:
3023 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3024 getMOVLMask(NumElems, DAG));
3025 break;
3026 case 3:
3027 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3028 getUnpacklMask(NumElems, DAG));
3029 break;
3030 }
3031 }
3032
Evan Cheng9fee4422006-05-16 07:21:53 +00003033 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003034 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003035 // FIXME: we can do the same for v4f32 case when we know both parts of
3036 // the lower half come from scalar_to_vector (loadf32). We should do
3037 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003038 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003039 return V[0];
3040 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3041 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003042 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003043 bool Reverse = (NonZeros & 0x3) == 2;
3044 for (unsigned i = 0; i < 2; ++i)
3045 if (Reverse)
3046 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3047 else
3048 MaskVec.push_back(DAG.getConstant(i, EVT));
3049 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3050 for (unsigned i = 0; i < 2; ++i)
3051 if (Reverse)
3052 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3053 else
3054 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003055 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3056 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003057 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3058 }
3059
3060 if (Values.size() > 2) {
3061 // Expand into a number of unpckl*.
3062 // e.g. for v4f32
3063 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3064 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3065 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3066 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3067 for (unsigned i = 0; i < NumElems; ++i)
3068 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3069 NumElems >>= 1;
3070 while (NumElems != 0) {
3071 for (unsigned i = 0; i < NumElems; ++i)
3072 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3073 UnpckMask);
3074 NumElems >>= 1;
3075 }
3076 return V[0];
3077 }
3078
3079 return SDOperand();
3080}
3081
3082SDOperand
3083X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3084 SDOperand V1 = Op.getOperand(0);
3085 SDOperand V2 = Op.getOperand(1);
3086 SDOperand PermMask = Op.getOperand(2);
3087 MVT::ValueType VT = Op.getValueType();
3088 unsigned NumElems = PermMask.getNumOperands();
3089 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3090 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003091 bool V1IsSplat = false;
3092 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003093
Evan Cheng89c5d042006-09-08 01:50:06 +00003094 if (isUndefShuffle(Op.Val))
3095 return DAG.getNode(ISD::UNDEF, VT);
3096
Evan Chenga9467aa2006-04-25 20:13:52 +00003097 if (isSplatMask(PermMask.Val)) {
3098 if (NumElems <= 4) return Op;
3099 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003100 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003101 }
3102
Evan Cheng798b3062006-10-25 20:48:19 +00003103 if (X86::isMOVLMask(PermMask.Val))
3104 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003105
Evan Cheng798b3062006-10-25 20:48:19 +00003106 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3107 X86::isMOVSLDUPMask(PermMask.Val) ||
3108 X86::isMOVHLPSMask(PermMask.Val) ||
3109 X86::isMOVHPMask(PermMask.Val) ||
3110 X86::isMOVLPMask(PermMask.Val))
3111 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003112
Evan Cheng798b3062006-10-25 20:48:19 +00003113 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3114 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003115 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003116
Evan Chengc415c5b2006-10-25 21:49:50 +00003117 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003118 V1IsSplat = isSplatVector(V1.Val);
3119 V2IsSplat = isSplatVector(V2.Val);
3120 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003121 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003122 std::swap(V1IsSplat, V2IsSplat);
3123 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003124 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003125 }
3126
3127 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3128 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003129 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003130 if (V2IsSplat) {
3131 // V2 is a splat, so the mask may be malformed. That is, it may point
3132 // to any V2 element. The instruction selectior won't like this. Get
3133 // a corrected mask and commute to form a proper MOVS{S|D}.
3134 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3135 if (NewMask.Val != PermMask.Val)
3136 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003137 }
Evan Cheng798b3062006-10-25 20:48:19 +00003138 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003139 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003140
Evan Cheng949bcc92006-10-16 06:36:00 +00003141 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3142 X86::isUNPCKLMask(PermMask.Val) ||
3143 X86::isUNPCKHMask(PermMask.Val))
3144 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003145
Evan Cheng798b3062006-10-25 20:48:19 +00003146 if (V2IsSplat) {
3147 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003148 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003149 // new vector_shuffle with the corrected mask.
3150 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3151 if (NewMask.Val != PermMask.Val) {
3152 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3153 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3154 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3155 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3156 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3157 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003158 }
3159 }
3160 }
3161
3162 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003163 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3164 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3165
3166 if (Commuted) {
3167 // Commute is back and try unpck* again.
3168 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3169 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3170 X86::isUNPCKLMask(PermMask.Val) ||
3171 X86::isUNPCKHMask(PermMask.Val))
3172 return Op;
3173 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003174
3175 // If VT is integer, try PSHUF* first, then SHUFP*.
3176 if (MVT::isInteger(VT)) {
3177 if (X86::isPSHUFDMask(PermMask.Val) ||
3178 X86::isPSHUFHWMask(PermMask.Val) ||
3179 X86::isPSHUFLWMask(PermMask.Val)) {
3180 if (V2.getOpcode() != ISD::UNDEF)
3181 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3182 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3183 return Op;
3184 }
3185
3186 if (X86::isSHUFPMask(PermMask.Val))
3187 return Op;
3188
3189 // Handle v8i16 shuffle high / low shuffle node pair.
3190 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3191 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3192 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003193 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003194 for (unsigned i = 0; i != 4; ++i)
3195 MaskVec.push_back(PermMask.getOperand(i));
3196 for (unsigned i = 4; i != 8; ++i)
3197 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003198 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3199 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003200 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3201 MaskVec.clear();
3202 for (unsigned i = 0; i != 4; ++i)
3203 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3204 for (unsigned i = 4; i != 8; ++i)
3205 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003206 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003207 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3208 }
3209 } else {
3210 // Floating point cases in the other order.
3211 if (X86::isSHUFPMask(PermMask.Val))
3212 return Op;
3213 if (X86::isPSHUFDMask(PermMask.Val) ||
3214 X86::isPSHUFHWMask(PermMask.Val) ||
3215 X86::isPSHUFLWMask(PermMask.Val)) {
3216 if (V2.getOpcode() != ISD::UNDEF)
3217 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3218 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3219 return Op;
3220 }
3221 }
3222
3223 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003224 MVT::ValueType MaskVT = PermMask.getValueType();
3225 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003226 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003227 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003228 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3229 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003230 unsigned NumHi = 0;
3231 unsigned NumLo = 0;
3232 // If no more than two elements come from either vector. This can be
3233 // implemented with two shuffles. First shuffle gather the elements.
3234 // The second shuffle, which takes the first shuffle as both of its
3235 // vector operands, put the elements into the right order.
3236 for (unsigned i = 0; i != NumElems; ++i) {
3237 SDOperand Elt = PermMask.getOperand(i);
3238 if (Elt.getOpcode() == ISD::UNDEF) {
3239 Locs[i] = std::make_pair(-1, -1);
3240 } else {
3241 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3242 if (Val < NumElems) {
3243 Locs[i] = std::make_pair(0, NumLo);
3244 Mask1[NumLo] = Elt;
3245 NumLo++;
3246 } else {
3247 Locs[i] = std::make_pair(1, NumHi);
3248 if (2+NumHi < NumElems)
3249 Mask1[2+NumHi] = Elt;
3250 NumHi++;
3251 }
3252 }
3253 }
3254 if (NumLo <= 2 && NumHi <= 2) {
3255 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003256 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3257 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003258 for (unsigned i = 0; i != NumElems; ++i) {
3259 if (Locs[i].first == -1)
3260 continue;
3261 else {
3262 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3263 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3264 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3265 }
3266 }
3267
3268 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003269 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3270 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003271 }
3272
3273 // Break it into (shuffle shuffle_hi, shuffle_lo).
3274 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003275 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3276 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3277 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003278 unsigned MaskIdx = 0;
3279 unsigned LoIdx = 0;
3280 unsigned HiIdx = NumElems/2;
3281 for (unsigned i = 0; i != NumElems; ++i) {
3282 if (i == NumElems/2) {
3283 MaskPtr = &HiMask;
3284 MaskIdx = 1;
3285 LoIdx = 0;
3286 HiIdx = NumElems/2;
3287 }
3288 SDOperand Elt = PermMask.getOperand(i);
3289 if (Elt.getOpcode() == ISD::UNDEF) {
3290 Locs[i] = std::make_pair(-1, -1);
3291 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3292 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3293 (*MaskPtr)[LoIdx] = Elt;
3294 LoIdx++;
3295 } else {
3296 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3297 (*MaskPtr)[HiIdx] = Elt;
3298 HiIdx++;
3299 }
3300 }
3301
Chris Lattner3d826992006-05-16 06:45:34 +00003302 SDOperand LoShuffle =
3303 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003304 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3305 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003306 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003307 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003308 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3309 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003310 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003311 for (unsigned i = 0; i != NumElems; ++i) {
3312 if (Locs[i].first == -1) {
3313 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3314 } else {
3315 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3316 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3317 }
3318 }
3319 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003320 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3321 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003322 }
3323
3324 return SDOperand();
3325}
3326
3327SDOperand
3328X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3329 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3330 return SDOperand();
3331
3332 MVT::ValueType VT = Op.getValueType();
3333 // TODO: handle v16i8.
3334 if (MVT::getSizeInBits(VT) == 16) {
3335 // Transform it so it match pextrw which produces a 32-bit result.
3336 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3337 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3338 Op.getOperand(0), Op.getOperand(1));
3339 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3340 DAG.getValueType(VT));
3341 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3342 } else if (MVT::getSizeInBits(VT) == 32) {
3343 SDOperand Vec = Op.getOperand(0);
3344 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3345 if (Idx == 0)
3346 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003347 // SHUFPS the element to the lowest double word, then movss.
3348 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003349 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003350 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3351 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3352 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3353 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003354 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3355 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003356 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003357 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003358 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003359 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003360 } else if (MVT::getSizeInBits(VT) == 64) {
3361 SDOperand Vec = Op.getOperand(0);
3362 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3363 if (Idx == 0)
3364 return Op;
3365
3366 // UNPCKHPD the element to the lowest double word, then movsd.
3367 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3368 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3369 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003370 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003371 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3372 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003373 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3374 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3376 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3377 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003378 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003379 }
3380
3381 return SDOperand();
3382}
3383
3384SDOperand
3385X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003386 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003387 // as its second argument.
3388 MVT::ValueType VT = Op.getValueType();
3389 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3390 SDOperand N0 = Op.getOperand(0);
3391 SDOperand N1 = Op.getOperand(1);
3392 SDOperand N2 = Op.getOperand(2);
3393 if (MVT::getSizeInBits(BaseVT) == 16) {
3394 if (N1.getValueType() != MVT::i32)
3395 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3396 if (N2.getValueType() != MVT::i32)
3397 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3398 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3399 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3400 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3401 if (Idx == 0) {
3402 // Use a movss.
3403 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3404 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3405 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003406 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003407 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3408 for (unsigned i = 1; i <= 3; ++i)
3409 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3410 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003411 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3412 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003413 } else {
3414 // Use two pinsrw instructions to insert a 32 bit value.
3415 Idx <<= 1;
3416 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003417 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003418 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003419 LoadSDNode *LD = cast<LoadSDNode>(N1);
3420 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3421 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003422 } else {
3423 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3424 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3425 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003426 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003427 }
3428 }
3429 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3430 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003431 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003432 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3433 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003434 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003435 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3436 }
3437 }
3438
3439 return SDOperand();
3440}
3441
3442SDOperand
3443X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3444 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3445 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3446}
3447
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003448// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003449// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3450// one of the above mentioned nodes. It has to be wrapped because otherwise
3451// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3452// be used to form addressing mode. These wrapped nodes will be selected
3453// into MOV32ri.
3454SDOperand
3455X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3456 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003457 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3458 getPointerTy(),
3459 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003460 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003461 // With PIC, the address is actually $g + Offset.
3462 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3463 !Subtarget->isPICStyleRIPRel()) {
3464 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3465 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3466 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003467 }
3468
3469 return Result;
3470}
3471
3472SDOperand
3473X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3474 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003475 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003476 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003477 // With PIC, the address is actually $g + Offset.
3478 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3479 !Subtarget->isPICStyleRIPRel()) {
3480 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3481 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3482 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003483 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003484
3485 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3486 // load the value at address GV, not the value of GV itself. This means that
3487 // the GlobalAddress must be in the base or index register of the address, not
3488 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003489 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003490 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3491 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003492
3493 return Result;
3494}
3495
3496SDOperand
3497X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3498 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003499 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003500 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003501 // With PIC, the address is actually $g + Offset.
3502 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3503 !Subtarget->isPICStyleRIPRel()) {
3504 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3505 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3506 Result);
3507 }
3508
3509 return Result;
3510}
3511
3512SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3513 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3514 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3515 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3516 // With PIC, the address is actually $g + Offset.
3517 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3518 !Subtarget->isPICStyleRIPRel()) {
3519 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3520 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3521 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003522 }
3523
3524 return Result;
3525}
3526
3527SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003528 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3529 "Not an i64 shift!");
3530 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3531 SDOperand ShOpLo = Op.getOperand(0);
3532 SDOperand ShOpHi = Op.getOperand(1);
3533 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003534 SDOperand Tmp1 = isSRA ?
3535 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3536 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003537
3538 SDOperand Tmp2, Tmp3;
3539 if (Op.getOpcode() == ISD::SHL_PARTS) {
3540 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3541 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3542 } else {
3543 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003544 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003545 }
3546
Evan Cheng4259a0f2006-09-11 02:19:56 +00003547 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3548 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3549 DAG.getConstant(32, MVT::i8));
3550 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3551 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003552
3553 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003554 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003555
Evan Cheng4259a0f2006-09-11 02:19:56 +00003556 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3557 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003558 if (Op.getOpcode() == ISD::SHL_PARTS) {
3559 Ops.push_back(Tmp2);
3560 Ops.push_back(Tmp3);
3561 Ops.push_back(CC);
3562 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003563 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003564 InFlag = Hi.getValue(1);
3565
3566 Ops.clear();
3567 Ops.push_back(Tmp3);
3568 Ops.push_back(Tmp1);
3569 Ops.push_back(CC);
3570 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003571 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003572 } else {
3573 Ops.push_back(Tmp2);
3574 Ops.push_back(Tmp3);
3575 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003576 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003577 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003578 InFlag = Lo.getValue(1);
3579
3580 Ops.clear();
3581 Ops.push_back(Tmp3);
3582 Ops.push_back(Tmp1);
3583 Ops.push_back(CC);
3584 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003585 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003586 }
3587
Evan Cheng4259a0f2006-09-11 02:19:56 +00003588 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003589 Ops.clear();
3590 Ops.push_back(Lo);
3591 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003592 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003593}
Evan Cheng6305e502006-01-12 22:54:21 +00003594
Evan Chenga9467aa2006-04-25 20:13:52 +00003595SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3596 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3597 Op.getOperand(0).getValueType() >= MVT::i16 &&
3598 "Unknown SINT_TO_FP to lower!");
3599
3600 SDOperand Result;
3601 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3602 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3603 MachineFunction &MF = DAG.getMachineFunction();
3604 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3605 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003606 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003607 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003608
3609 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003610 SDVTList Tys;
3611 if (X86ScalarSSE)
3612 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3613 else
3614 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3615 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003616 Ops.push_back(Chain);
3617 Ops.push_back(StackSlot);
3618 Ops.push_back(DAG.getValueType(SrcVT));
3619 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003620 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003621
3622 if (X86ScalarSSE) {
3623 Chain = Result.getValue(1);
3624 SDOperand InFlag = Result.getValue(2);
3625
3626 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3627 // shouldn't be necessary except that RFP cannot be live across
3628 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003629 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003631 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003632 Tys = DAG.getVTList(MVT::Other);
3633 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003634 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003635 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003636 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003637 Ops.push_back(DAG.getValueType(Op.getValueType()));
3638 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003639 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003640 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003641 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003642
Evan Chenga9467aa2006-04-25 20:13:52 +00003643 return Result;
3644}
3645
3646SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3647 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3648 "Unknown FP_TO_SINT to lower!");
3649 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3650 // stack slot.
3651 MachineFunction &MF = DAG.getMachineFunction();
3652 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3653 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3654 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3655
3656 unsigned Opc;
3657 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003658 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3659 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3660 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3661 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003662 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003663
Evan Chenga9467aa2006-04-25 20:13:52 +00003664 SDOperand Chain = DAG.getEntryNode();
3665 SDOperand Value = Op.getOperand(0);
3666 if (X86ScalarSSE) {
3667 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003668 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003669 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3670 SDOperand Ops[] = {
3671 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3672 };
3673 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003674 Chain = Value.getValue(1);
3675 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3676 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3677 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003678
Evan Chenga9467aa2006-04-25 20:13:52 +00003679 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003680 SDOperand Ops[] = { Chain, Value, StackSlot };
3681 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003682
Evan Chenga9467aa2006-04-25 20:13:52 +00003683 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003684 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003685}
3686
3687SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3688 MVT::ValueType VT = Op.getValueType();
3689 const Type *OpNTy = MVT::getTypeForValueType(VT);
3690 std::vector<Constant*> CV;
3691 if (VT == MVT::f64) {
3692 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3693 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3694 } else {
3695 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3696 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3697 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3698 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3699 }
3700 Constant *CS = ConstantStruct::get(CV);
3701 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003702 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003703 SmallVector<SDOperand, 3> Ops;
3704 Ops.push_back(DAG.getEntryNode());
3705 Ops.push_back(CPIdx);
3706 Ops.push_back(DAG.getSrcValue(NULL));
3707 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003708 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3709}
3710
3711SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3712 MVT::ValueType VT = Op.getValueType();
3713 const Type *OpNTy = MVT::getTypeForValueType(VT);
3714 std::vector<Constant*> CV;
3715 if (VT == MVT::f64) {
3716 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3717 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3718 } else {
3719 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3720 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3721 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3722 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3723 }
3724 Constant *CS = ConstantStruct::get(CV);
3725 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003726 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003727 SmallVector<SDOperand, 3> Ops;
3728 Ops.push_back(DAG.getEntryNode());
3729 Ops.push_back(CPIdx);
3730 Ops.push_back(DAG.getSrcValue(NULL));
3731 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003732 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3733}
3734
Evan Cheng4363e882007-01-05 07:55:56 +00003735SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003736 SDOperand Op0 = Op.getOperand(0);
3737 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003738 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003739 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003740 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003741
3742 // If second operand is smaller, extend it first.
3743 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3744 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3745 SrcVT = VT;
3746 }
3747
Evan Cheng4363e882007-01-05 07:55:56 +00003748 // First get the sign bit of second operand.
3749 std::vector<Constant*> CV;
3750 if (SrcVT == MVT::f64) {
3751 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3752 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3753 } else {
3754 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3755 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3756 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3757 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3758 }
3759 Constant *CS = ConstantStruct::get(CV);
3760 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003761 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003762 SmallVector<SDOperand, 3> Ops;
3763 Ops.push_back(DAG.getEntryNode());
3764 Ops.push_back(CPIdx);
3765 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003766 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3767 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003768
3769 // Shift sign bit right or left if the two operands have different types.
3770 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3771 // Op0 is MVT::f32, Op1 is MVT::f64.
3772 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3773 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3774 DAG.getConstant(32, MVT::i32));
3775 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3776 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3777 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003778 }
3779
Evan Cheng82241c82007-01-05 21:37:56 +00003780 // Clear first operand sign bit.
3781 CV.clear();
3782 if (VT == MVT::f64) {
3783 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3784 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3785 } else {
3786 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3787 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3788 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3789 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3790 }
3791 CS = ConstantStruct::get(CV);
3792 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003793 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003794 Ops.clear();
3795 Ops.push_back(DAG.getEntryNode());
3796 Ops.push_back(CPIdx);
3797 Ops.push_back(DAG.getSrcValue(NULL));
3798 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3799 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3800
3801 // Or the value with the sign bit.
3802 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003803}
3804
Evan Cheng4259a0f2006-09-11 02:19:56 +00003805SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3806 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003807 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3808 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003809 SDOperand Op0 = Op.getOperand(0);
3810 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003811 SDOperand CC = Op.getOperand(2);
3812 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003813 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3814 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003815 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003816 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003817
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003818 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003819 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003820 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003821 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003822 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003823 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003824 }
3825
3826 assert(isFP && "Illegal integer SetCC!");
3827
3828 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003829 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003830
3831 switch (SetCCOpcode) {
3832 default: assert(false && "Illegal floating point SetCC!");
3833 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003834 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003835 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003836 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003837 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003838 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003839 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3840 }
3841 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003842 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003843 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003844 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003845 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003846 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003847 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3848 }
Evan Chengc1583db2005-12-21 20:21:51 +00003849 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003850}
Evan Cheng45df7f82006-01-30 23:41:35 +00003851
Evan Chenga9467aa2006-04-25 20:13:52 +00003852SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003853 bool addTest = true;
3854 SDOperand Chain = DAG.getEntryNode();
3855 SDOperand Cond = Op.getOperand(0);
3856 SDOperand CC;
3857 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003858
Evan Cheng4259a0f2006-09-11 02:19:56 +00003859 if (Cond.getOpcode() == ISD::SETCC)
3860 Cond = LowerSETCC(Cond, DAG, Chain);
3861
3862 if (Cond.getOpcode() == X86ISD::SETCC) {
3863 CC = Cond.getOperand(0);
3864
Evan Chenga9467aa2006-04-25 20:13:52 +00003865 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003866 // (since flag operand cannot be shared). Use it as the condition setting
3867 // operand in place of the X86ISD::SETCC.
3868 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003869 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003870 // pressure reason)?
3871 SDOperand Cmp = Cond.getOperand(1);
3872 unsigned Opc = Cmp.getOpcode();
3873 bool IllegalFPCMov = !X86ScalarSSE &&
3874 MVT::isFloatingPoint(Op.getValueType()) &&
3875 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3876 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3877 !IllegalFPCMov) {
3878 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3879 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3880 addTest = false;
3881 }
3882 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003883
Evan Chenga9467aa2006-04-25 20:13:52 +00003884 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003885 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003886 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3887 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003888 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003889
Evan Cheng4259a0f2006-09-11 02:19:56 +00003890 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3891 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003892 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3893 // condition is true.
3894 Ops.push_back(Op.getOperand(2));
3895 Ops.push_back(Op.getOperand(1));
3896 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003897 Ops.push_back(Cond.getValue(1));
3898 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003899}
Evan Cheng944d1e92006-01-26 02:13:10 +00003900
Evan Chenga9467aa2006-04-25 20:13:52 +00003901SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003902 bool addTest = true;
3903 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003904 SDOperand Cond = Op.getOperand(1);
3905 SDOperand Dest = Op.getOperand(2);
3906 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003907 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3908
Evan Chenga9467aa2006-04-25 20:13:52 +00003909 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003910 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003911
3912 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003913 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003914
Evan Cheng4259a0f2006-09-11 02:19:56 +00003915 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3916 // (since flag operand cannot be shared). Use it as the condition setting
3917 // operand in place of the X86ISD::SETCC.
3918 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3919 // to use a test instead of duplicating the X86ISD::CMP (for register
3920 // pressure reason)?
3921 SDOperand Cmp = Cond.getOperand(1);
3922 unsigned Opc = Cmp.getOpcode();
3923 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3924 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3925 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3926 addTest = false;
3927 }
3928 }
Evan Chengfb22e862006-01-13 01:03:02 +00003929
Evan Chenga9467aa2006-04-25 20:13:52 +00003930 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003931 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003932 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3933 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003934 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003935 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003936 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003937}
Evan Chengae986f12006-01-11 22:15:48 +00003938
Evan Cheng2a330942006-05-25 00:59:30 +00003939SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3940 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003941
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003942 if (Subtarget->is64Bit())
3943 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003944 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003945 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003946 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003947 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003948 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003949 if (EnableFastCC) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003950 return LowerFastCCCallTo(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003951 }
3952 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003953 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003954 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003955 case CallingConv::X86_StdCall:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003956 return LowerCCCCallTo(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003957 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003958 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003959 }
Evan Cheng2a330942006-05-25 00:59:30 +00003960}
3961
Chris Lattnerdfda38f2007-02-25 08:15:11 +00003962SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3963 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
3964
3965 // Support up returning up to two registers.
3966 MVT::ValueType VTs[2];
3967 unsigned DestRegs[2];
3968 unsigned NumRegs = Op.getNumOperands() / 2;
3969 assert(NumRegs <= 2 && "Can only return up to two regs!");
3970
3971 for (unsigned i = 0; i != NumRegs; ++i)
3972 VTs[i] = Op.getOperand(i*2+1).getValueType();
3973
3974 // Determine which register each value should be copied into.
Chris Lattner3c763092007-02-25 08:29:00 +00003975 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
3976 DAG.getMachineFunction().getFunction()->getCallingConv());
Chris Lattnerdfda38f2007-02-25 08:15:11 +00003977
3978 // If this is the first return lowered for this function, add the regs to the
3979 // liveout set for the function.
3980 if (DAG.getMachineFunction().liveout_empty()) {
3981 for (unsigned i = 0; i != NumRegs; ++i)
3982 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
3983 }
3984
3985 SDOperand Chain = Op.getOperand(0);
3986 SDOperand Flag;
3987
3988 // Copy the result values into the output registers.
3989 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
3990 for (unsigned i = 0; i != NumRegs; ++i) {
3991 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
3992 Flag = Chain.getValue(1);
3993 }
3994 } else {
3995 // We need to handle a destination of ST0 specially, because it isn't really
3996 // a register.
3997 SDOperand Value = Op.getOperand(1);
3998
3999 // If this is an FP return with ScalarSSE, we need to move the value from
4000 // an XMM register onto the fp-stack.
4001 if (X86ScalarSSE) {
4002 SDOperand MemLoc;
4003
4004 // If this is a load into a scalarsse value, don't store the loaded value
4005 // back to the stack, only to reload it: just replace the scalar-sse load.
4006 if (ISD::isNON_EXTLoad(Value.Val) &&
4007 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
4008 Chain = Value.getOperand(0);
4009 MemLoc = Value.getOperand(1);
4010 } else {
4011 // Spill the value to memory and reload it into top of stack.
4012 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
4013 MachineFunction &MF = DAG.getMachineFunction();
4014 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4015 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
4016 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
4017 }
4018 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
4019 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
4020 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4021 Chain = Value.getValue(1);
4022 }
4023
4024 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4025 SDOperand Ops[] = { Chain, Value };
4026 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
4027 Flag = Chain.getValue(1);
4028 }
4029
4030 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
4031 if (Flag.Val)
4032 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
4033 else
4034 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
Evan Chenga9467aa2006-04-25 20:13:52 +00004035}
4036
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004037SDOperand
4038X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004039 MachineFunction &MF = DAG.getMachineFunction();
4040 const Function* Fn = MF.getFunction();
4041 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004042 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004043 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004044 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4045
Evan Cheng17e734f2006-05-23 21:06:34 +00004046 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004047 if (Subtarget->is64Bit())
4048 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004049 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004050 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004051 default:
4052 assert(0 && "Unsupported calling convention");
4053 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004054 if (EnableFastCC) {
4055 return LowerFastCCArguments(Op, DAG);
4056 }
4057 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004058 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004059 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004060 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004061 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004062 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004063 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004064 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004065 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004066 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004067}
4068
Evan Chenga9467aa2006-04-25 20:13:52 +00004069SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4070 SDOperand InFlag(0, 0);
4071 SDOperand Chain = Op.getOperand(0);
4072 unsigned Align =
4073 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4074 if (Align == 0) Align = 1;
4075
4076 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4077 // If not DWORD aligned, call memset if size is less than the threshold.
4078 // It knows how to align to the right boundary first.
4079 if ((Align & 3) != 0 ||
4080 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4081 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004082 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004083 TargetLowering::ArgListTy Args;
4084 TargetLowering::ArgListEntry Entry;
4085 Entry.Node = Op.getOperand(1);
4086 Entry.Ty = IntPtrTy;
4087 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004088 Entry.isInReg = false;
4089 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004090 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004091 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004092 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4093 Entry.Ty = IntPtrTy;
4094 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004095 Entry.isInReg = false;
4096 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004097 Args.push_back(Entry);
4098 Entry.Node = Op.getOperand(3);
4099 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004100 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004101 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004102 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4103 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004104 }
Evan Chengd097e672006-03-22 02:53:00 +00004105
Evan Chenga9467aa2006-04-25 20:13:52 +00004106 MVT::ValueType AVT;
4107 SDOperand Count;
4108 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4109 unsigned BytesLeft = 0;
4110 bool TwoRepStos = false;
4111 if (ValC) {
4112 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004113 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004114
Evan Chenga9467aa2006-04-25 20:13:52 +00004115 // If the value is a constant, then we can potentially use larger sets.
4116 switch (Align & 3) {
4117 case 2: // WORD aligned
4118 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004120 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004121 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004122 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004123 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004124 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004125 Val = (Val << 8) | Val;
4126 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004127 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4128 AVT = MVT::i64;
4129 ValReg = X86::RAX;
4130 Val = (Val << 32) | Val;
4131 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004132 break;
4133 default: // Byte aligned
4134 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004135 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004136 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004137 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004138 }
4139
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004140 if (AVT > MVT::i8) {
4141 if (I) {
4142 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4143 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4144 BytesLeft = I->getValue() % UBytes;
4145 } else {
4146 assert(AVT >= MVT::i32 &&
4147 "Do not use rep;stos if not at least DWORD aligned");
4148 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4149 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4150 TwoRepStos = true;
4151 }
4152 }
4153
Evan Chenga9467aa2006-04-25 20:13:52 +00004154 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4155 InFlag);
4156 InFlag = Chain.getValue(1);
4157 } else {
4158 AVT = MVT::i8;
4159 Count = Op.getOperand(3);
4160 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4161 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004162 }
Evan Chengb0461082006-04-24 18:01:45 +00004163
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004164 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4165 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004167 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4168 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004169 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004170
Chris Lattnere56fef92007-02-25 06:40:16 +00004171 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004172 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 Ops.push_back(Chain);
4174 Ops.push_back(DAG.getValueType(AVT));
4175 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004176 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004177
Evan Chenga9467aa2006-04-25 20:13:52 +00004178 if (TwoRepStos) {
4179 InFlag = Chain.getValue(1);
4180 Count = Op.getOperand(3);
4181 MVT::ValueType CVT = Count.getValueType();
4182 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004183 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4184 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4185 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004186 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004187 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004188 Ops.clear();
4189 Ops.push_back(Chain);
4190 Ops.push_back(DAG.getValueType(MVT::i8));
4191 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004192 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004193 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004194 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004195 SDOperand Value;
4196 unsigned Val = ValC->getValue() & 255;
4197 unsigned Offset = I->getValue() - BytesLeft;
4198 SDOperand DstAddr = Op.getOperand(1);
4199 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004200 if (BytesLeft >= 4) {
4201 Val = (Val << 8) | Val;
4202 Val = (Val << 16) | Val;
4203 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004204 Chain = DAG.getStore(Chain, Value,
4205 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4206 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004207 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004208 BytesLeft -= 4;
4209 Offset += 4;
4210 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 if (BytesLeft >= 2) {
4212 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004213 Chain = DAG.getStore(Chain, Value,
4214 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4215 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004216 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004217 BytesLeft -= 2;
4218 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004219 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004220 if (BytesLeft == 1) {
4221 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004222 Chain = DAG.getStore(Chain, Value,
4223 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4224 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004225 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004226 }
Evan Cheng082c8782006-03-24 07:29:27 +00004227 }
Evan Chengebf10062006-04-03 20:53:28 +00004228
Evan Chenga9467aa2006-04-25 20:13:52 +00004229 return Chain;
4230}
Evan Chengebf10062006-04-03 20:53:28 +00004231
Evan Chenga9467aa2006-04-25 20:13:52 +00004232SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4233 SDOperand Chain = Op.getOperand(0);
4234 unsigned Align =
4235 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4236 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004237
Evan Chenga9467aa2006-04-25 20:13:52 +00004238 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4239 // If not DWORD aligned, call memcpy if size is less than the threshold.
4240 // It knows how to align to the right boundary first.
4241 if ((Align & 3) != 0 ||
4242 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4243 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004244 TargetLowering::ArgListTy Args;
4245 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004246 Entry.Ty = getTargetData()->getIntPtrType();
4247 Entry.isSigned = false;
4248 Entry.isInReg = false;
4249 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004250 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4251 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4252 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004253 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004254 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004255 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4256 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004257 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004258
4259 MVT::ValueType AVT;
4260 SDOperand Count;
4261 unsigned BytesLeft = 0;
4262 bool TwoRepMovs = false;
4263 switch (Align & 3) {
4264 case 2: // WORD aligned
4265 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004266 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004267 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004268 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004269 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4270 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004271 break;
4272 default: // Byte aligned
4273 AVT = MVT::i8;
4274 Count = Op.getOperand(3);
4275 break;
4276 }
4277
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004278 if (AVT > MVT::i8) {
4279 if (I) {
4280 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4281 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4282 BytesLeft = I->getValue() % UBytes;
4283 } else {
4284 assert(AVT >= MVT::i32 &&
4285 "Do not use rep;movs if not at least DWORD aligned");
4286 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4287 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4288 TwoRepMovs = true;
4289 }
4290 }
4291
Evan Chenga9467aa2006-04-25 20:13:52 +00004292 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004293 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4294 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004295 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004296 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4297 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004298 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004299 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4300 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004301 InFlag = Chain.getValue(1);
4302
Chris Lattnere56fef92007-02-25 06:40:16 +00004303 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004304 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004305 Ops.push_back(Chain);
4306 Ops.push_back(DAG.getValueType(AVT));
4307 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004308 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004309
4310 if (TwoRepMovs) {
4311 InFlag = Chain.getValue(1);
4312 Count = Op.getOperand(3);
4313 MVT::ValueType CVT = Count.getValueType();
4314 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004315 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4316 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4317 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004318 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004319 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004320 Ops.clear();
4321 Ops.push_back(Chain);
4322 Ops.push_back(DAG.getValueType(MVT::i8));
4323 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004324 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004325 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004326 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004327 unsigned Offset = I->getValue() - BytesLeft;
4328 SDOperand DstAddr = Op.getOperand(1);
4329 MVT::ValueType DstVT = DstAddr.getValueType();
4330 SDOperand SrcAddr = Op.getOperand(2);
4331 MVT::ValueType SrcVT = SrcAddr.getValueType();
4332 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004333 if (BytesLeft >= 4) {
4334 Value = DAG.getLoad(MVT::i32, Chain,
4335 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4336 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004337 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004338 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004339 Chain = DAG.getStore(Chain, Value,
4340 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4341 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004342 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004343 BytesLeft -= 4;
4344 Offset += 4;
4345 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004346 if (BytesLeft >= 2) {
4347 Value = DAG.getLoad(MVT::i16, Chain,
4348 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4349 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004350 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004351 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004352 Chain = DAG.getStore(Chain, Value,
4353 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4354 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004355 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004356 BytesLeft -= 2;
4357 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004358 }
4359
Evan Chenga9467aa2006-04-25 20:13:52 +00004360 if (BytesLeft == 1) {
4361 Value = DAG.getLoad(MVT::i8, Chain,
4362 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4363 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004364 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004365 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004366 Chain = DAG.getStore(Chain, Value,
4367 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4368 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004369 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004370 }
Evan Chengcbffa462006-03-31 19:22:53 +00004371 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004372
4373 return Chain;
4374}
4375
4376SDOperand
4377X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004378 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004379 SDOperand TheOp = Op.getOperand(0);
4380 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004381 if (Subtarget->is64Bit()) {
4382 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4383 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4384 MVT::i64, Copy1.getValue(2));
4385 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4386 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004387 SDOperand Ops[] = {
4388 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4389 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004390
4391 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004392 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004393 }
Chris Lattner35a08552007-02-25 07:10:00 +00004394
4395 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4396 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4397 MVT::i32, Copy1.getValue(2));
4398 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4399 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4400 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004401}
4402
4403SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004404 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4405
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004406 if (!Subtarget->is64Bit()) {
4407 // vastart just stores the address of the VarArgsFrameIndex slot into the
4408 // memory location argument.
4409 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004410 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4411 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004412 }
4413
4414 // __va_list_tag:
4415 // gp_offset (0 - 6 * 8)
4416 // fp_offset (48 - 48 + 8 * 16)
4417 // overflow_arg_area (point to parameters coming in memory).
4418 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004419 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004420 SDOperand FIN = Op.getOperand(1);
4421 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004422 SDOperand Store = DAG.getStore(Op.getOperand(0),
4423 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004424 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004425 MemOps.push_back(Store);
4426
4427 // Store fp_offset
4428 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4429 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004430 Store = DAG.getStore(Op.getOperand(0),
4431 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004432 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004433 MemOps.push_back(Store);
4434
4435 // Store ptr to overflow_arg_area
4436 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4437 DAG.getConstant(4, getPointerTy()));
4438 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004439 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4440 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004441 MemOps.push_back(Store);
4442
4443 // Store ptr to reg_save_area.
4444 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4445 DAG.getConstant(8, getPointerTy()));
4446 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004447 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4448 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004449 MemOps.push_back(Store);
4450 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004451}
4452
4453SDOperand
4454X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4455 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4456 switch (IntNo) {
4457 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004458 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004459 case Intrinsic::x86_sse_comieq_ss:
4460 case Intrinsic::x86_sse_comilt_ss:
4461 case Intrinsic::x86_sse_comile_ss:
4462 case Intrinsic::x86_sse_comigt_ss:
4463 case Intrinsic::x86_sse_comige_ss:
4464 case Intrinsic::x86_sse_comineq_ss:
4465 case Intrinsic::x86_sse_ucomieq_ss:
4466 case Intrinsic::x86_sse_ucomilt_ss:
4467 case Intrinsic::x86_sse_ucomile_ss:
4468 case Intrinsic::x86_sse_ucomigt_ss:
4469 case Intrinsic::x86_sse_ucomige_ss:
4470 case Intrinsic::x86_sse_ucomineq_ss:
4471 case Intrinsic::x86_sse2_comieq_sd:
4472 case Intrinsic::x86_sse2_comilt_sd:
4473 case Intrinsic::x86_sse2_comile_sd:
4474 case Intrinsic::x86_sse2_comigt_sd:
4475 case Intrinsic::x86_sse2_comige_sd:
4476 case Intrinsic::x86_sse2_comineq_sd:
4477 case Intrinsic::x86_sse2_ucomieq_sd:
4478 case Intrinsic::x86_sse2_ucomilt_sd:
4479 case Intrinsic::x86_sse2_ucomile_sd:
4480 case Intrinsic::x86_sse2_ucomigt_sd:
4481 case Intrinsic::x86_sse2_ucomige_sd:
4482 case Intrinsic::x86_sse2_ucomineq_sd: {
4483 unsigned Opc = 0;
4484 ISD::CondCode CC = ISD::SETCC_INVALID;
4485 switch (IntNo) {
4486 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004487 case Intrinsic::x86_sse_comieq_ss:
4488 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004489 Opc = X86ISD::COMI;
4490 CC = ISD::SETEQ;
4491 break;
Evan Cheng78038292006-04-05 23:38:46 +00004492 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004493 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004494 Opc = X86ISD::COMI;
4495 CC = ISD::SETLT;
4496 break;
4497 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004498 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004499 Opc = X86ISD::COMI;
4500 CC = ISD::SETLE;
4501 break;
4502 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004503 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004504 Opc = X86ISD::COMI;
4505 CC = ISD::SETGT;
4506 break;
4507 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004508 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004509 Opc = X86ISD::COMI;
4510 CC = ISD::SETGE;
4511 break;
4512 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004513 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004514 Opc = X86ISD::COMI;
4515 CC = ISD::SETNE;
4516 break;
4517 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004518 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004519 Opc = X86ISD::UCOMI;
4520 CC = ISD::SETEQ;
4521 break;
4522 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004523 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004524 Opc = X86ISD::UCOMI;
4525 CC = ISD::SETLT;
4526 break;
4527 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004528 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004529 Opc = X86ISD::UCOMI;
4530 CC = ISD::SETLE;
4531 break;
4532 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004533 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004534 Opc = X86ISD::UCOMI;
4535 CC = ISD::SETGT;
4536 break;
4537 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004538 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004539 Opc = X86ISD::UCOMI;
4540 CC = ISD::SETGE;
4541 break;
4542 case Intrinsic::x86_sse_ucomineq_ss:
4543 case Intrinsic::x86_sse2_ucomineq_sd:
4544 Opc = X86ISD::UCOMI;
4545 CC = ISD::SETNE;
4546 break;
Evan Cheng78038292006-04-05 23:38:46 +00004547 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004548
Evan Chenga9467aa2006-04-25 20:13:52 +00004549 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004550 SDOperand LHS = Op.getOperand(1);
4551 SDOperand RHS = Op.getOperand(2);
4552 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004553
4554 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004555 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004556 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4557 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4558 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4559 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004560 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004561 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004562 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004563}
Evan Cheng6af02632005-12-20 06:22:03 +00004564
Nate Begemaneda59972007-01-29 22:58:52 +00004565SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4566 // Depths > 0 not supported yet!
4567 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4568 return SDOperand();
4569
4570 // Just load the return address
4571 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4572 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4573}
4574
4575SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4576 // Depths > 0 not supported yet!
4577 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4578 return SDOperand();
4579
4580 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4581 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4582 DAG.getConstant(4, getPointerTy()));
4583}
4584
Evan Chenga9467aa2006-04-25 20:13:52 +00004585/// LowerOperation - Provide custom lowering hooks for some operations.
4586///
4587SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4588 switch (Op.getOpcode()) {
4589 default: assert(0 && "Should not custom lower this!");
4590 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4591 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4592 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4593 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4594 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4595 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4596 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4597 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4598 case ISD::SHL_PARTS:
4599 case ISD::SRA_PARTS:
4600 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4601 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4602 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4603 case ISD::FABS: return LowerFABS(Op, DAG);
4604 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004605 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004606 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004607 case ISD::SELECT: return LowerSELECT(Op, DAG);
4608 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4609 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004610 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004611 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004612 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004613 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4614 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4615 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4616 case ISD::VASTART: return LowerVASTART(Op, DAG);
4617 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004618 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4619 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004620 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004621 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004622}
4623
Evan Cheng6af02632005-12-20 06:22:03 +00004624const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4625 switch (Opcode) {
4626 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004627 case X86ISD::SHLD: return "X86ISD::SHLD";
4628 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004629 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004630 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004631 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004632 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004633 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004634 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004635 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4636 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4637 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004638 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004639 case X86ISD::FST: return "X86ISD::FST";
4640 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004641 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004642 case X86ISD::CALL: return "X86ISD::CALL";
4643 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4644 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4645 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004646 case X86ISD::COMI: return "X86ISD::COMI";
4647 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004648 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004649 case X86ISD::CMOV: return "X86ISD::CMOV";
4650 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004651 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004652 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4653 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004654 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004655 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004656 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004657 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004658 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004659 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004660 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004661 case X86ISD::FMAX: return "X86ISD::FMAX";
4662 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004663 }
4664}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004665
Evan Cheng02612422006-07-05 22:17:51 +00004666/// isLegalAddressImmediate - Return true if the integer value or
4667/// GlobalValue can be used as the offset of the target addressing mode.
4668bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4669 // X86 allows a sign-extended 32-bit immediate field.
4670 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4671}
4672
4673bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004674 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4675 // field unless we are in small code model.
4676 if (Subtarget->is64Bit() &&
4677 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004678 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004679
4680 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004681}
4682
4683/// isShuffleMaskLegal - Targets can use this to indicate that they only
4684/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4685/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4686/// are assumed to be legal.
4687bool
4688X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4689 // Only do shuffles on 128-bit vector types for now.
4690 if (MVT::getSizeInBits(VT) == 64) return false;
4691 return (Mask.Val->getNumOperands() <= 4 ||
4692 isSplatMask(Mask.Val) ||
4693 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4694 X86::isUNPCKLMask(Mask.Val) ||
4695 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4696 X86::isUNPCKHMask(Mask.Val));
4697}
4698
4699bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4700 MVT::ValueType EVT,
4701 SelectionDAG &DAG) const {
4702 unsigned NumElts = BVOps.size();
4703 // Only do shuffles on 128-bit vector types for now.
4704 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4705 if (NumElts == 2) return true;
4706 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004707 return (isMOVLMask(&BVOps[0], 4) ||
4708 isCommutedMOVL(&BVOps[0], 4, true) ||
4709 isSHUFPMask(&BVOps[0], 4) ||
4710 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004711 }
4712 return false;
4713}
4714
4715//===----------------------------------------------------------------------===//
4716// X86 Scheduler Hooks
4717//===----------------------------------------------------------------------===//
4718
4719MachineBasicBlock *
4720X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4721 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004722 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004723 switch (MI->getOpcode()) {
4724 default: assert(false && "Unexpected instr type to insert");
4725 case X86::CMOV_FR32:
4726 case X86::CMOV_FR64:
4727 case X86::CMOV_V4F32:
4728 case X86::CMOV_V2F64:
4729 case X86::CMOV_V2I64: {
4730 // To "insert" a SELECT_CC instruction, we actually have to insert the
4731 // diamond control-flow pattern. The incoming instruction knows the
4732 // destination vreg to set, the condition code register to branch on, the
4733 // true/false values to select between, and a branch opcode to use.
4734 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4735 ilist<MachineBasicBlock>::iterator It = BB;
4736 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004737
Evan Cheng02612422006-07-05 22:17:51 +00004738 // thisMBB:
4739 // ...
4740 // TrueVal = ...
4741 // cmpTY ccX, r1, r2
4742 // bCC copy1MBB
4743 // fallthrough --> copy0MBB
4744 MachineBasicBlock *thisMBB = BB;
4745 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4746 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004747 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004748 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004749 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004750 MachineFunction *F = BB->getParent();
4751 F->getBasicBlockList().insert(It, copy0MBB);
4752 F->getBasicBlockList().insert(It, sinkMBB);
4753 // Update machine-CFG edges by first adding all successors of the current
4754 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004755 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004756 e = BB->succ_end(); i != e; ++i)
4757 sinkMBB->addSuccessor(*i);
4758 // Next, remove all successors of the current block, and add the true
4759 // and fallthrough blocks as its successors.
4760 while(!BB->succ_empty())
4761 BB->removeSuccessor(BB->succ_begin());
4762 BB->addSuccessor(copy0MBB);
4763 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004764
Evan Cheng02612422006-07-05 22:17:51 +00004765 // copy0MBB:
4766 // %FalseValue = ...
4767 // # fallthrough to sinkMBB
4768 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004769
Evan Cheng02612422006-07-05 22:17:51 +00004770 // Update machine-CFG edges
4771 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004772
Evan Cheng02612422006-07-05 22:17:51 +00004773 // sinkMBB:
4774 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4775 // ...
4776 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004777 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004778 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4779 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4780
4781 delete MI; // The pseudo instruction is gone now.
4782 return BB;
4783 }
4784
4785 case X86::FP_TO_INT16_IN_MEM:
4786 case X86::FP_TO_INT32_IN_MEM:
4787 case X86::FP_TO_INT64_IN_MEM: {
4788 // Change the floating point control register to use "round towards zero"
4789 // mode when truncating to an integer value.
4790 MachineFunction *F = BB->getParent();
4791 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004792 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004793
4794 // Load the old value of the high byte of the control word...
4795 unsigned OldCW =
4796 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004797 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004798
4799 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004800 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4801 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004802
4803 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004804 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004805
4806 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004807 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4808 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004809
4810 // Get the X86 opcode to use.
4811 unsigned Opc;
4812 switch (MI->getOpcode()) {
4813 default: assert(0 && "illegal opcode!");
4814 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4815 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4816 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4817 }
4818
4819 X86AddressMode AM;
4820 MachineOperand &Op = MI->getOperand(0);
4821 if (Op.isRegister()) {
4822 AM.BaseType = X86AddressMode::RegBase;
4823 AM.Base.Reg = Op.getReg();
4824 } else {
4825 AM.BaseType = X86AddressMode::FrameIndexBase;
4826 AM.Base.FrameIndex = Op.getFrameIndex();
4827 }
4828 Op = MI->getOperand(1);
4829 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004830 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004831 Op = MI->getOperand(2);
4832 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004833 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004834 Op = MI->getOperand(3);
4835 if (Op.isGlobalAddress()) {
4836 AM.GV = Op.getGlobal();
4837 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004838 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004839 }
Evan Cheng20350c42006-11-27 23:37:22 +00004840 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4841 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004842
4843 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004844 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004845
4846 delete MI; // The pseudo instruction is gone now.
4847 return BB;
4848 }
4849 }
4850}
4851
4852//===----------------------------------------------------------------------===//
4853// X86 Optimization Hooks
4854//===----------------------------------------------------------------------===//
4855
Nate Begeman8a77efe2006-02-16 21:11:51 +00004856void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4857 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004858 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004859 uint64_t &KnownOne,
4860 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004861 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004862 assert((Opc >= ISD::BUILTIN_OP_END ||
4863 Opc == ISD::INTRINSIC_WO_CHAIN ||
4864 Opc == ISD::INTRINSIC_W_CHAIN ||
4865 Opc == ISD::INTRINSIC_VOID) &&
4866 "Should use MaskedValueIsZero if you don't know whether Op"
4867 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004868
Evan Cheng6d196db2006-04-05 06:11:20 +00004869 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004870 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004871 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004872 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004873 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4874 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004875 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004876}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004877
Evan Cheng5987cfb2006-07-07 08:33:52 +00004878/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4879/// element of the result of the vector shuffle.
4880static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4881 MVT::ValueType VT = N->getValueType(0);
4882 SDOperand PermMask = N->getOperand(2);
4883 unsigned NumElems = PermMask.getNumOperands();
4884 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4885 i %= NumElems;
4886 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4887 return (i == 0)
4888 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4889 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4890 SDOperand Idx = PermMask.getOperand(i);
4891 if (Idx.getOpcode() == ISD::UNDEF)
4892 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4893 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4894 }
4895 return SDOperand();
4896}
4897
4898/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4899/// node is a GlobalAddress + an offset.
4900static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004901 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004902 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004903 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4904 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4905 return true;
4906 }
Evan Chengae1cd752006-11-30 21:55:46 +00004907 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004908 SDOperand N1 = N->getOperand(0);
4909 SDOperand N2 = N->getOperand(1);
4910 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4911 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4912 if (V) {
4913 Offset += V->getSignExtended();
4914 return true;
4915 }
4916 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4917 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4918 if (V) {
4919 Offset += V->getSignExtended();
4920 return true;
4921 }
4922 }
4923 }
4924 return false;
4925}
4926
4927/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4928/// + Dist * Size.
4929static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4930 MachineFrameInfo *MFI) {
4931 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4932 return false;
4933
4934 SDOperand Loc = N->getOperand(1);
4935 SDOperand BaseLoc = Base->getOperand(1);
4936 if (Loc.getOpcode() == ISD::FrameIndex) {
4937 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4938 return false;
4939 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4940 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4941 int FS = MFI->getObjectSize(FI);
4942 int BFS = MFI->getObjectSize(BFI);
4943 if (FS != BFS || FS != Size) return false;
4944 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4945 } else {
4946 GlobalValue *GV1 = NULL;
4947 GlobalValue *GV2 = NULL;
4948 int64_t Offset1 = 0;
4949 int64_t Offset2 = 0;
4950 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4951 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4952 if (isGA1 && isGA2 && GV1 == GV2)
4953 return Offset1 == (Offset2 + Dist*Size);
4954 }
4955
4956 return false;
4957}
4958
Evan Cheng79cf9a52006-07-10 21:37:44 +00004959static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4960 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004961 GlobalValue *GV;
4962 int64_t Offset;
4963 if (isGAPlusOffset(Base, GV, Offset))
4964 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4965 else {
4966 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4967 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004968 if (BFI < 0)
4969 // Fixed objects do not specify alignment, however the offsets are known.
4970 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4971 (MFI->getObjectOffset(BFI) % 16) == 0);
4972 else
4973 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004974 }
4975 return false;
4976}
4977
4978
4979/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4980/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4981/// if the load addresses are consecutive, non-overlapping, and in the right
4982/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004983static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4984 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004985 MachineFunction &MF = DAG.getMachineFunction();
4986 MachineFrameInfo *MFI = MF.getFrameInfo();
4987 MVT::ValueType VT = N->getValueType(0);
4988 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4989 SDOperand PermMask = N->getOperand(2);
4990 int NumElems = (int)PermMask.getNumOperands();
4991 SDNode *Base = NULL;
4992 for (int i = 0; i < NumElems; ++i) {
4993 SDOperand Idx = PermMask.getOperand(i);
4994 if (Idx.getOpcode() == ISD::UNDEF) {
4995 if (!Base) return SDOperand();
4996 } else {
4997 SDOperand Arg =
4998 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004999 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005000 return SDOperand();
5001 if (!Base)
5002 Base = Arg.Val;
5003 else if (!isConsecutiveLoad(Arg.Val, Base,
5004 i, MVT::getSizeInBits(EVT)/8,MFI))
5005 return SDOperand();
5006 }
5007 }
5008
Evan Cheng79cf9a52006-07-10 21:37:44 +00005009 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005010 if (isAlign16) {
5011 LoadSDNode *LD = cast<LoadSDNode>(Base);
5012 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5013 LD->getSrcValueOffset());
5014 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005015 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00005016 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00005017 SmallVector<SDOperand, 3> Ops;
5018 Ops.push_back(Base->getOperand(0));
5019 Ops.push_back(Base->getOperand(1));
5020 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005021 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005022 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005023 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005024}
5025
Chris Lattner9259b1e2006-10-04 06:57:07 +00005026/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5027static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5028 const X86Subtarget *Subtarget) {
5029 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005030
Chris Lattner9259b1e2006-10-04 06:57:07 +00005031 // If we have SSE[12] support, try to form min/max nodes.
5032 if (Subtarget->hasSSE2() &&
5033 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5034 if (Cond.getOpcode() == ISD::SETCC) {
5035 // Get the LHS/RHS of the select.
5036 SDOperand LHS = N->getOperand(1);
5037 SDOperand RHS = N->getOperand(2);
5038 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005039
Evan Cheng49683ba2006-11-10 21:43:37 +00005040 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005041 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005042 switch (CC) {
5043 default: break;
5044 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5045 case ISD::SETULE:
5046 case ISD::SETLE:
5047 if (!UnsafeFPMath) break;
5048 // FALL THROUGH.
5049 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5050 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005051 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005052 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005053
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005054 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5055 case ISD::SETUGT:
5056 case ISD::SETGT:
5057 if (!UnsafeFPMath) break;
5058 // FALL THROUGH.
5059 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5060 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005061 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005062 break;
5063 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005064 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005065 switch (CC) {
5066 default: break;
5067 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5068 case ISD::SETUGT:
5069 case ISD::SETGT:
5070 if (!UnsafeFPMath) break;
5071 // FALL THROUGH.
5072 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5073 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005074 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005075 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005076
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005077 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5078 case ISD::SETULE:
5079 case ISD::SETLE:
5080 if (!UnsafeFPMath) break;
5081 // FALL THROUGH.
5082 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5083 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005084 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005085 break;
5086 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005087 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005088
Evan Cheng49683ba2006-11-10 21:43:37 +00005089 if (Opcode)
5090 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005091 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005092
Chris Lattner9259b1e2006-10-04 06:57:07 +00005093 }
5094
5095 return SDOperand();
5096}
5097
5098
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005099SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005100 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005101 SelectionDAG &DAG = DCI.DAG;
5102 switch (N->getOpcode()) {
5103 default: break;
5104 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005105 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005106 case ISD::SELECT:
5107 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005108 }
5109
5110 return SDOperand();
5111}
5112
Evan Cheng02612422006-07-05 22:17:51 +00005113//===----------------------------------------------------------------------===//
5114// X86 Inline Assembly Support
5115//===----------------------------------------------------------------------===//
5116
Chris Lattner298ef372006-07-11 02:54:03 +00005117/// getConstraintType - Given a constraint letter, return the type of
5118/// constraint it is for this target.
5119X86TargetLowering::ConstraintType
5120X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5121 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005122 case 'A':
5123 case 'r':
5124 case 'R':
5125 case 'l':
5126 case 'q':
5127 case 'Q':
5128 case 'x':
5129 case 'Y':
5130 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005131 default: return TargetLowering::getConstraintType(ConstraintLetter);
5132 }
5133}
5134
Chris Lattner44daa502006-10-31 20:13:11 +00005135/// isOperandValidForConstraint - Return the specified operand (possibly
5136/// modified) if the specified SDOperand is valid for the specified target
5137/// constraint letter, otherwise return null.
5138SDOperand X86TargetLowering::
5139isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5140 switch (Constraint) {
5141 default: break;
5142 case 'i':
5143 // Literal immediates are always ok.
5144 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005145
Chris Lattner44daa502006-10-31 20:13:11 +00005146 // If we are in non-pic codegen mode, we allow the address of a global to
5147 // be used with 'i'.
5148 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5149 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5150 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005151
Chris Lattner44daa502006-10-31 20:13:11 +00005152 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5153 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5154 GA->getOffset());
5155 return Op;
5156 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005157
Chris Lattner44daa502006-10-31 20:13:11 +00005158 // Otherwise, not valid for this mode.
5159 return SDOperand(0, 0);
5160 }
5161 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5162}
5163
5164
Chris Lattnerc642aa52006-01-31 19:43:35 +00005165std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005166getRegClassForInlineAsmConstraint(const std::string &Constraint,
5167 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005168 if (Constraint.size() == 1) {
5169 // FIXME: not handling fp-stack yet!
5170 // FIXME: not handling MMX registers yet ('y' constraint).
5171 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005172 default: break; // Unknown constraint letter
5173 case 'A': // EAX/EDX
5174 if (VT == MVT::i32 || VT == MVT::i64)
5175 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5176 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005177 case 'r': // GENERAL_REGS
5178 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005179 if (VT == MVT::i64 && Subtarget->is64Bit())
5180 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5181 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5182 X86::R8, X86::R9, X86::R10, X86::R11,
5183 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005184 if (VT == MVT::i32)
5185 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5186 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5187 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005188 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005189 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5190 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005191 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005192 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005193 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005194 if (VT == MVT::i32)
5195 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5196 X86::ESI, X86::EDI, X86::EBP, 0);
5197 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005198 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005199 X86::SI, X86::DI, X86::BP, 0);
5200 else if (VT == MVT::i8)
5201 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5202 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005203 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5204 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005205 if (VT == MVT::i32)
5206 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5207 else if (VT == MVT::i16)
5208 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5209 else if (VT == MVT::i8)
5210 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5211 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005212 case 'x': // SSE_REGS if SSE1 allowed
5213 if (Subtarget->hasSSE1())
5214 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5215 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5216 0);
5217 return std::vector<unsigned>();
5218 case 'Y': // SSE_REGS if SSE2 allowed
5219 if (Subtarget->hasSSE2())
5220 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5221 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5222 0);
5223 return std::vector<unsigned>();
5224 }
5225 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005226
Chris Lattner7ad77df2006-02-22 00:56:39 +00005227 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005228}
Chris Lattner524129d2006-07-31 23:26:50 +00005229
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005230std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005231X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5232 MVT::ValueType VT) const {
5233 // Use the default implementation in TargetLowering to convert the register
5234 // constraint into a member of a register class.
5235 std::pair<unsigned, const TargetRegisterClass*> Res;
5236 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005237
5238 // Not found as a standard register?
5239 if (Res.second == 0) {
5240 // GCC calls "st(0)" just plain "st".
5241 if (StringsEqualNoCase("{st}", Constraint)) {
5242 Res.first = X86::ST0;
5243 Res.second = X86::RSTRegisterClass;
5244 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005245
Chris Lattnerf6a69662006-10-31 19:42:44 +00005246 return Res;
5247 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005248
Chris Lattner524129d2006-07-31 23:26:50 +00005249 // Otherwise, check to see if this is a register class of the wrong value
5250 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5251 // turn into {ax},{dx}.
5252 if (Res.second->hasType(VT))
5253 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005254
Chris Lattner524129d2006-07-31 23:26:50 +00005255 // All of the single-register GCC register classes map their values onto
5256 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5257 // really want an 8-bit or 32-bit register, map to the appropriate register
5258 // class and return the appropriate register.
5259 if (Res.second != X86::GR16RegisterClass)
5260 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005261
Chris Lattner524129d2006-07-31 23:26:50 +00005262 if (VT == MVT::i8) {
5263 unsigned DestReg = 0;
5264 switch (Res.first) {
5265 default: break;
5266 case X86::AX: DestReg = X86::AL; break;
5267 case X86::DX: DestReg = X86::DL; break;
5268 case X86::CX: DestReg = X86::CL; break;
5269 case X86::BX: DestReg = X86::BL; break;
5270 }
5271 if (DestReg) {
5272 Res.first = DestReg;
5273 Res.second = Res.second = X86::GR8RegisterClass;
5274 }
5275 } else if (VT == MVT::i32) {
5276 unsigned DestReg = 0;
5277 switch (Res.first) {
5278 default: break;
5279 case X86::AX: DestReg = X86::EAX; break;
5280 case X86::DX: DestReg = X86::EDX; break;
5281 case X86::CX: DestReg = X86::ECX; break;
5282 case X86::BX: DestReg = X86::EBX; break;
5283 case X86::SI: DestReg = X86::ESI; break;
5284 case X86::DI: DestReg = X86::EDI; break;
5285 case X86::BP: DestReg = X86::EBP; break;
5286 case X86::SP: DestReg = X86::ESP; break;
5287 }
5288 if (DestReg) {
5289 Res.first = DestReg;
5290 Res.second = Res.second = X86::GR32RegisterClass;
5291 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005292 } else if (VT == MVT::i64) {
5293 unsigned DestReg = 0;
5294 switch (Res.first) {
5295 default: break;
5296 case X86::AX: DestReg = X86::RAX; break;
5297 case X86::DX: DestReg = X86::RDX; break;
5298 case X86::CX: DestReg = X86::RCX; break;
5299 case X86::BX: DestReg = X86::RBX; break;
5300 case X86::SI: DestReg = X86::RSI; break;
5301 case X86::DI: DestReg = X86::RDI; break;
5302 case X86::BP: DestReg = X86::RBP; break;
5303 case X86::SP: DestReg = X86::RSP; break;
5304 }
5305 if (DestReg) {
5306 Res.first = DestReg;
5307 Res.second = Res.second = X86::GR64RegisterClass;
5308 }
Chris Lattner524129d2006-07-31 23:26:50 +00005309 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005310
Chris Lattner524129d2006-07-31 23:26:50 +00005311 return Res;
5312}