blob: 98b211ddd9e79a4028210cc0c5a62a3df813c5f5 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Chris Lattner9a249b02008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000104
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Cheng10043e22007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000110
David Goodwindbf11ba2009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000113
Evan Cheng10043e22007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000119
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000128
Evan Cheng6e809de2010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000135
Evan Cheng6c0fb922010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000140
Jim Grosbach11013ed2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach0190a642010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilsonfa27a862010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach0190a642010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000181
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Cheng10043e22007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000203}]>;
204
Evan Cheng10043e22007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000219
Evan Cheng5be3e092007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000239
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng2d37f192008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000248
Jim Grosbach0a334d02010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Cheng10043e22007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000297}
Evan Cheng10043e22007-01-19 07:51:42 +0000298
Jason W Kimd2e2f562011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kimd2e2f562011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000309// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000314}
315
Jason W Kimd2e2f562011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Cheng10043e22007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling9898ac92010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling9898ac92010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Cheng10043e22007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Cheng10043e22007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbachdc35e062010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Andersonfadb9512010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000375}
376
Jim Grosbach1e7db682010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner63274cb2010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000382}
383
Bob Wilson481d7a92010-08-16 18:27:34 +0000384// shift_imm: An integer that encodes a shift amount and the type of shift
385// (currently either asr or lsl) using the same encoding used for the
386// immediates in so_reg operands.
387def shift_imm : Operand<i32> {
388 let PrintMethod = "printShiftImmOperand";
389}
390
Evan Cheng10043e22007-01-19 07:51:42 +0000391// shifter_operand operands: so_reg and so_imm.
392def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000393 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000394 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000395 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000396 let PrintMethod = "printSORegOperand";
397 let MIOperandInfo = (ops GPR, GPR, i32imm);
398}
Evan Cheng59bbc542010-10-27 23:41:30 +0000399def shift_so_reg : Operand<i32>, // reg reg imm
400 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
401 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000402 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000403 let PrintMethod = "printSORegOperand";
404 let MIOperandInfo = (ops GPR, GPR, i32imm);
405}
Evan Cheng10043e22007-01-19 07:51:42 +0000406
407// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000408// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesene2cbaf62010-08-17 20:39:04 +0000409def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000410 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000411 let PrintMethod = "printSOImmOperand";
412}
413
Evan Cheng9e7b8382007-03-20 08:11:30 +0000414// Break so_imm's up into two pieces. This handles immediates with up to 16
415// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
416// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000417def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000418 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000419}]>;
420
421/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
422///
423def arm_i32imm : PatLeaf<(imm), [{
424 if (Subtarget->hasV6T2Ops())
425 return true;
426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
427}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000428
Sandeep Patel423e42b2009-10-13 18:59:48 +0000429/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
430def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
431 return (int32_t)N->getZExtValue() < 32;
432}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000433
Jim Grosbach68a335e2010-10-15 17:15:16 +0000434/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
435def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
436 return (int32_t)N->getZExtValue() < 32;
437}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000438 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000439}
440
Evan Cheng965b3c72011-01-13 07:58:56 +0000441// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000442// The imm is split into imm{15-12}, imm{11-0}
443//
Evan Cheng965b3c72011-01-13 07:58:56 +0000444def i32imm_hilo16 : Operand<i32> {
445 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim5a97bd82010-11-18 23:37:15 +0000446}
447
Evan Cheng34345752010-12-11 04:11:38 +0000448/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
449/// e.g., 0xf000ffff
450def bf_inv_mask_imm : Operand<i32>,
451 PatLeaf<(imm), [{
452 return ARM::isBitFieldInvertedMask(N->getZExtValue());
453}] > {
454 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
455 let PrintMethod = "printBitfieldInvMaskImmOperand";
456}
457
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000458/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
459def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
460 return isInt<5>(N->getSExtValue());
461}]>;
462
463/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
464def width_imm : Operand<i32>, PatLeaf<(imm), [{
465 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
466}] > {
467 let EncoderMethod = "getMsbOpValue";
468}
469
Evan Cheng10043e22007-01-19 07:51:42 +0000470// Define ARM specific addressing modes.
471
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000472
473// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000474//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000475def addrmode_imm12 : Operand<i32>,
476 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000477 // 12-bit immediate operand. Note that instructions using this encode
478 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
479 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000480
Chris Lattner63274cb2010-11-15 05:19:05 +0000481 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000482 let PrintMethod = "printAddrModeImm12Operand";
483 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000484}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000485// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000486//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000487def ldst_so_reg : Operand<i32>,
488 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000489 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000490 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000491 let PrintMethod = "printAddrMode2Operand";
492 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
493}
494
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000495// addrmode2 := reg +/- imm12
496// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000497//
498def addrmode2 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000500 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode2Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
507 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000508 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode2OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
513// addrmode3 := reg +/- reg
514// addrmode3 := reg +/- imm8
515//
516def addrmode3 : Operand<i32>,
517 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000518 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000519 let PrintMethod = "printAddrMode3Operand";
520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
525 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000526 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode3OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000531// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000532//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000533def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000534 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000535 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000536}
537
Bill Wendling424601a2010-11-08 00:39:58 +0000538def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000539 let Name = "MemMode5";
540 let SuperClasses = [];
541}
542
Evan Cheng10043e22007-01-19 07:51:42 +0000543// addrmode5 := reg +/- imm8*4
544//
545def addrmode5 : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
547 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000548 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000549 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000550 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000551}
552
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000553// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000554//
555def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000556 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000557 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000558 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000559 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000560}
561
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000562def am6offset : Operand<i32>,
563 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
564 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000565 let PrintMethod = "printAddrMode6OffsetOperand";
566 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000568}
569
Bob Wilson318ce7c2010-11-30 00:00:42 +0000570// Special version of addrmode6 to handle alignment encoding for VLD-dup
571// instructions, specifically VLD4-dup.
572def addrmode6dup : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
574 let PrintMethod = "printAddrMode6Operand";
575 let MIOperandInfo = (ops GPR:$addr, i32imm);
576 let EncoderMethod = "getAddrMode6DupAddressOpValue";
577}
578
Evan Cheng10043e22007-01-19 07:51:42 +0000579// addrmodepc := pc + reg
580//
581def addrmodepc : Operand<i32>,
582 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
583 let PrintMethod = "printAddrModePCOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
Bob Wilsonceffeb62009-08-21 21:58:55 +0000587def nohash_imm : Operand<i32> {
588 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000589}
590
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000591def CoprocNumAsmOperand : AsmOperandClass {
592 let Name = "CoprocNum";
593 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000594 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000595}
596
597def CoprocRegAsmOperand : AsmOperandClass {
598 let Name = "CoprocReg";
599 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000600 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000601}
602
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000603def p_imm : Operand<i32> {
604 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000605 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000606}
607
608def c_imm : Operand<i32> {
609 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000610 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000611}
612
Evan Cheng10043e22007-01-19 07:51:42 +0000613//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000614
Evan Cheng2d37f192008-08-28 23:39:26 +0000615include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000616
617//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000618// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000619//
620
Evan Cheng9f717af2008-08-29 07:36:24 +0000621/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000622/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000623multiclass AsI1_bin_irs<bits<4> opcod, string opc,
624 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
625 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000626 // The register-immediate version is re-materializable. This is useful
627 // in particular for taking the address of a local.
628 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000629 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
630 iii, opc, "\t$Rd, $Rn, $imm",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
632 bits<4> Rd;
633 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000634 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000635 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000636 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000637 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000638 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000639 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000640 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000641 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
642 iir, opc, "\t$Rd, $Rn, $Rm",
643 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000648 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000649 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000650 let Inst{15-12} = Rd;
651 let Inst{11-4} = 0b00000000;
652 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000653 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000654 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
655 iis, opc, "\t$Rd, $Rn, $shift",
656 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000657 bits<4> Rd;
658 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000659 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000660 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000661 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000662 let Inst{15-12} = Rd;
663 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000664 }
Evan Cheng10043e22007-01-19 07:51:42 +0000665}
666
Evan Chengc7ea8df2009-06-25 20:59:23 +0000667/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000668/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000669let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000670multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
671 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
672 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000673 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
674 iii, opc, "\t$Rd, $Rn, $imm",
675 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
676 bits<4> Rd;
677 bits<4> Rn;
678 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000679 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000680 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000681 let Inst{19-16} = Rn;
682 let Inst{15-12} = Rd;
683 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000684 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000685 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
686 iir, opc, "\t$Rd, $Rn, $Rm",
687 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
688 bits<4> Rd;
689 bits<4> Rn;
690 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000691 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000692 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = Rd;
696 let Inst{11-4} = 0b00000000;
697 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000698 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000699 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
700 iis, opc, "\t$Rd, $Rn, $shift",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
702 bits<4> Rd;
703 bits<4> Rn;
704 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000705 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000706 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000707 let Inst{19-16} = Rn;
708 let Inst{15-12} = Rd;
709 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000710 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000711}
Evan Chengaa3b8012007-07-05 07:13:32 +0000712}
713
714/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000715/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000716/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000717let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000718multiclass AI1_cmp_irs<bits<4> opcod, string opc,
719 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
720 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000721 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
722 opc, "\t$Rn, $imm",
723 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000724 bits<4> Rn;
725 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000726 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000727 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000728 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000729 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000730 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000731 }
732 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
733 opc, "\t$Rn, $Rm",
734 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000735 bits<4> Rn;
736 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000737 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000738 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000739 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000740 let Inst{19-16} = Rn;
741 let Inst{15-12} = 0b0000;
742 let Inst{11-4} = 0b00000000;
743 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000744 }
745 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
746 opc, "\t$Rn, $shift",
747 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000748 bits<4> Rn;
749 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000750 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000751 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000752 let Inst{19-16} = Rn;
753 let Inst{15-12} = 0b0000;
754 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000755 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000756}
Evan Cheng10043e22007-01-19 07:51:42 +0000757}
758
Evan Cheng62d626c2010-09-25 00:49:35 +0000759/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000760/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000761/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000762multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000763 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
764 IIC_iEXTr, opc, "\t$Rd, $Rm",
765 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000766 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000767 bits<4> Rd;
768 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000769 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000770 let Inst{15-12} = Rd;
771 let Inst{11-10} = 0b00;
772 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000773 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000774 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
775 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000777 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000778 bits<4> Rd;
779 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000780 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000781 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000782 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000784 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000785 }
Evan Cheng10043e22007-01-19 07:51:42 +0000786}
787
Evan Cheng62d626c2010-09-25 00:49:35 +0000788multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000789 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
790 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000791 [/* For disassembly only; pattern left blank */]>,
792 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000793 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000794 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000795 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000796 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
797 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000798 [/* For disassembly only; pattern left blank */]>,
799 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000800 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000801 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000802 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000803 }
804}
805
Evan Cheng62d626c2010-09-25 00:49:35 +0000806/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000807/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000808multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000809 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
811 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000812 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000813 bits<4> Rd;
814 bits<4> Rm;
815 bits<4> Rn;
816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000818 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000819 let Inst{9-4} = 0b000111;
820 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000821 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000822 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
823 rot_imm:$rot),
824 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
825 [(set GPR:$Rd, (opnode GPR:$Rn,
826 (rotr GPR:$Rm, rot_imm:$rot)))]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000828 bits<4> Rd;
829 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000830 bits<4> Rn;
831 bits<2> rot;
832 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000833 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000834 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000835 let Inst{9-4} = 0b000111;
836 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000837 }
Evan Cheng10043e22007-01-19 07:51:42 +0000838}
839
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000840// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000841multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000842 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
843 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000844 [/* For disassembly only; pattern left blank */]>,
845 Requires<[IsARM, HasV6]> {
846 let Inst{11-10} = 0b00;
847 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000848 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
849 rot_imm:$rot),
850 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000851 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000852 Requires<[IsARM, HasV6]> {
853 bits<4> Rn;
854 bits<2> rot;
855 let Inst{19-16} = Rn;
856 let Inst{11-10} = rot;
857 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000858}
859
Evan Cheng97727a62009-06-25 23:34:10 +0000860/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
861let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000862multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
863 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000864 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
865 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000867 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000871 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
874 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000875 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000876 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000883 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000885 let isCommutable = Commutable;
886 let Inst{3-0} = Rm;
887 let Inst{15-12} = Rd;
888 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000889 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000890 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
891 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
892 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000893 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000894 bits<4> Rd;
895 bits<4> Rn;
896 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000898 let Inst{11-0} = shift;
899 let Inst{15-12} = Rd;
900 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000901 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000902}
903// Carry setting variants
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000904let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000905multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
906 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000907 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
908 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000910 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000911 bits<4> Rd;
912 bits<4> Rn;
913 bits<12> imm;
914 let Inst{15-12} = Rd;
915 let Inst{19-16} = Rn;
916 let Inst{11-0} = imm;
Bob Wilsona6aba772009-10-26 22:34:44 +0000917 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000918 let Inst{25} = 1;
Evan Cheng5bf90112009-06-26 00:19:44 +0000919 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000920 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
921 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
922 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000923 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000924 bits<4> Rd;
925 bits<4> Rn;
926 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000927 let Inst{11-4} = 0b00000000;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000928 let isCommutable = Commutable;
929 let Inst{3-0} = Rm;
930 let Inst{15-12} = Rd;
931 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000932 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000934 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000935 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
936 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> shift;
942 let Inst{11-0} = shift;
943 let Inst{15-12} = Rd;
944 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000946 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000947 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000948}
Evan Chengaa3b8012007-07-05 07:13:32 +0000949}
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000950}
Evan Chengaa3b8012007-07-05 07:13:32 +0000951
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000952let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000953multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000954 InstrItinClass iir, PatFrag opnode> {
955 // Note: We use the complex addrmode_imm12 rather than just an input
956 // GPR and a constrained immediate so that we can use this to match
957 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000958 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000959 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
960 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000961 bits<4> Rt;
962 bits<17> addr;
963 let Inst{23} = addr{12}; // U (add = ('U' == 1))
964 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000965 let Inst{15-12} = Rt;
966 let Inst{11-0} = addr{11-0}; // imm12
967 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000968 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000969 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
970 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000971 bits<4> Rt;
972 bits<17> shift;
973 let Inst{23} = shift{12}; // U (add = ('U' == 1))
974 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000975 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000976 let Inst{11-0} = shift{11-0};
977 }
978}
979}
980
Jim Grosbach2f790742010-11-13 00:35:48 +0000981multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000986 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000987 (ins GPR:$Rt, addrmode_imm12:$addr),
988 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
989 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
990 bits<4> Rt;
991 bits<17> addr;
992 let Inst{23} = addr{12}; // U (add = ('U' == 1))
993 let Inst{19-16} = addr{16-13}; // Rn
994 let Inst{15-12} = Rt;
995 let Inst{11-0} = addr{11-0}; // imm12
996 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000997 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000998 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
999 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1000 bits<4> Rt;
1001 bits<17> shift;
1002 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1003 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001004 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001005 let Inst{11-0} = shift{11-0};
1006 }
1007}
Rafael Espindola203922d2006-10-16 17:57:20 +00001008//===----------------------------------------------------------------------===//
1009// Instructions
1010//===----------------------------------------------------------------------===//
1011
Evan Cheng10043e22007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Miscellaneous Instructions.
1014//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001015
Evan Cheng10043e22007-01-19 07:51:42 +00001016/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1017/// the function. The first operand is the ID# for this instruction, the second
1018/// is the index into the MachineConstantPool that this is, the third is the
1019/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001020let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001021def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001022PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001023 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001024
Jim Grosbach45fceea2010-02-22 23:10:38 +00001025// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1026// from removing one half of the matched pairs. That breaks PEI, which assumes
1027// these will always be in pairs, and asserts if it finds otherwise. Better way?
1028let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001029def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001030PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001031 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001032
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001033def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001034PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001035 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001036}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001037
Johnny Chen29a91032010-02-12 22:53:19 +00001038def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001039 [/* For disassembly only; pattern left blank */]>,
1040 Requires<[IsARM, HasV6T2]> {
1041 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001042 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001043 let Inst{7-0} = 0b00000000;
1044}
1045
Johnny Chen29a91032010-02-12 22:53:19 +00001046def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM, HasV6T2]> {
1049 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001050 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001051 let Inst{7-0} = 0b00000001;
1052}
1053
1054def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM, HasV6T2]> {
1057 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001058 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001059 let Inst{7-0} = 0b00000010;
1060}
1061
1062def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1063 [/* For disassembly only; pattern left blank */]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001066 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001067 let Inst{7-0} = 0b00000011;
1068}
1069
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001070def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1071 "\t$dst, $a, $b",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<4> Rm;
1077 let Inst{3-0} = Rm;
1078 let Inst{15-12} = Rd;
1079 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001080 let Inst{27-20} = 0b01101000;
1081 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001082 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001083}
1084
Johnny Chen29a91032010-02-12 22:53:19 +00001085def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000100;
1091}
1092
Johnny Chenf40b8e02010-02-11 18:12:29 +00001093// The i32imm operand $val can be used by a debugger to store more information
1094// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001095def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001096 [/* For disassembly only; pattern left blank */]>,
1097 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001098 bits<16> val;
1099 let Inst{3-0} = val{3-0};
1100 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001101 let Inst{27-20} = 0b00010010;
1102 let Inst{7-4} = 0b0111;
1103}
1104
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001105// Change Processor State is a system instruction -- for disassembly and
1106// parsing only.
1107// FIXME: Since the asm parser has currently no clean way to handle optional
1108// operands, create 3 versions of the same instruction. Once there's a clean
1109// framework to represent optional operands, change this behavior.
1110class CPS<dag iops, string asm_ops>
1111 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1112 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1113 bits<2> imod;
1114 bits<3> iflags;
1115 bits<5> mode;
1116 bit M;
1117
Johnny Chencf20cbe2010-02-12 18:55:33 +00001118 let Inst{31-28} = 0b1111;
1119 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001120 let Inst{19-18} = imod;
1121 let Inst{17} = M; // Enabled if mode is set;
1122 let Inst{16} = 0;
1123 let Inst{8-6} = iflags;
1124 let Inst{5} = 0;
1125 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001126}
1127
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001128let M = 1 in
1129 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1130 "$imod\t$iflags, $mode">;
1131let mode = 0, M = 0 in
1132 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1133
1134let imod = 0, iflags = 0, M = 1 in
1135 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1136
Johnny Chena07c9c72010-02-21 04:42:01 +00001137// Preload signals the memory system of possible future data/instruction access.
1138// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001139multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001140
Evan Cheng8740ee32010-11-03 06:34:55 +00001141 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001142 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001143 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001144 bits<4> Rt;
1145 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001146 let Inst{31-26} = 0b111101;
1147 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001148 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001149 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001150 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001151 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001152 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001153 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001154 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001155 }
1156
Evan Cheng8740ee32010-11-03 06:34:55 +00001157 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001158 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001159 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001160 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001161 let Inst{31-26} = 0b111101;
1162 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001163 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001164 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001165 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001166 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001167 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001168 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001169 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001170 }
1171}
1172
Evan Cheng21acf9f2010-11-04 05:19:35 +00001173defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1174defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1175defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001176
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001177def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1178 "setend\t$end",
1179 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001180 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001181 bits<1> end;
1182 let Inst{31-10} = 0b1111000100000001000000;
1183 let Inst{9} = end;
1184 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001185}
1186
Johnny Chen29a91032010-02-12 22:53:19 +00001187def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001188 [/* For disassembly only; pattern left blank */]>,
1189 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001190 bits<4> opt;
1191 let Inst{27-4} = 0b001100100000111100001111;
1192 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001193}
1194
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001195// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001196let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001197def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001198 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001199 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001200 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001201}
1202
Evan Chengaa03cd32008-11-06 17:48:05 +00001203// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001204let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001205def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1206 Size4Bytes, IIC_iALUr,
1207 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001208
Evan Cheng72501202008-01-07 23:56:57 +00001209let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001210def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001211 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001212 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001213
Jim Grosbachcfb66202010-11-18 01:15:56 +00001214def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001215 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001216 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001217
Jim Grosbachcfb66202010-11-18 01:15:56 +00001218def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001219 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001220 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001221
Jim Grosbachcfb66202010-11-18 01:15:56 +00001222def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001223 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001224 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001225
Jim Grosbachcfb66202010-11-18 01:15:56 +00001226def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001227 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001228 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001229}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001230let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001231def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001233
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001234def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophercc385c02011-01-15 00:25:09 +00001235 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1236 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001237
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001238def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001240}
Evan Chengaa03cd32008-11-06 17:48:05 +00001241} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001242
Evan Cheng6a42ec32009-06-23 05:25:29 +00001243
1244// LEApcrel - Load a pc-relative address into a register without offending the
1245// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001246let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001247// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001248// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1249// know until then which form of the instruction will be used.
1250def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbachdc35e062010-12-01 19:47:31 +00001251 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001252 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001253 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001254 let Inst{27-25} = 0b001;
1255 let Inst{20} = 0;
1256 let Inst{19-16} = 0b1111;
1257 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001258 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001259}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001260def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1261 Size4Bytes, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001262
1263def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1264 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1265 Size4Bytes, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001266
Evan Cheng10043e22007-01-19 07:51:42 +00001267//===----------------------------------------------------------------------===//
1268// Control Flow Instructions.
1269//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001270
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001271let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1272 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001273 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001274 "bx", "\tlr", [(ARMretflag)]>,
1275 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001276 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001277 }
1278
1279 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001280 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001281 "mov", "\tpc, lr", [(ARMretflag)]>,
1282 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001283 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001284 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001285}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001286
Bob Wilsone4b80c92009-10-28 00:37:03 +00001287// Indirect branches
1288let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001289 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001290 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001291 [(brind GPR:$dst)]>,
1292 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001293 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001294 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001295 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001296 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001297
1298 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001299 // FIXME: We would really like to define this as a vanilla ARMPat like:
1300 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1301 // With that, however, we can't set isBranch, isTerminator, etc..
1302 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1303 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1304 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001305}
1306
Evan Cheng9a133f62010-11-29 22:43:27 +00001307// All calls clobber the non-callee saved registers. SP is marked as
1308// a use to prevent stack-pointer assignments that appear immediately
1309// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001310let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001311 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001312 Defs = [R0, R1, R2, R3, R12, LR,
1313 D0, D1, D2, D3, D4, D5, D6, D7,
1314 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001315 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1316 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001317 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001318 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001319 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001320 Requires<[IsARM, IsNotDarwin]> {
1321 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001322 bits<24> func;
1323 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001324 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001325
Jason W Kimd2e2f562011-02-04 19:47:15 +00001326 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001327 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001328 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 bits<24> func;
1331 let Inst{23-0} = func;
1332 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001333
Evan Cheng10043e22007-01-19 07:51:42 +00001334 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001335 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001336 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001337 [(ARMcall GPR:$func)]>,
1338 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001339 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001340 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001341 let Inst{3-0} = func;
1342 }
1343
1344 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1345 IIC_Br, "blx", "\t$func",
1346 [(ARMcall_pred GPR:$func)]>,
1347 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1348 bits<4> func;
1349 let Inst{27-4} = 0b000100101111111111110011;
1350 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001351 }
1352
Evan Chengbd9ba422009-07-14 01:49:27 +00001353 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001354 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001355 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1356 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1357 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001358
1359 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001360 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1361 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1362 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001363}
1364
David Goodwinb369ee42009-08-12 18:31:53 +00001365let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001366 // On Darwin R9 is call-clobbered.
1367 // R7 is marked as a use to prevent frame-pointer assignments from being
1368 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001369 Defs = [R0, R1, R2, R3, R9, R12, LR,
1370 D0, D1, D2, D3, D4, D5, D6, D7,
1371 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001372 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1373 Uses = [R7, SP] in {
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001374 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1375 Size4Bytes, IIC_Br,
1376 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001377
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001378 def BLr9_pred : ARMPseudoInst<(outs),
1379 (ins bltarget:$func, pred:$p, variable_ops),
1380 Size4Bytes, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +00001381 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001382 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001383
1384 // ARMv5T and above
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001385 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1386 Size4Bytes, IIC_Br,
1387 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001388
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001389 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1390 Size4Bytes, IIC_Br,
Bob Wilsonec845682011-03-03 01:41:01 +00001391 [(ARMcall_pred GPR:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001392 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilsonec845682011-03-03 01:41:01 +00001393
Evan Chengbd9ba422009-07-14 01:49:27 +00001394 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001395 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001396 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1397 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1398 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001399
1400 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001401 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1402 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1403 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001404}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001405
Dale Johannesend679ff72010-06-03 21:09:53 +00001406// Tail calls.
1407
Jim Grosbach16db3282010-10-13 22:09:34 +00001408// FIXME: These should probably be xformed into the non-TC versions of the
1409// instructions as part of MC lowering.
Jim Grosbach49408ce2010-11-30 00:09:06 +00001410// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1411// Thumb should have its own version since the instruction is actually
1412// different, even though the mnemonic is the same.
Dale Johannesend679ff72010-06-03 21:09:53 +00001413let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1414 // Darwin versions.
1415 let Defs = [R0, R1, R2, R3, R9, R12,
1416 D0, D1, D2, D3, D4, D5, D6, D7,
1417 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1418 D27, D28, D29, D30, D31, PC],
1419 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001420 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1421 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001422
Jim Grosbach49408ce2010-11-30 00:09:06 +00001423 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1424 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001425
Evan Chenge5fcd332010-06-19 00:11:54 +00001426 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesene2289282010-07-08 01:18:23 +00001427 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001428 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001429
1430 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001431 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001432 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001433
Evan Chenge5fcd332010-06-19 00:11:54 +00001434 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1435 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1436 []>, Requires<[IsDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001437 bits<4> dst;
1438 let Inst{31-4} = 0b1110000100101111111111110001;
1439 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001440 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001441 }
1442
1443 // Non-Darwin versions (the difference is R9).
1444 let Defs = [R0, R1, R2, R3, R12,
1445 D0, D1, D2, D3, D4, D5, D6, D7,
1446 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1447 D27, D28, D29, D30, D31, PC],
1448 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001449 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1450 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001451
Jim Grosbach49408ce2010-11-30 00:09:06 +00001452 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1453 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001454
Evan Chenge5fcd332010-06-19 00:11:54 +00001455 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1456 IIC_Br, "b\t$dst @ TAILCALL",
1457 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001458
Evan Chenge5fcd332010-06-19 00:11:54 +00001459 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1460 IIC_Br, "b.w\t$dst @ TAILCALL",
1461 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001462
Dale Johannesend5c58b72010-06-21 18:21:49 +00001463 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001464 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1465 []>, Requires<[IsNotDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001466 bits<4> dst;
1467 let Inst{31-4} = 0b1110000100101111111111110001;
1468 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001469 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001470 }
1471}
1472
David Goodwinb369ee42009-08-12 18:31:53 +00001473let isBranch = 1, isTerminator = 1 in {
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001474 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng01a42272007-05-16 07:45:54 +00001475 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001476 let isPredicable = 1 in
Jim Grosbachb7c6e8f2011-03-11 23:25:21 +00001477 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1478 // should be sufficient.
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001479 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1480 [(br bb:$target)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001481
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001482 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1483 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001484 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001485 SizeSpecial, IIC_Br,
1486 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001487 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1488 // into i12 and rs suffixed versions.
1489 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001490 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001491 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001492 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001493 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001494 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001495 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001496 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001497 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001498 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001499 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001500 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001501
Evan Chengaa3b8012007-07-05 07:13:32 +00001502 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001503 // a two-value operand where a dag node expects two operands. :(
Jason W Kimd2e2f562011-02-04 19:47:15 +00001504 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001505 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001506 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1507 bits<24> target;
1508 let Inst{23-0} = target;
1509 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001510}
Rafael Espindola75269be2006-07-16 01:02:57 +00001511
Johnny Chen52a6ab32010-02-13 02:51:09 +00001512// Branch and Exchange Jazelle -- for disassembly only
1513def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{23-20} = 0b0010;
1516 //let Inst{19-8} = 0xfff;
1517 let Inst{7-4} = 0b0010;
1518}
1519
Johnny Chen4c444bf2010-02-16 21:59:54 +00001520// Secure Monitor Call is a system instruction -- for disassembly only
1521def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1522 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001523 bits<4> opt;
1524 let Inst{23-4} = 0b01100000000000000111;
1525 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001526}
1527
Johnny Chen46c39d42010-02-16 20:04:27 +00001528// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001529let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001530def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001531 [/* For disassembly only; pattern left blank */]> {
1532 bits<24> svc;
1533 let Inst{23-0} = svc;
1534}
Johnny Chenc7e14702010-02-10 18:02:25 +00001535}
1536
Johnny Chen5454e062010-02-17 21:39:10 +00001537// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001538let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001539def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1540 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001541 [/* For disassembly only; pattern left blank */]> {
1542 let Inst{31-28} = 0b1111;
1543 let Inst{22-20} = 0b110; // W = 1
1544}
1545
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001546def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1547 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001548 [/* For disassembly only; pattern left blank */]> {
1549 let Inst{31-28} = 0b1111;
1550 let Inst{22-20} = 0b100; // W = 0
1551}
1552
Johnny Chen5454e062010-02-17 21:39:10 +00001553// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001554def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1555 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001556 [/* For disassembly only; pattern left blank */]> {
1557 let Inst{31-28} = 0b1111;
1558 let Inst{22-20} = 0b011; // W = 1
1559}
1560
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001561def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1562 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001563 [/* For disassembly only; pattern left blank */]> {
1564 let Inst{31-28} = 0b1111;
1565 let Inst{22-20} = 0b001; // W = 0
1566}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001567} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001568
Evan Cheng10043e22007-01-19 07:51:42 +00001569//===----------------------------------------------------------------------===//
1570// Load / store Instructions.
1571//
Rafael Espindola677ee832006-10-16 17:17:22 +00001572
Evan Cheng10043e22007-01-19 07:51:42 +00001573// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001574
1575
Evan Chengff310732010-10-28 06:47:08 +00001576defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001577 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001578defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001579 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001580defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001581 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001582defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001583 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001584
Evan Chengee2763f2007-03-19 07:20:03 +00001585// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001586let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1587 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001588def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001589 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1590 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001591 bits<4> Rt;
1592 bits<17> addr;
1593 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1594 let Inst{19-16} = 0b1111;
1595 let Inst{15-12} = Rt;
1596 let Inst{11-0} = addr{11-0}; // imm12
1597}
Evan Chengee2763f2007-03-19 07:20:03 +00001598
Evan Cheng10043e22007-01-19 07:51:42 +00001599// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001600def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001601 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1602 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001603
Evan Cheng10043e22007-01-19 07:51:42 +00001604// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001605def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001606 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1607 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001608
Jim Grosbach76aed402010-11-19 18:16:46 +00001609def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001610 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1611 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001612
Chris Lattnercc5dce82010-11-02 23:40:41 +00001613let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1614 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbach76aed402010-11-19 18:16:46 +00001615// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1616// how to represent that such that tblgen is happy and we don't
1617// mark this codegen only?
Evan Cheng10043e22007-01-19 07:51:42 +00001618// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001619def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1620 (ins addrmode3:$addr), LdMiscFrm,
1621 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001622 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001623}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001624
Evan Cheng10043e22007-01-19 07:51:42 +00001625// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001626multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001627 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1628 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001629 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1630 // {17-14} Rn
1631 // {13} 1 == Rm, 0 == imm12
1632 // {12} isAdd
1633 // {11-0} imm12/Rm
1634 bits<18> addr;
1635 let Inst{25} = addr{13};
1636 let Inst{23} = addr{12};
1637 let Inst{19-16} = addr{17-14};
1638 let Inst{11-0} = addr{11-0};
1639 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001640 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1641 (ins GPR:$Rn, am2offset:$offset),
1642 IndexModePost, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001643 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1644 // {13} 1 == Rm, 0 == imm12
1645 // {12} isAdd
1646 // {11-0} imm12/Rm
1647 bits<14> offset;
1648 bits<4> Rn;
1649 let Inst{25} = offset{13};
1650 let Inst{23} = offset{12};
1651 let Inst{19-16} = Rn;
1652 let Inst{11-0} = offset{11-0};
1653 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001654}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001655
Jim Grosbach003c6e72010-11-19 19:41:26 +00001656let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001657defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1658defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001659}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001660
Jim Grosbach003c6e72010-11-19 19:41:26 +00001661multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1662 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1663 (ins addrmode3:$addr), IndexModePre,
1664 LdMiscFrm, itin,
1665 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1666 bits<14> addr;
1667 let Inst{23} = addr{8}; // U bit
1668 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1669 let Inst{19-16} = addr{12-9}; // Rn
1670 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1671 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1672 }
1673 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1674 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1675 LdMiscFrm, itin,
1676 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001677 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001678 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001679 let Inst{23} = offset{8}; // U bit
1680 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001681 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001682 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1683 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001684 }
1685}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001686
Jim Grosbach003c6e72010-11-19 19:41:26 +00001687let mayLoad = 1, neverHasSideEffects = 1 in {
1688defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1689defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1690defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1691let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1692defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1693} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001694
Johnny Chen74c90452010-02-18 03:27:42 +00001695// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001696let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +00001697def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1698 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1699 LdFrm, IIC_iLoad_ru,
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001700 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1701 let Inst{21} = 1; // overwrite
1702}
Jim Grosbach2f790742010-11-13 00:35:48 +00001703def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach003c6e72010-11-19 19:41:26 +00001704 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach2f790742010-11-13 00:35:48 +00001705 LdFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001706 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1707 let Inst{21} = 1; // overwrite
1708}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001709def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1710 (ins GPR:$base, am3offset:$offset), IndexModePost,
1711 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001712 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1713 let Inst{21} = 1; // overwrite
1714}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001715def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1716 (ins GPR:$base, am3offset:$offset), IndexModePost,
1717 LdMiscFrm, IIC_iLoad_bh_ru,
1718 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001719 let Inst{21} = 1; // overwrite
1720}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001721def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1722 (ins GPR:$base, am3offset:$offset), IndexModePost,
1723 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001724 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001725 let Inst{21} = 1; // overwrite
1726}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001727}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001728
Evan Cheng10043e22007-01-19 07:51:42 +00001729// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001730
1731// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001732def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001733 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1734 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001735
Evan Cheng10043e22007-01-19 07:51:42 +00001736// Store doubleword
Chris Lattnercc5dce82010-11-02 23:40:41 +00001737let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1738 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001739def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001740 StMiscFrm, IIC_iStore_d_r,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001741 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001742
1743// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001744def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001745 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001746 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001747 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1748 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001749 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001750
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001751def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001752 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001753 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001754 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1755 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001756 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001757
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001758def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1759 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1760 IndexModePre, StFrm, IIC_iStore_bh_ru,
1761 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1762 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1763 GPR:$Rn, am2offset:$offset))]>;
1764def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1765 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1766 IndexModePost, StFrm, IIC_iStore_bh_ru,
1767 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1768 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1769 GPR:$Rn, am2offset:$offset))]>;
1770
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001771def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1772 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1773 IndexModePre, StMiscFrm, IIC_iStore_ru,
1774 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1775 [(set GPR:$Rn_wb,
1776 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001777
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001778def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1779 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1780 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1781 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1782 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1783 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001784
Johnny Chen688a90e2010-02-18 22:31:18 +00001785// For disassembly only
1786def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1787 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001788 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001789 "strd", "\t$src1, $src2, [$base, $offset]!",
1790 "$base = $base_wb", []>;
1791
1792// For disassembly only
1793def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1794 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001795 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001796 "strd", "\t$src1, $src2, [$base], $offset",
1797 "$base = $base_wb", []>;
1798
Johnny Chen718ed8a2010-03-01 19:22:00 +00001799// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001800
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001801def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1802 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001803 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001804 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001805 [/* For disassembly only; pattern left blank */]> {
1806 let Inst{21} = 1; // overwrite
1807}
1808
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001809def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1810 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001811 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001812 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001813 [/* For disassembly only; pattern left blank */]> {
1814 let Inst{21} = 1; // overwrite
1815}
1816
Johnny Chen718ed8a2010-03-01 19:22:00 +00001817def STRHT: AI3sthpo<(outs GPR:$base_wb),
1818 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001819 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chen718ed8a2010-03-01 19:22:00 +00001820 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{21} = 1; // overwrite
1823}
1824
Evan Cheng10043e22007-01-19 07:51:42 +00001825//===----------------------------------------------------------------------===//
1826// Load / store multiple Instructions.
1827//
1828
Bill Wendlinge69afc62010-11-13 09:09:38 +00001829multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1830 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001831 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001832 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001834 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001835 let Inst{24-23} = 0b01; // Increment After
1836 let Inst{21} = 0; // No writeback
1837 let Inst{20} = L_bit;
1838 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001839 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001840 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001842 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001843 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001844 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001845 let Inst{20} = L_bit;
1846 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001847 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001848 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeNone, f, itin,
1850 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1851 let Inst{24-23} = 0b00; // Decrement After
1852 let Inst{21} = 0; // No writeback
1853 let Inst{20} = L_bit;
1854 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001855 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1857 IndexModeUpd, f, itin_upd,
1858 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1859 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001860 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001861 let Inst{20} = L_bit;
1862 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001863 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001864 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1865 IndexModeNone, f, itin,
1866 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1867 let Inst{24-23} = 0b10; // Decrement Before
1868 let Inst{21} = 0; // No writeback
1869 let Inst{20} = L_bit;
1870 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001871 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001872 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1873 IndexModeUpd, f, itin_upd,
1874 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1875 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001876 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001877 let Inst{20} = L_bit;
1878 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001879 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001880 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1881 IndexModeNone, f, itin,
1882 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1883 let Inst{24-23} = 0b11; // Increment Before
1884 let Inst{21} = 0; // No writeback
1885 let Inst{20} = L_bit;
1886 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001887 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001888 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeUpd, f, itin_upd,
1890 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1891 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001892 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001893 let Inst{20} = L_bit;
1894 }
1895}
1896
Bill Wendling9430eb42010-11-13 11:20:05 +00001897let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001898
1899let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1900defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1901
1902let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1903defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1904
1905} // neverHasSideEffects
1906
Bob Wilson7c2c6262011-01-06 19:24:32 +00001907// Load / Store Multiple Mnemonic Aliases
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001908def : MnemonicAlias<"ldm", "ldmia">;
1909def : MnemonicAlias<"stm", "stmia">;
1910
1911// FIXME: remove when we have a way to marking a MI with these properties.
1912// FIXME: Should pc be an implicit operand like PICADD, etc?
1913let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1914 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach6d371ce2011-03-11 22:51:41 +00001915def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1916 reglist:$regs, variable_ops),
1917 Size4Bytes, IIC_iLoad_mBr, []>,
1918 RegConstraint<"$Rn = $wb">;
Evan Cheng10043e22007-01-19 07:51:42 +00001919
Evan Cheng10043e22007-01-19 07:51:42 +00001920//===----------------------------------------------------------------------===//
1921// Move Instructions.
1922//
1923
Evan Chengd93b5b62009-06-12 20:46:18 +00001924let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001925def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1926 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1927 bits<4> Rd;
1928 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001929
Johnny Chen3467dcb2009-11-07 00:54:36 +00001930 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001931 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001932 let Inst{3-0} = Rm;
1933 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001934}
1935
Dale Johannesen438c35b2010-06-15 22:24:08 +00001936// A version for the smaller set of tail call registers.
1937let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001938def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001939 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1940 bits<4> Rd;
1941 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001942
Dale Johannesen438c35b2010-06-15 22:24:08 +00001943 let Inst{11-4} = 0b00000000;
1944 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001945 let Inst{3-0} = Rm;
1946 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00001947}
1948
Evan Cheng59bbc542010-10-27 23:41:30 +00001949def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001950 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00001951 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1952 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001953 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001954 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001955 let Inst{15-12} = Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001956 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001957 let Inst{25} = 0;
1958}
Evan Cheng5be3e092007-03-19 07:09:02 +00001959
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001960let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00001961def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1962 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001963 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001964 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001965 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001966 let Inst{15-12} = Rd;
1967 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001968 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001969}
1970
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001971let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00001972def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001973 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00001974 "movw", "\t$Rd, $imm",
1975 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00001976 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00001977 bits<4> Rd;
1978 bits<16> imm;
1979 let Inst{15-12} = Rd;
1980 let Inst{11-0} = imm{11-0};
1981 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00001982 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001983 let Inst{25} = 1;
1984}
1985
Evan Cheng2f2435d2011-01-21 18:55:51 +00001986def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1987 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00001988
1989let Constraints = "$src = $Rd" in {
Evan Cheng965b3c72011-01-13 07:58:56 +00001990def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001991 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00001992 "movt", "\t$Rd, $imm",
1993 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001994 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001995 lo16AllZero:$imm))]>, UnaryDP,
1996 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00001997 bits<4> Rd;
1998 bits<16> imm;
1999 let Inst{15-12} = Rd;
2000 let Inst{11-0} = imm{11-0};
2001 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002002 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002003 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002004}
Evan Cheng9d41b312007-07-10 18:08:01 +00002005
Evan Cheng2f2435d2011-01-21 18:55:51 +00002006def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2007 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002008
2009} // Constraints
2010
Evan Cheng786b15f2009-10-21 08:15:52 +00002011def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2012 Requires<[IsARM, HasV6T2]>;
2013
David Goodwin5f582b72009-09-01 18:32:09 +00002014let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002015def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002016 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2017 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002018
2019// These aren't really mov instructions, but we have to define them this way
2020// due to flag operands.
2021
Evan Cheng3e18e502007-09-11 19:55:27 +00002022let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002023def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002024 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2025 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002026def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002027 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2028 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002029}
Evan Cheng10043e22007-01-19 07:51:42 +00002030
Evan Cheng10043e22007-01-19 07:51:42 +00002031//===----------------------------------------------------------------------===//
2032// Extend Instructions.
2033//
2034
2035// Sign extenders
2036
Evan Cheng62d626c2010-09-25 00:49:35 +00002037defm SXTB : AI_ext_rrot<0b01101010,
2038 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2039defm SXTH : AI_ext_rrot<0b01101011,
2040 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002041
Evan Cheng62d626c2010-09-25 00:49:35 +00002042defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002043 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002044defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002045 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002046
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002047// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002048defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002049
2050// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002051defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002052
2053// Zero extenders
2054
2055let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00002056defm UXTB : AI_ext_rrot<0b01101110,
2057 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2058defm UXTH : AI_ext_rrot<0b01101111,
2059 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2060defm UXTB16 : AI_ext_rrot<0b01101100,
2061 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002062
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002063// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2064// The transformation should probably be done as a combiner action
2065// instead so we can include a check for masking back in the upper
2066// eight bits of the source into the lower eight bits of the result.
2067//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2068// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002069def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002070 (UXTB16r_rot GPR:$Src, 8)>;
2071
Evan Cheng62d626c2010-09-25 00:49:35 +00002072defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002073 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002074defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002075 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002076}
2077
Evan Cheng10043e22007-01-19 07:51:42 +00002078// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002079// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002080defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002081
Evan Cheng10043e22007-01-19 07:51:42 +00002082
Jim Grosbach68a335e2010-10-15 17:15:16 +00002083def SBFX : I<(outs GPR:$Rd),
2084 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002085 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002086 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002087 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002088 bits<4> Rd;
2089 bits<4> Rn;
2090 bits<5> lsb;
2091 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002092 let Inst{27-21} = 0b0111101;
2093 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002094 let Inst{20-16} = width;
2095 let Inst{15-12} = Rd;
2096 let Inst{11-7} = lsb;
2097 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002098}
2099
Jim Grosbach68a335e2010-10-15 17:15:16 +00002100def UBFX : I<(outs GPR:$Rd),
2101 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002102 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002103 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002104 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002105 bits<4> Rd;
2106 bits<4> Rn;
2107 bits<5> lsb;
2108 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002109 let Inst{27-21} = 0b0111111;
2110 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002111 let Inst{20-16} = width;
2112 let Inst{15-12} = Rd;
2113 let Inst{11-7} = lsb;
2114 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002115}
2116
Evan Cheng10043e22007-01-19 07:51:42 +00002117//===----------------------------------------------------------------------===//
2118// Arithmetic Instructions.
2119//
2120
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002121defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002122 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002123 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002124defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002125 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002126 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002127
Evan Chengaa3b8012007-07-05 07:13:32 +00002128// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002129defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002130 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002131 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2132defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002133 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002134 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002135
Evan Cheng97727a62009-06-25 23:34:10 +00002136defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002137 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002138defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002139 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002140
2141// ADC and SUBC with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002142defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002143 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002144defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002145 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Cheng10043e22007-01-19 07:51:42 +00002146
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002147def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2148 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2149 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2150 bits<4> Rd;
2151 bits<4> Rn;
2152 bits<12> imm;
2153 let Inst{25} = 1;
2154 let Inst{15-12} = Rd;
2155 let Inst{19-16} = Rn;
2156 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002157}
Evan Cheng9d41b312007-07-10 18:08:01 +00002158
Bob Wilsonadb93e52010-08-05 18:23:43 +00002159// The reg/reg form is only defined for the disassembler; for codegen it is
2160// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002161def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2162 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002163 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002164 bits<4> Rd;
2165 bits<4> Rn;
2166 bits<4> Rm;
2167 let Inst{11-4} = 0b00000000;
2168 let Inst{25} = 0;
2169 let Inst{3-0} = Rm;
2170 let Inst{15-12} = Rd;
2171 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002172}
2173
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002174def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2175 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2176 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2177 bits<4> Rd;
2178 bits<4> Rn;
2179 bits<12> shift;
2180 let Inst{25} = 0;
2181 let Inst{11-0} = shift;
2182 let Inst{15-12} = Rd;
2183 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002184}
Evan Chengaa3b8012007-07-05 07:13:32 +00002185
2186// RSB with 's' bit set.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002187let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002188def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2189 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2190 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2191 bits<4> Rd;
2192 bits<4> Rn;
2193 bits<12> imm;
2194 let Inst{25} = 1;
2195 let Inst{20} = 1;
2196 let Inst{15-12} = Rd;
2197 let Inst{19-16} = Rn;
2198 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002199}
Kevin Enderbyb8b60412011-03-02 23:08:33 +00002200def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2201 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2202 [/* For disassembly only; pattern left blank */]> {
2203 bits<4> Rd;
2204 bits<4> Rn;
2205 bits<4> Rm;
2206 let Inst{11-4} = 0b00000000;
2207 let Inst{25} = 0;
2208 let Inst{20} = 1;
2209 let Inst{3-0} = Rm;
2210 let Inst{15-12} = Rd;
2211 let Inst{19-16} = Rn;
2212}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002213def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2214 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2215 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2216 bits<4> Rd;
2217 bits<4> Rn;
2218 bits<12> shift;
2219 let Inst{25} = 0;
2220 let Inst{20} = 1;
2221 let Inst{11-0} = shift;
2222 let Inst{15-12} = Rd;
2223 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002224}
Evan Cheng3e18e502007-09-11 19:55:27 +00002225}
Evan Chengaa3b8012007-07-05 07:13:32 +00002226
Evan Cheng97727a62009-06-25 23:34:10 +00002227let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002228def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2229 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2230 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002231 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002232 bits<4> Rd;
2233 bits<4> Rn;
2234 bits<12> imm;
2235 let Inst{25} = 1;
2236 let Inst{15-12} = Rd;
2237 let Inst{19-16} = Rn;
2238 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002239}
Bob Wilson72de3072010-08-05 18:59:36 +00002240// The reg/reg form is only defined for the disassembler; for codegen it is
2241// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002242def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2243 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002244 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002245 bits<4> Rd;
2246 bits<4> Rn;
2247 bits<4> Rm;
2248 let Inst{11-4} = 0b00000000;
2249 let Inst{25} = 0;
2250 let Inst{3-0} = Rm;
2251 let Inst{15-12} = Rd;
2252 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002253}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002254def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2255 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2256 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002257 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002258 bits<4> Rd;
2259 bits<4> Rn;
2260 bits<12> shift;
2261 let Inst{25} = 0;
2262 let Inst{11-0} = shift;
2263 let Inst{15-12} = Rd;
2264 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002265}
Evan Cheng97727a62009-06-25 23:34:10 +00002266}
2267
2268// FIXME: Allow these to be predicated.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002269let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002270def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2271 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2272 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002273 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002274 bits<4> Rd;
2275 bits<4> Rn;
2276 bits<12> imm;
2277 let Inst{25} = 1;
2278 let Inst{20} = 1;
2279 let Inst{15-12} = Rd;
2280 let Inst{19-16} = Rn;
2281 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002282}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002283def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2284 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2285 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002286 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002287 bits<4> Rd;
2288 bits<4> Rn;
2289 bits<12> shift;
2290 let Inst{25} = 0;
2291 let Inst{20} = 1;
2292 let Inst{11-0} = shift;
2293 let Inst{15-12} = Rd;
2294 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002295}
Evan Cheng3e18e502007-09-11 19:55:27 +00002296}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002297
Evan Cheng10043e22007-01-19 07:51:42 +00002298// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002299// The assume-no-carry-in form uses the negation of the input since add/sub
2300// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2301// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2302// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002303def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2304 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002305def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2306 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2307// The with-carry-in form matches bitwise not instead of the negation.
2308// Effectively, the inverse interpretation of the carry flag already accounts
2309// for part of the negation.
2310def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2311 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002312
2313// Note: These are implemented in C++ code, because they have to generate
2314// ADD/SUBrs instructions, which use a complex pattern that a xform function
2315// cannot produce.
2316// (mul X, 2^n+1) -> (add (X << n), X)
2317// (mul X, 2^n-1) -> (rsb X, (X << n))
2318
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002319// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002320// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002321class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002322 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2323 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2324 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002325 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002326 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002327 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002328 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002329 let Inst{11-4} = op11_4;
2330 let Inst{19-16} = Rn;
2331 let Inst{15-12} = Rd;
2332 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002333}
2334
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002335// Saturating add/subtract -- for disassembly only
2336
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002337def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002338 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2339 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002340def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002341 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2342 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2343def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2344 "\t$Rd, $Rm, $Rn">;
2345def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2346 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002347
2348def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2349def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2350def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2351def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2352def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2353def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2354def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2355def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2356def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2357def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2358def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2359def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002360
2361// Signed/Unsigned add/subtract -- for disassembly only
2362
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002363def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2364def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2365def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2366def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2367def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2368def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2369def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2370def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2371def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2372def USAX : AAI<0b01100101, 0b11110101, "usax">;
2373def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2374def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002375
2376// Signed/Unsigned halving add/subtract -- for disassembly only
2377
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002378def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2379def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2380def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2381def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2382def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2383def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2384def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2385def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2386def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2387def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2388def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2389def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002390
Johnny Chen38e7bb62010-02-26 22:04:29 +00002391// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002392
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002393def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002394 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002395 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002396 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002397 bits<4> Rd;
2398 bits<4> Rn;
2399 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002400 let Inst{27-20} = 0b01111000;
2401 let Inst{15-12} = 0b1111;
2402 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002403 let Inst{19-16} = Rd;
2404 let Inst{11-8} = Rm;
2405 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002406}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002407def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002408 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002409 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002410 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002411 bits<4> Rd;
2412 bits<4> Rn;
2413 bits<4> Rm;
2414 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002415 let Inst{27-20} = 0b01111000;
2416 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002417 let Inst{19-16} = Rd;
2418 let Inst{15-12} = Ra;
2419 let Inst{11-8} = Rm;
2420 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002421}
2422
2423// Signed/Unsigned saturate -- for disassembly only
2424
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002425def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2426 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002427 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002428 bits<4> Rd;
2429 bits<5> sat_imm;
2430 bits<4> Rn;
2431 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002432 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002433 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002434 let Inst{20-16} = sat_imm;
2435 let Inst{15-12} = Rd;
2436 let Inst{11-7} = sh{7-3};
2437 let Inst{6} = sh{0};
2438 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002439}
2440
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002441def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2442 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002443 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002444 bits<4> Rd;
2445 bits<4> sat_imm;
2446 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002447 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002448 let Inst{11-4} = 0b11110011;
2449 let Inst{15-12} = Rd;
2450 let Inst{19-16} = sat_imm;
2451 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002452}
2453
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002454def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2455 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002456 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002457 bits<4> Rd;
2458 bits<5> sat_imm;
2459 bits<4> Rn;
2460 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002461 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002462 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002463 let Inst{15-12} = Rd;
2464 let Inst{11-7} = sh{7-3};
2465 let Inst{6} = sh{0};
2466 let Inst{20-16} = sat_imm;
2467 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002468}
2469
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002470def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2471 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002472 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002473 bits<4> Rd;
2474 bits<4> sat_imm;
2475 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002476 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002477 let Inst{11-4} = 0b11110011;
2478 let Inst{15-12} = Rd;
2479 let Inst{19-16} = sat_imm;
2480 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002481}
Evan Cheng10043e22007-01-19 07:51:42 +00002482
Bob Wilsonadd513112010-08-11 23:10:46 +00002483def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2484def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002485
Evan Cheng10043e22007-01-19 07:51:42 +00002486//===----------------------------------------------------------------------===//
2487// Bitwise Instructions.
2488//
2489
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002490defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002491 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002492 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002493defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002494 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002495 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002496defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002497 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002498 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002499defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002500 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002501 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002502
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002503def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002504 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002505 "bfc", "\t$Rd, $imm", "$src = $Rd",
2506 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002507 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002508 bits<4> Rd;
2509 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002510 let Inst{27-21} = 0b0111110;
2511 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002512 let Inst{15-12} = Rd;
2513 let Inst{11-7} = imm{4-0}; // lsb
2514 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002515}
2516
Johnny Chen036b2f62010-02-17 06:31:48 +00002517// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002518def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002519 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002520 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2521 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002522 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002523 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002524 bits<4> Rd;
2525 bits<4> Rn;
2526 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002527 let Inst{27-21} = 0b0111110;
2528 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002529 let Inst{15-12} = Rd;
2530 let Inst{11-7} = imm{4-0}; // lsb
2531 let Inst{20-16} = imm{9-5}; // width
2532 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002533}
2534
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00002535// GNU as only supports this form of bfi (w/ 4 arguments)
2536let isAsmParserOnly = 1 in
2537def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2538 lsb_pos_imm:$lsb, width_imm:$width),
2539 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2540 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2541 []>, Requires<[IsARM, HasV6T2]> {
2542 bits<4> Rd;
2543 bits<4> Rn;
2544 bits<5> lsb;
2545 bits<5> width;
2546 let Inst{27-21} = 0b0111110;
2547 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2548 let Inst{15-12} = Rd;
2549 let Inst{11-7} = lsb;
2550 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2551 let Inst{3-0} = Rn;
2552}
2553
Jim Grosbacha97becf2010-10-21 22:19:32 +00002554def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2555 "mvn", "\t$Rd, $Rm",
2556 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2557 bits<4> Rd;
2558 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002559 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002560 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002561 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002562 let Inst{15-12} = Rd;
2563 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002564}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002565def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2566 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2567 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2568 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002569 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002570 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002571 let Inst{19-16} = 0b0000;
2572 let Inst{15-12} = Rd;
2573 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002574}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002575let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002576def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2577 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2578 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2579 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002580 bits<12> imm;
2581 let Inst{25} = 1;
2582 let Inst{19-16} = 0b0000;
2583 let Inst{15-12} = Rd;
2584 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002585}
Evan Cheng10043e22007-01-19 07:51:42 +00002586
2587def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2588 (BICri GPR:$src, so_imm_not:$imm)>;
2589
2590//===----------------------------------------------------------------------===//
2591// Multiply Instructions.
2592//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002593class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2594 string opc, string asm, list<dag> pattern>
2595 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2596 bits<4> Rd;
2597 bits<4> Rm;
2598 bits<4> Rn;
2599 let Inst{19-16} = Rd;
2600 let Inst{11-8} = Rm;
2601 let Inst{3-0} = Rn;
2602}
2603class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2604 string opc, string asm, list<dag> pattern>
2605 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2606 bits<4> RdLo;
2607 bits<4> RdHi;
2608 bits<4> Rm;
2609 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002610 let Inst{19-16} = RdHi;
2611 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002612 let Inst{11-8} = Rm;
2613 let Inst{3-0} = Rn;
2614}
Evan Cheng10043e22007-01-19 07:51:42 +00002615
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002616let isCommutable = 1 in {
2617let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002618def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2619 pred:$p, cc_out:$s),
2620 Size4Bytes, IIC_iMUL32,
2621 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2622 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002623
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002624def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2625 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002626 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2627 Requires<[IsARM, HasV6]>;
2628}
Evan Cheng10043e22007-01-19 07:51:42 +00002629
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002630let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002631def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2632 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2633 Size4Bytes, IIC_iMAC32,
2634 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2635 Requires<[IsARM, NoV6]> {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002636 bits<4> Ra;
2637 let Inst{15-12} = Ra;
2638}
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002639def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2640 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002641 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2642 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002643 bits<4> Ra;
2644 let Inst{15-12} = Ra;
2645}
Evan Cheng10043e22007-01-19 07:51:42 +00002646
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002647def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2648 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2649 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002650 Requires<[IsARM, HasV6T2]> {
2651 bits<4> Rd;
2652 bits<4> Rm;
2653 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002654 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002655 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002656 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002657 let Inst{11-8} = Rm;
2658 let Inst{3-0} = Rn;
2659}
Evan Chenge63b0e62009-07-06 22:05:45 +00002660
Evan Cheng10043e22007-01-19 07:51:42 +00002661// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002662
Evan Chengd93b5b62009-06-12 20:46:18 +00002663let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002664let isCommutable = 1 in {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002665let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002666def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2667 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2668 Size4Bytes, IIC_iMUL64, []>,
2669 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002670
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002671def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2672 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2673 Size4Bytes, IIC_iMUL64, []>,
2674 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002675}
2676
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002677def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2678 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002679 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2680 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002681
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002682def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2683 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002684 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2685 Requires<[IsARM, HasV6]>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002686}
Evan Cheng10043e22007-01-19 07:51:42 +00002687
2688// Multiply + accumulate
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002689let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002690def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2691 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2692 Size4Bytes, IIC_iMAC64, []>,
2693 Requires<[IsARM, NoV6]>;
2694def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2695 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2696 Size4Bytes, IIC_iMAC64, []>,
2697 Requires<[IsARM, NoV6]>;
2698def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2699 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2700 Size4Bytes, IIC_iMAC64, []>,
2701 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002702
2703}
2704
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002705def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2706 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002707 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2708 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002709def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2710 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002711 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2712 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002713
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002714def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2715 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2716 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2717 Requires<[IsARM, HasV6]> {
2718 bits<4> RdLo;
2719 bits<4> RdHi;
2720 bits<4> Rm;
2721 bits<4> Rn;
2722 let Inst{19-16} = RdLo;
2723 let Inst{15-12} = RdHi;
2724 let Inst{11-8} = Rm;
2725 let Inst{3-0} = Rn;
2726}
Evan Chengd93b5b62009-06-12 20:46:18 +00002727} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002728
2729// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002730def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2731 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2732 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002733 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002734 let Inst{15-12} = 0b1111;
2735}
Evan Cheng9d41b312007-07-10 18:08:01 +00002736
Jim Grosbach22261602010-10-22 17:16:17 +00002737def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2738 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002739 [/* For disassembly only; pattern left blank */]>,
2740 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002741 let Inst{15-12} = 0b1111;
2742}
2743
Jim Grosbach22261602010-10-22 17:16:17 +00002744def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2745 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2746 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2747 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2748 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002749
Jim Grosbach22261602010-10-22 17:16:17 +00002750def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2751 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2752 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002753 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002754 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002755
Jim Grosbach22261602010-10-22 17:16:17 +00002756def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2757 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2758 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2759 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2760 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002761
Jim Grosbach22261602010-10-22 17:16:17 +00002762def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2763 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2764 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002765 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002766 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002767
Raul Herbster73489272007-08-30 23:25:47 +00002768multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002769 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2770 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2771 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2772 (sext_inreg GPR:$Rm, i16)))]>,
2773 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002774
Jim Grosbach6956a602010-10-22 18:35:16 +00002775 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2776 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2777 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2778 (sra GPR:$Rm, (i32 16))))]>,
2779 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002780
Jim Grosbach6956a602010-10-22 18:35:16 +00002781 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2782 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2783 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2784 (sext_inreg GPR:$Rm, i16)))]>,
2785 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002786
Jim Grosbach6956a602010-10-22 18:35:16 +00002787 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2788 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2789 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2790 (sra GPR:$Rm, (i32 16))))]>,
2791 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002792
Jim Grosbach6956a602010-10-22 18:35:16 +00002793 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2794 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2795 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2796 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2797 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002798
Jim Grosbach6956a602010-10-22 18:35:16 +00002799 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2800 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2801 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2802 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2803 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002804}
2805
Raul Herbster73489272007-08-30 23:25:47 +00002806
2807multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002808 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002809 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2810 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2811 [(set GPR:$Rd, (add GPR:$Ra,
2812 (opnode (sext_inreg GPR:$Rn, i16),
2813 (sext_inreg GPR:$Rm, i16))))]>,
2814 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002815
Jim Grosbache967c0a2010-11-11 01:27:41 +00002816 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002817 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2818 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2819 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2820 (sra GPR:$Rm, (i32 16)))))]>,
2821 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002822
Jim Grosbache967c0a2010-11-11 01:27:41 +00002823 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002824 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2825 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2826 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2827 (sext_inreg GPR:$Rm, i16))))]>,
2828 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002829
Jim Grosbache967c0a2010-11-11 01:27:41 +00002830 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002831 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2832 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2833 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2834 (sra GPR:$Rm, (i32 16)))))]>,
2835 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002836
Jim Grosbache967c0a2010-11-11 01:27:41 +00002837 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002838 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2839 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2840 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2841 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2842 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002843
Jim Grosbache967c0a2010-11-11 01:27:41 +00002844 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002845 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2846 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2847 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2848 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2849 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002850}
Rafael Espindola778769a2006-09-08 12:47:03 +00002851
Raul Herbster73489272007-08-30 23:25:47 +00002852defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2853defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002854
Johnny Chendc2051c2010-02-12 21:59:23 +00002855// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002856def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2857 (ins GPR:$Rn, GPR:$Rm),
2858 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002859 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002860 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002861
Jim Grosbach6956a602010-10-22 18:35:16 +00002862def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2863 (ins GPR:$Rn, GPR:$Rm),
2864 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002865 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002866 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002867
Jim Grosbach6956a602010-10-22 18:35:16 +00002868def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2869 (ins GPR:$Rn, GPR:$Rm),
2870 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002871 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002872 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002873
Jim Grosbach6956a602010-10-22 18:35:16 +00002874def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2875 (ins GPR:$Rn, GPR:$Rm),
2876 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002877 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002878 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002879
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002880// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002881class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2882 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002883 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002884 bits<4> Rn;
2885 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002886 let Inst{4} = 1;
2887 let Inst{5} = swap;
2888 let Inst{6} = sub;
2889 let Inst{7} = 0;
2890 let Inst{21-20} = 0b00;
2891 let Inst{22} = long;
2892 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002893 let Inst{11-8} = Rm;
2894 let Inst{3-0} = Rn;
2895}
2896class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2897 InstrItinClass itin, string opc, string asm>
2898 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2899 bits<4> Rd;
2900 let Inst{15-12} = 0b1111;
2901 let Inst{19-16} = Rd;
2902}
2903class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2904 InstrItinClass itin, string opc, string asm>
2905 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2906 bits<4> Ra;
2907 let Inst{15-12} = Ra;
2908}
2909class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2910 InstrItinClass itin, string opc, string asm>
2911 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2912 bits<4> RdLo;
2913 bits<4> RdHi;
2914 let Inst{19-16} = RdHi;
2915 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002916}
2917
2918multiclass AI_smld<bit sub, string opc> {
2919
Jim Grosbach2b805432010-10-22 19:15:30 +00002920 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2921 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002922
Jim Grosbach2b805432010-10-22 19:15:30 +00002923 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2924 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002925
Jim Grosbach2b805432010-10-22 19:15:30 +00002926 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2927 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2928 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002929
Jim Grosbach2b805432010-10-22 19:15:30 +00002930 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2931 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2932 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002933
2934}
2935
2936defm SMLA : AI_smld<0, "smla">;
2937defm SMLS : AI_smld<1, "smls">;
2938
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002939multiclass AI_sdml<bit sub, string opc> {
2940
Jim Grosbach2b805432010-10-22 19:15:30 +00002941 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2942 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2943 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2944 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002945}
2946
2947defm SMUA : AI_sdml<0, "smua">;
2948defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00002949
Evan Cheng10043e22007-01-19 07:51:42 +00002950//===----------------------------------------------------------------------===//
2951// Misc. Arithmetic Instructions.
2952//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00002953
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002954def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2955 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2956 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002957
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002958def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2959 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2960 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2961 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00002962
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002963def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2964 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2965 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002966
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002967def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2968 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2969 [(set GPR:$Rd,
2970 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2971 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2972 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2973 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2974 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002975
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002976def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2977 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2978 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00002979 (sext_inreg
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002980 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2981 (shl GPR:$Rm, (i32 8))), i16))]>,
2982 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002983
Bob Wilson942b10f2010-08-17 17:23:19 +00002984def lsl_shift_imm : SDNodeXForm<imm, [{
2985 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2986 return CurDAG->getTargetConstant(Sh, MVT::i32);
2987}]>;
2988
2989def lsl_amt : PatLeaf<(i32 imm), [{
2990 return (N->getZExtValue() < 32);
2991}], lsl_shift_imm>;
2992
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002993def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2994 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2995 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2996 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2997 (and (shl GPR:$Rm, lsl_amt:$sh),
2998 0xFFFF0000)))]>,
2999 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003000
Evan Cheng10043e22007-01-19 07:51:42 +00003001// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003002def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3003 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3004def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3005 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003006
Bob Wilson942b10f2010-08-17 17:23:19 +00003007def asr_shift_imm : SDNodeXForm<imm, [{
3008 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3009 return CurDAG->getTargetConstant(Sh, MVT::i32);
3010}]>;
3011
3012def asr_amt : PatLeaf<(i32 imm), [{
3013 return (N->getZExtValue() <= 32);
3014}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00003015
Bob Wilson804f6152010-08-16 22:26:55 +00003016// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3017// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003018def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3019 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3020 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3021 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3022 (and (sra GPR:$Rm, asr_amt:$sh),
3023 0xFFFF)))]>,
3024 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003025
Evan Cheng10043e22007-01-19 07:51:42 +00003026// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3027// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003028def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00003029 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00003030def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003031 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3032 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003033
Evan Cheng10043e22007-01-19 07:51:42 +00003034//===----------------------------------------------------------------------===//
3035// Comparison Instructions...
3036//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003037
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003038defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003039 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003040 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003041
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003042// ARMcmpZ can re-use the above instruction definitions.
3043def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3044 (CMPri GPR:$src, so_imm:$imm)>;
3045def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3046 (CMPrr GPR:$src, GPR:$rhs)>;
3047def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3048 (CMPrs GPR:$src, so_reg:$rhs)>;
3049
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003050// FIXME: We have to be careful when using the CMN instruction and comparison
3051// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003052// results:
3053//
3054// rsbs r1, r1, 0
3055// cmp r0, r1
3056// mov r0, #0
3057// it ls
3058// mov r0, #1
3059//
3060// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003061//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003062// cmn r0, r1
3063// mov r0, #0
3064// it ls
3065// mov r0, #1
3066//
3067// However, the CMN gives the *opposite* result when r1 is 0. This is because
3068// the carry flag is set in the CMP case but not in the CMN case. In short, the
3069// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3070// value of r0 and the carry bit (because the "carry bit" parameter to
3071// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3072// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3073// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3074// parameter to AddWithCarry is defined as 0).
3075//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003076// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003077//
3078// x = 0
3079// ~x = 0xFFFF FFFF
3080// ~x + 1 = 0x1 0000 0000
3081// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3082//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003083// Therefore, we should disable CMN when comparing against zero, until we can
3084// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3085// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003086//
3087// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3088//
3089// This is related to <rdar://problem/7569620>.
3090//
Jim Grosbach267430f2010-01-22 00:08:13 +00003091//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3092// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003093
Evan Cheng10043e22007-01-19 07:51:42 +00003094// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003095defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003096 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003097 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003098defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003099 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003100 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003101
David Goodwindbf11ba2009-06-29 15:33:01 +00003102defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003103 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003104 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003105
Jim Grosbach267430f2010-01-22 00:08:13 +00003106//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3107// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003108
David Goodwindbf11ba2009-06-29 15:33:01 +00003109def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003110 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003111
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003112// Pseudo i64 compares for some floating point compares.
3113let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3114 Defs = [CPSR] in {
3115def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003116 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003117 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003118 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3119
3120def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003121 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003122 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3123} // usesCustomInserter
3124
Rafael Espindolab5093882006-10-07 14:24:52 +00003125
Evan Cheng10043e22007-01-19 07:51:42 +00003126// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003127// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003128// a two-value operand where a dag node expects two operands. :(
Owen Anderson2c5df612010-09-23 23:45:25 +00003129let neverHasSideEffects = 1 in {
Jim Grosbach62a7b472011-03-10 23:56:09 +00003130def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3131 Size4Bytes, IIC_iCMOVr,
3132 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3133 RegConstraint<"$false = $Rd">;
3134def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3135 (ins GPR:$false, so_reg:$shift, pred:$p),
3136 Size4Bytes, IIC_iCMOVsr,
3137 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3138 RegConstraint<"$false = $Rd">;
Jim Grosbach742adc32010-10-07 00:42:42 +00003139
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003140let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003141def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3142 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3143 Size4Bytes, IIC_iMOVi,
3144 []>,
3145 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003146
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003147let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003148def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3149 (ins GPR:$false, so_imm:$imm, pred:$p),
3150 Size4Bytes, IIC_iCMOVi,
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003151 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd0254982011-03-11 01:09:28 +00003152 RegConstraint<"$false = $Rd">;
Evan Cheng0fc80842010-11-12 22:42:47 +00003153
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003154// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003155let isMoveImm = 1 in
Jim Grosbachf541bfd2011-03-11 18:00:42 +00003156def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3157 (ins GPR:$false, i32imm:$src, pred:$p),
3158 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003159
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003160let isMoveImm = 1 in
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003161def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3162 (ins GPR:$false, so_imm:$imm, pred:$p),
3163 Size4Bytes, IIC_iCMOVi,
Evan Cheng0fc80842010-11-12 22:42:47 +00003164 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003165 RegConstraint<"$false = $Rd">;
Owen Anderson2c5df612010-09-23 23:45:25 +00003166} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003167
Jim Grosbach53e88542009-12-10 00:11:09 +00003168//===----------------------------------------------------------------------===//
3169// Atomic operations intrinsics
3170//
3171
Bob Wilson7ed59712010-10-30 00:54:37 +00003172def memb_opt : Operand<i32> {
3173 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003174 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003175}
Jim Grosbach53e88542009-12-10 00:11:09 +00003176
Bob Wilson7ed59712010-10-30 00:54:37 +00003177// memory barriers protect the atomic sequences
3178let hasSideEffects = 1 in {
3179def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3180 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3181 Requires<[IsARM, HasDB]> {
3182 bits<4> opt;
3183 let Inst{31-4} = 0xf57ff05;
3184 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003185}
Jim Grosbach53e88542009-12-10 00:11:09 +00003186}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003187
Bob Wilson7ed59712010-10-30 00:54:37 +00003188def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3189 "dsb", "\t$opt",
3190 [/* For disassembly only; pattern left blank */]>,
3191 Requires<[IsARM, HasDB]> {
3192 bits<4> opt;
3193 let Inst{31-4} = 0xf57ff04;
3194 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003195}
3196
Johnny Chenf3d79a52010-02-18 00:19:08 +00003197// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003198def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3199 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003200 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003201 let Inst{3-0} = 0b1111;
3202}
3203
Jim Grosbachafdddae2009-12-11 18:52:41 +00003204let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003205 let Uses = [CPSR] in {
3206 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003208 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3209 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003211 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3212 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003214 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3215 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003217 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3218 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003220 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3221 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003223 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3224 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3227 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3230 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3233 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3260
3261 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3264 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3267 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3270
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003271 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003273 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3274 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003276 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3277 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3280}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003281}
3282
3283let mayLoad = 1 in {
Jim Grosbach4e57b522010-10-29 19:58:57 +00003284def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3285 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003286 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003287def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3288 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003289 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003290def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3291 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003292 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003293def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003294 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003295 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003296 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003297}
3298
Jim Grosbach4e57b522010-10-29 19:58:57 +00003299let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3300def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003301 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003302 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003303 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003304def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003305 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003306 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003307 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003308def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003309 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003310 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003311 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003312def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3313 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003314 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003315 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003316 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003317}
3318
Johnny Chen1d793a52010-02-17 22:37:58 +00003319// Clear-Exclusive is for disassembly only.
3320def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3321 [/* For disassembly only; pattern left blank */]>,
3322 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003323 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003324}
3325
Johnny Chenbdf1b952010-02-12 20:48:24 +00003326// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3327let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003328def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3329 [/* For disassembly only; pattern left blank */]>;
3330def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3331 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003332}
3333
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003334//===----------------------------------------------------------------------===//
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003335// Coprocessor Instructions.
Johnny Chen905a2d72010-02-12 01:44:23 +00003336//
3337
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003338def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3339 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3340 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3341 [/* For disassembly only; pattern left blank */]> {
3342 bits<4> opc1;
3343 bits<4> CRn;
3344 bits<4> CRd;
3345 bits<4> cop;
3346 bits<3> opc2;
3347 bits<4> CRm;
3348
3349 let Inst{3-0} = CRm;
3350 let Inst{4} = 0;
3351 let Inst{7-5} = opc2;
3352 let Inst{11-8} = cop;
3353 let Inst{15-12} = CRd;
3354 let Inst{19-16} = CRn;
3355 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003356}
3357
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003358def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3359 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3360 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen905a2d72010-02-12 01:44:23 +00003361 [/* For disassembly only; pattern left blank */]> {
3362 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003363 bits<4> opc1;
3364 bits<4> CRn;
3365 bits<4> CRd;
3366 bits<4> cop;
3367 bits<3> opc2;
3368 bits<4> CRm;
3369
3370 let Inst{3-0} = CRm;
3371 let Inst{4} = 0;
3372 let Inst{7-5} = opc2;
3373 let Inst{11-8} = cop;
3374 let Inst{15-12} = CRd;
3375 let Inst{19-16} = CRn;
3376 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003377}
3378
Johnny Chen46c39d42010-02-16 20:04:27 +00003379class ACI<dag oops, dag iops, string opc, string asm>
3380 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3381 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3382 let Inst{27-25} = 0b110;
3383}
3384
3385multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3386
3387 def _OFFSET : ACI<(outs),
3388 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3389 opc, "\tp$cop, cr$CRd, $addr"> {
3390 let Inst{31-28} = op31_28;
3391 let Inst{24} = 1; // P = 1
3392 let Inst{21} = 0; // W = 0
3393 let Inst{22} = 0; // D = 0
3394 let Inst{20} = load;
3395 }
3396
3397 def _PRE : ACI<(outs),
3398 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3399 opc, "\tp$cop, cr$CRd, $addr!"> {
3400 let Inst{31-28} = op31_28;
3401 let Inst{24} = 1; // P = 1
3402 let Inst{21} = 1; // W = 1
3403 let Inst{22} = 0; // D = 0
3404 let Inst{20} = load;
3405 }
3406
3407 def _POST : ACI<(outs),
3408 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3409 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3410 let Inst{31-28} = op31_28;
3411 let Inst{24} = 0; // P = 0
3412 let Inst{21} = 1; // W = 1
3413 let Inst{22} = 0; // D = 0
3414 let Inst{20} = load;
3415 }
3416
3417 def _OPTION : ACI<(outs),
3418 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3419 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3420 let Inst{31-28} = op31_28;
3421 let Inst{24} = 0; // P = 0
3422 let Inst{23} = 1; // U = 1
3423 let Inst{21} = 0; // W = 0
3424 let Inst{22} = 0; // D = 0
3425 let Inst{20} = load;
3426 }
3427
3428 def L_OFFSET : ACI<(outs),
3429 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003430 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003431 let Inst{31-28} = op31_28;
3432 let Inst{24} = 1; // P = 1
3433 let Inst{21} = 0; // W = 0
3434 let Inst{22} = 1; // D = 1
3435 let Inst{20} = load;
3436 }
3437
3438 def L_PRE : ACI<(outs),
3439 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003440 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003441 let Inst{31-28} = op31_28;
3442 let Inst{24} = 1; // P = 1
3443 let Inst{21} = 1; // W = 1
3444 let Inst{22} = 1; // D = 1
3445 let Inst{20} = load;
3446 }
3447
3448 def L_POST : ACI<(outs),
3449 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen807e1742010-04-16 19:33:23 +00003450 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003451 let Inst{31-28} = op31_28;
3452 let Inst{24} = 0; // P = 0
3453 let Inst{21} = 1; // W = 1
3454 let Inst{22} = 1; // D = 1
3455 let Inst{20} = load;
3456 }
3457
3458 def L_OPTION : ACI<(outs),
3459 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen807e1742010-04-16 19:33:23 +00003460 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003461 let Inst{31-28} = op31_28;
3462 let Inst{24} = 0; // P = 0
3463 let Inst{23} = 1; // U = 1
3464 let Inst{21} = 0; // W = 0
3465 let Inst{22} = 1; // D = 1
3466 let Inst{20} = load;
3467 }
3468}
3469
3470defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3471defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3472defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3473defm STC2 : LdStCop<0b1111, 0, "stc2">;
3474
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003475//===----------------------------------------------------------------------===//
3476// Move between coprocessor and ARM core register -- for disassembly only
3477//
3478
3479class MovRCopro<string opc, bit direction>
3480 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3481 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3482 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3483 [/* For disassembly only; pattern left blank */]> {
3484 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003485 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003486
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003487 bits<4> Rt;
3488 bits<4> cop;
3489 bits<3> opc1;
3490 bits<3> opc2;
3491 bits<4> CRm;
3492 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003493
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003494 let Inst{15-12} = Rt;
3495 let Inst{11-8} = cop;
3496 let Inst{23-21} = opc1;
3497 let Inst{7-5} = opc2;
3498 let Inst{3-0} = CRm;
3499 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003500}
3501
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003502def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3503def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3504
3505class MovRCopro2<string opc, bit direction>
3506 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3507 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3508 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3509 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003510 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003511 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003512 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003513
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003514 bits<4> Rt;
3515 bits<4> cop;
3516 bits<3> opc1;
3517 bits<3> opc2;
3518 bits<4> CRm;
3519 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003520
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003521 let Inst{15-12} = Rt;
3522 let Inst{11-8} = cop;
3523 let Inst{23-21} = opc1;
3524 let Inst{7-5} = opc2;
3525 let Inst{3-0} = CRm;
3526 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003527}
3528
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003529def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3530def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3531
3532class MovRRCopro<string opc, bit direction>
3533 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3534 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3535 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3536 [/* For disassembly only; pattern left blank */]> {
3537 let Inst{23-21} = 0b010;
3538 let Inst{20} = direction;
3539
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003540 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003541 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003542 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003543 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003544 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003545
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003546 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003547 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003548 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003549 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003550 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003551}
3552
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003553def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3554def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3555
3556class MovRRCopro2<string opc, bit direction>
3557 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3558 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3559 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3560 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003561 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003562 let Inst{23-21} = 0b010;
3563 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003564
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003565 bits<4> Rt;
3566 bits<4> Rt2;
3567 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003568 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003569 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003570
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003571 let Inst{15-12} = Rt;
3572 let Inst{19-16} = Rt2;
3573 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003574 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003575 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003576}
3577
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003578def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3579def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00003580
Johnny Chencf20cbe2010-02-12 18:55:33 +00003581//===----------------------------------------------------------------------===//
3582// Move between special register and ARM core register -- for disassembly only
3583//
3584
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003585// Move to ARM core register from Special Register
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003586def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003587 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003588 bits<4> Rd;
3589 let Inst{23-16} = 0b00001111;
3590 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003591 let Inst{7-4} = 0b0000;
3592}
3593
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003594def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003595 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003596 bits<4> Rd;
3597 let Inst{23-16} = 0b01001111;
3598 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003599 let Inst{7-4} = 0b0000;
3600}
3601
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003602// Move from ARM core register to Special Register
3603//
3604// No need to have both system and application versions, the encodings are the
3605// same and the assembly parser has no way to distinguish between them. The mask
3606// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3607// the mask with the fields to be accessed in the special register.
3608def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3609 "msr", "\t$mask, $Rn",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003610 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003611 bits<5> mask;
3612 bits<4> Rn;
3613
3614 let Inst{23} = 0;
3615 let Inst{22} = mask{4}; // R bit
3616 let Inst{21-20} = 0b10;
3617 let Inst{19-16} = mask{3-0};
3618 let Inst{15-12} = 0b1111;
3619 let Inst{11-4} = 0b00000000;
3620 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003621}
3622
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003623def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3624 "msr", "\t$mask, $a",
3625 [/* For disassembly only; pattern left blank */]> {
3626 bits<5> mask;
3627 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00003628
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003629 let Inst{23} = 0;
3630 let Inst{22} = mask{4}; // R bit
3631 let Inst{21-20} = 0b10;
3632 let Inst{19-16} = mask{3-0};
3633 let Inst{15-12} = 0b1111;
3634 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003635}
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003636
3637//===----------------------------------------------------------------------===//
3638// TLS Instructions
3639//
3640
3641// __aeabi_read_tp preserves the registers r1-r3.
3642// This is a pseudo inst so that we can get the encoding right,
3643// complete with fixup for the aeabi_read_tp function.
3644let isCall = 1,
3645 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3646 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3647 [(set R0, ARMthread_pointer)]>;
3648}
3649
3650//===----------------------------------------------------------------------===//
3651// SJLJ Exception handling intrinsics
3652// eh_sjlj_setjmp() is an instruction sequence to store the return
3653// address and save #0 in R0 for the non-longjmp case.
3654// Since by its nature we may be coming from some other function to get
3655// here, and we're using the stack frame for the containing function to
3656// save/restore registers, we can't keep anything live in regs across
3657// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3658// when we get here from a longjmp(). We force everthing out of registers
3659// except for our own input by listing the relevant registers in Defs. By
3660// doing so, we also cause the prologue/epilogue code to actively preserve
3661// all of the callee-saved resgisters, which is exactly what we want.
3662// A constant value is passed in $val, and we use the location as a scratch.
3663//
3664// These are pseudo-instructions and are lowered to individual MC-insts, so
3665// no encoding information is necessary.
3666let Defs =
3667 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3668 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3669 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3670 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3671 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3672 NoItinerary,
3673 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3674 Requires<[IsARM, HasVFP2]>;
3675}
3676
3677let Defs =
3678 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3679 hasSideEffects = 1, isBarrier = 1 in {
3680 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3681 NoItinerary,
3682 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3683 Requires<[IsARM, NoVFP]>;
3684}
3685
3686// FIXME: Non-Darwin version(s)
3687let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3688 Defs = [ R7, LR, SP ] in {
3689def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3690 NoItinerary,
3691 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3692 Requires<[IsARM, IsDarwin]>;
3693}
3694
3695// eh.sjlj.dispatchsetup pseudo-instruction.
3696// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3697// handled when the pseudo is expanded (which happens before any passes
3698// that need the instruction size).
3699let isBarrier = 1, hasSideEffects = 1 in
3700def Int_eh_sjlj_dispatchsetup :
3701 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3702 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3703 Requires<[IsDarwin]>;
3704
3705//===----------------------------------------------------------------------===//
3706// Non-Instruction Patterns
3707//
3708
3709// Large immediate handling.
3710
3711// 32-bit immediate using two piece so_imms or movw + movt.
3712// This is a single pseudo instruction, the benefit is that it can be remat'd
3713// as a single unit instead of having to handle reg inputs.
3714// FIXME: Remove this when we can do generalized remat.
3715let isReMaterializable = 1, isMoveImm = 1 in
3716def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3717 [(set GPR:$dst, (arm_i32imm:$src))]>,
3718 Requires<[IsARM]>;
3719
3720// Pseudo instruction that combines movw + movt + add pc (if PIC).
3721// It also makes it possible to rematerialize the instructions.
3722// FIXME: Remove this when we can do generalized remat and when machine licm
3723// can properly the instructions.
3724let isReMaterializable = 1 in {
3725def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3726 IIC_iMOVix2addpc,
3727 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3728 Requires<[IsARM, UseMovt]>;
3729
3730def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3731 IIC_iMOVix2,
3732 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3733 Requires<[IsARM, UseMovt]>;
3734
3735let AddedComplexity = 10 in
3736def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3737 IIC_iMOVix2ld,
3738 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3739 Requires<[IsARM, UseMovt]>;
3740} // isReMaterializable
3741
3742// ConstantPool, GlobalAddress, and JumpTable
3743def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3744 Requires<[IsARM, DontUseMovt]>;
3745def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3746def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3747 Requires<[IsARM, UseMovt]>;
3748def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3749 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3750
3751// TODO: add,sub,and, 3-instr forms?
3752
3753// Tail calls
3754def : ARMPat<(ARMtcret tcGPR:$dst),
3755 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3756
3757def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3758 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3759
3760def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3761 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3762
3763def : ARMPat<(ARMtcret tcGPR:$dst),
3764 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3765
3766def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3767 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3768
3769def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3770 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3771
3772// Direct calls
3773def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3774 Requires<[IsARM, IsNotDarwin]>;
3775def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3776 Requires<[IsARM, IsDarwin]>;
3777
3778// zextload i1 -> zextload i8
3779def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3780def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3781
3782// extload -> zextload
3783def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3784def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3785def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3786def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3787
3788def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3789
3790def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3791def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3792
3793// smul* and smla*
3794def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3795 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3796 (SMULBB GPR:$a, GPR:$b)>;
3797def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3798 (SMULBB GPR:$a, GPR:$b)>;
3799def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3800 (sra GPR:$b, (i32 16))),
3801 (SMULBT GPR:$a, GPR:$b)>;
3802def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3803 (SMULBT GPR:$a, GPR:$b)>;
3804def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3805 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3806 (SMULTB GPR:$a, GPR:$b)>;
3807def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3808 (SMULTB GPR:$a, GPR:$b)>;
3809def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3810 (i32 16)),
3811 (SMULWB GPR:$a, GPR:$b)>;
3812def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3813 (SMULWB GPR:$a, GPR:$b)>;
3814
3815def : ARMV5TEPat<(add GPR:$acc,
3816 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3817 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3818 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3819def : ARMV5TEPat<(add GPR:$acc,
3820 (mul sext_16_node:$a, sext_16_node:$b)),
3821 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3822def : ARMV5TEPat<(add GPR:$acc,
3823 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3824 (sra GPR:$b, (i32 16)))),
3825 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3826def : ARMV5TEPat<(add GPR:$acc,
3827 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3828 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3829def : ARMV5TEPat<(add GPR:$acc,
3830 (mul (sra GPR:$a, (i32 16)),
3831 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3832 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3833def : ARMV5TEPat<(add GPR:$acc,
3834 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3835 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3836def : ARMV5TEPat<(add GPR:$acc,
3837 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3838 (i32 16))),
3839 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3840def : ARMV5TEPat<(add GPR:$acc,
3841 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3842 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3843
Jim Grosbache5ccac82011-03-10 19:27:17 +00003844
3845// Pre-v7 uses MCR for synchronization barriers.
3846def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3847 Requires<[IsARM, HasV6]>;
3848
3849
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003850//===----------------------------------------------------------------------===//
3851// Thumb Support
3852//
3853
3854include "ARMInstrThumb.td"
3855
3856//===----------------------------------------------------------------------===//
3857// Thumb2 Support
3858//
3859
3860include "ARMInstrThumb2.td"
3861
3862//===----------------------------------------------------------------------===//
3863// Floating Point Support
3864//
3865
3866include "ARMInstrVFP.td"
3867
3868//===----------------------------------------------------------------------===//
3869// Advanced SIMD (NEON) Support
3870//
3871
3872include "ARMInstrNEON.td"
3873