blob: c9b7541a4d443540275505679dcf7f93d342acb9 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Chris Lattner9a249b02008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000106
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Cheng10043e22007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000112
David Goodwindbf11ba2009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000115
Evan Cheng10043e22007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000121
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000130
Evan Cheng6e809de2010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000137
Evan Cheng6c0fb922010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000142
Jim Grosbach11013ed2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach0190a642010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilsonfa27a862010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach0190a642010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000178
Anton Korobeynikov25229082009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000183
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Cheng10043e22007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000205}]>;
206
Evan Cheng10043e22007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000221
Evan Cheng5be3e092007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000241
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng2d37f192008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000250
Jim Grosbach0a334d02010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Cheng10043e22007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000299}
Evan Cheng10043e22007-01-19 07:51:42 +0000300
Jason W Kimd2e2f562011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kimd2e2f562011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000311// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000316}
317
Jason W Kimd2e2f562011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Cheng10043e22007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling9898ac92010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling9898ac92010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Cheng10043e22007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Cheng10043e22007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbachdc35e062010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Andersonfadb9512010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000377}
378
Jim Grosbach1e7db682010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner63274cb2010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000384}
385
Bob Wilson481d7a92010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Cheng10043e22007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Cheng59bbc542010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Cheng10043e22007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000410// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesene2cbaf62010-08-17 20:39:04 +0000411def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000412 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000413 let PrintMethod = "printSOImmOperand";
414}
415
Evan Cheng9e7b8382007-03-20 08:11:30 +0000416// Break so_imm's up into two pieces. This handles immediates with up to 16
417// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
418// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000419def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000420 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000421}]>;
422
423/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
424///
425def arm_i32imm : PatLeaf<(imm), [{
426 if (Subtarget->hasV6T2Ops())
427 return true;
428 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
429}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000430
Sandeep Patel423e42b2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000435
Jim Grosbach68a335e2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000441}
442
Evan Cheng965b3c72011-01-13 07:58:56 +0000443// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000444// The imm is split into imm{15-12}, imm{11-0}
445//
Evan Cheng965b3c72011-01-13 07:58:56 +0000446def i32imm_hilo16 : Operand<i32> {
447 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim5a97bd82010-11-18 23:37:15 +0000448}
449
Evan Cheng34345752010-12-11 04:11:38 +0000450/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
451/// e.g., 0xf000ffff
452def bf_inv_mask_imm : Operand<i32>,
453 PatLeaf<(imm), [{
454 return ARM::isBitFieldInvertedMask(N->getZExtValue());
455}] > {
456 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
457 let PrintMethod = "printBitfieldInvMaskImmOperand";
458}
459
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000460/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
461def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
462 return isInt<5>(N->getSExtValue());
463}]>;
464
465/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
466def width_imm : Operand<i32>, PatLeaf<(imm), [{
467 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
468}] > {
469 let EncoderMethod = "getMsbOpValue";
470}
471
Evan Cheng10043e22007-01-19 07:51:42 +0000472// Define ARM specific addressing modes.
473
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000474
475// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000476//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000477def addrmode_imm12 : Operand<i32>,
478 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000479 // 12-bit immediate operand. Note that instructions using this encode
480 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
481 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000482
Chris Lattner63274cb2010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000484 let PrintMethod = "printAddrModeImm12Operand";
485 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000486}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000487// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000488//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000489def ldst_so_reg : Operand<i32>,
490 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000491 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000492 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000493 let PrintMethod = "printAddrMode2Operand";
494 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
495}
496
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000497// addrmode2 := reg +/- imm12
498// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000499//
500def addrmode2 : Operand<i32>,
501 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000502 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode2Operand";
504 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
505}
506
507def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000508 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
509 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000510 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000511 let PrintMethod = "printAddrMode2OffsetOperand";
512 let MIOperandInfo = (ops GPR, i32imm);
513}
514
515// addrmode3 := reg +/- reg
516// addrmode3 := reg +/- imm8
517//
518def addrmode3 : Operand<i32>,
519 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000520 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000521 let PrintMethod = "printAddrMode3Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
527 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode3OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000533// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000534//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000535def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000537 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000538}
539
Bill Wendling424601a2010-11-08 00:39:58 +0000540def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000541 let Name = "MemMode5";
542 let SuperClasses = [];
543}
544
Evan Cheng10043e22007-01-19 07:51:42 +0000545// addrmode5 := reg +/- imm8*4
546//
547def addrmode5 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
549 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000550 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000551 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000552 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000553}
554
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000555// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000556//
557def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000558 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000559 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000560 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000562}
563
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000564def am6offset : Operand<i32>,
565 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
566 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000567 let PrintMethod = "printAddrMode6OffsetOperand";
568 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000570}
571
Bob Wilson318ce7c2010-11-30 00:00:42 +0000572// Special version of addrmode6 to handle alignment encoding for VLD-dup
573// instructions, specifically VLD4-dup.
574def addrmode6dup : Operand<i32>,
575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
576 let PrintMethod = "printAddrMode6Operand";
577 let MIOperandInfo = (ops GPR:$addr, i32imm);
578 let EncoderMethod = "getAddrMode6DupAddressOpValue";
579}
580
Evan Cheng10043e22007-01-19 07:51:42 +0000581// addrmodepc := pc + reg
582//
583def addrmodepc : Operand<i32>,
584 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
585 let PrintMethod = "printAddrModePCOperand";
586 let MIOperandInfo = (ops GPR, i32imm);
587}
588
Bob Wilsonceffeb62009-08-21 21:58:55 +0000589def nohash_imm : Operand<i32> {
590 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000591}
592
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000593def CoprocNumAsmOperand : AsmOperandClass {
594 let Name = "CoprocNum";
595 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000596 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000597}
598
599def CoprocRegAsmOperand : AsmOperandClass {
600 let Name = "CoprocReg";
601 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000602 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000603}
604
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000605def p_imm : Operand<i32> {
606 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000607 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000608}
609
610def c_imm : Operand<i32> {
611 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000612 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000613}
614
Evan Cheng10043e22007-01-19 07:51:42 +0000615//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000616
Evan Cheng2d37f192008-08-28 23:39:26 +0000617include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000618
619//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000620// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000621//
622
Evan Cheng9f717af2008-08-29 07:36:24 +0000623/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000624/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000625multiclass AsI1_bin_irs<bits<4> opcod, string opc,
626 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
627 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000628 // The register-immediate version is re-materializable. This is useful
629 // in particular for taking the address of a local.
630 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000631 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
632 iii, opc, "\t$Rd, $Rn, $imm",
633 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
634 bits<4> Rd;
635 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000636 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000637 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000638 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000639 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000640 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000641 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000642 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000643 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
644 iir, opc, "\t$Rd, $Rn, $Rm",
645 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000646 bits<4> Rd;
647 bits<4> Rn;
648 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000649 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000650 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000651 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000652 let Inst{15-12} = Rd;
653 let Inst{11-4} = 0b00000000;
654 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000655 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000656 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
657 iis, opc, "\t$Rd, $Rn, $shift",
658 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000659 bits<4> Rd;
660 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000661 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000662 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000663 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000664 let Inst{15-12} = Rd;
665 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000666 }
Evan Cheng10043e22007-01-19 07:51:42 +0000667}
668
Evan Chengc7ea8df2009-06-25 20:59:23 +0000669/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000670/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000671let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000672multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
673 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
674 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000675 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
676 iii, opc, "\t$Rd, $Rn, $imm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
678 bits<4> Rd;
679 bits<4> Rn;
680 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000681 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000682 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000683 let Inst{19-16} = Rn;
684 let Inst{15-12} = Rd;
685 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000686 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000687 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
688 iir, opc, "\t$Rd, $Rn, $Rm",
689 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
690 bits<4> Rd;
691 bits<4> Rn;
692 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000693 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000694 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000695 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000696 let Inst{19-16} = Rn;
697 let Inst{15-12} = Rd;
698 let Inst{11-4} = 0b00000000;
699 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000700 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000701 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
702 iis, opc, "\t$Rd, $Rn, $shift",
703 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
704 bits<4> Rd;
705 bits<4> Rn;
706 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000707 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000708 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000709 let Inst{19-16} = Rn;
710 let Inst{15-12} = Rd;
711 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000712 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000713}
Evan Chengaa3b8012007-07-05 07:13:32 +0000714}
715
716/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000717/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000718/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000719let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000720multiclass AI1_cmp_irs<bits<4> opcod, string opc,
721 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
722 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000723 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
724 opc, "\t$Rn, $imm",
725 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000726 bits<4> Rn;
727 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000728 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000729 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000730 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000731 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000732 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000733 }
734 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
735 opc, "\t$Rn, $Rm",
736 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000737 bits<4> Rn;
738 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000739 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000740 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000741 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000742 let Inst{19-16} = Rn;
743 let Inst{15-12} = 0b0000;
744 let Inst{11-4} = 0b00000000;
745 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000746 }
747 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
748 opc, "\t$Rn, $shift",
749 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000750 bits<4> Rn;
751 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000752 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000753 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000754 let Inst{19-16} = Rn;
755 let Inst{15-12} = 0b0000;
756 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000757 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000758}
Evan Cheng10043e22007-01-19 07:51:42 +0000759}
760
Evan Cheng62d626c2010-09-25 00:49:35 +0000761/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000762/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000763/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000764multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000765 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
766 IIC_iEXTr, opc, "\t$Rd, $Rm",
767 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000768 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000769 bits<4> Rd;
770 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000771 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000772 let Inst{15-12} = Rd;
773 let Inst{11-10} = 0b00;
774 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000775 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000776 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
777 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
778 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000779 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000780 bits<4> Rd;
781 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000782 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000783 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000784 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000785 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000786 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000787 }
Evan Cheng10043e22007-01-19 07:51:42 +0000788}
789
Evan Cheng62d626c2010-09-25 00:49:35 +0000790multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000791 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
792 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000795 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000796 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000797 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000798 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
799 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
801 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000802 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000804 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000805 }
806}
807
Evan Cheng62d626c2010-09-25 00:49:35 +0000808/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000809/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000810multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000811 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
812 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
813 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000814 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000815 bits<4> Rd;
816 bits<4> Rm;
817 bits<4> Rn;
818 let Inst{19-16} = Rn;
819 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000820 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000821 let Inst{9-4} = 0b000111;
822 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000823 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000824 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
825 rot_imm:$rot),
826 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
827 [(set GPR:$Rd, (opnode GPR:$Rn,
828 (rotr GPR:$Rm, rot_imm:$rot)))]>,
829 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000830 bits<4> Rd;
831 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000832 bits<4> Rn;
833 bits<2> rot;
834 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000835 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000836 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000837 let Inst{9-4} = 0b000111;
838 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000839 }
Evan Cheng10043e22007-01-19 07:51:42 +0000840}
841
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000842// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000843multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000844 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
845 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6]> {
848 let Inst{11-10} = 0b00;
849 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000850 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
851 rot_imm:$rot),
852 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000853 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000854 Requires<[IsARM, HasV6]> {
855 bits<4> Rn;
856 bits<2> rot;
857 let Inst{19-16} = Rn;
858 let Inst{11-10} = rot;
859 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000860}
861
Evan Cheng97727a62009-06-25 23:34:10 +0000862/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
863let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000864multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
865 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000866 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
867 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000869 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000873 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000874 let Inst{15-12} = Rd;
875 let Inst{19-16} = Rn;
876 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000877 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000878 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
879 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
880 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000881 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000882 bits<4> Rd;
883 bits<4> Rn;
884 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000885 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000886 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000887 let isCommutable = Commutable;
888 let Inst{3-0} = Rm;
889 let Inst{15-12} = Rd;
890 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000891 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000892 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
893 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000900 let Inst{11-0} = shift;
901 let Inst{15-12} = Rd;
902 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000903 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000904}
905// Carry setting variants
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000906let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000907multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
908 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000909 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
910 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
911 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000912 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000913 bits<4> Rd;
914 bits<4> Rn;
915 bits<12> imm;
916 let Inst{15-12} = Rd;
917 let Inst{19-16} = Rn;
918 let Inst{11-0} = imm;
Bob Wilsona6aba772009-10-26 22:34:44 +0000919 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000920 let Inst{25} = 1;
Evan Cheng5bf90112009-06-26 00:19:44 +0000921 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000922 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
923 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
924 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000925 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000926 bits<4> Rd;
927 bits<4> Rn;
928 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000929 let Inst{11-4} = 0b00000000;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000930 let isCommutable = Commutable;
931 let Inst{3-0} = Rm;
932 let Inst{15-12} = Rd;
933 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000934 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000935 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000936 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000937 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
938 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
939 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000940 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000941 bits<4> Rd;
942 bits<4> Rn;
943 bits<12> shift;
944 let Inst{11-0} = shift;
945 let Inst{15-12} = Rd;
946 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000947 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000948 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000949 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000950}
Evan Chengaa3b8012007-07-05 07:13:32 +0000951}
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000952}
Evan Chengaa3b8012007-07-05 07:13:32 +0000953
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000954let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000955multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000956 InstrItinClass iir, PatFrag opnode> {
957 // Note: We use the complex addrmode_imm12 rather than just an input
958 // GPR and a constrained immediate so that we can use this to match
959 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000960 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000961 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
962 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000963 bits<4> Rt;
964 bits<17> addr;
965 let Inst{23} = addr{12}; // U (add = ('U' == 1))
966 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000967 let Inst{15-12} = Rt;
968 let Inst{11-0} = addr{11-0}; // imm12
969 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000970 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000971 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
972 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000973 bits<4> Rt;
974 bits<17> shift;
975 let Inst{23} = shift{12}; // U (add = ('U' == 1))
976 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000977 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000978 let Inst{11-0} = shift{11-0};
979 }
980}
981}
982
Jim Grosbach2f790742010-11-13 00:35:48 +0000983multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000984 InstrItinClass iir, PatFrag opnode> {
985 // Note: We use the complex addrmode_imm12 rather than just an input
986 // GPR and a constrained immediate so that we can use this to match
987 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000988 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000989 (ins GPR:$Rt, addrmode_imm12:$addr),
990 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
991 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
992 bits<4> Rt;
993 bits<17> addr;
994 let Inst{23} = addr{12}; // U (add = ('U' == 1))
995 let Inst{19-16} = addr{16-13}; // Rn
996 let Inst{15-12} = Rt;
997 let Inst{11-0} = addr{11-0}; // imm12
998 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000999 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001000 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1001 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1002 bits<4> Rt;
1003 bits<17> shift;
1004 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1005 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001006 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001007 let Inst{11-0} = shift{11-0};
1008 }
1009}
Rafael Espindola203922d2006-10-16 17:57:20 +00001010//===----------------------------------------------------------------------===//
1011// Instructions
1012//===----------------------------------------------------------------------===//
1013
Evan Cheng10043e22007-01-19 07:51:42 +00001014//===----------------------------------------------------------------------===//
1015// Miscellaneous Instructions.
1016//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001017
Evan Cheng10043e22007-01-19 07:51:42 +00001018/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1019/// the function. The first operand is the ID# for this instruction, the second
1020/// is the index into the MachineConstantPool that this is, the third is the
1021/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001022let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001023def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001024PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001025 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001026
Jim Grosbach45fceea2010-02-22 23:10:38 +00001027// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1028// from removing one half of the matched pairs. That breaks PEI, which assumes
1029// these will always be in pairs, and asserts if it finds otherwise. Better way?
1030let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001031def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001032PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001033 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001034
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001035def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001036PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001037 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001038}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001039
Johnny Chen29a91032010-02-12 22:53:19 +00001040def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001041 [/* For disassembly only; pattern left blank */]>,
1042 Requires<[IsARM, HasV6T2]> {
1043 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001044 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001045 let Inst{7-0} = 0b00000000;
1046}
1047
Johnny Chen29a91032010-02-12 22:53:19 +00001048def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1049 [/* For disassembly only; pattern left blank */]>,
1050 Requires<[IsARM, HasV6T2]> {
1051 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001052 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001053 let Inst{7-0} = 0b00000001;
1054}
1055
1056def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1057 [/* For disassembly only; pattern left blank */]>,
1058 Requires<[IsARM, HasV6T2]> {
1059 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001060 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001061 let Inst{7-0} = 0b00000010;
1062}
1063
1064def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1065 [/* For disassembly only; pattern left blank */]>,
1066 Requires<[IsARM, HasV6T2]> {
1067 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001068 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001069 let Inst{7-0} = 0b00000011;
1070}
1071
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001072def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1073 "\t$dst, $a, $b",
1074 [/* For disassembly only; pattern left blank */]>,
1075 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<4> Rm;
1079 let Inst{3-0} = Rm;
1080 let Inst{15-12} = Rd;
1081 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001082 let Inst{27-20} = 0b01101000;
1083 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001084 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001085}
1086
Johnny Chen29a91032010-02-12 22:53:19 +00001087def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1088 [/* For disassembly only; pattern left blank */]>,
1089 Requires<[IsARM, HasV6T2]> {
1090 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001091 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001092 let Inst{7-0} = 0b00000100;
1093}
1094
Johnny Chenf40b8e02010-02-11 18:12:29 +00001095// The i32imm operand $val can be used by a debugger to store more information
1096// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001097def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001098 [/* For disassembly only; pattern left blank */]>,
1099 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001100 bits<16> val;
1101 let Inst{3-0} = val{3-0};
1102 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001103 let Inst{27-20} = 0b00010010;
1104 let Inst{7-4} = 0b0111;
1105}
1106
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001107// Change Processor State is a system instruction -- for disassembly and
1108// parsing only.
1109// FIXME: Since the asm parser has currently no clean way to handle optional
1110// operands, create 3 versions of the same instruction. Once there's a clean
1111// framework to represent optional operands, change this behavior.
1112class CPS<dag iops, string asm_ops>
1113 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1114 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1115 bits<2> imod;
1116 bits<3> iflags;
1117 bits<5> mode;
1118 bit M;
1119
Johnny Chencf20cbe2010-02-12 18:55:33 +00001120 let Inst{31-28} = 0b1111;
1121 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001122 let Inst{19-18} = imod;
1123 let Inst{17} = M; // Enabled if mode is set;
1124 let Inst{16} = 0;
1125 let Inst{8-6} = iflags;
1126 let Inst{5} = 0;
1127 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001128}
1129
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001130let M = 1 in
1131 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1132 "$imod\t$iflags, $mode">;
1133let mode = 0, M = 0 in
1134 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1135
1136let imod = 0, iflags = 0, M = 1 in
1137 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1138
Johnny Chena07c9c72010-02-21 04:42:01 +00001139// Preload signals the memory system of possible future data/instruction access.
1140// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001141multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001142
Evan Cheng8740ee32010-11-03 06:34:55 +00001143 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001144 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001145 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001146 bits<4> Rt;
1147 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001148 let Inst{31-26} = 0b111101;
1149 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001150 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001151 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001152 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001153 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001154 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001155 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001156 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001157 }
1158
Evan Cheng8740ee32010-11-03 06:34:55 +00001159 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001160 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001161 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001162 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001163 let Inst{31-26} = 0b111101;
1164 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001165 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001166 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001167 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001168 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001169 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001170 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001171 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001172 }
1173}
1174
Evan Cheng21acf9f2010-11-04 05:19:35 +00001175defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1176defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1177defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001178
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001179def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1180 "setend\t$end",
1181 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001182 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001183 bits<1> end;
1184 let Inst{31-10} = 0b1111000100000001000000;
1185 let Inst{9} = end;
1186 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001187}
1188
Johnny Chen29a91032010-02-12 22:53:19 +00001189def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001190 [/* For disassembly only; pattern left blank */]>,
1191 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001192 bits<4> opt;
1193 let Inst{27-4} = 0b001100100000111100001111;
1194 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001195}
1196
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001197// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001198let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001199def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001200 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001201 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001202 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001203}
1204
Evan Chengaa03cd32008-11-06 17:48:05 +00001205// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001206let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001207def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1208 Size4Bytes, IIC_iALUr,
1209 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001210
Evan Cheng72501202008-01-07 23:56:57 +00001211let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001212def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001213 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001214 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001215
Jim Grosbachcfb66202010-11-18 01:15:56 +00001216def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001217 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001218 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001219
Jim Grosbachcfb66202010-11-18 01:15:56 +00001220def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001221 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001222 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001223
Jim Grosbachcfb66202010-11-18 01:15:56 +00001224def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001225 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001226 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001227
Jim Grosbachcfb66202010-11-18 01:15:56 +00001228def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001229 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001230 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001231}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001232let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001233def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001234 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001235
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001236def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophercc385c02011-01-15 00:25:09 +00001237 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1238 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001239
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001240def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001242}
Evan Chengaa03cd32008-11-06 17:48:05 +00001243} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001244
Evan Cheng6a42ec32009-06-23 05:25:29 +00001245
1246// LEApcrel - Load a pc-relative address into a register without offending the
1247// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001248let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001249// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001250// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1251// know until then which form of the instruction will be used.
1252def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbachdc35e062010-12-01 19:47:31 +00001253 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001254 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001255 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001256 let Inst{27-25} = 0b001;
1257 let Inst{20} = 0;
1258 let Inst{19-16} = 0b1111;
1259 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001260 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001261}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001262def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1263 Size4Bytes, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001264
1265def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1266 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1267 Size4Bytes, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001268
Evan Cheng10043e22007-01-19 07:51:42 +00001269//===----------------------------------------------------------------------===//
1270// Control Flow Instructions.
1271//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001272
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001273let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1274 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001275 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001276 "bx", "\tlr", [(ARMretflag)]>,
1277 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001278 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001279 }
1280
1281 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001282 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001283 "mov", "\tpc, lr", [(ARMretflag)]>,
1284 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001285 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001286 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001287}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001288
Bob Wilsone4b80c92009-10-28 00:37:03 +00001289// Indirect branches
1290let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001291 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001292 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001293 [(brind GPR:$dst)]>,
1294 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001295 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001296 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001297 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001298 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001299
1300 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001301 // FIXME: We would really like to define this as a vanilla ARMPat like:
1302 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1303 // With that, however, we can't set isBranch, isTerminator, etc..
1304 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1305 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1306 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001307}
1308
Evan Cheng9a133f62010-11-29 22:43:27 +00001309// All calls clobber the non-callee saved registers. SP is marked as
1310// a use to prevent stack-pointer assignments that appear immediately
1311// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001312let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001313 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001314 Defs = [R0, R1, R2, R3, R12, LR,
1315 D0, D1, D2, D3, D4, D5, D6, D7,
1316 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001317 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1318 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001319 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001320 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001321 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001322 Requires<[IsARM, IsNotDarwin]> {
1323 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001324 bits<24> func;
1325 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001326 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001327
Jason W Kimd2e2f562011-02-04 19:47:15 +00001328 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001329 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001330 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001331 Requires<[IsARM, IsNotDarwin]> {
1332 bits<24> func;
1333 let Inst{23-0} = func;
1334 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001335
Evan Cheng10043e22007-01-19 07:51:42 +00001336 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001337 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001338 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001339 [(ARMcall GPR:$func)]>,
1340 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001341 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001342 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001343 let Inst{3-0} = func;
1344 }
1345
1346 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1347 IIC_Br, "blx", "\t$func",
1348 [(ARMcall_pred GPR:$func)]>,
1349 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1350 bits<4> func;
1351 let Inst{27-4} = 0b000100101111111111110011;
1352 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001353 }
1354
Evan Chengbd9ba422009-07-14 01:49:27 +00001355 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001356 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001357 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1358 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1359 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001360
1361 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001362 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1363 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1364 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001365}
1366
David Goodwinb369ee42009-08-12 18:31:53 +00001367let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001368 // On Darwin R9 is call-clobbered.
1369 // R7 is marked as a use to prevent frame-pointer assignments from being
1370 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001371 Defs = [R0, R1, R2, R3, R9, R12, LR,
1372 D0, D1, D2, D3, D4, D5, D6, D7,
1373 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001374 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1375 Uses = [R7, SP] in {
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001376 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001377 IIC_Br, "bl\t$func",
Johnny Chen4f36aff2009-10-27 20:45:15 +00001378 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1379 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001380 bits<24> func;
1381 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001382 }
Bob Wilson45825302009-06-22 21:01:46 +00001383
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001384 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001385 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001386 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001387 Requires<[IsARM, IsDarwin]> {
1388 bits<24> func;
1389 let Inst{23-0} = func;
1390 }
Bob Wilson45825302009-06-22 21:01:46 +00001391
1392 // ARMv5T and above
1393 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001394 IIC_Br, "blx\t$func",
Bob Wilson45825302009-06-22 21:01:46 +00001395 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach16db3282010-10-13 22:09:34 +00001396 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001397 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach16db3282010-10-13 22:09:34 +00001398 let Inst{3-0} = func;
Bob Wilson45825302009-06-22 21:01:46 +00001399 }
1400
Bob Wilsonec845682011-03-03 01:41:01 +00001401 def BLXr9_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1402 IIC_Br, "blx", "\t$func",
1403 [(ARMcall_pred GPR:$func)]>,
1404 Requires<[IsARM, HasV5T, IsDarwin]> {
1405 bits<4> func;
1406 let Inst{27-4} = 0b000100101111111111110011;
1407 let Inst{3-0} = func;
1408 }
1409
Evan Chengbd9ba422009-07-14 01:49:27 +00001410 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001411 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001412 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1413 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1414 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001415
1416 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001417 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1418 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1419 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001420}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001421
Dale Johannesend679ff72010-06-03 21:09:53 +00001422// Tail calls.
1423
Jim Grosbach16db3282010-10-13 22:09:34 +00001424// FIXME: These should probably be xformed into the non-TC versions of the
1425// instructions as part of MC lowering.
Jim Grosbach49408ce2010-11-30 00:09:06 +00001426// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1427// Thumb should have its own version since the instruction is actually
1428// different, even though the mnemonic is the same.
Dale Johannesend679ff72010-06-03 21:09:53 +00001429let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1430 // Darwin versions.
1431 let Defs = [R0, R1, R2, R3, R9, R12,
1432 D0, D1, D2, D3, D4, D5, D6, D7,
1433 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1434 D27, D28, D29, D30, D31, PC],
1435 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001436 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1437 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001438
Jim Grosbach49408ce2010-11-30 00:09:06 +00001439 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1440 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001441
Evan Chenge5fcd332010-06-19 00:11:54 +00001442 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesene2289282010-07-08 01:18:23 +00001443 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001444 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001445
1446 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001447 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach49408ce2010-11-30 00:09:06 +00001448 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001449
Evan Chenge5fcd332010-06-19 00:11:54 +00001450 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1451 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1452 []>, Requires<[IsDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001453 bits<4> dst;
1454 let Inst{31-4} = 0b1110000100101111111111110001;
1455 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001456 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001457 }
1458
1459 // Non-Darwin versions (the difference is R9).
1460 let Defs = [R0, R1, R2, R3, R12,
1461 D0, D1, D2, D3, D4, D5, D6, D7,
1462 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1463 D27, D28, D29, D30, D31, PC],
1464 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001465 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1466 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001467
Jim Grosbach49408ce2010-11-30 00:09:06 +00001468 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1469 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001470
Evan Chenge5fcd332010-06-19 00:11:54 +00001471 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1472 IIC_Br, "b\t$dst @ TAILCALL",
1473 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001474
Evan Chenge5fcd332010-06-19 00:11:54 +00001475 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1476 IIC_Br, "b.w\t$dst @ TAILCALL",
1477 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001478
Dale Johannesend5c58b72010-06-21 18:21:49 +00001479 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Chenge5fcd332010-06-19 00:11:54 +00001480 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1481 []>, Requires<[IsNotDarwin]> {
Jim Grosbach82291532010-10-14 17:24:28 +00001482 bits<4> dst;
1483 let Inst{31-4} = 0b1110000100101111111111110001;
1484 let Inst{3-0} = dst;
Evan Chenge5fcd332010-06-19 00:11:54 +00001485 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001486 }
1487}
1488
David Goodwinb369ee42009-08-12 18:31:53 +00001489let isBranch = 1, isTerminator = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001490 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +00001491 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001492 let isPredicable = 1 in
David Goodwinb062c232009-08-06 16:52:47 +00001493 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001494 "b\t$target", [(br bb:$target)]> {
1495 bits<24> target;
Jim Grosbach3fd74112010-11-12 18:13:26 +00001496 let Inst{31-28} = 0b1110;
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001497 let Inst{23-0} = target;
1498 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001499
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001500 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1501 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001502 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001503 SizeSpecial, IIC_Br,
1504 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001505 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1506 // into i12 and rs suffixed versions.
1507 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001508 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001509 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001510 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001511 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001512 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001513 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001514 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001515 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001516 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001517 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001518 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001519
Evan Chengaa3b8012007-07-05 07:13:32 +00001520 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001521 // a two-value operand where a dag node expects two operands. :(
Jason W Kimd2e2f562011-02-04 19:47:15 +00001522 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001523 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001524 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1525 bits<24> target;
1526 let Inst{23-0} = target;
1527 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001528}
Rafael Espindola75269be2006-07-16 01:02:57 +00001529
Johnny Chen52a6ab32010-02-13 02:51:09 +00001530// Branch and Exchange Jazelle -- for disassembly only
1531def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1532 [/* For disassembly only; pattern left blank */]> {
1533 let Inst{23-20} = 0b0010;
1534 //let Inst{19-8} = 0xfff;
1535 let Inst{7-4} = 0b0010;
1536}
1537
Johnny Chen4c444bf2010-02-16 21:59:54 +00001538// Secure Monitor Call is a system instruction -- for disassembly only
1539def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1540 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001541 bits<4> opt;
1542 let Inst{23-4} = 0b01100000000000000111;
1543 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001544}
1545
Johnny Chen46c39d42010-02-16 20:04:27 +00001546// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001547let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001548def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001549 [/* For disassembly only; pattern left blank */]> {
1550 bits<24> svc;
1551 let Inst{23-0} = svc;
1552}
Johnny Chenc7e14702010-02-10 18:02:25 +00001553}
1554
Johnny Chen5454e062010-02-17 21:39:10 +00001555// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001556let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001557def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1558 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001559 [/* For disassembly only; pattern left blank */]> {
1560 let Inst{31-28} = 0b1111;
1561 let Inst{22-20} = 0b110; // W = 1
1562}
1563
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001564def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1565 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{31-28} = 0b1111;
1568 let Inst{22-20} = 0b100; // W = 0
1569}
1570
Johnny Chen5454e062010-02-17 21:39:10 +00001571// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001572def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1573 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001574 [/* For disassembly only; pattern left blank */]> {
1575 let Inst{31-28} = 0b1111;
1576 let Inst{22-20} = 0b011; // W = 1
1577}
1578
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001579def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1580 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001581 [/* For disassembly only; pattern left blank */]> {
1582 let Inst{31-28} = 0b1111;
1583 let Inst{22-20} = 0b001; // W = 0
1584}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001585} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001586
Evan Cheng10043e22007-01-19 07:51:42 +00001587//===----------------------------------------------------------------------===//
1588// Load / store Instructions.
1589//
Rafael Espindola677ee832006-10-16 17:17:22 +00001590
Evan Cheng10043e22007-01-19 07:51:42 +00001591// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001592
1593
Evan Chengff310732010-10-28 06:47:08 +00001594defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001595 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001596defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001597 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001598defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001599 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001600defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001601 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001602
Evan Chengee2763f2007-03-19 07:20:03 +00001603// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001604let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1605 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001606def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001607 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1608 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001609 bits<4> Rt;
1610 bits<17> addr;
1611 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1612 let Inst{19-16} = 0b1111;
1613 let Inst{15-12} = Rt;
1614 let Inst{11-0} = addr{11-0}; // imm12
1615}
Evan Chengee2763f2007-03-19 07:20:03 +00001616
Evan Cheng10043e22007-01-19 07:51:42 +00001617// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001618def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001619 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1620 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001621
Evan Cheng10043e22007-01-19 07:51:42 +00001622// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001623def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001624 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1625 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001626
Jim Grosbach76aed402010-11-19 18:16:46 +00001627def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001628 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1629 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001630
Chris Lattnercc5dce82010-11-02 23:40:41 +00001631let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1632 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbach76aed402010-11-19 18:16:46 +00001633// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1634// how to represent that such that tblgen is happy and we don't
1635// mark this codegen only?
Evan Cheng10043e22007-01-19 07:51:42 +00001636// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001637def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1638 (ins addrmode3:$addr), LdMiscFrm,
1639 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001640 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001641}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001642
Evan Cheng10043e22007-01-19 07:51:42 +00001643// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001644multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001645 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1646 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001647 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1648 // {17-14} Rn
1649 // {13} 1 == Rm, 0 == imm12
1650 // {12} isAdd
1651 // {11-0} imm12/Rm
1652 bits<18> addr;
1653 let Inst{25} = addr{13};
1654 let Inst{23} = addr{12};
1655 let Inst{19-16} = addr{17-14};
1656 let Inst{11-0} = addr{11-0};
1657 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001658 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1659 (ins GPR:$Rn, am2offset:$offset),
1660 IndexModePost, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001661 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1662 // {13} 1 == Rm, 0 == imm12
1663 // {12} isAdd
1664 // {11-0} imm12/Rm
1665 bits<14> offset;
1666 bits<4> Rn;
1667 let Inst{25} = offset{13};
1668 let Inst{23} = offset{12};
1669 let Inst{19-16} = Rn;
1670 let Inst{11-0} = offset{11-0};
1671 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001672}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001673
Jim Grosbach003c6e72010-11-19 19:41:26 +00001674let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001675defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1676defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001677}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001678
Jim Grosbach003c6e72010-11-19 19:41:26 +00001679multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1680 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1681 (ins addrmode3:$addr), IndexModePre,
1682 LdMiscFrm, itin,
1683 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1684 bits<14> addr;
1685 let Inst{23} = addr{8}; // U bit
1686 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1687 let Inst{19-16} = addr{12-9}; // Rn
1688 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1689 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1690 }
1691 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1692 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1693 LdMiscFrm, itin,
1694 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001695 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001696 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001697 let Inst{23} = offset{8}; // U bit
1698 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001699 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001700 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1701 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001702 }
1703}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001704
Jim Grosbach003c6e72010-11-19 19:41:26 +00001705let mayLoad = 1, neverHasSideEffects = 1 in {
1706defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1707defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1708defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1709let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1710defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1711} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001712
Johnny Chen74c90452010-02-18 03:27:42 +00001713// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001714let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +00001715def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1716 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1717 LdFrm, IIC_iLoad_ru,
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001718 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1719 let Inst{21} = 1; // overwrite
1720}
Jim Grosbach2f790742010-11-13 00:35:48 +00001721def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach003c6e72010-11-19 19:41:26 +00001722 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach2f790742010-11-13 00:35:48 +00001723 LdFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001724 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1725 let Inst{21} = 1; // overwrite
1726}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001727def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1728 (ins GPR:$base, am3offset:$offset), IndexModePost,
1729 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001730 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1731 let Inst{21} = 1; // overwrite
1732}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001733def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1734 (ins GPR:$base, am3offset:$offset), IndexModePost,
1735 LdMiscFrm, IIC_iLoad_bh_ru,
1736 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001737 let Inst{21} = 1; // overwrite
1738}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001739def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1740 (ins GPR:$base, am3offset:$offset), IndexModePost,
1741 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001742 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001743 let Inst{21} = 1; // overwrite
1744}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001745}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001746
Evan Cheng10043e22007-01-19 07:51:42 +00001747// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001748
1749// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001750def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001751 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1752 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001753
Evan Cheng10043e22007-01-19 07:51:42 +00001754// Store doubleword
Chris Lattnercc5dce82010-11-02 23:40:41 +00001755let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1756 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001757def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001758 StMiscFrm, IIC_iStore_d_r,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001759 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001760
1761// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001762def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001763 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001764 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001765 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1766 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001767 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001768
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001769def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001770 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001771 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001772 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1773 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001774 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001775
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001776def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1777 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1778 IndexModePre, StFrm, IIC_iStore_bh_ru,
1779 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1780 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1781 GPR:$Rn, am2offset:$offset))]>;
1782def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1783 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1784 IndexModePost, StFrm, IIC_iStore_bh_ru,
1785 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1786 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1787 GPR:$Rn, am2offset:$offset))]>;
1788
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001789def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1790 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1791 IndexModePre, StMiscFrm, IIC_iStore_ru,
1792 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1793 [(set GPR:$Rn_wb,
1794 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001795
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001796def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1797 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1798 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1799 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1800 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1801 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001802
Johnny Chen688a90e2010-02-18 22:31:18 +00001803// For disassembly only
1804def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1805 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001806 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001807 "strd", "\t$src1, $src2, [$base, $offset]!",
1808 "$base = $base_wb", []>;
1809
1810// For disassembly only
1811def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1812 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001813 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001814 "strd", "\t$src1, $src2, [$base], $offset",
1815 "$base = $base_wb", []>;
1816
Johnny Chen718ed8a2010-03-01 19:22:00 +00001817// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001818
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001819def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1820 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001821 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001822 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001823 [/* For disassembly only; pattern left blank */]> {
1824 let Inst{21} = 1; // overwrite
1825}
1826
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001827def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1828 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001829 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001830 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001831 [/* For disassembly only; pattern left blank */]> {
1832 let Inst{21} = 1; // overwrite
1833}
1834
Johnny Chen718ed8a2010-03-01 19:22:00 +00001835def STRHT: AI3sthpo<(outs GPR:$base_wb),
1836 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001837 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chen718ed8a2010-03-01 19:22:00 +00001838 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1839 [/* For disassembly only; pattern left blank */]> {
1840 let Inst{21} = 1; // overwrite
1841}
1842
Evan Cheng10043e22007-01-19 07:51:42 +00001843//===----------------------------------------------------------------------===//
1844// Load / store multiple Instructions.
1845//
1846
Bill Wendlinge69afc62010-11-13 09:09:38 +00001847multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1848 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001849 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001850 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1851 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001852 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001853 let Inst{24-23} = 0b01; // Increment After
1854 let Inst{21} = 0; // No writeback
1855 let Inst{20} = L_bit;
1856 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001857 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001858 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1859 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001860 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001861 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001862 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001863 let Inst{20} = L_bit;
1864 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001865 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001866 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1867 IndexModeNone, f, itin,
1868 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1869 let Inst{24-23} = 0b00; // Decrement After
1870 let Inst{21} = 0; // No writeback
1871 let Inst{20} = L_bit;
1872 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001873 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001874 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1875 IndexModeUpd, f, itin_upd,
1876 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1877 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001878 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001879 let Inst{20} = L_bit;
1880 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001881 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001882 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1883 IndexModeNone, f, itin,
1884 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1885 let Inst{24-23} = 0b10; // Decrement Before
1886 let Inst{21} = 0; // No writeback
1887 let Inst{20} = L_bit;
1888 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001889 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001890 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1891 IndexModeUpd, f, itin_upd,
1892 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1893 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001894 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001895 let Inst{20} = L_bit;
1896 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001897 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001898 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1899 IndexModeNone, f, itin,
1900 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1901 let Inst{24-23} = 0b11; // Increment Before
1902 let Inst{21} = 0; // No writeback
1903 let Inst{20} = L_bit;
1904 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001905 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001906 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1907 IndexModeUpd, f, itin_upd,
1908 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1909 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001910 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001911 let Inst{20} = L_bit;
1912 }
1913}
1914
Bill Wendling9430eb42010-11-13 11:20:05 +00001915let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001916
1917let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1918defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1919
1920let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1921defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1922
1923} // neverHasSideEffects
1924
Bob Wilson7c2c6262011-01-06 19:24:32 +00001925// Load / Store Multiple Mnemonic Aliases
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001926def : MnemonicAlias<"ldm", "ldmia">;
1927def : MnemonicAlias<"stm", "stmia">;
1928
1929// FIXME: remove when we have a way to marking a MI with these properties.
1930// FIXME: Should pc be an implicit operand like PICADD, etc?
1931let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1932 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach23389052010-11-30 19:25:56 +00001933// FIXME: Should be a pseudo-instruction.
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001934def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendlinga8974af2010-11-16 23:44:49 +00001935 reglist:$regs, variable_ops),
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001936 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendlinga8974af2010-11-16 23:44:49 +00001937 "ldmia${p}\t$Rn!, $regs",
Bill Wendling3bd60ef2010-11-16 02:08:45 +00001938 "$Rn = $wb", []> {
1939 let Inst{24-23} = 0b01; // Increment After
1940 let Inst{21} = 1; // Writeback
1941 let Inst{20} = 1; // Load
Jim Grosbach58ef5982010-11-10 23:18:49 +00001942}
Evan Cheng10043e22007-01-19 07:51:42 +00001943
Evan Cheng10043e22007-01-19 07:51:42 +00001944//===----------------------------------------------------------------------===//
1945// Move Instructions.
1946//
1947
Evan Chengd93b5b62009-06-12 20:46:18 +00001948let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001949def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1950 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1951 bits<4> Rd;
1952 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001953
Johnny Chen3467dcb2009-11-07 00:54:36 +00001954 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001955 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001956 let Inst{3-0} = Rm;
1957 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001958}
1959
Dale Johannesen438c35b2010-06-15 22:24:08 +00001960// A version for the smaller set of tail call registers.
1961let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001962def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001963 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1964 bits<4> Rd;
1965 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001966
Dale Johannesen438c35b2010-06-15 22:24:08 +00001967 let Inst{11-4} = 0b00000000;
1968 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001969 let Inst{3-0} = Rm;
1970 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00001971}
1972
Evan Cheng59bbc542010-10-27 23:41:30 +00001973def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001974 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00001975 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1976 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001977 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001978 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001979 let Inst{15-12} = Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001980 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001981 let Inst{25} = 0;
1982}
Evan Cheng5be3e092007-03-19 07:09:02 +00001983
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001984let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00001985def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1986 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001987 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001988 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001989 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001990 let Inst{15-12} = Rd;
1991 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001992 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001993}
1994
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001995let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00001996def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001997 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00001998 "movw", "\t$Rd, $imm",
1999 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00002000 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002001 bits<4> Rd;
2002 bits<16> imm;
2003 let Inst{15-12} = Rd;
2004 let Inst{11-0} = imm{11-0};
2005 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002006 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002007 let Inst{25} = 1;
2008}
2009
Evan Cheng2f2435d2011-01-21 18:55:51 +00002010def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2011 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002012
2013let Constraints = "$src = $Rd" in {
Evan Cheng965b3c72011-01-13 07:58:56 +00002014def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002015 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002016 "movt", "\t$Rd, $imm",
2017 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002018 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002019 lo16AllZero:$imm))]>, UnaryDP,
2020 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002021 bits<4> Rd;
2022 bits<16> imm;
2023 let Inst{15-12} = Rd;
2024 let Inst{11-0} = imm{11-0};
2025 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002026 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002027 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002028}
Evan Cheng9d41b312007-07-10 18:08:01 +00002029
Evan Cheng2f2435d2011-01-21 18:55:51 +00002030def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2031 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002032
2033} // Constraints
2034
Evan Cheng786b15f2009-10-21 08:15:52 +00002035def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2036 Requires<[IsARM, HasV6T2]>;
2037
David Goodwin5f582b72009-09-01 18:32:09 +00002038let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002039def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002040 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2041 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002042
2043// These aren't really mov instructions, but we have to define them this way
2044// due to flag operands.
2045
Evan Cheng3e18e502007-09-11 19:55:27 +00002046let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002047def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002048 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2049 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002050def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002051 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2052 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002053}
Evan Cheng10043e22007-01-19 07:51:42 +00002054
Evan Cheng10043e22007-01-19 07:51:42 +00002055//===----------------------------------------------------------------------===//
2056// Extend Instructions.
2057//
2058
2059// Sign extenders
2060
Evan Cheng62d626c2010-09-25 00:49:35 +00002061defm SXTB : AI_ext_rrot<0b01101010,
2062 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2063defm SXTH : AI_ext_rrot<0b01101011,
2064 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002065
Evan Cheng62d626c2010-09-25 00:49:35 +00002066defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002067 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002068defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002069 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002070
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002071// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002072defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002073
2074// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002075defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002076
2077// Zero extenders
2078
2079let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00002080defm UXTB : AI_ext_rrot<0b01101110,
2081 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2082defm UXTH : AI_ext_rrot<0b01101111,
2083 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2084defm UXTB16 : AI_ext_rrot<0b01101100,
2085 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002086
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002087// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2088// The transformation should probably be done as a combiner action
2089// instead so we can include a check for masking back in the upper
2090// eight bits of the source into the lower eight bits of the result.
2091//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2092// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002093def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002094 (UXTB16r_rot GPR:$Src, 8)>;
2095
Evan Cheng62d626c2010-09-25 00:49:35 +00002096defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002097 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002098defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002099 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002100}
2101
Evan Cheng10043e22007-01-19 07:51:42 +00002102// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002103// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002104defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002105
Evan Cheng10043e22007-01-19 07:51:42 +00002106
Jim Grosbach68a335e2010-10-15 17:15:16 +00002107def SBFX : I<(outs GPR:$Rd),
2108 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002109 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002110 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002111 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002112 bits<4> Rd;
2113 bits<4> Rn;
2114 bits<5> lsb;
2115 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002116 let Inst{27-21} = 0b0111101;
2117 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002118 let Inst{20-16} = width;
2119 let Inst{15-12} = Rd;
2120 let Inst{11-7} = lsb;
2121 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002122}
2123
Jim Grosbach68a335e2010-10-15 17:15:16 +00002124def UBFX : I<(outs GPR:$Rd),
2125 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002126 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002127 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002128 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<5> lsb;
2132 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002133 let Inst{27-21} = 0b0111111;
2134 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002135 let Inst{20-16} = width;
2136 let Inst{15-12} = Rd;
2137 let Inst{11-7} = lsb;
2138 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002139}
2140
Evan Cheng10043e22007-01-19 07:51:42 +00002141//===----------------------------------------------------------------------===//
2142// Arithmetic Instructions.
2143//
2144
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002145defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002146 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002147 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002148defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002149 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002150 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002151
Evan Chengaa3b8012007-07-05 07:13:32 +00002152// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002153defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002154 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002155 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2156defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002157 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002158 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002159
Evan Cheng97727a62009-06-25 23:34:10 +00002160defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002161 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002162defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002163 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002164
2165// ADC and SUBC with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002166defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002167 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002168defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002169 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Cheng10043e22007-01-19 07:51:42 +00002170
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002171def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2172 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2173 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2174 bits<4> Rd;
2175 bits<4> Rn;
2176 bits<12> imm;
2177 let Inst{25} = 1;
2178 let Inst{15-12} = Rd;
2179 let Inst{19-16} = Rn;
2180 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002181}
Evan Cheng9d41b312007-07-10 18:08:01 +00002182
Bob Wilsonadb93e52010-08-05 18:23:43 +00002183// The reg/reg form is only defined for the disassembler; for codegen it is
2184// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002185def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2186 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002187 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002188 bits<4> Rd;
2189 bits<4> Rn;
2190 bits<4> Rm;
2191 let Inst{11-4} = 0b00000000;
2192 let Inst{25} = 0;
2193 let Inst{3-0} = Rm;
2194 let Inst{15-12} = Rd;
2195 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002196}
2197
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002198def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2199 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2200 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2201 bits<4> Rd;
2202 bits<4> Rn;
2203 bits<12> shift;
2204 let Inst{25} = 0;
2205 let Inst{11-0} = shift;
2206 let Inst{15-12} = Rd;
2207 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002208}
Evan Chengaa3b8012007-07-05 07:13:32 +00002209
2210// RSB with 's' bit set.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002211let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002212def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2213 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2214 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2215 bits<4> Rd;
2216 bits<4> Rn;
2217 bits<12> imm;
2218 let Inst{25} = 1;
2219 let Inst{20} = 1;
2220 let Inst{15-12} = Rd;
2221 let Inst{19-16} = Rn;
2222 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002223}
Kevin Enderbyb8b60412011-03-02 23:08:33 +00002224def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2225 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2226 [/* For disassembly only; pattern left blank */]> {
2227 bits<4> Rd;
2228 bits<4> Rn;
2229 bits<4> Rm;
2230 let Inst{11-4} = 0b00000000;
2231 let Inst{25} = 0;
2232 let Inst{20} = 1;
2233 let Inst{3-0} = Rm;
2234 let Inst{15-12} = Rd;
2235 let Inst{19-16} = Rn;
2236}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002237def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2238 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2239 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2240 bits<4> Rd;
2241 bits<4> Rn;
2242 bits<12> shift;
2243 let Inst{25} = 0;
2244 let Inst{20} = 1;
2245 let Inst{11-0} = shift;
2246 let Inst{15-12} = Rd;
2247 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002248}
Evan Cheng3e18e502007-09-11 19:55:27 +00002249}
Evan Chengaa3b8012007-07-05 07:13:32 +00002250
Evan Cheng97727a62009-06-25 23:34:10 +00002251let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002252def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2253 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2254 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002255 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002256 bits<4> Rd;
2257 bits<4> Rn;
2258 bits<12> imm;
2259 let Inst{25} = 1;
2260 let Inst{15-12} = Rd;
2261 let Inst{19-16} = Rn;
2262 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002263}
Bob Wilson72de3072010-08-05 18:59:36 +00002264// The reg/reg form is only defined for the disassembler; for codegen it is
2265// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002266def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2267 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002268 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002269 bits<4> Rd;
2270 bits<4> Rn;
2271 bits<4> Rm;
2272 let Inst{11-4} = 0b00000000;
2273 let Inst{25} = 0;
2274 let Inst{3-0} = Rm;
2275 let Inst{15-12} = Rd;
2276 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002277}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002278def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2279 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2280 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002281 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002282 bits<4> Rd;
2283 bits<4> Rn;
2284 bits<12> shift;
2285 let Inst{25} = 0;
2286 let Inst{11-0} = shift;
2287 let Inst{15-12} = Rd;
2288 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002289}
Evan Cheng97727a62009-06-25 23:34:10 +00002290}
2291
2292// FIXME: Allow these to be predicated.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002293let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002294def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2295 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2296 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002297 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002298 bits<4> Rd;
2299 bits<4> Rn;
2300 bits<12> imm;
2301 let Inst{25} = 1;
2302 let Inst{20} = 1;
2303 let Inst{15-12} = Rd;
2304 let Inst{19-16} = Rn;
2305 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002306}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002307def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2308 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2309 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002310 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002311 bits<4> Rd;
2312 bits<4> Rn;
2313 bits<12> shift;
2314 let Inst{25} = 0;
2315 let Inst{20} = 1;
2316 let Inst{11-0} = shift;
2317 let Inst{15-12} = Rd;
2318 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002319}
Evan Cheng3e18e502007-09-11 19:55:27 +00002320}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002321
Evan Cheng10043e22007-01-19 07:51:42 +00002322// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002323// The assume-no-carry-in form uses the negation of the input since add/sub
2324// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2325// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2326// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002327def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2328 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002329def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2330 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2331// The with-carry-in form matches bitwise not instead of the negation.
2332// Effectively, the inverse interpretation of the carry flag already accounts
2333// for part of the negation.
2334def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2335 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002336
2337// Note: These are implemented in C++ code, because they have to generate
2338// ADD/SUBrs instructions, which use a complex pattern that a xform function
2339// cannot produce.
2340// (mul X, 2^n+1) -> (add (X << n), X)
2341// (mul X, 2^n-1) -> (rsb X, (X << n))
2342
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002343// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002344// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002345class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002346 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2347 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2348 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002349 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002350 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002351 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002352 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002353 let Inst{11-4} = op11_4;
2354 let Inst{19-16} = Rn;
2355 let Inst{15-12} = Rd;
2356 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002357}
2358
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002359// Saturating add/subtract -- for disassembly only
2360
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002361def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002362 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2363 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002364def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002365 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2366 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2367def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2368 "\t$Rd, $Rm, $Rn">;
2369def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2370 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002371
2372def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2373def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2374def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2375def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2376def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2377def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2378def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2379def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2380def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2381def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2382def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2383def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002384
2385// Signed/Unsigned add/subtract -- for disassembly only
2386
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002387def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2388def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2389def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2390def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2391def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2392def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2393def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2394def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2395def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2396def USAX : AAI<0b01100101, 0b11110101, "usax">;
2397def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2398def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002399
2400// Signed/Unsigned halving add/subtract -- for disassembly only
2401
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002402def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2403def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2404def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2405def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2406def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2407def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2408def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2409def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2410def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2411def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2412def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2413def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002414
Johnny Chen38e7bb62010-02-26 22:04:29 +00002415// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002416
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002417def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002418 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002419 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002420 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002421 bits<4> Rd;
2422 bits<4> Rn;
2423 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002424 let Inst{27-20} = 0b01111000;
2425 let Inst{15-12} = 0b1111;
2426 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002427 let Inst{19-16} = Rd;
2428 let Inst{11-8} = Rm;
2429 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002430}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002431def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002432 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002433 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002434 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002435 bits<4> Rd;
2436 bits<4> Rn;
2437 bits<4> Rm;
2438 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002439 let Inst{27-20} = 0b01111000;
2440 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002441 let Inst{19-16} = Rd;
2442 let Inst{15-12} = Ra;
2443 let Inst{11-8} = Rm;
2444 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002445}
2446
2447// Signed/Unsigned saturate -- for disassembly only
2448
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002449def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2450 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002451 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002452 bits<4> Rd;
2453 bits<5> sat_imm;
2454 bits<4> Rn;
2455 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002456 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002457 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002458 let Inst{20-16} = sat_imm;
2459 let Inst{15-12} = Rd;
2460 let Inst{11-7} = sh{7-3};
2461 let Inst{6} = sh{0};
2462 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002463}
2464
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002465def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2466 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002467 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002468 bits<4> Rd;
2469 bits<4> sat_imm;
2470 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002471 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002472 let Inst{11-4} = 0b11110011;
2473 let Inst{15-12} = Rd;
2474 let Inst{19-16} = sat_imm;
2475 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002476}
2477
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002478def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2479 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002480 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002481 bits<4> Rd;
2482 bits<5> sat_imm;
2483 bits<4> Rn;
2484 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002485 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002486 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002487 let Inst{15-12} = Rd;
2488 let Inst{11-7} = sh{7-3};
2489 let Inst{6} = sh{0};
2490 let Inst{20-16} = sat_imm;
2491 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002492}
2493
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002494def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2495 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002496 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002497 bits<4> Rd;
2498 bits<4> sat_imm;
2499 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002500 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002501 let Inst{11-4} = 0b11110011;
2502 let Inst{15-12} = Rd;
2503 let Inst{19-16} = sat_imm;
2504 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002505}
Evan Cheng10043e22007-01-19 07:51:42 +00002506
Bob Wilsonadd513112010-08-11 23:10:46 +00002507def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2508def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002509
Evan Cheng10043e22007-01-19 07:51:42 +00002510//===----------------------------------------------------------------------===//
2511// Bitwise Instructions.
2512//
2513
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002514defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002515 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002516 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002517defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002518 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002519 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002520defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002521 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002522 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002523defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002524 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002525 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002526
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002527def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002528 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002529 "bfc", "\t$Rd, $imm", "$src = $Rd",
2530 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002531 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002532 bits<4> Rd;
2533 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002534 let Inst{27-21} = 0b0111110;
2535 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002536 let Inst{15-12} = Rd;
2537 let Inst{11-7} = imm{4-0}; // lsb
2538 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002539}
2540
Johnny Chen036b2f62010-02-17 06:31:48 +00002541// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002542def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002543 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002544 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2545 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002546 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002547 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002548 bits<4> Rd;
2549 bits<4> Rn;
2550 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002551 let Inst{27-21} = 0b0111110;
2552 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002553 let Inst{15-12} = Rd;
2554 let Inst{11-7} = imm{4-0}; // lsb
2555 let Inst{20-16} = imm{9-5}; // width
2556 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002557}
2558
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00002559// GNU as only supports this form of bfi (w/ 4 arguments)
2560let isAsmParserOnly = 1 in
2561def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2562 lsb_pos_imm:$lsb, width_imm:$width),
2563 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2564 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2565 []>, Requires<[IsARM, HasV6T2]> {
2566 bits<4> Rd;
2567 bits<4> Rn;
2568 bits<5> lsb;
2569 bits<5> width;
2570 let Inst{27-21} = 0b0111110;
2571 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2572 let Inst{15-12} = Rd;
2573 let Inst{11-7} = lsb;
2574 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2575 let Inst{3-0} = Rn;
2576}
2577
Jim Grosbacha97becf2010-10-21 22:19:32 +00002578def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2579 "mvn", "\t$Rd, $Rm",
2580 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2581 bits<4> Rd;
2582 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002583 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002584 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002585 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002586 let Inst{15-12} = Rd;
2587 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002588}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002589def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2590 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2591 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2592 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002593 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002594 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002595 let Inst{19-16} = 0b0000;
2596 let Inst{15-12} = Rd;
2597 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002598}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002599let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002600def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2601 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2602 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2603 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002604 bits<12> imm;
2605 let Inst{25} = 1;
2606 let Inst{19-16} = 0b0000;
2607 let Inst{15-12} = Rd;
2608 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002609}
Evan Cheng10043e22007-01-19 07:51:42 +00002610
2611def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2612 (BICri GPR:$src, so_imm_not:$imm)>;
2613
2614//===----------------------------------------------------------------------===//
2615// Multiply Instructions.
2616//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002617class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2618 string opc, string asm, list<dag> pattern>
2619 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2620 bits<4> Rd;
2621 bits<4> Rm;
2622 bits<4> Rn;
2623 let Inst{19-16} = Rd;
2624 let Inst{11-8} = Rm;
2625 let Inst{3-0} = Rn;
2626}
2627class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2628 string opc, string asm, list<dag> pattern>
2629 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2630 bits<4> RdLo;
2631 bits<4> RdHi;
2632 bits<4> Rm;
2633 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002634 let Inst{19-16} = RdHi;
2635 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002636 let Inst{11-8} = Rm;
2637 let Inst{3-0} = Rn;
2638}
Evan Cheng10043e22007-01-19 07:51:42 +00002639
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002640let isCommutable = 1 in {
2641let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002642def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2643 pred:$p, cc_out:$s),
2644 Size4Bytes, IIC_iMUL32,
2645 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2646 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002647
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002648def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2649 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002650 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2651 Requires<[IsARM, HasV6]>;
2652}
Evan Cheng10043e22007-01-19 07:51:42 +00002653
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002654let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002655def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2656 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2657 Size4Bytes, IIC_iMAC32,
2658 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2659 Requires<[IsARM, NoV6]> {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002660 bits<4> Ra;
2661 let Inst{15-12} = Ra;
2662}
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002663def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2664 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002665 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2666 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002667 bits<4> Ra;
2668 let Inst{15-12} = Ra;
2669}
Evan Cheng10043e22007-01-19 07:51:42 +00002670
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002671def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2672 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2673 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002674 Requires<[IsARM, HasV6T2]> {
2675 bits<4> Rd;
2676 bits<4> Rm;
2677 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002678 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002679 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002680 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002681 let Inst{11-8} = Rm;
2682 let Inst{3-0} = Rn;
2683}
Evan Chenge63b0e62009-07-06 22:05:45 +00002684
Evan Cheng10043e22007-01-19 07:51:42 +00002685// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002686
Evan Chengd93b5b62009-06-12 20:46:18 +00002687let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002688let isCommutable = 1 in {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002689let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002690def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2691 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2692 Size4Bytes, IIC_iMUL64, []>,
2693 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002694
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002695def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2696 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2697 Size4Bytes, IIC_iMUL64, []>,
2698 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002699}
2700
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002701def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2702 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002703 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2704 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002705
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002706def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2707 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002708 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2709 Requires<[IsARM, HasV6]>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002710}
Evan Cheng10043e22007-01-19 07:51:42 +00002711
2712// Multiply + accumulate
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002713let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002714def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2715 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2716 Size4Bytes, IIC_iMAC64, []>,
2717 Requires<[IsARM, NoV6]>;
2718def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2719 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2720 Size4Bytes, IIC_iMAC64, []>,
2721 Requires<[IsARM, NoV6]>;
2722def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2723 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2724 Size4Bytes, IIC_iMAC64, []>,
2725 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002726
2727}
2728
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002729def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2730 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002731 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2732 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002733def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2734 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002735 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2736 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002737
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002738def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2739 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2740 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2741 Requires<[IsARM, HasV6]> {
2742 bits<4> RdLo;
2743 bits<4> RdHi;
2744 bits<4> Rm;
2745 bits<4> Rn;
2746 let Inst{19-16} = RdLo;
2747 let Inst{15-12} = RdHi;
2748 let Inst{11-8} = Rm;
2749 let Inst{3-0} = Rn;
2750}
Evan Chengd93b5b62009-06-12 20:46:18 +00002751} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002752
2753// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002754def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2755 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2756 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002757 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002758 let Inst{15-12} = 0b1111;
2759}
Evan Cheng9d41b312007-07-10 18:08:01 +00002760
Jim Grosbach22261602010-10-22 17:16:17 +00002761def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2762 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002763 [/* For disassembly only; pattern left blank */]>,
2764 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002765 let Inst{15-12} = 0b1111;
2766}
2767
Jim Grosbach22261602010-10-22 17:16:17 +00002768def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2769 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2770 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2771 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2772 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002773
Jim Grosbach22261602010-10-22 17:16:17 +00002774def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2775 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2776 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002777 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002778 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002779
Jim Grosbach22261602010-10-22 17:16:17 +00002780def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2781 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2782 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2783 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2784 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002785
Jim Grosbach22261602010-10-22 17:16:17 +00002786def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2787 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2788 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002789 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002790 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002791
Raul Herbster73489272007-08-30 23:25:47 +00002792multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002793 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2794 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2795 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2796 (sext_inreg GPR:$Rm, i16)))]>,
2797 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002798
Jim Grosbach6956a602010-10-22 18:35:16 +00002799 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2800 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2801 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2802 (sra GPR:$Rm, (i32 16))))]>,
2803 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002804
Jim Grosbach6956a602010-10-22 18:35:16 +00002805 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2806 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2807 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2808 (sext_inreg GPR:$Rm, i16)))]>,
2809 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002810
Jim Grosbach6956a602010-10-22 18:35:16 +00002811 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2812 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2813 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2814 (sra GPR:$Rm, (i32 16))))]>,
2815 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002816
Jim Grosbach6956a602010-10-22 18:35:16 +00002817 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2818 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2819 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2820 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2821 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002822
Jim Grosbach6956a602010-10-22 18:35:16 +00002823 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2824 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2825 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2826 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2827 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002828}
2829
Raul Herbster73489272007-08-30 23:25:47 +00002830
2831multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002832 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002833 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2834 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2835 [(set GPR:$Rd, (add GPR:$Ra,
2836 (opnode (sext_inreg GPR:$Rn, i16),
2837 (sext_inreg GPR:$Rm, i16))))]>,
2838 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002839
Jim Grosbache967c0a2010-11-11 01:27:41 +00002840 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002841 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2842 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2843 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2844 (sra GPR:$Rm, (i32 16)))))]>,
2845 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002846
Jim Grosbache967c0a2010-11-11 01:27:41 +00002847 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002848 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2849 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2850 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2851 (sext_inreg GPR:$Rm, i16))))]>,
2852 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002853
Jim Grosbache967c0a2010-11-11 01:27:41 +00002854 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002855 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2856 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2857 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2858 (sra GPR:$Rm, (i32 16)))))]>,
2859 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002860
Jim Grosbache967c0a2010-11-11 01:27:41 +00002861 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002862 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2863 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2864 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2865 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2866 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002867
Jim Grosbache967c0a2010-11-11 01:27:41 +00002868 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002869 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2870 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2871 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2872 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2873 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002874}
Rafael Espindola778769a2006-09-08 12:47:03 +00002875
Raul Herbster73489272007-08-30 23:25:47 +00002876defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2877defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002878
Johnny Chendc2051c2010-02-12 21:59:23 +00002879// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002880def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2881 (ins GPR:$Rn, GPR:$Rm),
2882 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002883 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002884 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002885
Jim Grosbach6956a602010-10-22 18:35:16 +00002886def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2887 (ins GPR:$Rn, GPR:$Rm),
2888 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002889 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002890 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002891
Jim Grosbach6956a602010-10-22 18:35:16 +00002892def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2893 (ins GPR:$Rn, GPR:$Rm),
2894 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002895 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002896 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002897
Jim Grosbach6956a602010-10-22 18:35:16 +00002898def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2899 (ins GPR:$Rn, GPR:$Rm),
2900 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002901 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002902 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002903
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002904// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002905class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2906 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002907 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002908 bits<4> Rn;
2909 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002910 let Inst{4} = 1;
2911 let Inst{5} = swap;
2912 let Inst{6} = sub;
2913 let Inst{7} = 0;
2914 let Inst{21-20} = 0b00;
2915 let Inst{22} = long;
2916 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002917 let Inst{11-8} = Rm;
2918 let Inst{3-0} = Rn;
2919}
2920class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2921 InstrItinClass itin, string opc, string asm>
2922 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2923 bits<4> Rd;
2924 let Inst{15-12} = 0b1111;
2925 let Inst{19-16} = Rd;
2926}
2927class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2928 InstrItinClass itin, string opc, string asm>
2929 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2930 bits<4> Ra;
2931 let Inst{15-12} = Ra;
2932}
2933class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2934 InstrItinClass itin, string opc, string asm>
2935 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2936 bits<4> RdLo;
2937 bits<4> RdHi;
2938 let Inst{19-16} = RdHi;
2939 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002940}
2941
2942multiclass AI_smld<bit sub, string opc> {
2943
Jim Grosbach2b805432010-10-22 19:15:30 +00002944 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2945 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002946
Jim Grosbach2b805432010-10-22 19:15:30 +00002947 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2948 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002949
Jim Grosbach2b805432010-10-22 19:15:30 +00002950 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2951 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2952 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002953
Jim Grosbach2b805432010-10-22 19:15:30 +00002954 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2955 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2956 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002957
2958}
2959
2960defm SMLA : AI_smld<0, "smla">;
2961defm SMLS : AI_smld<1, "smls">;
2962
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002963multiclass AI_sdml<bit sub, string opc> {
2964
Jim Grosbach2b805432010-10-22 19:15:30 +00002965 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2966 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2967 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2968 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002969}
2970
2971defm SMUA : AI_sdml<0, "smua">;
2972defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00002973
Evan Cheng10043e22007-01-19 07:51:42 +00002974//===----------------------------------------------------------------------===//
2975// Misc. Arithmetic Instructions.
2976//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00002977
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002978def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2979 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2980 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002981
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002982def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2983 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2984 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2985 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00002986
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002987def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2988 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2989 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002990
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002991def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2992 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2993 [(set GPR:$Rd,
2994 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2995 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2996 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2997 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2998 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002999
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003000def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3001 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3002 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00003003 (sext_inreg
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003004 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3005 (shl GPR:$Rm, (i32 8))), i16))]>,
3006 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003007
Bob Wilson942b10f2010-08-17 17:23:19 +00003008def lsl_shift_imm : SDNodeXForm<imm, [{
3009 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3010 return CurDAG->getTargetConstant(Sh, MVT::i32);
3011}]>;
3012
3013def lsl_amt : PatLeaf<(i32 imm), [{
3014 return (N->getZExtValue() < 32);
3015}], lsl_shift_imm>;
3016
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003017def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3018 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3019 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3020 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3021 (and (shl GPR:$Rm, lsl_amt:$sh),
3022 0xFFFF0000)))]>,
3023 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003024
Evan Cheng10043e22007-01-19 07:51:42 +00003025// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003026def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3027 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3028def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3029 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003030
Bob Wilson942b10f2010-08-17 17:23:19 +00003031def asr_shift_imm : SDNodeXForm<imm, [{
3032 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3033 return CurDAG->getTargetConstant(Sh, MVT::i32);
3034}]>;
3035
3036def asr_amt : PatLeaf<(i32 imm), [{
3037 return (N->getZExtValue() <= 32);
3038}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00003039
Bob Wilson804f6152010-08-16 22:26:55 +00003040// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3041// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003042def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3043 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3044 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3045 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3046 (and (sra GPR:$Rm, asr_amt:$sh),
3047 0xFFFF)))]>,
3048 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003049
Evan Cheng10043e22007-01-19 07:51:42 +00003050// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3051// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003052def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00003053 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00003054def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003055 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3056 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003057
Evan Cheng10043e22007-01-19 07:51:42 +00003058//===----------------------------------------------------------------------===//
3059// Comparison Instructions...
3060//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003061
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003062defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003063 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003064 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003065
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003066// ARMcmpZ can re-use the above instruction definitions.
3067def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3068 (CMPri GPR:$src, so_imm:$imm)>;
3069def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3070 (CMPrr GPR:$src, GPR:$rhs)>;
3071def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3072 (CMPrs GPR:$src, so_reg:$rhs)>;
3073
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003074// FIXME: We have to be careful when using the CMN instruction and comparison
3075// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003076// results:
3077//
3078// rsbs r1, r1, 0
3079// cmp r0, r1
3080// mov r0, #0
3081// it ls
3082// mov r0, #1
3083//
3084// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003085//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003086// cmn r0, r1
3087// mov r0, #0
3088// it ls
3089// mov r0, #1
3090//
3091// However, the CMN gives the *opposite* result when r1 is 0. This is because
3092// the carry flag is set in the CMP case but not in the CMN case. In short, the
3093// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3094// value of r0 and the carry bit (because the "carry bit" parameter to
3095// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3096// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3097// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3098// parameter to AddWithCarry is defined as 0).
3099//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003100// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003101//
3102// x = 0
3103// ~x = 0xFFFF FFFF
3104// ~x + 1 = 0x1 0000 0000
3105// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3106//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003107// Therefore, we should disable CMN when comparing against zero, until we can
3108// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3109// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003110//
3111// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3112//
3113// This is related to <rdar://problem/7569620>.
3114//
Jim Grosbach267430f2010-01-22 00:08:13 +00003115//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3116// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003117
Evan Cheng10043e22007-01-19 07:51:42 +00003118// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003119defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003120 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003121 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003122defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003123 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003124 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003125
David Goodwindbf11ba2009-06-29 15:33:01 +00003126defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003127 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003128 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003129
Jim Grosbach267430f2010-01-22 00:08:13 +00003130//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3131// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003132
David Goodwindbf11ba2009-06-29 15:33:01 +00003133def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003134 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003135
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003136// Pseudo i64 compares for some floating point compares.
3137let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3138 Defs = [CPSR] in {
3139def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003140 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003141 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003142 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3143
3144def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003145 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003146 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3147} // usesCustomInserter
3148
Rafael Espindolab5093882006-10-07 14:24:52 +00003149
Evan Cheng10043e22007-01-19 07:51:42 +00003150// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003151// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003152// a two-value operand where a dag node expects two operands. :(
Jim Grosbach742adc32010-10-07 00:42:42 +00003153// FIXME: These should all be pseudo-instructions that get expanded to
3154// the normal MOV instructions. That would fix the dependency on
3155// special casing them in tblgen.
Owen Anderson2c5df612010-09-23 23:45:25 +00003156let neverHasSideEffects = 1 in {
Jim Grosbach8c519c02010-10-13 00:50:27 +00003157def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3158 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3159 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3160 RegConstraint<"$false = $Rd">, UnaryDP {
3161 bits<4> Rd;
3162 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +00003163 let Inst{25} = 0;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003164 let Inst{20} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +00003165 let Inst{15-12} = Rd;
Johnny Chen3467dcb2009-11-07 00:54:36 +00003166 let Inst{11-4} = 0b00000000;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003167 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00003168}
Rafael Espindola8429e1f2006-10-10 20:38:57 +00003169
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003170def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3171 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3172 "mov", "\t$Rd, $shift",
3173 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3174 RegConstraint<"$false = $Rd">, UnaryDP {
3175 bits<4> Rd;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003176 bits<12> shift;
Bob Wilson1a791ee2009-10-14 19:00:24 +00003177 let Inst{25} = 0;
Jim Grosbach742adc32010-10-07 00:42:42 +00003178 let Inst{20} = 0;
Jim Grosbache600aba2010-11-16 18:13:42 +00003179 let Inst{19-16} = 0;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003180 let Inst{15-12} = Rd;
3181 let Inst{11-0} = shift;
Jim Grosbach742adc32010-10-07 00:42:42 +00003182}
3183
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003184let isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00003185def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003186 DPFrm, IIC_iMOVi,
3187 "movw", "\t$Rd, $imm",
3188 []>,
3189 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3190 UnaryDP {
3191 bits<4> Rd;
3192 bits<16> imm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00003193 let Inst{25} = 1;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003194 let Inst{20} = 0;
3195 let Inst{19-16} = imm{15-12};
3196 let Inst{15-12} = Rd;
3197 let Inst{11-0} = imm{11-0};
3198}
3199
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003200let isMoveImm = 1 in
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003201def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3202 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3203 "mov", "\t$Rd, $imm",
3204 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3205 RegConstraint<"$false = $Rd">, UnaryDP {
3206 bits<4> Rd;
3207 bits<12> imm;
3208 let Inst{25} = 1;
3209 let Inst{20} = 0;
3210 let Inst{19-16} = 0b0000;
3211 let Inst{15-12} = Rd;
3212 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00003213}
Evan Cheng0fc80842010-11-12 22:42:47 +00003214
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003215// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003216let isMoveImm = 1 in
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003217def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3218 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003219 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003220
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003221let isMoveImm = 1 in
Evan Cheng0fc80842010-11-12 22:42:47 +00003222def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3223 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3224 "mvn", "\t$Rd, $imm",
3225 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3226 RegConstraint<"$false = $Rd">, UnaryDP {
3227 bits<4> Rd;
3228 bits<12> imm;
3229 let Inst{25} = 1;
3230 let Inst{20} = 0;
3231 let Inst{19-16} = 0b0000;
3232 let Inst{15-12} = Rd;
3233 let Inst{11-0} = imm;
3234}
Owen Anderson2c5df612010-09-23 23:45:25 +00003235} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003236
Jim Grosbach53e88542009-12-10 00:11:09 +00003237//===----------------------------------------------------------------------===//
3238// Atomic operations intrinsics
3239//
3240
Bob Wilson7ed59712010-10-30 00:54:37 +00003241def memb_opt : Operand<i32> {
3242 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003243 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003244}
Jim Grosbach53e88542009-12-10 00:11:09 +00003245
Bob Wilson7ed59712010-10-30 00:54:37 +00003246// memory barriers protect the atomic sequences
3247let hasSideEffects = 1 in {
3248def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3249 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3250 Requires<[IsARM, HasDB]> {
3251 bits<4> opt;
3252 let Inst{31-4} = 0xf57ff05;
3253 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003254}
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003255
Johnny Chend59c73f2010-08-11 23:35:12 +00003256def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003257 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng6e809de2010-08-11 06:22:01 +00003258 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003259 Requires<[IsARM, HasV6]> {
Jim Grosbach3c4f0412009-12-14 21:24:16 +00003260 // FIXME: add encoding
3261}
Jim Grosbach53e88542009-12-10 00:11:09 +00003262}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003263
Bob Wilson7ed59712010-10-30 00:54:37 +00003264def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3265 "dsb", "\t$opt",
3266 [/* For disassembly only; pattern left blank */]>,
3267 Requires<[IsARM, HasDB]> {
3268 bits<4> opt;
3269 let Inst{31-4} = 0xf57ff04;
3270 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003271}
3272
Johnny Chenf3d79a52010-02-18 00:19:08 +00003273// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003274def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3275 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003276 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003277 let Inst{3-0} = 0b1111;
3278}
3279
Jim Grosbachafdddae2009-12-11 18:52:41 +00003280let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003281 let Uses = [CPSR] in {
3282 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3309 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3321 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3324 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003326 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3327 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003329 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3330 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3333 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003335 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3336
3337 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003339 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3340 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3343 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3346
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003347 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003349 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3350 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3353 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003355 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3356}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003357}
3358
3359let mayLoad = 1 in {
Jim Grosbach4e57b522010-10-29 19:58:57 +00003360def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3361 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003362 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003363def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3364 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003365 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003366def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3367 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003368 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003369def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003370 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003371 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003372 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003373}
3374
Jim Grosbach4e57b522010-10-29 19:58:57 +00003375let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3376def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003377 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003378 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003379 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003380def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003381 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003382 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003383 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003384def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003385 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003386 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003387 []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003388def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3389 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003390 NoItinerary,
Jim Grosbach4e57b522010-10-29 19:58:57 +00003391 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbach9d6410d2009-12-14 17:02:55 +00003392 []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003393}
3394
Johnny Chen1d793a52010-02-17 22:37:58 +00003395// Clear-Exclusive is for disassembly only.
3396def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3397 [/* For disassembly only; pattern left blank */]>,
3398 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003399 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003400}
3401
Johnny Chenbdf1b952010-02-12 20:48:24 +00003402// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3403let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003404def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3405 [/* For disassembly only; pattern left blank */]>;
3406def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3407 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003408}
3409
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003410//===----------------------------------------------------------------------===//
3411// TLS Instructions
3412//
3413
3414// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kimc79c5f62010-12-08 23:14:44 +00003415// This is a pseudo inst so that we can get the encoding right,
3416// complete with fixup for the aeabi_read_tp function.
Evan Cheng9d41b312007-07-10 18:08:01 +00003417let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00003418 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kimc79c5f62010-12-08 23:14:44 +00003419 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003420 [(set R0, ARMthread_pointer)]>;
3421}
Rafael Espindola99bf1332006-10-17 20:33:13 +00003422
Evan Cheng10043e22007-01-19 07:51:42 +00003423//===----------------------------------------------------------------------===//
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003424// SJLJ Exception handling intrinsics
Jim Grosbachc96e88f2009-08-13 15:11:43 +00003425// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach06928192009-05-14 00:46:35 +00003426// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003427// Since by its nature we may be coming from some other function to get
3428// here, and we're using the stack frame for the containing function to
3429// save/restore registers, we can't keep anything live in regs across
Jim Grosbach06928192009-05-14 00:46:35 +00003430// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003431// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach06928192009-05-14 00:46:35 +00003432// except for our own input by listing the relevant registers in Defs. By
3433// doing so, we also cause the prologue/epilogue code to actively preserve
3434// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha570d052010-02-08 23:22:00 +00003435// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003436//
3437// These are pseudo-instructions and are lowered to individual MC-insts, so
3438// no encoding information is necessary.
Jim Grosbacha570d052010-02-08 23:22:00 +00003439let Defs =
Jim Grosbacheba70d82009-08-13 16:59:44 +00003440 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3441 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0d98d8b2009-07-29 20:10:36 +00003442 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach37eb2c22010-05-28 17:37:40 +00003443 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003444 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3445 NoItinerary,
Bob Wilson01060632010-04-09 20:41:18 +00003446 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3447 Requires<[IsARM, HasVFP2]>;
3448}
3449
3450let Defs =
Jim Grosbach37eb2c22010-05-28 17:37:40 +00003451 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3452 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003453 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3454 NoItinerary,
Bob Wilson01060632010-04-09 20:41:18 +00003455 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3456 Requires<[IsARM, NoVFP]>;
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003457}
3458
Jim Grosbachbd9485d2010-05-22 01:06:18 +00003459// FIXME: Non-Darwin version(s)
3460let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3461 Defs = [ R7, LR, SP ] in {
Jim Grosbach9de9a732010-11-29 23:51:31 +00003462def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3463 NoItinerary,
Jim Grosbachbd9485d2010-05-22 01:06:18 +00003464 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3465 Requires<[IsARM, IsDarwin]>;
3466}
3467
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003468// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbachcb8aec82010-10-29 20:21:49 +00003469// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003470// handled when the pseudo is expanded (which happens before any passes
3471// that need the instruction size).
3472let isBarrier = 1, hasSideEffects = 1 in
3473def Int_eh_sjlj_dispatchsetup :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003474 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00003475 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3476 Requires<[IsDarwin]>;
3477
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003478//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00003479// Non-Instruction Patterns
3480//
Rafael Espindola58c368b2006-10-07 14:03:39 +00003481
Evan Cheng10043e22007-01-19 07:51:42 +00003482// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00003483
Evan Chengf478cf92010-11-12 23:03:38 +00003484// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner2f69ed82009-10-20 00:40:56 +00003485// This is a single pseudo instruction, the benefit is that it can be remat'd
3486// as a single unit instead of having to handle reg inputs.
3487// FIXME: Remove this when we can do generalized remat.
Evan Cheng68aec142011-01-19 02:16:49 +00003488let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003489def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng9c40af42010-11-12 23:46:13 +00003490 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Chengf478cf92010-11-12 23:03:38 +00003491 Requires<[IsARM]>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00003492
Evan Cheng2f2435d2011-01-21 18:55:51 +00003493// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Chengb8b0ad82011-01-20 08:34:58 +00003494// It also makes it possible to rematerialize the instructions.
3495// FIXME: Remove this when we can do generalized remat and when machine licm
3496// can properly the instructions.
3497let isReMaterializable = 1 in {
Evan Cheng2f2435d2011-01-21 18:55:51 +00003498def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3499 IIC_iMOVix2addpc,
Evan Chengb8b0ad82011-01-20 08:34:58 +00003500 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3501 Requires<[IsARM, UseMovt]>;
3502
Evan Cheng2f2435d2011-01-21 18:55:51 +00003503def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3504 IIC_iMOVix2,
3505 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3506 Requires<[IsARM, UseMovt]>;
3507
Evan Chengb8b0ad82011-01-20 08:34:58 +00003508let AddedComplexity = 10 in
Evan Cheng2f2435d2011-01-21 18:55:51 +00003509def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Chengb8b0ad82011-01-20 08:34:58 +00003510 IIC_iMOVix2ld,
3511 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3512 Requires<[IsARM, UseMovt]>;
3513} // isReMaterializable
Evan Chengdfce83c2011-01-17 08:03:18 +00003514
Anton Korobeynikov25229082009-11-24 00:44:37 +00003515// ConstantPool, GlobalAddress, and JumpTable
3516def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3517 Requires<[IsARM, DontUseMovt]>;
3518def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3519def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3520 Requires<[IsARM, UseMovt]>;
3521def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3522 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3523
Evan Cheng10043e22007-01-19 07:51:42 +00003524// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00003525
Dale Johannesend679ff72010-06-03 21:09:53 +00003526// Tail calls
Dale Johannesen438c35b2010-06-15 22:24:08 +00003527def : ARMPat<(ARMtcret tcGPR:$dst),
3528 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00003529
3530def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3531 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3532
3533def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3534 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3535
Dale Johannesen438c35b2010-06-15 22:24:08 +00003536def : ARMPat<(ARMtcret tcGPR:$dst),
3537 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00003538
3539def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3540 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3541
3542def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3543 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola336d62e2006-10-19 17:05:03 +00003544
Evan Cheng10043e22007-01-19 07:51:42 +00003545// Direct calls
Bob Wilson45825302009-06-22 21:01:46 +00003546def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng175bd142009-07-29 21:26:42 +00003547 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00003548def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng175bd142009-07-29 21:26:42 +00003549 Requires<[IsARM, IsDarwin]>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00003550
Evan Cheng10043e22007-01-19 07:51:42 +00003551// zextload i1 -> zextload i8
Jim Grosbach5a7c7152010-10-27 00:19:44 +00003552def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3553def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00003554
Evan Cheng10043e22007-01-19 07:51:42 +00003555// extload -> zextload
Jim Grosbach5a7c7152010-10-27 00:19:44 +00003556def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3557def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3558def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3559def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3560
Evan Cheng10043e22007-01-19 07:51:42 +00003561def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00003562
Evan Chengfd2adbf2008-11-05 23:22:34 +00003563def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3564def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3565
Evan Cheng77c15de2007-01-19 20:27:35 +00003566// smul* and smla*
Bob Wilsone67b7702009-06-22 22:08:29 +00003567def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3568 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003569 (SMULBB GPR:$a, GPR:$b)>;
3570def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3571 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003572def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3573 (sra GPR:$b, (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003574 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003575def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003576 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003577def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3578 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003579 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003580def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng77c15de2007-01-19 20:27:35 +00003581 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003582def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3583 (i32 16)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003584 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00003585def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003586 (SMULWB GPR:$a, GPR:$b)>;
3587
3588def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003589 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3590 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003591 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3592def : ARMV5TEPat<(add GPR:$acc,
3593 (mul sext_16_node:$a, sext_16_node:$b)),
3594 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3595def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003596 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3597 (sra GPR:$b, (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003598 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3599def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003600 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003601 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3602def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003603 (mul (sra GPR:$a, (i32 16)),
3604 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003605 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3606def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003607 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng77c15de2007-01-19 20:27:35 +00003608 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3609def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003610 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3611 (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003612 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3613def : ARMV5TEPat<(add GPR:$acc,
Bob Wilsone67b7702009-06-22 22:08:29 +00003614 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng77c15de2007-01-19 20:27:35 +00003615 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3616
Evan Cheng10043e22007-01-19 07:51:42 +00003617//===----------------------------------------------------------------------===//
3618// Thumb Support
3619//
3620
3621include "ARMInstrThumb.td"
3622
3623//===----------------------------------------------------------------------===//
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +00003624// Thumb2 Support
3625//
3626
3627include "ARMInstrThumb2.td"
3628
3629//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00003630// Floating Point Support
3631//
3632
3633include "ARMInstrVFP.td"
Bob Wilson2e076c42009-06-22 23:27:02 +00003634
3635//===----------------------------------------------------------------------===//
3636// Advanced SIMD (NEON) Support
3637//
3638
3639include "ARMInstrNEON.td"
Johnny Chen905a2d72010-02-12 01:44:23 +00003640
3641//===----------------------------------------------------------------------===//
3642// Coprocessor Instructions. For disassembly only.
3643//
3644
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003645def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3646 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3647 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3648 [/* For disassembly only; pattern left blank */]> {
3649 bits<4> opc1;
3650 bits<4> CRn;
3651 bits<4> CRd;
3652 bits<4> cop;
3653 bits<3> opc2;
3654 bits<4> CRm;
3655
3656 let Inst{3-0} = CRm;
3657 let Inst{4} = 0;
3658 let Inst{7-5} = opc2;
3659 let Inst{11-8} = cop;
3660 let Inst{15-12} = CRd;
3661 let Inst{19-16} = CRn;
3662 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003663}
3664
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003665def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3666 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3667 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen905a2d72010-02-12 01:44:23 +00003668 [/* For disassembly only; pattern left blank */]> {
3669 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003670 bits<4> opc1;
3671 bits<4> CRn;
3672 bits<4> CRd;
3673 bits<4> cop;
3674 bits<3> opc2;
3675 bits<4> CRm;
3676
3677 let Inst{3-0} = CRm;
3678 let Inst{4} = 0;
3679 let Inst{7-5} = opc2;
3680 let Inst{11-8} = cop;
3681 let Inst{15-12} = CRd;
3682 let Inst{19-16} = CRn;
3683 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003684}
3685
Johnny Chen46c39d42010-02-16 20:04:27 +00003686class ACI<dag oops, dag iops, string opc, string asm>
3687 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3688 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3689 let Inst{27-25} = 0b110;
3690}
3691
3692multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3693
3694 def _OFFSET : ACI<(outs),
3695 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3696 opc, "\tp$cop, cr$CRd, $addr"> {
3697 let Inst{31-28} = op31_28;
3698 let Inst{24} = 1; // P = 1
3699 let Inst{21} = 0; // W = 0
3700 let Inst{22} = 0; // D = 0
3701 let Inst{20} = load;
3702 }
3703
3704 def _PRE : ACI<(outs),
3705 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3706 opc, "\tp$cop, cr$CRd, $addr!"> {
3707 let Inst{31-28} = op31_28;
3708 let Inst{24} = 1; // P = 1
3709 let Inst{21} = 1; // W = 1
3710 let Inst{22} = 0; // D = 0
3711 let Inst{20} = load;
3712 }
3713
3714 def _POST : ACI<(outs),
3715 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3716 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3717 let Inst{31-28} = op31_28;
3718 let Inst{24} = 0; // P = 0
3719 let Inst{21} = 1; // W = 1
3720 let Inst{22} = 0; // D = 0
3721 let Inst{20} = load;
3722 }
3723
3724 def _OPTION : ACI<(outs),
3725 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3726 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3727 let Inst{31-28} = op31_28;
3728 let Inst{24} = 0; // P = 0
3729 let Inst{23} = 1; // U = 1
3730 let Inst{21} = 0; // W = 0
3731 let Inst{22} = 0; // D = 0
3732 let Inst{20} = load;
3733 }
3734
3735 def L_OFFSET : ACI<(outs),
3736 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003737 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003738 let Inst{31-28} = op31_28;
3739 let Inst{24} = 1; // P = 1
3740 let Inst{21} = 0; // W = 0
3741 let Inst{22} = 1; // D = 1
3742 let Inst{20} = load;
3743 }
3744
3745 def L_PRE : ACI<(outs),
3746 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003747 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003748 let Inst{31-28} = op31_28;
3749 let Inst{24} = 1; // P = 1
3750 let Inst{21} = 1; // W = 1
3751 let Inst{22} = 1; // D = 1
3752 let Inst{20} = load;
3753 }
3754
3755 def L_POST : ACI<(outs),
3756 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen807e1742010-04-16 19:33:23 +00003757 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003758 let Inst{31-28} = op31_28;
3759 let Inst{24} = 0; // P = 0
3760 let Inst{21} = 1; // W = 1
3761 let Inst{22} = 1; // D = 1
3762 let Inst{20} = load;
3763 }
3764
3765 def L_OPTION : ACI<(outs),
3766 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen807e1742010-04-16 19:33:23 +00003767 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003768 let Inst{31-28} = op31_28;
3769 let Inst{24} = 0; // P = 0
3770 let Inst{23} = 1; // U = 1
3771 let Inst{21} = 0; // W = 0
3772 let Inst{22} = 1; // D = 1
3773 let Inst{20} = load;
3774 }
3775}
3776
3777defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3778defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3779defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3780defm STC2 : LdStCop<0b1111, 0, "stc2">;
3781
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003782//===----------------------------------------------------------------------===//
3783// Move between coprocessor and ARM core register -- for disassembly only
3784//
3785
3786class MovRCopro<string opc, bit direction>
3787 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3788 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3789 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3790 [/* For disassembly only; pattern left blank */]> {
3791 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003792 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003793
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003794 bits<4> Rt;
3795 bits<4> cop;
3796 bits<3> opc1;
3797 bits<3> opc2;
3798 bits<4> CRm;
3799 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003800
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003801 let Inst{15-12} = Rt;
3802 let Inst{11-8} = cop;
3803 let Inst{23-21} = opc1;
3804 let Inst{7-5} = opc2;
3805 let Inst{3-0} = CRm;
3806 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003807}
3808
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003809def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3810def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3811
3812class MovRCopro2<string opc, bit direction>
3813 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3814 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3815 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3816 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003817 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003818 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003819 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003820
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003821 bits<4> Rt;
3822 bits<4> cop;
3823 bits<3> opc1;
3824 bits<3> opc2;
3825 bits<4> CRm;
3826 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003827
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003828 let Inst{15-12} = Rt;
3829 let Inst{11-8} = cop;
3830 let Inst{23-21} = opc1;
3831 let Inst{7-5} = opc2;
3832 let Inst{3-0} = CRm;
3833 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003834}
3835
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003836def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3837def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3838
3839class MovRRCopro<string opc, bit direction>
3840 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3841 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3842 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3843 [/* For disassembly only; pattern left blank */]> {
3844 let Inst{23-21} = 0b010;
3845 let Inst{20} = direction;
3846
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003847 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003848 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003849 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003850 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003851 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003852
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003853 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003854 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003855 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003856 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003857 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003858}
3859
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003860def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3861def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3862
3863class MovRRCopro2<string opc, bit direction>
3864 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3865 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3866 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3867 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003868 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003869 let Inst{23-21} = 0b010;
3870 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003871
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003872 bits<4> Rt;
3873 bits<4> Rt2;
3874 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003875 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003876 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003877
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003878 let Inst{15-12} = Rt;
3879 let Inst{19-16} = Rt2;
3880 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003881 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003882 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003883}
3884
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003885def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3886def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00003887
Johnny Chencf20cbe2010-02-12 18:55:33 +00003888//===----------------------------------------------------------------------===//
3889// Move between special register and ARM core register -- for disassembly only
3890//
3891
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003892// Move to ARM core register from Special Register
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003893def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003894 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003895 bits<4> Rd;
3896 let Inst{23-16} = 0b00001111;
3897 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003898 let Inst{7-4} = 0b0000;
3899}
3900
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003901def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003902 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003903 bits<4> Rd;
3904 let Inst{23-16} = 0b01001111;
3905 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003906 let Inst{7-4} = 0b0000;
3907}
3908
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003909// Move from ARM core register to Special Register
3910//
3911// No need to have both system and application versions, the encodings are the
3912// same and the assembly parser has no way to distinguish between them. The mask
3913// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3914// the mask with the fields to be accessed in the special register.
3915def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3916 "msr", "\t$mask, $Rn",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003917 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003918 bits<5> mask;
3919 bits<4> Rn;
3920
3921 let Inst{23} = 0;
3922 let Inst{22} = mask{4}; // R bit
3923 let Inst{21-20} = 0b10;
3924 let Inst{19-16} = mask{3-0};
3925 let Inst{15-12} = 0b1111;
3926 let Inst{11-4} = 0b00000000;
3927 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003928}
3929
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003930def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3931 "msr", "\t$mask, $a",
3932 [/* For disassembly only; pattern left blank */]> {
3933 bits<5> mask;
3934 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00003935
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003936 let Inst{23} = 0;
3937 let Inst{22} = mask{4}; // R bit
3938 let Inst{21-20} = 0b10;
3939 let Inst{19-16} = mask{3-0};
3940 let Inst{15-12} = 0b1111;
3941 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003942}