blob: cc97fbe2604b526f7587ca8e4f9e47c56aa02db4 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000029#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000037#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000038#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/CallingConv.h"
40#include "llvm/IR/Constants.h"
41#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000042#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000043#include "llvm/IR/DerivedTypes.h"
44#include "llvm/IR/Function.h"
45#include "llvm/IR/GlobalVariable.h"
46#include "llvm/IR/InlineAsm.h"
47#include "llvm/IR/Instructions.h"
48#include "llvm/IR/IntrinsicInst.h"
49#include "llvm/IR/Intrinsics.h"
50#include "llvm/IR/LLVMContext.h"
51#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000052#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000053#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Support/CommandLine.h"
55#include "llvm/Support/Debug.h"
56#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000057#include "llvm/Support/MathExtras.h"
58#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000059#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000061#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000063#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000064#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000065#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000066#include <algorithm>
67using namespace llvm;
68
Chandler Carruth1b9dde02014-04-22 02:02:50 +000069#define DEBUG_TYPE "isel"
70
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000071/// LimitFloatPrecision - Generate low-precision inline sequences for
72/// some float libcalls (6, 8 or 12 bits).
73static unsigned LimitFloatPrecision;
74
75static cl::opt<unsigned, true>
76LimitFPPrecision("limit-float-precision",
77 cl::desc("Generate low-precision inline sequences "
78 "for some float libcalls"),
79 cl::location(LimitFloatPrecision),
80 cl::init(0));
81
Andrew Trick116efac2010-11-12 17:50:46 +000082// Limit the width of DAG chains. This is important in general to prevent
83// prevent DAG-based analysis from blowing up. For example, alias analysis and
84// load clustering may not complete in reasonable time. It is difficult to
85// recognize and avoid this situation within each individual analysis, and
86// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000088//
89// MaxParallelChains default is arbitrarily high to avoid affecting
90// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000091// sequence over this should have been converted to llvm.memcpy by the
92// frontend. It easy to induce this behavior with .ll code such as:
93// %buffer = alloca [4096 x i8]
94// %data = load [4096 x i8]* %argPtr
95// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000096static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000097
Andrew Trickef9de2a2013-05-25 02:42:55 +000098static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000099 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000100 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000101
Dan Gohman575fad32008-09-03 16:12:24 +0000102/// getCopyFromParts - Create a value that contains the specified legal parts
103/// combined into the value they represent. If the parts combine to a type
104/// larger then ValueVT then AssertOp can be used to specify whether the extra
105/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
106/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000107static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000108 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000109 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000110 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000111 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000112 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000113 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
114 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000115
Dan Gohman575fad32008-09-03 16:12:24 +0000116 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000118 SDValue Val = Parts[0];
119
120 if (NumParts > 1) {
121 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000122 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000123 unsigned PartBits = PartVT.getSizeInBits();
124 unsigned ValueBits = ValueVT.getSizeInBits();
125
126 // Assemble the power of 2 part.
127 unsigned RoundParts = NumParts & (NumParts - 1) ?
128 1 << Log2_32(NumParts) : NumParts;
129 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000130 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000131 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000132 SDValue Lo, Hi;
133
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000135
Dan Gohman575fad32008-09-03 16:12:24 +0000136 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000137 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000138 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000139 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000140 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000141 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000142 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
143 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000145
Dan Gohman575fad32008-09-03 16:12:24 +0000146 if (TLI.isBigEndian())
147 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000150
151 if (RoundParts < NumParts) {
152 // Assemble the trailing non-power-of-2 part.
153 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000154 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000155 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000156 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000157
158 // Combine the round and odd parts.
159 Lo = Val;
160 if (TLI.isBigEndian())
161 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000162 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
164 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000165 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000166 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000167 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
168 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000169 }
Eli Friedman9030c352009-05-20 06:02:09 +0000170 } else if (PartVT.isFloatingPoint()) {
171 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000172 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000173 "Unexpected split");
174 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000175 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
176 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000177 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000178 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000179 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000180 } else {
181 // FP split into integer parts (soft fp)
182 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
183 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000184 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000185 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000186 }
187 }
188
189 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000190 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000191
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000192 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000193 return Val;
194
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 if (PartEVT.isInteger() && ValueVT.isInteger()) {
196 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000197 // For a truncate, see if we have any information to
198 // indicate whether the truncated bits will always be
199 // zero or sign-extension.
200 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000201 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000202 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000204 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000206 }
207
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000208 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 // FP_ROUND's are always exact here.
210 if (ValueVT.bitsLT(Val.getValueType()))
211 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000212 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000213
Chris Lattner05bcb482010-08-24 23:20:40 +0000214 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215 }
216
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000217 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000218 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000219
Torok Edwinfbcc6632009-07-14 16:55:14 +0000220 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000221}
222
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000223static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
224 const Twine &ErrMsg) {
225 const Instruction *I = dyn_cast_or_null<Instruction>(V);
226 if (!V)
227 return Ctx.emitError(ErrMsg);
228
229 const char *AsmError = ", possible invalid constraint for vector type";
230 if (const CallInst *CI = dyn_cast<CallInst>(I))
231 if (isa<InlineAsm>(CI->getCalledValue()))
232 return Ctx.emitError(I, ErrMsg + AsmError);
233
234 return Ctx.emitError(I, ErrMsg);
235}
236
Bill Wendling81406f62012-09-26 04:04:19 +0000237/// getCopyFromPartsVector - Create a value that contains the specified legal
238/// parts combined into the value they represent. If the parts combine to a
239/// type larger then ValueVT then AssertOp can be used to specify whether the
240/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
241/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000242static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000243 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000244 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000245 assert(ValueVT.isVector() && "Not a vector value");
246 assert(NumParts > 0 && "No parts to assemble!");
247 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
248 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000249
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 // Handle a multi-element vector.
251 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000252 EVT IntermediateVT;
253 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000254 unsigned NumIntermediates;
255 unsigned NumRegs =
256 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
257 NumIntermediates, RegisterVT);
258 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
259 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000260 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000261 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000262 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000263
Chris Lattner05bcb482010-08-24 23:20:40 +0000264 // Assemble the parts into intermediate operands.
265 SmallVector<SDValue, 8> Ops(NumIntermediates);
266 if (NumIntermediates == NumParts) {
267 // If the register was not expanded, truncate or copy the value,
268 // as appropriate.
269 for (unsigned i = 0; i != NumParts; ++i)
270 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000271 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000272 } else if (NumParts > 0) {
273 // If the intermediate type was expanded, build the intermediate
274 // operands from the parts.
275 assert(NumParts % NumIntermediates == 0 &&
276 "Must expand into a divisible number of parts!");
277 unsigned Factor = NumParts / NumIntermediates;
278 for (unsigned i = 0; i != NumIntermediates; ++i)
279 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000280 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000281 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000282
Chris Lattner05bcb482010-08-24 23:20:40 +0000283 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
284 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000285 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
286 : ISD::BUILD_VECTOR,
287 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000288 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000289
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000291 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000292
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000293 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000296 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000297 // If the element type of the source/dest vectors are the same, but the
298 // parts vector has more elements than the value vector, then we have a
299 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
300 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000301 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
302 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 "Cannot narrow, it would be a lossy transformation");
304 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000305 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306 }
307
Chris Lattner75ff0532010-08-25 22:49:25 +0000308 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000309 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000310 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
311
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000312 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000313 "Cannot handle this kind of promotion");
314 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000315 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000316 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
317 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000318
Chris Lattner75ff0532010-08-25 22:49:25 +0000319 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000320
Eric Christopher690030c2011-06-01 19:55:10 +0000321 // Trivial bitcast if the types are the same size and the destination
322 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000324 TLI.isTypeLegal(ValueVT))
325 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000326
Nadav Rotem083837e2011-06-12 14:49:38 +0000327 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000328 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000329 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
330 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000331 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000332 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000333
334 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000335 ValueVT.getVectorElementType() != PartEVT) {
336 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000337 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
338 DL, ValueVT.getScalarType(), Val);
339 }
340
Chris Lattner05bcb482010-08-24 23:20:40 +0000341 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
342}
343
Andrew Trickef9de2a2013-05-25 02:42:55 +0000344static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000346 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000347
Dan Gohman575fad32008-09-03 16:12:24 +0000348/// getCopyToParts - Create a series of nodes that contain the specified value
349/// split into legal parts. If the parts contain more bits than Val, then, for
350/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000351static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000352 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000353 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000354 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000355 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 // Handle the vector case separately.
358 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000359 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000360
Chris Lattner96a77eb2010-08-24 23:10:06 +0000361 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000362 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000363 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000364 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
365
Chris Lattner96a77eb2010-08-24 23:10:06 +0000366 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000367 return;
368
Chris Lattner96a77eb2010-08-24 23:10:06 +0000369 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000370 EVT PartEVT = PartVT;
371 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000373 Parts[0] = Val;
374 return;
375 }
376
Chris Lattner96a77eb2010-08-24 23:10:06 +0000377 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
378 // If the parts cover more bits than the value has, promote the value.
379 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
380 assert(NumParts == 1 && "Do not know what to promote to!");
381 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
382 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000385 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000390 }
391 } else if (PartBits == ValueVT.getSizeInBits()) {
392 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000393 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000394 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
396 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000397 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
398 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000399 "Unknown mismatch!");
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000402 if (PartVT == MVT::x86mmx)
403 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000404 }
405
406 // The value may have changed - recompute ValueVT.
407 ValueVT = Val.getValueType();
408 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
409 "Failed to tile the value with PartVT!");
410
411 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000412 if (PartEVT != ValueVT)
413 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
414 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000415
Chris Lattner96a77eb2010-08-24 23:10:06 +0000416 Parts[0] = Val;
417 return;
418 }
419
420 // Expand the value into multiple parts.
421 if (NumParts & (NumParts - 1)) {
422 // The number of parts is not a power of 2. Split off and copy the tail.
423 assert(PartVT.isInteger() && ValueVT.isInteger() &&
424 "Do not know what to expand to!");
425 unsigned RoundParts = 1 << Log2_32(NumParts);
426 unsigned RoundBits = RoundParts * PartBits;
427 unsigned OddParts = NumParts - RoundParts;
428 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000429 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000430 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000431
432 if (TLI.isBigEndian())
433 // The odd parts were reversed by getCopyToParts - unreverse them.
434 std::reverse(Parts + RoundParts, Parts + NumParts);
435
436 NumParts = RoundParts;
437 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
438 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
439 }
440
441 // The number of parts is a power of 2. Repeatedly bisect the value using
442 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000443 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000444 EVT::getIntegerVT(*DAG.getContext(),
445 ValueVT.getSizeInBits()),
446 Val);
447
448 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
449 for (unsigned i = 0; i < NumParts; i += StepSize) {
450 unsigned ThisBits = StepSize * PartBits / 2;
451 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
452 SDValue &Part0 = Parts[i];
453 SDValue &Part1 = Parts[i+StepSize/2];
454
455 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000456 ThisVT, Part0, DAG.getIntPtrConstant(1));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000457 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000458 ThisVT, Part0, DAG.getIntPtrConstant(0));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459
460 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000461 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
462 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000463 }
464 }
465 }
466
467 if (TLI.isBigEndian())
468 std::reverse(Parts, Parts + OrigNumParts);
469}
470
471
472/// getCopyToPartsVector - Create a series of nodes that contain the specified
473/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000474static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000475 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000476 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 EVT ValueVT = Val.getValueType();
478 assert(ValueVT.isVector() && "Not a vector");
479 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000480
Chris Lattner96a77eb2010-08-24 23:10:06 +0000481 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000482 EVT PartEVT = PartVT;
483 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 // Nothing to do.
485 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
486 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000487 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000489 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
490 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 EVT ElementVT = PartVT.getVectorElementType();
492 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
493 // undef elements.
494 SmallVector<SDValue, 16> Ops;
495 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000497 ElementVT, Val, DAG.getConstant(i,
Tom Stellardd42c5942013-08-05 22:22:01 +0000498 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000499
Chris Lattner75ff0532010-08-25 22:49:25 +0000500 for (unsigned i = ValueVT.getVectorNumElements(),
501 e = PartVT.getVectorNumElements(); i != e; ++i)
502 Ops.push_back(DAG.getUNDEF(ElementVT));
503
Craig Topper48d114b2014-04-26 18:35:24 +0000504 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000505
506 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000507
Chris Lattner75ff0532010-08-25 22:49:25 +0000508 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
509 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000511 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000512 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000514
515 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000516 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000517 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
518 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000519 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000520 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000521 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000522 "Only trivial vector-to-scalar conversions should get here!");
523 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000524 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000525
526 bool Smaller = ValueVT.bitsLE(PartVT);
527 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
528 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000553 IntermediateVT, Val,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000554 DAG.getConstant(i * (NumElements / NumIntermediates),
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000558 IntermediateVT, Val,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000559 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Dan Gohman4db93c92010-05-29 17:53:24 +0000580namespace {
581 /// RegsForValue - This struct represents the registers (physical or virtual)
582 /// that a particular set of values is assigned, and the type information
583 /// about the value. The most common situation is to represent one value at a
584 /// time, but struct or array values are handled element-wise as multiple
585 /// values. The splitting of aggregates is performed recursively, so that we
586 /// never have aggregate-typed registers. The values at this point do not
587 /// necessarily have legal types, so each value may require one or more
588 /// registers of some legal type.
589 ///
590 struct RegsForValue {
591 /// ValueVTs - The value types of the values, which may not be legal, and
592 /// may need be promoted or synthesized from one or more registers.
593 ///
594 SmallVector<EVT, 4> ValueVTs;
595
596 /// RegVTs - The value types of the registers. This is the same size as
597 /// ValueVTs and it records, for each value, what the type of the assigned
598 /// register or registers are. (Individual values are never synthesized
599 /// from more than one type of register.)
600 ///
601 /// With virtual registers, the contents of RegVTs is redundant with TLI's
602 /// getRegisterType member function, however when with physical registers
603 /// it is necessary to have a separate record of the types.
604 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000605 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000606
607 /// Regs - This list holds the registers assigned to the values.
608 /// Each legal or promoted value requires one register, and each
609 /// expanded value requires multiple registers.
610 ///
611 SmallVector<unsigned, 4> Regs;
612
613 RegsForValue() {}
614
615 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000616 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
618
Dan Gohman4db93c92010-05-29 17:53:24 +0000619 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000620 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000621 ComputeValueVTs(tli, Ty, ValueVTs);
622
623 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000626 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000627 for (unsigned i = 0; i != NumRegs; ++i)
628 Regs.push_back(Reg + i);
629 RegVTs.push_back(RegisterVT);
630 Reg += NumRegs;
631 }
632 }
633
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 /// append - Add the specified values to this one.
635 void append(const RegsForValue &RHS) {
636 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
637 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
638 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
639 }
640
641 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
642 /// this value and returns the result as a ValueVTs value. This uses
643 /// Chain/Flag as the input and updates them for the output Chain/Flag.
644 /// If the Flag pointer is NULL, no flag is used.
645 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000646 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000647 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000648 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000649
650 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
651 /// specified value into the registers specified by this object. This uses
652 /// Chain/Flag as the input and updates them for the output Chain/Flag.
653 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000654 void
655 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
656 SDValue *Flag, const Value *V,
657 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000658
659 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
660 /// operand list. This adds the code marker, matching input operand index
661 /// (if applicable), and includes the number of values added into it.
662 void AddInlineAsmOperands(unsigned Kind,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000663 bool HasMatching, unsigned MatchingIdx,
Dan Gohman4db93c92010-05-29 17:53:24 +0000664 SelectionDAG &DAG,
665 std::vector<SDValue> &Ops) const;
666 };
667}
668
669/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
670/// this value and returns the result as a ValueVT value. This uses
671/// Chain/Flag as the input and updates them for the output Chain/Flag.
672/// If the Flag pointer is NULL, no flag is used.
673SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
674 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000675 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000676 SDValue &Chain, SDValue *Flag,
677 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000678 // A Value with type {} or [0 x %t] needs no registers.
679 if (ValueVTs.empty())
680 return SDValue();
681
Dan Gohman4db93c92010-05-29 17:53:24 +0000682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Assemble the legal parts into the final values.
685 SmallVector<SDValue, 4> Values(ValueVTs.size());
686 SmallVector<SDValue, 8> Parts;
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 // Copy the legal parts from the registers.
689 EVT ValueVT = ValueVTs[Value];
690 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000691 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000692
693 Parts.resize(NumRegs);
694 for (unsigned i = 0; i != NumRegs; ++i) {
695 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000696 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000697 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
698 } else {
699 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
700 *Flag = P.getValue(2);
701 }
702
703 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000704 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000705
706 // If the source register was virtual and if we know something about it,
707 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000708 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000709 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000710 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000711
712 const FunctionLoweringInfo::LiveOutInfo *LOI =
713 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
714 if (!LOI)
715 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000716
Chris Lattnercb404362010-12-13 01:11:17 +0000717 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000718 unsigned NumSignBits = LOI->NumSignBits;
719 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Quentin Colombetb51a6862013-06-18 20:14:39 +0000721 if (NumZeroBits == RegSize) {
722 // The current value is a zero.
723 // Explicitly express that as it would be easier for
724 // optimizations to kick in.
Daniel Jasper48e93f72015-04-28 13:38:35 +0000725 Parts[i] = DAG.getConstant(0, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000726 continue;
727 }
728
Chris Lattnercb404362010-12-13 01:11:17 +0000729 // FIXME: We capture more information than the dag can represent. For
730 // now, just use the tightest assertzext/assertsext possible.
731 bool isSExt = true;
732 EVT FromVT(MVT::Other);
733 if (NumSignBits == RegSize)
734 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
735 else if (NumZeroBits >= RegSize-1)
736 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
737 else if (NumSignBits > RegSize-8)
738 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
739 else if (NumZeroBits >= RegSize-8)
740 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
741 else if (NumSignBits > RegSize-16)
742 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
743 else if (NumZeroBits >= RegSize-16)
744 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
745 else if (NumSignBits > RegSize-32)
746 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
747 else if (NumZeroBits >= RegSize-32)
748 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
749 else
750 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000751
Chris Lattnercb404362010-12-13 01:11:17 +0000752 // Add an assertion node.
753 assert(FromVT != MVT::Other);
754 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
755 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000756 }
757
758 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000759 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 Part += NumRegs;
761 Parts.clear();
762 }
763
Craig Topper48d114b2014-04-26 18:35:24 +0000764 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000765}
766
767/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
768/// specified value into the registers specified by this object. This uses
769/// Chain/Flag as the input and updates them for the output Chain/Flag.
770/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000771void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000772 SDValue &Chain, SDValue *Flag, const Value *V,
773 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000774 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000775 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000776
777 // Get the list of the values's legal parts.
778 unsigned NumRegs = Regs.size();
779 SmallVector<SDValue, 8> Parts(NumRegs);
780 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
781 EVT ValueVT = ValueVTs[Value];
782 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000783 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000784
785 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
786 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000787
Chris Lattner05bcb482010-08-24 23:20:40 +0000788 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000790 Part += NumParts;
791 }
792
793 // Copy the parts into the registers.
794 SmallVector<SDValue, 8> Chains(NumRegs);
795 for (unsigned i = 0; i != NumRegs; ++i) {
796 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000797 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000798 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
799 } else {
800 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
801 *Flag = Part.getValue(1);
802 }
803
804 Chains[i] = Part.getValue(0);
805 }
806
807 if (NumRegs == 1 || Flag)
808 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
809 // flagged to it. That is the CopyToReg nodes and the user are considered
810 // a single scheduling unit. If we create a TokenFactor and return it as
811 // chain, then the TokenFactor is both a predecessor (operand) of the
812 // user as well as a successor (the TF operands are flagged to the user).
813 // c1, f1 = CopyToReg
814 // c2, f2 = CopyToReg
815 // c3 = TokenFactor c1, c2
816 // ...
817 // = op c3, ..., f2
818 Chain = Chains[NumRegs-1];
819 else
Craig Topper48d114b2014-04-26 18:35:24 +0000820 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000821}
822
823/// AddInlineAsmOperands - Add this value to the specified inlineasm node
824/// operand list. This adds the code marker and includes the number of
825/// values added into it.
826void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Daniel Jasper48e93f72015-04-28 13:38:35 +0000827 unsigned MatchingIdx,
Dan Gohman4db93c92010-05-29 17:53:24 +0000828 SelectionDAG &DAG,
829 std::vector<SDValue> &Ops) const {
830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
831
832 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
833 if (HasMatching)
834 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000835 else if (!Regs.empty() &&
836 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
837 // Put the register class of the virtual registers in the flag word. That
838 // way, later passes can recompute register class constraints for inline
839 // assembly as well as normal instructions.
840 // Don't do this for tied operands that can use the regclass information
841 // from the def.
842 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
843 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
844 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
845 }
846
Daniel Jasper48e93f72015-04-28 13:38:35 +0000847 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000848 Ops.push_back(Res);
849
Reid Kleckneree088972013-12-10 18:27:32 +0000850 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
852 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000853 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000854 for (unsigned i = 0; i != NumRegs; ++i) {
855 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000856 unsigned TheReg = Regs[Reg++];
857 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
858
Reid Kleckneree088972013-12-10 18:27:32 +0000859 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000860 // If we clobbered the stack pointer, MFI should know about it.
861 assert(DAG.getMachineFunction().getFrameInfo()->
862 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000863 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000864 }
865 }
866}
Dan Gohman575fad32008-09-03 16:12:24 +0000867
Owen Andersonbb15fec2011-12-08 22:15:21 +0000868void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
869 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000870 AA = &aa;
871 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000873 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000874 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000875 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000876}
877
Dan Gohmanf5cca352010-04-14 18:24:06 +0000878/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000880/// for a new block. This doesn't clear out information about
881/// additional blocks that are needed to complete switch lowering
882/// or PHI node updating; that information is cleared out as it is
883/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000884void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000885 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000886 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000887 PendingLoads.clear();
888 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000889 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000890 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000891 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000892 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000893}
894
Devang Patel799288382011-05-23 17:44:13 +0000895/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000896/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000897/// information that is dangling in a basic block can be properly
898/// resolved in a different basic block. This allows the
899/// SelectionDAG to resolve dangling debug information attached
900/// to PHI nodes.
901void SelectionDAGBuilder::clearDanglingDebugInfo() {
902 DanglingDebugInfoMap.clear();
903}
904
Dan Gohman575fad32008-09-03 16:12:24 +0000905/// getRoot - Return the current virtual root of the Selection DAG,
906/// flushing any PendingLoad items. This must be done before emitting
907/// a store or any other node that may need to be ordered after any
908/// prior load instructions.
909///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000910SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000911 if (PendingLoads.empty())
912 return DAG.getRoot();
913
914 if (PendingLoads.size() == 1) {
915 SDValue Root = PendingLoads[0];
916 DAG.setRoot(Root);
917 PendingLoads.clear();
918 return Root;
919 }
920
921 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000922 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000923 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000924 PendingLoads.clear();
925 DAG.setRoot(Root);
926 return Root;
927}
928
929/// getControlRoot - Similar to getRoot, but instead of flushing all the
930/// PendingLoad items, flush all the PendingExports items. It is necessary
931/// to do this before emitting a terminator instruction.
932///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000933SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000934 SDValue Root = DAG.getRoot();
935
936 if (PendingExports.empty())
937 return Root;
938
939 // Turn all of the CopyToReg chains into one factored node.
940 if (Root.getOpcode() != ISD::EntryToken) {
941 unsigned i = 0, e = PendingExports.size();
942 for (; i != e; ++i) {
943 assert(PendingExports[i].getNode()->getNumOperands() > 1);
944 if (PendingExports[i].getNode()->getOperand(0) == Root)
945 break; // Don't add the root if we already indirectly depend on it.
946 }
947
948 if (i == e)
949 PendingExports.push_back(Root);
950 }
951
Andrew Trickef9de2a2013-05-25 02:42:55 +0000952 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000953 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000954 PendingExports.clear();
955 DAG.setRoot(Root);
956 return Root;
957}
958
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000959void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000960 // Set up outgoing PHI node register values before emitting the terminator.
961 if (isa<TerminatorInst>(&I))
962 HandlePHINodesInSuccessorBlocks(I.getParent());
963
Andrew Tricke2431c62013-05-25 03:08:10 +0000964 ++SDNodeOrder;
965
Andrew Trick175143b2013-05-25 02:20:36 +0000966 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000967
Dan Gohman575fad32008-09-03 16:12:24 +0000968 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000969
Dan Gohman950fe782010-04-20 15:03:56 +0000970 if (!isa<TerminatorInst>(&I) && !HasTailCall)
971 CopyToExportRegsIfNeeded(&I);
972
Craig Topperc0196b12014-04-14 00:51:57 +0000973 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000974}
975
Dan Gohmanf41ad472010-04-20 15:00:41 +0000976void SelectionDAGBuilder::visitPHI(const PHINode &) {
977 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
978}
979
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000980void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000981 // Note: this doesn't use InstVisitor, because it has to work with
982 // ConstantExpr's in addition to instructions.
983 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000984 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000985 // Build the switch statement using the Instruction.def file.
986#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000987 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000988#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000989 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000990}
Dan Gohman575fad32008-09-03 16:12:24 +0000991
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000992// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
993// generate the debug data structures now that we've seen its definition.
994void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
995 SDValue Val) {
996 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000997 if (DDI.getDI()) {
998 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000999 DebugLoc dl = DDI.getdl();
1000 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00001001 MDLocalVariable *Variable = DI->getVariable();
1002 MDExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001003 assert(Variable->isValidLocationForIntrinsic(dl) &&
1004 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +00001005 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +00001006 // A dbg.value for an alloca is always indirect.
1007 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001008 SDDbgValue *SDV;
1009 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001010 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001011 Val)) {
1012 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1013 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001014 DAG.AddDbgValue(SDV, Val.getNode(), false);
1015 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001016 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001017 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001018 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1019 }
1020}
1021
Igor Laevsky85f7f722015-03-10 16:26:48 +00001022/// getCopyFromRegs - If there was virtual register allocated for the value V
1023/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1024SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1025 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1026 SDValue res;
1027
1028 if (It != FuncInfo.ValueMap.end()) {
1029 unsigned InReg = It->second;
1030 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
1031 Ty);
1032 SDValue Chain = DAG.getEntryNode();
1033 res = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1034 resolveDanglingDebugInfo(V, res);
1035 }
1036
1037 return res;
1038}
1039
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001040/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001041SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001042 // If we already have an SDValue for this value, use it. It's important
1043 // to do this first, so that we don't create a CopyFromReg if we already
1044 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001045 SDValue &N = NodeMap[V];
1046 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001047
Dan Gohmand4322232010-07-01 01:59:43 +00001048 // If there's a virtual register allocated and initialized for this
1049 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001050 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
1051 if (copyFromReg.getNode()) {
1052 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +00001053 }
1054
1055 // Otherwise create a new SDValue and remember it.
1056 SDValue Val = getValueImpl(V);
1057 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001058 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return Val;
1060}
1061
Elena Demikhovsky584ce372015-04-28 07:57:37 +00001062// Return true if SDValue exists for the given Value
1063bool SelectionDAGBuilder::findValue(const Value *V) const {
1064 return (NodeMap.find(V) != NodeMap.end()) ||
1065 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1066}
1067
Dan Gohmand4322232010-07-01 01:59:43 +00001068/// getNonRegisterValue - Return an SDValue for the given Value, but
1069/// don't look in FuncInfo.ValueMap for a virtual register.
1070SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1071 // If we already have an SDValue for this value, use it.
1072 SDValue &N = NodeMap[V];
1073 if (N.getNode()) return N;
1074
1075 // Otherwise create a new SDValue and remember it.
1076 SDValue Val = getValueImpl(V);
1077 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001078 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001079 return Val;
1080}
1081
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001082/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001083/// Create an SDValue for the given value.
1084SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001086
Dan Gohman8422e572010-04-17 15:32:28 +00001087 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001088 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001089
Dan Gohman8422e572010-04-17 15:32:28 +00001090 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Daniel Jasper48e93f72015-04-28 13:38:35 +00001091 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001092
Dan Gohman8422e572010-04-17 15:32:28 +00001093 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001094 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001095
Matt Arsenault19231e62013-11-16 20:24:41 +00001096 if (isa<ConstantPointerNull>(C)) {
1097 unsigned AS = V->getType()->getPointerAddressSpace();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001098 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001099 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001100
Dan Gohman8422e572010-04-17 15:32:28 +00001101 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Daniel Jasper48e93f72015-04-28 13:38:35 +00001102 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001103
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001104 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001105 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001106
Dan Gohman8422e572010-04-17 15:32:28 +00001107 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001108 visit(CE->getOpcode(), *CE);
1109 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001110 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001111 return N1;
1112 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001113
Dan Gohman575fad32008-09-03 16:12:24 +00001114 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1115 SmallVector<SDValue, 4> Constants;
1116 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1117 OI != OE; ++OI) {
1118 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001119 // If the operand is an empty aggregate, there are no values.
1120 if (!Val) continue;
1121 // Add each leaf value from the operand to the Constants list
1122 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001123 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1124 Constants.push_back(SDValue(Val, i));
1125 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001126
Craig Topper64941d92014-04-27 19:20:57 +00001127 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001128 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001129
Chris Lattner00245f42012-01-24 13:41:11 +00001130 if (const ConstantDataSequential *CDS =
1131 dyn_cast<ConstantDataSequential>(C)) {
1132 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001133 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001134 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1135 // Add each leaf value from the operand to the Constants list
1136 // to form a flattened list of all the values.
1137 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1138 Ops.push_back(SDValue(Val, i));
1139 }
1140
1141 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001142 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001143 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001144 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001145 }
Dan Gohman575fad32008-09-03 16:12:24 +00001146
Duncan Sands19d0b472010-02-16 11:11:14 +00001147 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001148 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1149 "Unknown struct or array constant!");
1150
Owen Anderson53aa7a92009-08-10 22:56:29 +00001151 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001152 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001153 unsigned NumElts = ValueVTs.size();
1154 if (NumElts == 0)
1155 return SDValue(); // empty struct
1156 SmallVector<SDValue, 4> Constants(NumElts);
1157 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001158 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001159 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001160 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001161 else if (EltVT.isFloatingPoint())
Daniel Jasper48e93f72015-04-28 13:38:35 +00001162 Constants[i] = DAG.getConstantFP(0, EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001163 else
Daniel Jasper48e93f72015-04-28 13:38:35 +00001164 Constants[i] = DAG.getConstant(0, EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001165 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001166
Craig Topper64941d92014-04-27 19:20:57 +00001167 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001168 }
1169
Dan Gohman8422e572010-04-17 15:32:28 +00001170 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001171 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001172
Chris Lattner229907c2011-07-18 04:54:35 +00001173 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001174 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001175
Dan Gohman575fad32008-09-03 16:12:24 +00001176 // Now that we know the number and type of the elements, get that number of
1177 // elements into the Ops array based on what kind of constant it is.
1178 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001179 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001180 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001181 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001182 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001183 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001184 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001185
1186 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001187 if (EltVT.isFloatingPoint())
Daniel Jasper48e93f72015-04-28 13:38:35 +00001188 Op = DAG.getConstantFP(0, EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001189 else
Daniel Jasper48e93f72015-04-28 13:38:35 +00001190 Op = DAG.getConstant(0, EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001191 Ops.assign(NumElements, Op);
1192 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001193
Dan Gohman575fad32008-09-03 16:12:24 +00001194 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001195 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohman575fad32008-09-03 16:12:24 +00001198 // If this is a static alloca, generate it as the frameindex instead of
1199 // computation.
1200 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1201 DenseMap<const AllocaInst*, int>::iterator SI =
1202 FuncInfo.StaticAllocaMap.find(AI);
1203 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001204 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001205 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001206
Dan Gohmand4322232010-07-01 01:59:43 +00001207 // If this is an instruction which fast-isel has deferred, select it now.
1208 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001209 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001210 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001211 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001212 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001213 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001214
Dan Gohmand4322232010-07-01 01:59:43 +00001215 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001216}
1217
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001218void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001220 SDValue Chain = getControlRoot();
1221 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001222 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001223
Dan Gohmand16aa542010-05-29 17:03:36 +00001224 if (!FuncInfo.CanLowerReturn) {
1225 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001226 const Function *F = I.getParent()->getParent();
1227
1228 // Emit a store of the return value through the virtual register.
1229 // Leave Outs empty so that LowerReturn won't try to load return
1230 // registers the usual way.
1231 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001232 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 PtrValueVTs);
1234
1235 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1236 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001237
Owen Anderson53aa7a92009-08-10 22:56:29 +00001238 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001239 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001240 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001241 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001242
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001243 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001244 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001245 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001246 RetPtr.getValueType(), RetPtr,
Daniel Jasper48e93f72015-04-28 13:38:35 +00001247 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001248 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001249 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001250 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001251 // FIXME: better loc info would be nice.
1252 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001253 }
1254
Andrew Trickef9de2a2013-05-25 02:42:55 +00001255 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001256 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001257 } else if (I.getNumOperands() != 0) {
1258 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001259 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001260 unsigned NumValues = ValueVTs.size();
1261 if (NumValues) {
1262 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001263
1264 const Function *F = I.getParent()->getParent();
1265
1266 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1267 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1268 Attribute::SExt))
1269 ExtendKind = ISD::SIGN_EXTEND;
1270 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1271 Attribute::ZExt))
1272 ExtendKind = ISD::ZERO_EXTEND;
1273
1274 LLVMContext &Context = F->getContext();
1275 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1276 Attribute::InReg);
1277
1278 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001280
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001281 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001282 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001283
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001284 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1285 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001286 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001287 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001288 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001289 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001290
1291 // 'inreg' on function refers to return value
1292 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001293 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001294 Flags.setInReg();
1295
1296 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001297 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001298 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001299 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001300 Flags.setZExt();
1301
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001302 for (unsigned i = 0; i < NumParts; ++i) {
1303 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001304 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001305 OutVals.push_back(Parts[i]);
1306 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001307 }
Dan Gohman575fad32008-09-03 16:12:24 +00001308 }
1309 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001310
1311 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001312 CallingConv::ID CallConv =
1313 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001314 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001315 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001316
1317 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001318 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001319 "LowerReturn didn't return a valid chain!");
1320
1321 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001322 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001323}
1324
Dan Gohman9478c3f2009-04-23 23:13:24 +00001325/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1326/// created for it, emit nodes to copy the value into the virtual
1327/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001328void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001329 // Skip empty types
1330 if (V->getType()->isEmptyTy())
1331 return;
1332
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001333 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1334 if (VMI != FuncInfo.ValueMap.end()) {
1335 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1336 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001337 }
1338}
1339
Dan Gohman575fad32008-09-03 16:12:24 +00001340/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1341/// the current basic block, add it to ValueMap now so that we'll get a
1342/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001343void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001344 // No need to export constants.
1345 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // Already exported?
1348 if (FuncInfo.isExportedInst(V)) return;
1349
1350 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1351 CopyValueToVirtualRegister(V, Reg);
1352}
1353
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001354bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001355 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001356 // The operands of the setcc have to be in this block. We don't know
1357 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001358 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001359 // Can export from current BB.
1360 if (VI->getParent() == FromBB)
1361 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001362
Dan Gohman575fad32008-09-03 16:12:24 +00001363 // Is already exported, noop.
1364 return FuncInfo.isExportedInst(V);
1365 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001366
Dan Gohman575fad32008-09-03 16:12:24 +00001367 // If this is an argument, we can export it if the BB is the entry block or
1368 // if it is already exported.
1369 if (isa<Argument>(V)) {
1370 if (FromBB == &FromBB->getParent()->getEntryBlock())
1371 return true;
1372
1373 // Otherwise, can only export this if it is already exported.
1374 return FuncInfo.isExportedInst(V);
1375 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001376
Dan Gohman575fad32008-09-03 16:12:24 +00001377 // Otherwise, constants can always be exported.
1378 return true;
1379}
1380
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001381/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001382uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1383 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001384 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1385 if (!BPI)
1386 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001387 const BasicBlock *SrcBB = Src->getBasicBlock();
1388 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001389 return BPI->getEdgeWeight(SrcBB, DstBB);
1390}
1391
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001392void SelectionDAGBuilder::
1393addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1394 uint32_t Weight /* = 0 */) {
1395 if (!Weight)
1396 Weight = getEdgeWeight(Src, Dst);
1397 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001398}
1399
1400
Dan Gohman575fad32008-09-03 16:12:24 +00001401static bool InBlock(const Value *V, const BasicBlock *BB) {
1402 if (const Instruction *I = dyn_cast<Instruction>(V))
1403 return I->getParent() == BB;
1404 return true;
1405}
1406
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1408/// This function emits a branch and is used at the leaves of an OR or an
1409/// AND operator tree.
1410///
1411void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001412SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001413 MachineBasicBlock *TBB,
1414 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001415 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001416 MachineBasicBlock *SwitchBB,
1417 uint32_t TWeight,
1418 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001419 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001420
Dan Gohmand01ddb52008-10-17 21:16:08 +00001421 // If the leaf of the tree is a comparison, merge the condition into
1422 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001423 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001424 // The operands of the cmp have to be in this block. We don't know
1425 // how to export them from some other block. If this is the first block
1426 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001427 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001428 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1429 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001430 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001431 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001432 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001433 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001434 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001435 if (TM.Options.NoNaNsFPMath)
1436 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001437 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001438 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001439 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001440 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441
Craig Topperc0196b12014-04-14 00:51:57 +00001442 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1443 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001444 SwitchCases.push_back(CB);
1445 return;
1446 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001447 }
1448
1449 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001450 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001451 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001452 SwitchCases.push_back(CB);
1453}
1454
Manman Ren4ece7452014-01-31 00:42:44 +00001455/// Scale down both weights to fit into uint32_t.
1456static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1457 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1458 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1459 NewTrue = NewTrue / Scale;
1460 NewFalse = NewFalse / Scale;
1461}
1462
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001463/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001464void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001465 MachineBasicBlock *TBB,
1466 MachineBasicBlock *FBB,
1467 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001468 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001469 unsigned Opc, uint32_t TWeight,
1470 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001471 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001472 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001473 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001474 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1475 BOp->getParent() != CurBB->getBasicBlock() ||
1476 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1477 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001478 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1479 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001480 return;
1481 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001482
Dan Gohman575fad32008-09-03 16:12:24 +00001483 // Create TmpBB after CurBB.
1484 MachineFunction::iterator BBI = CurBB;
1485 MachineFunction &MF = DAG.getMachineFunction();
1486 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1487 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001488
Dan Gohman575fad32008-09-03 16:12:24 +00001489 if (Opc == Instruction::Or) {
1490 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001491 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001492 // jmp_if_X TBB
1493 // jmp TmpBB
1494 // TmpBB:
1495 // jmp_if_Y TBB
1496 // jmp FBB
1497 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001498
Manman Ren4ece7452014-01-31 00:42:44 +00001499 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1500 // The requirement is that
1501 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1502 // = TrueProb for orignal BB.
1503 // Assuming the orignal weights are A and B, one choice is to set BB1's
1504 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1505 // assumes that
1506 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1507 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1508 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001509
Manman Ren4ece7452014-01-31 00:42:44 +00001510 uint64_t NewTrueWeight = TWeight;
1511 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1512 ScaleWeights(NewTrueWeight, NewFalseWeight);
1513 // Emit the LHS condition.
1514 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1515 NewTrueWeight, NewFalseWeight);
1516
1517 NewTrueWeight = TWeight;
1518 NewFalseWeight = 2 * (uint64_t)FWeight;
1519 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001520 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001521 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1522 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001523 } else {
1524 assert(Opc == Instruction::And && "Unknown merge op!");
1525 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001526 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001527 // jmp_if_X TmpBB
1528 // jmp FBB
1529 // TmpBB:
1530 // jmp_if_Y TBB
1531 // jmp FBB
1532 //
1533 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001534
Manman Ren4ece7452014-01-31 00:42:44 +00001535 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1536 // The requirement is that
1537 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1538 // = FalseProb for orignal BB.
1539 // Assuming the orignal weights are A and B, one choice is to set BB1's
1540 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1541 // assumes that
1542 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001543
Manman Ren4ece7452014-01-31 00:42:44 +00001544 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1545 uint64_t NewFalseWeight = FWeight;
1546 ScaleWeights(NewTrueWeight, NewFalseWeight);
1547 // Emit the LHS condition.
1548 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1549 NewTrueWeight, NewFalseWeight);
1550
1551 NewTrueWeight = 2 * (uint64_t)TWeight;
1552 NewFalseWeight = FWeight;
1553 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001554 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001555 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1556 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001557 }
1558}
1559
1560/// If the set of cases should be emitted as a series of branches, return true.
1561/// If we should emit this as a bunch of and/or'd together conditions, return
1562/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001563bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001564SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001565 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001566
Dan Gohman575fad32008-09-03 16:12:24 +00001567 // If this is two comparisons of the same values or'd or and'd together, they
1568 // will get folded into a single comparison, so don't emit two blocks.
1569 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1570 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1571 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1572 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1573 return false;
1574 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001575
Chris Lattner1eea3b02010-01-02 00:00:03 +00001576 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1577 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1578 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1579 Cases[0].CC == Cases[1].CC &&
1580 isa<Constant>(Cases[0].CmpRHS) &&
1581 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1582 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1583 return false;
1584 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1585 return false;
1586 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001587
Dan Gohman575fad32008-09-03 16:12:24 +00001588 return true;
1589}
1590
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001591void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001592 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001593
Dan Gohman575fad32008-09-03 16:12:24 +00001594 // Update machine-CFG edges.
1595 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1596
Dan Gohman575fad32008-09-03 16:12:24 +00001597 if (I.isUnconditional()) {
1598 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001599 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001600
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001601 // If this is not a fall-through branch or optimizations are switched off,
1602 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001603 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001604 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001605 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001606 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001607
Dan Gohman575fad32008-09-03 16:12:24 +00001608 return;
1609 }
1610
1611 // If this condition is one of the special cases we handle, do special stuff
1612 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001613 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001614 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1615
1616 // If this is a series of conditions that are or'd or and'd together, emit
1617 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001618 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001619 // For example, instead of something like:
1620 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001621 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001622 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001623 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001624 // or C, F
1625 // jnz foo
1626 // Emit:
1627 // cmp A, B
1628 // je foo
1629 // cmp D, E
1630 // jle foo
1631 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001632 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001633 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001634 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1635 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001636 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001637 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1638 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001639 // If the compares in later blocks need to use values not currently
1640 // exported from this block, export them now. This block should always
1641 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001642 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001643
Dan Gohman575fad32008-09-03 16:12:24 +00001644 // Allow some cases to be rejected.
1645 if (ShouldEmitAsBranches(SwitchCases)) {
1646 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1647 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1648 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1649 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001650
Dan Gohman575fad32008-09-03 16:12:24 +00001651 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001652 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001653 SwitchCases.erase(SwitchCases.begin());
1654 return;
1655 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001656
Dan Gohman575fad32008-09-03 16:12:24 +00001657 // Okay, we decided not to do this, remove any inserted MBB's and clear
1658 // SwitchCases.
1659 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001660 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001661
Dan Gohman575fad32008-09-03 16:12:24 +00001662 SwitchCases.clear();
1663 }
1664 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001665
Dan Gohman575fad32008-09-03 16:12:24 +00001666 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001667 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001668 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001669
Dan Gohman575fad32008-09-03 16:12:24 +00001670 // Use visitSwitchCase to actually insert the fast branch sequence for this
1671 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001672 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001673}
1674
1675/// visitSwitchCase - Emits the necessary code to represent a single node in
1676/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001677void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1678 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001679 SDValue Cond;
1680 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001681 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001682
1683 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001684 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001685 // Fold "(X == true)" to X and "(X == false)" to !X to
1686 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001687 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001688 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001689 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001690 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001691 CB.CC == ISD::SETEQ) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00001692 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001693 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001694 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001695 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001696 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001697 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001698
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001699 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001700 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001701
1702 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001703 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001704
Bob Wilsone4077362013-09-09 19:14:35 +00001705 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00001706 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001707 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001708 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001709 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Daniel Jasper48e93f72015-04-28 13:38:35 +00001710 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001711 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Daniel Jasper48e93f72015-04-28 13:38:35 +00001712 DAG.getConstant(High-Low, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001713 }
1714 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001715
Dan Gohman575fad32008-09-03 16:12:24 +00001716 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001717 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001718 // TrueBB and FalseBB are always different unless the incoming IR is
1719 // degenerate. This only happens when running llc on weird IR.
1720 if (CB.TrueBB != CB.FalseBB)
1721 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001722
Dan Gohman575fad32008-09-03 16:12:24 +00001723 // If the lhs block is the next block, invert the condition so that we can
1724 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001725 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001726 std::swap(CB.TrueBB, CB.FalseBB);
Daniel Jasper48e93f72015-04-28 13:38:35 +00001727 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001728 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001729 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001730
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001731 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001732 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001733 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001734
Evan Cheng79687dd2010-09-23 06:51:55 +00001735 // Insert the false branch. Do this even if it's a fall through branch,
1736 // this makes it easier to do DAG optimizations which require inverting
1737 // the branch condition.
1738 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1739 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001740
1741 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001742}
1743
1744/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001745void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001746 // Emit the code for the jump table
1747 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001748 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001749 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001750 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001751 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001752 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001753 MVT::Other, Index.getValue(1),
1754 Table, Index);
1755 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001756}
1757
1758/// visitJumpTableHeader - This function emits necessary code to produce index
1759/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001760void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001761 JumpTableHeader &JTH,
1762 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001763 // Subtract the lowest switch case value from the value being switched on and
1764 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001765 // difference between smallest and largest cases.
1766 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001767 EVT VT = SwitchOp.getValueType();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001768 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
1769 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001770
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001771 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001772 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001773 // can be used as an index into the jump table in a subsequent basic block.
1774 // This value may be smaller or larger than the target's pointer type, and
1775 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001776 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001777 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001778
Eric Christopher58a24612014-10-08 09:50:54 +00001779 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Daniel Jasper48e93f72015-04-28 13:38:35 +00001780 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001781 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001782 JT.Reg = JumpTableReg;
1783
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001784 // Emit the range check for the jump table, and branch to the default block
1785 // for the switch statement if the value being switched on exceeds the largest
1786 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001787 SDValue CMP =
Daniel Jasper48e93f72015-04-28 13:38:35 +00001788 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1789 Sub.getValueType()),
1790 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001791
Daniel Jasper48e93f72015-04-28 13:38:35 +00001792 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001793 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001794 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001795
Hans Wennborgb4db1422015-03-19 20:41:48 +00001796 // Avoid emitting unnecessary branches to the next block.
1797 if (JT.MBB != NextBlock(SwitchBB))
Daniel Jasper48e93f72015-04-28 13:38:35 +00001798 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001799 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001800
Bill Wendlingc6b47342009-12-21 23:47:40 +00001801 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001802}
1803
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001804/// Codegen a new tail for a stack protector check ParentMBB which has had its
1805/// tail spliced into a stack protector check success bb.
1806///
1807/// For a high level explanation of how this fits into the stack protector
1808/// generation see the comment on the declaration of class
1809/// StackProtectorDescriptor.
1810void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1811 MachineBasicBlock *ParentBB) {
1812
1813 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001814 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1815 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001816
1817 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1818 int FI = MFI->getStackProtectorIndex();
1819
1820 const Value *IRGuard = SPD.getGuard();
1821 SDValue GuardPtr = getValue(IRGuard);
1822 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1823
1824 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001825 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001826
1827 SDValue Guard;
1828
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001829 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1830 // guard value from the virtual register holding the value. Otherwise, emit a
1831 // volatile load to retrieve the stack guard value.
1832 unsigned GuardReg = SPD.getGuardReg();
1833
Eric Christopher58a24612014-10-08 09:50:54 +00001834 if (GuardReg && TLI.useLoadStackGuardNode())
Daniel Jasper48e93f72015-04-28 13:38:35 +00001835 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001836 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001837 else
Daniel Jasper48e93f72015-04-28 13:38:35 +00001838 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001839 GuardPtr, MachinePointerInfo(IRGuard, 0),
1840 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001841
Daniel Jasper48e93f72015-04-28 13:38:35 +00001842 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001843 StackSlotPtr,
1844 MachinePointerInfo::getFixedStack(FI),
1845 true, false, false, Align);
1846
1847 // Perform the comparison via a subtract/getsetcc.
1848 EVT VT = Guard.getValueType();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001849 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001850
Eric Christopher58a24612014-10-08 09:50:54 +00001851 SDValue Cmp =
Daniel Jasper48e93f72015-04-28 13:38:35 +00001852 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001853 Sub.getValueType()),
Daniel Jasper48e93f72015-04-28 13:38:35 +00001854 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001855
1856 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1857 // branch to failure MBB.
Daniel Jasper48e93f72015-04-28 13:38:35 +00001858 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001859 MVT::Other, StackSlot.getOperand(0),
1860 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1861 // Otherwise branch to success MBB.
Daniel Jasper48e93f72015-04-28 13:38:35 +00001862 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001863 MVT::Other, BrCond,
1864 DAG.getBasicBlock(SPD.getSuccessMBB()));
1865
1866 DAG.setRoot(Br);
1867}
1868
1869/// Codegen the failure basic block for a stack protector check.
1870///
1871/// A failure stack protector machine basic block consists simply of a call to
1872/// __stack_chk_fail().
1873///
1874/// For a high level explanation of how this fits into the stack protector
1875/// generation see the comment on the declaration of class
1876/// StackProtectorDescriptor.
1877void
1878SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001879 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1880 SDValue Chain =
1881 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1882 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001883 DAG.setRoot(Chain);
1884}
1885
Dan Gohman575fad32008-09-03 16:12:24 +00001886/// visitBitTestHeader - This function emits necessary code to produce value
1887/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001888void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1889 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001890 // Subtract the minimum value
1891 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001892 EVT VT = SwitchOp.getValueType();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001893 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
1894 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001895
1896 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001897 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1898 SDValue RangeCmp =
Daniel Jasper48e93f72015-04-28 13:38:35 +00001899 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1900 Sub.getValueType()),
1901 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001902
Evan Chengac730dd2011-01-06 01:02:44 +00001903 // Determine the type of the test operands.
1904 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001905 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001906 UsePtrType = true;
1907 else {
1908 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001909 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001910 // Switch table case range are encoded into series of masks.
1911 // Just use pointer type, it's guaranteed to fit.
1912 UsePtrType = true;
1913 break;
1914 }
1915 }
1916 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001917 VT = TLI.getPointerTy();
Daniel Jasper48e93f72015-04-28 13:38:35 +00001918 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001919 }
Dan Gohman575fad32008-09-03 16:12:24 +00001920
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001921 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001922 B.Reg = FuncInfo.CreateReg(B.RegVT);
Daniel Jasper48e93f72015-04-28 13:38:35 +00001923 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
1924 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001925
Dan Gohman575fad32008-09-03 16:12:24 +00001926 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1927
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001928 addSuccessorWithWeight(SwitchBB, B.Default);
1929 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001930
Daniel Jasper48e93f72015-04-28 13:38:35 +00001931 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001932 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001933 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001934
Hans Wennborgb4db1422015-03-19 20:41:48 +00001935 // Avoid emitting unnecessary branches to the next block.
1936 if (MBB != NextBlock(SwitchBB))
Daniel Jasper48e93f72015-04-28 13:38:35 +00001937 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001938 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001939
Bill Wendlingc6b47342009-12-21 23:47:40 +00001940 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001941}
1942
1943/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001944void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1945 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001946 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001947 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001948 BitTestCase &B,
1949 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001950 MVT VT = BB.RegVT;
Daniel Jasper48e93f72015-04-28 13:38:35 +00001951 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
1952 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001953 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001954 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001955 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001956 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001957 // Testing for a single bit; just compare the shift count with what it
1958 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001959 Cmp = DAG.getSetCC(
Daniel Jasper48e93f72015-04-28 13:38:35 +00001960 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1961 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001962 } else if (PopCount == BB.Range) {
1963 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001964 Cmp = DAG.getSetCC(
Daniel Jasper48e93f72015-04-28 13:38:35 +00001965 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1966 DAG.getConstant(countTrailingOnes(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001967 } else {
1968 // Make desired shift
Daniel Jasper48e93f72015-04-28 13:38:35 +00001969 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
1970 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001971
Dan Gohman0695e092010-06-24 02:06:24 +00001972 // Emit bit tests and jumps
Daniel Jasper48e93f72015-04-28 13:38:35 +00001973 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
1974 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
1975 Cmp = DAG.getSetCC(getCurSDLoc(),
1976 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1977 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001978 }
Dan Gohman575fad32008-09-03 16:12:24 +00001979
Manman Rencf104462012-08-24 18:14:27 +00001980 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1981 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1982 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1983 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001984
Daniel Jasper48e93f72015-04-28 13:38:35 +00001985 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001986 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001987 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001988
Hans Wennborgb4db1422015-03-19 20:41:48 +00001989 // Avoid emitting unnecessary branches to the next block.
1990 if (NextMBB != NextBlock(SwitchBB))
Daniel Jasper48e93f72015-04-28 13:38:35 +00001991 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001992 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001993
Bill Wendlingc6b47342009-12-21 23:47:40 +00001994 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001995}
1996
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001997void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001998 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001999
Dan Gohman575fad32008-09-03 16:12:24 +00002000 // Retrieve successors.
2001 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2002 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2003
Gabor Greif08a4c282009-01-15 11:10:44 +00002004 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002005 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002006 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002007 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002008 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002009 switch (Fn->getIntrinsicID()) {
2010 default:
2011 llvm_unreachable("Cannot invoke this intrinsic");
2012 case Intrinsic::donothing:
2013 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2014 break;
2015 case Intrinsic::experimental_patchpoint_void:
2016 case Intrinsic::experimental_patchpoint_i64:
2017 visitPatchpoint(&I, LandingPad);
2018 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00002019 case Intrinsic::experimental_gc_statepoint:
2020 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
2021 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002022 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002023 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002024 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002025
2026 // If the value of the invoke is used outside of its defining block, make it
2027 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002028 // We already took care of the exported value for the statepoint instruction
2029 // during call to the LowerStatepoint.
2030 if (!isStatepoint(I)) {
2031 CopyToExportRegsIfNeeded(&I);
2032 }
Dan Gohman575fad32008-09-03 16:12:24 +00002033
2034 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002035 addSuccessorWithWeight(InvokeMBB, Return);
2036 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002037
2038 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002039 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002040 MVT::Other, getControlRoot(),
2041 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002042}
2043
Bill Wendlingf891bf82011-07-31 06:30:59 +00002044void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2045 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2046}
2047
Bill Wendling247fd3b2011-08-17 21:56:44 +00002048void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2049 assert(FuncInfo.MBB->isLandingPad() &&
2050 "Call to landingpad not in landing pad!");
2051
2052 MachineBasicBlock *MBB = FuncInfo.MBB;
2053 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2054 AddLandingPadInfo(LP, MMI, MBB);
2055
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002056 // If there aren't registers to copy the values into (e.g., during SjLj
2057 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002058 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2059 if (TLI.getExceptionPointerRegister() == 0 &&
2060 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002061 return;
2062
Bill Wendling247fd3b2011-08-17 21:56:44 +00002063 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002064 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002066
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002067 // Get the two live-in registers as SDValues. The physregs have already been
2068 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002069 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002070 if (FuncInfo.ExceptionPointerVirtReg) {
2071 Ops[0] = DAG.getZExtOrTrunc(
Daniel Jasper48e93f72015-04-28 13:38:35 +00002072 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
Reid Kleckner0a57f652015-01-14 01:05:27 +00002073 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Daniel Jasper48e93f72015-04-28 13:38:35 +00002074 getCurSDLoc(), ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002075 } else {
Daniel Jasper48e93f72015-04-28 13:38:35 +00002076 Ops[0] = DAG.getConstant(0, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002077 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002078 Ops[1] = DAG.getZExtOrTrunc(
Daniel Jasper48e93f72015-04-28 13:38:35 +00002079 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00002080 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Daniel Jasper48e93f72015-04-28 13:38:35 +00002081 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002082
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002083 // Merge into one.
Daniel Jasper48e93f72015-04-28 13:38:35 +00002084 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002085 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002086 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002087}
2088
Reid Kleckner0a57f652015-01-14 01:05:27 +00002089unsigned
2090SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2091 MachineBasicBlock *LPadBB) {
2092 SDValue Chain = getControlRoot();
2093
2094 // Get the typeid that we will dispatch on later.
2095 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2096 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2097 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2098 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002099 SDValue Sel = DAG.getConstant(TypeID, TLI.getPointerTy());
2100 Chain = DAG.getCopyToReg(Chain, getCurSDLoc(), VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002101
2102 // Branch to the main landing pad block.
2103 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2104 ClauseMBB->addSuccessor(LPadBB);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002105 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002106 DAG.getBasicBlock(LPadBB)));
2107 return VReg;
2108}
2109
Hans Wennborg0867b152015-04-23 16:45:24 +00002110void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2111#ifndef NDEBUG
2112 for (const CaseCluster &CC : Clusters)
2113 assert(CC.Low == CC.High && "Input clusters must be single-case");
2114#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002115
Hans Wennborg0867b152015-04-23 16:45:24 +00002116 std::sort(Clusters.begin(), Clusters.end(),
2117 [](const CaseCluster &a, const CaseCluster &b) {
2118 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002119 });
2120
Hans Wennborg0867b152015-04-23 16:45:24 +00002121 // Merge adjacent clusters with the same destination.
2122 const unsigned N = Clusters.size();
2123 unsigned DstIndex = 0;
2124 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2125 CaseCluster &CC = Clusters[SrcIndex];
2126 const ConstantInt *CaseVal = CC.Low;
2127 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002128
Hans Wennborg0867b152015-04-23 16:45:24 +00002129 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2130 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002131 // If this case has the same successor and is a neighbour, merge it into
2132 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002133 Clusters[DstIndex - 1].High = CaseVal;
2134 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002135 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002136 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002137 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2138 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002139 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002140 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002141 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002142}
2143
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002144void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2145 MachineBasicBlock *Last) {
2146 // Update JTCases.
2147 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2148 if (JTCases[i].first.HeaderBB == First)
2149 JTCases[i].first.HeaderBB = Last;
2150
2151 // Update BitTestCases.
2152 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2153 if (BitTestCases[i].Parent == First)
2154 BitTestCases[i].Parent = Last;
2155}
2156
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002157void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002158 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002159
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002160 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002161 SmallSet<BasicBlock*, 32> Done;
2162 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2163 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002164 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002165 if (!Inserted)
2166 continue;
2167
2168 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002169 addSuccessorWithWeight(IndirectBrMBB, Succ);
2170 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002171
Andrew Trickef9de2a2013-05-25 02:42:55 +00002172 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002173 MVT::Other, getControlRoot(),
2174 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002175}
Dan Gohman575fad32008-09-03 16:12:24 +00002176
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002177void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2178 if (DAG.getTarget().Options.TrapUnreachable)
2179 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2180}
2181
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002182void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002183 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002184 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002185 if (isa<Constant>(I.getOperand(0)) &&
2186 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2187 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002188 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002189 Op2.getValueType(), Op2));
2190 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002191 }
Bill Wendling443d0722009-12-21 22:30:11 +00002192
Dan Gohmana5b96452009-06-04 22:49:04 +00002193 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002194}
2195
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002196void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002197 SDValue Op1 = getValue(I.getOperand(0));
2198 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002199
2200 bool nuw = false;
2201 bool nsw = false;
2202 bool exact = false;
2203 if (const OverflowingBinaryOperator *OFBinOp =
2204 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2205 nuw = OFBinOp->hasNoUnsignedWrap();
2206 nsw = OFBinOp->hasNoSignedWrap();
2207 }
2208 if (const PossiblyExactOperator *ExactOp =
2209 dyn_cast<const PossiblyExactOperator>(&I))
2210 exact = ExactOp->isExact();
2211
2212 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2213 Op1, Op2, nuw, nsw, exact);
2214 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002215}
2216
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002217void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002218 SDValue Op1 = getValue(I.getOperand(0));
2219 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002220
Eric Christopher58a24612014-10-08 09:50:54 +00002221 EVT ShiftTy =
2222 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002223
Chris Lattner2a720d92011-02-13 09:02:52 +00002224 // Coerce the shift amount to the right type if we can.
2225 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002226 unsigned ShiftSize = ShiftTy.getSizeInBits();
2227 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002228 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002229
Dan Gohman0e8d1992009-04-09 03:51:29 +00002230 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002231 if (ShiftSize > Op2Size)
2232 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002233
Dan Gohman0e8d1992009-04-09 03:51:29 +00002234 // If the operand is larger than the shift count type but the shift
2235 // count type has enough bits to represent any shift value, truncate
2236 // it now. This is a common case and it exposes the truncate to
2237 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002238 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2239 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2240 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002241 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002242 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002243 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002244 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002245
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002246 bool nuw = false;
2247 bool nsw = false;
2248 bool exact = false;
2249
2250 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2251
2252 if (const OverflowingBinaryOperator *OFBinOp =
2253 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2254 nuw = OFBinOp->hasNoUnsignedWrap();
2255 nsw = OFBinOp->hasNoSignedWrap();
2256 }
2257 if (const PossiblyExactOperator *ExactOp =
2258 dyn_cast<const PossiblyExactOperator>(&I))
2259 exact = ExactOp->isExact();
2260 }
2261
2262 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2263 nuw, nsw, exact);
2264 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002265}
2266
Benjamin Kramer9960a252011-07-08 10:31:30 +00002267void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002268 SDValue Op1 = getValue(I.getOperand(0));
2269 SDValue Op2 = getValue(I.getOperand(1));
2270
2271 // Turn exact SDivs into multiplications.
2272 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2273 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002274 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2275 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002276 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002277 setValue(&I, DAG.getTargetLoweringInfo()
2278 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002279 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002281 Op1, Op2));
2282}
2283
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002284void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002285 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002286 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002287 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002288 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002289 predicate = ICmpInst::Predicate(IC->getPredicate());
2290 SDValue Op1 = getValue(I.getOperand(0));
2291 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002292 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002293
Eric Christopher58a24612014-10-08 09:50:54 +00002294 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002295 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002296}
2297
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002298void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002299 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002300 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002301 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002302 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002303 predicate = FCmpInst::Predicate(FC->getPredicate());
2304 SDValue Op1 = getValue(I.getOperand(0));
2305 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002306 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002307 if (TM.Options.NoNaNsFPMath)
2308 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002309 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002310 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002311}
2312
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002313void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002314 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002315 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002316 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002317 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002318
Bill Wendling443d0722009-12-21 22:30:11 +00002319 SmallVector<SDValue, 4> Values(NumValues);
2320 SDValue Cond = getValue(I.getOperand(0));
2321 SDValue TrueVal = getValue(I.getOperand(1));
2322 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002323 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2324 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002325
Bill Wendling954cb182010-01-28 21:51:40 +00002326 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002328 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002329 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002330 SDValue(TrueVal.getNode(),
2331 TrueVal.getResNo() + i),
2332 SDValue(FalseVal.getNode(),
2333 FalseVal.getResNo() + i));
2334
Andrew Trickef9de2a2013-05-25 02:42:55 +00002335 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002336 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002337}
Dan Gohman575fad32008-09-03 16:12:24 +00002338
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002339void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002340 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2341 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002342 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002343 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002344}
2345
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002346void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002347 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2348 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2349 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002350 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002351 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002352}
2353
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002354void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002355 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2356 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2357 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002358 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002359 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002360}
2361
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002362void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002363 // FPTrunc is never a no-op cast, no need to check
2364 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002365 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2366 EVT DestVT = TLI.getValueType(I.getType());
Daniel Jasper48e93f72015-04-28 13:38:35 +00002367 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
2368 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002369}
2370
Stephen Lin6d715e82013-07-06 21:44:25 +00002371void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002372 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002373 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002374 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002375 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002376}
2377
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002379 // FPToUI is never a no-op cast, no need to check
2380 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002381 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002382 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002383}
2384
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002385void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002386 // FPToSI is never a no-op cast, no need to check
2387 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002388 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002389 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002390}
2391
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002392void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002393 // UIToFP is never a no-op cast, no need to check
2394 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002395 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002396 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002397}
2398
Stephen Lin6d715e82013-07-06 21:44:25 +00002399void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002400 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002401 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002402 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002403 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002404}
2405
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002406void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002407 // What to do depends on the size of the integer and the size of the pointer.
2408 // We can either truncate, zero extend, or no-op, accordingly.
2409 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002410 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002411 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002412}
2413
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002415 // What to do depends on the size of the integer and the size of the pointer.
2416 // We can either truncate, zero extend, or no-op, accordingly.
2417 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002418 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002419 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002420}
2421
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002422void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002423 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002424 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002425
Bill Wendling443d0722009-12-21 22:30:11 +00002426 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002427 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002428 if (DestVT != N.getValueType())
Daniel Jasper48e93f72015-04-28 13:38:35 +00002429 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002430 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002431 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2432 // might fold any kind of constant expression to an integer constant and that
2433 // is not what we are looking for. Only regcognize a bitcast of a genuine
2434 // constant integer as an opaque constant.
2435 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Daniel Jasper48e93f72015-04-28 13:38:35 +00002436 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002437 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002438 else
Bill Wendling443d0722009-12-21 22:30:11 +00002439 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002440}
2441
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002442void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2444 const Value *SV = I.getOperand(0);
2445 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002446 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002447
2448 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2449 unsigned DestAS = I.getType()->getPointerAddressSpace();
2450
2451 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2452 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2453
2454 setValue(&I, N);
2455}
2456
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002457void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002458 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002459 SDValue InVec = getValue(I.getOperand(0));
2460 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002461 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2462 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002463 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2464 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002465}
2466
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002467void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002468 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002469 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002470 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2471 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002472 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2473 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002474}
2475
Craig Topperf726e152012-01-04 09:23:09 +00002476// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002477// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002478// specified sequential range [L, L+Pos). or is undef.
2479static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002480 unsigned Pos, unsigned Size, int Low) {
2481 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002482 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002483 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002484 return true;
2485}
2486
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002487void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002488 SDValue Src1 = getValue(I.getOperand(0));
2489 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002490
Chris Lattnercf129702012-01-26 02:51:13 +00002491 SmallVector<int, 8> Mask;
2492 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2493 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002494
Eric Christopher58a24612014-10-08 09:50:54 +00002495 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2496 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002497 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002498 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002499
Mon P Wang7a824742008-11-16 05:06:27 +00002500 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002501 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002502 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002503 return;
2504 }
2505
2506 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002507 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2508 // Mask is longer than the source vectors and is a multiple of the source
2509 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002510 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002511 if (SrcNumElts*2 == MaskNumElts) {
2512 // First check for Src1 in low and Src2 in high
2513 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2514 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2515 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002516 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002517 VT, Src1, Src2));
2518 return;
2519 }
2520 // Then check for Src2 in low and Src1 in high
2521 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2522 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2523 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002524 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002525 VT, Src2, Src1));
2526 return;
2527 }
Mon P Wang25f01062008-11-10 04:46:22 +00002528 }
2529
Mon P Wang7a824742008-11-16 05:06:27 +00002530 // Pad both vectors with undefs to make them the same length as the mask.
2531 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002532 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2533 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002534 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002535
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002536 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2537 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002538 MOps1[0] = Src1;
2539 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002540
2541 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002542 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002543 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002544 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002545
Mon P Wang25f01062008-11-10 04:46:22 +00002546 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002547 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002548 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002549 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002550 if (Idx >= (int)SrcNumElts)
2551 Idx -= SrcNumElts - MaskNumElts;
2552 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002553 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002554
Andrew Trickef9de2a2013-05-25 02:42:55 +00002555 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002556 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002557 return;
2558 }
2559
Mon P Wang7a824742008-11-16 05:06:27 +00002560 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002561 // Analyze the access pattern of the vector to see if we can extract
2562 // two subvectors and do the shuffle. The analysis is done by calculating
2563 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002564 int MinRange[2] = { static_cast<int>(SrcNumElts),
2565 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002566 int MaxRange[2] = {-1, -1};
2567
Nate Begeman5f829d82009-04-29 05:20:52 +00002568 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002569 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002570 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002571 if (Idx < 0)
2572 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002573
Nate Begeman5f829d82009-04-29 05:20:52 +00002574 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002575 Input = 1;
2576 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002577 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002578 if (Idx > MaxRange[Input])
2579 MaxRange[Input] = Idx;
2580 if (Idx < MinRange[Input])
2581 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002582 }
Mon P Wang25f01062008-11-10 04:46:22 +00002583
Mon P Wang7a824742008-11-16 05:06:27 +00002584 // Check if the access is smaller than the vector size and can we find
2585 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002586 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2587 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002588 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002589 for (unsigned Input = 0; Input < 2; ++Input) {
2590 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002591 RangeUse[Input] = 0; // Unused
2592 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002593 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002594 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002595
2596 // Find a good start index that is a multiple of the mask length. Then
2597 // see if the rest of the elements are in range.
2598 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2599 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2600 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2601 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002602 }
2603
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002604 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002605 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002606 return;
2607 }
Craig Topper6148fe62012-04-08 23:15:04 +00002608 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002609 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002610 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002611 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002612 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002613 Src = DAG.getUNDEF(VT);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002614 else
Eric Christopher58a24612014-10-08 09:50:54 +00002615 Src = DAG.getNode(
Daniel Jasper48e93f72015-04-28 13:38:35 +00002616 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
2617 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00002618 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002619
Mon P Wang7a824742008-11-16 05:06:27 +00002620 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002621 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002622 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002623 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002624 if (Idx >= 0) {
2625 if (Idx < (int)SrcNumElts)
2626 Idx -= StartIdx[0];
2627 else
2628 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2629 }
2630 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002631 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002632
Andrew Trickef9de2a2013-05-25 02:42:55 +00002633 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002634 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002635 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002636 }
2637 }
2638
Mon P Wang7a824742008-11-16 05:06:27 +00002639 // We can't use either concat vectors or extract subvectors so fall back to
2640 // replacing the shuffle with extract and build vector.
2641 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002642 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002643 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00002644 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002645 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002646 int Idx = Mask[i];
2647 SDValue Res;
2648
2649 if (Idx < 0) {
2650 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002651 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002652 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2653 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002654
Daniel Jasper48e93f72015-04-28 13:38:35 +00002655 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2656 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002657 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002658
2659 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002660 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002661
Daniel Jasper48e93f72015-04-28 13:38:35 +00002662 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002663}
2664
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002665void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002666 const Value *Op0 = I.getOperand(0);
2667 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002668 Type *AggTy = I.getType();
2669 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002670 bool IntoUndef = isa<UndefValue>(Op0);
2671 bool FromUndef = isa<UndefValue>(Op1);
2672
Jay Foad57aa6362011-07-13 10:26:04 +00002673 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002674
Eric Christopher58a24612014-10-08 09:50:54 +00002675 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002676 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002677 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002678 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002679 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002680
2681 unsigned NumAggValues = AggValueVTs.size();
2682 unsigned NumValValues = ValValueVTs.size();
2683 SmallVector<SDValue, 4> Values(NumAggValues);
2684
Peter Collingbourne97572632014-09-20 00:10:47 +00002685 // Ignore an insertvalue that produces an empty object
2686 if (!NumAggValues) {
2687 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2688 return;
2689 }
2690
Dan Gohman575fad32008-09-03 16:12:24 +00002691 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002692 unsigned i = 0;
2693 // Copy the beginning value(s) from the original aggregate.
2694 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002695 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002696 SDValue(Agg.getNode(), Agg.getResNo() + i);
2697 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002698 if (NumValValues) {
2699 SDValue Val = getValue(Op1);
2700 for (; i != LinearIndex + NumValValues; ++i)
2701 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2702 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2703 }
Dan Gohman575fad32008-09-03 16:12:24 +00002704 // Copy remaining value(s) from the original aggregate.
2705 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002706 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002707 SDValue(Agg.getNode(), Agg.getResNo() + i);
2708
Andrew Trickef9de2a2013-05-25 02:42:55 +00002709 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002710 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002711}
2712
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002713void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002714 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002715 Type *AggTy = Op0->getType();
2716 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002717 bool OutOfUndef = isa<UndefValue>(Op0);
2718
Jay Foad57aa6362011-07-13 10:26:04 +00002719 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002720
Eric Christopher58a24612014-10-08 09:50:54 +00002721 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002722 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002723 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002724
2725 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002726
2727 // Ignore a extractvalue that produces an empty object
2728 if (!NumValValues) {
2729 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2730 return;
2731 }
2732
Dan Gohman575fad32008-09-03 16:12:24 +00002733 SmallVector<SDValue, 4> Values(NumValValues);
2734
2735 SDValue Agg = getValue(Op0);
2736 // Copy out the selected value(s).
2737 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2738 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002739 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002740 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002741 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002742
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002744 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002745}
2746
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002748 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002749 // Note that the pointer operand may be a vector of pointers. Take the scalar
2750 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002751 Type *Ty = Op0->getType()->getScalarType();
2752 unsigned AS = Ty->getPointerAddressSpace();
2753 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002754
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002755 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002756 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002757 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002758 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002759 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002760 if (Field) {
2761 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002762 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002763 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
2764 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002765 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002766
Dan Gohman575fad32008-09-03 16:12:24 +00002767 Ty = StTy->getElementType(Field);
2768 } else {
2769 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002770 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2771 unsigned PtrSize = PtrTy.getSizeInBits();
2772 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002773
2774 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002775 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2776 if (CI->isZero())
2777 continue;
2778 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002779 SDValue OffsVal = DAG.getConstant(Offs, PtrTy);
2780 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002781 continue;
2782 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002783
Dan Gohman575fad32008-09-03 16:12:24 +00002784 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002785 SDValue IdxN = getValue(Idx);
2786
2787 // If the index is smaller or larger than intptr_t, truncate or extend
2788 // it.
Daniel Jasper48e93f72015-04-28 13:38:35 +00002789 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002790
2791 // If this is a multiply by a power of two, turn it into a shl
2792 // immediately. This is a very common case.
2793 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002794 if (ElementSize.isPowerOf2()) {
2795 unsigned Amt = ElementSize.logBase2();
Daniel Jasper48e93f72015-04-28 13:38:35 +00002796 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00002797 N.getValueType(), IdxN,
Daniel Jasper48e93f72015-04-28 13:38:35 +00002798 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002799 } else {
Daniel Jasper48e93f72015-04-28 13:38:35 +00002800 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
2801 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00002802 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002803 }
2804 }
2805
Daniel Jasper48e93f72015-04-28 13:38:35 +00002806 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00002807 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002808 }
2809 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002810
Dan Gohman575fad32008-09-03 16:12:24 +00002811 setValue(&I, N);
2812}
2813
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002814void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002815 // If this is a fixed sized alloca in the entry block of the function,
2816 // allocate it statically on the stack.
2817 if (FuncInfo.StaticAllocaMap.count(&I))
2818 return; // getValue will auto-populate this.
2819
Chris Lattner229907c2011-07-18 04:54:35 +00002820 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2822 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002823 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002824 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2825 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002826
2827 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002828
Eric Christopher58a24612014-10-08 09:50:54 +00002829 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002830 if (AllocSize.getValueType() != IntPtr)
Daniel Jasper48e93f72015-04-28 13:38:35 +00002831 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002832
Daniel Jasper48e93f72015-04-28 13:38:35 +00002833 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002834 AllocSize,
Daniel Jasper48e93f72015-04-28 13:38:35 +00002835 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002836
Dan Gohman575fad32008-09-03 16:12:24 +00002837 // Handle alignment. If the requested alignment is less than or equal to
2838 // the stack alignment, ignore it. If the size is greater than or equal to
2839 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002840 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002841 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002842 if (Align <= StackAlign)
2843 Align = 0;
2844
2845 // Round the size of the allocation up to the stack alignment size
2846 // by add SA-1 to the size.
Daniel Jasper48e93f72015-04-28 13:38:35 +00002847 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00002848 AllocSize.getValueType(), AllocSize,
Daniel Jasper48e93f72015-04-28 13:38:35 +00002849 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002850
Dan Gohman575fad32008-09-03 16:12:24 +00002851 // Mask out the low bits for alignment purposes.
Daniel Jasper48e93f72015-04-28 13:38:35 +00002852 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00002853 AllocSize.getValueType(), AllocSize,
Daniel Jasper48e93f72015-04-28 13:38:35 +00002854 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Dan Gohman575fad32008-09-03 16:12:24 +00002855
Daniel Jasper48e93f72015-04-28 13:38:35 +00002856 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00002857 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Daniel Jasper48e93f72015-04-28 13:38:35 +00002858 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002859 setValue(&I, DSA);
2860 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002861
Hans Wennborgacb842d2014-03-05 02:43:26 +00002862 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002863}
2864
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002865void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002866 if (I.isAtomic())
2867 return visitAtomicLoad(I);
2868
Dan Gohman575fad32008-09-03 16:12:24 +00002869 const Value *SV = I.getOperand(0);
2870 SDValue Ptr = getValue(SV);
2871
Chris Lattner229907c2011-07-18 04:54:35 +00002872 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002873
Dan Gohman575fad32008-09-03 16:12:24 +00002874 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002875 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
2876 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002877 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002878
2879 AAMDNodes AAInfo;
2880 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002881 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002882
Eric Christopher58a24612014-10-08 09:50:54 +00002883 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002884 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002885 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002886 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002887 unsigned NumValues = ValueVTs.size();
2888 if (NumValues == 0)
2889 return;
2890
2891 SDValue Root;
2892 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002893 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002894 // Serialize volatile loads with other side effects.
2895 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002896 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00002897 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002898 // Do not serialize (non-volatile) loads of constant memory with anything.
2899 Root = DAG.getEntryNode();
2900 ConstantMemory = true;
2901 } else {
2902 // Do not serialize non-volatile loads against each other.
2903 Root = DAG.getRoot();
2904 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002905
Richard Sandiford9afe6132013-12-10 10:36:34 +00002906 if (isVolatile)
Daniel Jasper48e93f72015-04-28 13:38:35 +00002907 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002908
Dan Gohman575fad32008-09-03 16:12:24 +00002909 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00002910 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2911 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002912 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002913 unsigned ChainI = 0;
2914 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2915 // Serializing loads here may result in excessive register pressure, and
2916 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2917 // could recover a bit by hoisting nodes upward in the chain by recognizing
2918 // they are side-effect free or do not alias. The optimizer should really
2919 // avoid this case by converting large object/array copies to llvm.memcpy
2920 // (MaxParallelChains should always remain as failsafe).
2921 if (ChainI == MaxParallelChains) {
2922 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Daniel Jasper48e93f72015-04-28 13:38:35 +00002923 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002924 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002925 Root = Chain;
2926 ChainI = 0;
2927 }
Daniel Jasper48e93f72015-04-28 13:38:35 +00002928 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002929 PtrVT, Ptr,
Daniel Jasper48e93f72015-04-28 13:38:35 +00002930 DAG.getConstant(Offsets[i], PtrVT));
2931 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002932 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002933 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002934 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002935
Dan Gohman575fad32008-09-03 16:12:24 +00002936 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002937 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002938 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002939
Dan Gohman575fad32008-09-03 16:12:24 +00002940 if (!ConstantMemory) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00002941 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002942 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002943 if (isVolatile)
2944 DAG.setRoot(Chain);
2945 else
2946 PendingLoads.push_back(Chain);
2947 }
2948
Daniel Jasper48e93f72015-04-28 13:38:35 +00002949 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002950 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002951}
Dan Gohman575fad32008-09-03 16:12:24 +00002952
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002953void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002954 if (I.isAtomic())
2955 return visitAtomicStore(I);
2956
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002957 const Value *SrcV = I.getOperand(0);
2958 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002959
Owen Anderson53aa7a92009-08-10 22:56:29 +00002960 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002961 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002962 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002963 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002964 unsigned NumValues = ValueVTs.size();
2965 if (NumValues == 0)
2966 return;
2967
2968 // Get the lowered operands. Note that we do this after
2969 // checking if NumResults is zero, because with zero results
2970 // the operands won't have values in the map.
2971 SDValue Src = getValue(SrcV);
2972 SDValue Ptr = getValue(PtrV);
2973
2974 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00002975 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2976 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002977 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002978 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002979 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002980 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002981
2982 AAMDNodes AAInfo;
2983 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002984
Andrew Trick116efac2010-11-12 17:50:46 +00002985 unsigned ChainI = 0;
2986 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2987 // See visitLoad comments.
2988 if (ChainI == MaxParallelChains) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00002989 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002990 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002991 Root = Chain;
2992 ChainI = 0;
2993 }
Daniel Jasper48e93f72015-04-28 13:38:35 +00002994 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
2995 DAG.getConstant(Offsets[i], PtrVT));
2996 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00002997 SDValue(Src.getNode(), Src.getResNo() + i),
2998 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00002999 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003000 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003001 }
3002
Daniel Jasper48e93f72015-04-28 13:38:35 +00003003 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003004 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003005 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003006}
3007
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003008void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3009 SDLoc sdl = getCurSDLoc();
3010
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003011 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3012 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003013 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003014 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003015 SDValue Mask = getValue(I.getArgOperand(3));
3016 EVT VT = Src0.getValueType();
3017 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3018 if (!Alignment)
3019 Alignment = DAG.getEVTAlignment(VT);
3020
3021 AAMDNodes AAInfo;
3022 I.getAAMetadata(AAInfo);
3023
3024 MachineMemOperand *MMO =
3025 DAG.getMachineFunction().
3026 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3027 MachineMemOperand::MOStore, VT.getStoreSize(),
3028 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003029 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3030 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003031 DAG.setRoot(StoreNode);
3032 setValue(&I, StoreNode);
3033}
3034
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003035// Gather/scatter receive a vector of pointers.
3036// This vector of pointers may be represented as a base pointer + vector of
3037// indices, it depends on GEP and instruction preceeding GEP
3038// that calculates indices
3039static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3040 SelectionDAGBuilder* SDB) {
3041
3042 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3043 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3044 if (!Gep || Gep->getNumOperands() > 2)
3045 return false;
3046 ShuffleVectorInst *ShuffleInst =
3047 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3048 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3049 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3050 Instruction::InsertElement)
3051 return false;
3052
3053 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3054
3055 SelectionDAG& DAG = SDB->DAG;
3056 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3057 // Check is the Ptr is inside current basic block
3058 // If not, look for the shuffle instruction
3059 if (SDB->findValue(Ptr))
3060 Base = SDB->getValue(Ptr);
3061 else if (SDB->findValue(ShuffleInst)) {
3062 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Daniel Jasper48e93f72015-04-28 13:38:35 +00003063 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(ShuffleNode),
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003064 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003065 DAG.getConstant(0, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003066 SDB->setValue(Ptr, Base);
3067 }
3068 else
3069 return false;
3070
3071 Value *IndexVal = Gep->getOperand(1);
3072 if (SDB->findValue(IndexVal)) {
3073 Index = SDB->getValue(IndexVal);
3074
3075 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3076 IndexVal = Sext->getOperand(0);
3077 if (SDB->findValue(IndexVal))
3078 Index = SDB->getValue(IndexVal);
3079 }
3080 return true;
3081 }
3082 return false;
3083}
3084
3085void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3086 SDLoc sdl = getCurSDLoc();
3087
3088 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3089 Value *Ptr = I.getArgOperand(1);
3090 SDValue Src0 = getValue(I.getArgOperand(0));
3091 SDValue Mask = getValue(I.getArgOperand(3));
3092 EVT VT = Src0.getValueType();
3093 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3094 if (!Alignment)
3095 Alignment = DAG.getEVTAlignment(VT);
3096 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3097
3098 AAMDNodes AAInfo;
3099 I.getAAMetadata(AAInfo);
3100
3101 SDValue Base;
3102 SDValue Index;
3103 Value *BasePtr = Ptr;
3104 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3105
3106 Value *MemOpBasePtr = UniformBase ? BasePtr : NULL;
3107 MachineMemOperand *MMO = DAG.getMachineFunction().
3108 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3109 MachineMemOperand::MOStore, VT.getStoreSize(),
3110 Alignment, AAInfo);
3111 if (!UniformBase) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00003112 Base = DAG.getTargetConstant(0, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003113 Index = getValue(Ptr);
3114 }
3115 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Daniel Jasper48e93f72015-04-28 13:38:35 +00003116 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003117 DAG.setRoot(Scatter);
3118 setValue(&I, Scatter);
3119}
3120
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003121void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3122 SDLoc sdl = getCurSDLoc();
3123
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003124 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003125 Value *PtrOperand = I.getArgOperand(0);
3126 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003127 SDValue Src0 = getValue(I.getArgOperand(3));
3128 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003129
3130 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3131 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003132 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003133 if (!Alignment)
3134 Alignment = DAG.getEVTAlignment(VT);
3135
3136 AAMDNodes AAInfo;
3137 I.getAAMetadata(AAInfo);
3138 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3139
3140 SDValue InChain = DAG.getRoot();
3141 if (AA->pointsToConstantMemory(
3142 AliasAnalysis::Location(PtrOperand,
3143 AA->getTypeStoreSize(I.getType()),
3144 AAInfo))) {
3145 // Do not serialize (non-volatile) loads of constant memory with anything.
3146 InChain = DAG.getEntryNode();
3147 }
3148
3149 MachineMemOperand *MMO =
3150 DAG.getMachineFunction().
3151 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3152 MachineMemOperand::MOLoad, VT.getStoreSize(),
3153 Alignment, AAInfo, Ranges);
3154
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003155 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3156 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003157 SDValue OutChain = Load.getValue(1);
3158 DAG.setRoot(OutChain);
3159 setValue(&I, Load);
3160}
3161
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003162void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3163 SDLoc sdl = getCurSDLoc();
3164
3165 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3166 Value *Ptr = I.getArgOperand(0);
3167 SDValue Src0 = getValue(I.getArgOperand(3));
3168 SDValue Mask = getValue(I.getArgOperand(2));
3169
3170 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3171 EVT VT = TLI.getValueType(I.getType());
3172 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3173 if (!Alignment)
3174 Alignment = DAG.getEVTAlignment(VT);
3175
3176 AAMDNodes AAInfo;
3177 I.getAAMetadata(AAInfo);
3178 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3179
3180 SDValue Root = DAG.getRoot();
3181 SDValue Base;
3182 SDValue Index;
3183 Value *BasePtr = Ptr;
3184 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3185 bool ConstantMemory = false;
3186 if (UniformBase && AA->pointsToConstantMemory(
3187 AliasAnalysis::Location(BasePtr,
3188 AA->getTypeStoreSize(I.getType()),
3189 AAInfo))) {
3190 // Do not serialize (non-volatile) loads of constant memory with anything.
3191 Root = DAG.getEntryNode();
3192 ConstantMemory = true;
3193 }
3194
3195 MachineMemOperand *MMO =
3196 DAG.getMachineFunction().
3197 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : NULL),
3198 MachineMemOperand::MOLoad, VT.getStoreSize(),
3199 Alignment, AAInfo, Ranges);
3200
3201 if (!UniformBase) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00003202 Base = DAG.getTargetConstant(0, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003203 Index = getValue(Ptr);
3204 }
3205
3206 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3207 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3208 Ops, MMO);
3209
3210 SDValue OutChain = Gather.getValue(1);
3211 if (!ConstantMemory)
3212 PendingLoads.push_back(OutChain);
3213 setValue(&I, Gather);
3214}
3215
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003216void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003217 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003218 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3219 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003220 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003221
3222 SDValue InChain = getRoot();
3223
Tim Northover420a2162014-06-13 14:24:07 +00003224 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3225 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3226 SDValue L = DAG.getAtomicCmpSwap(
3227 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3228 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3229 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003230 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003231
Tim Northover420a2162014-06-13 14:24:07 +00003232 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003233
Eli Friedmanadec5872011-07-29 03:05:32 +00003234 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003235 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003236}
3237
3238void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003239 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003240 ISD::NodeType NT;
3241 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003242 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003243 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3244 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3245 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3246 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3247 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3248 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3249 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3250 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3251 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3252 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3253 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3254 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003255 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003256 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003257
3258 SDValue InChain = getRoot();
3259
Robin Morissete2de06b2014-10-16 20:34:57 +00003260 SDValue L =
3261 DAG.getAtomic(NT, dl,
3262 getValue(I.getValOperand()).getSimpleValueType(),
3263 InChain,
3264 getValue(I.getPointerOperand()),
3265 getValue(I.getValOperand()),
3266 I.getPointerOperand(),
3267 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003268
3269 SDValue OutChain = L.getValue(1);
3270
Eli Friedmanadec5872011-07-29 03:05:32 +00003271 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003272 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003273}
3274
Eli Friedmanfee02c62011-07-25 23:16:38 +00003275void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003276 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003277 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003278 SDValue Ops[3];
3279 Ops[0] = getRoot();
Daniel Jasper48e93f72015-04-28 13:38:35 +00003280 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3281 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003282 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003283}
3284
Eli Friedman342e8df2011-08-24 20:50:09 +00003285void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003286 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003287 AtomicOrdering Order = I.getOrdering();
3288 SynchronizationScope Scope = I.getSynchScope();
3289
3290 SDValue InChain = getRoot();
3291
Eric Christopher58a24612014-10-08 09:50:54 +00003292 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3293 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003294
Evan Chenga72b9702013-02-06 02:06:33 +00003295 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003296 report_fatal_error("Cannot generate unaligned atomic load");
3297
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003298 MachineMemOperand *MMO =
3299 DAG.getMachineFunction().
3300 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3301 MachineMemOperand::MOVolatile |
3302 MachineMemOperand::MOLoad,
3303 VT.getStoreSize(),
3304 I.getAlignment() ? I.getAlignment() :
3305 DAG.getEVTAlignment(VT));
3306
Eric Christopher58a24612014-10-08 09:50:54 +00003307 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003308 SDValue L =
3309 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3310 getValue(I.getPointerOperand()), MMO,
3311 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003312
3313 SDValue OutChain = L.getValue(1);
3314
Eli Friedman342e8df2011-08-24 20:50:09 +00003315 setValue(&I, L);
3316 DAG.setRoot(OutChain);
3317}
3318
3319void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003320 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003321
3322 AtomicOrdering Order = I.getOrdering();
3323 SynchronizationScope Scope = I.getSynchScope();
3324
3325 SDValue InChain = getRoot();
3326
Eric Christopher58a24612014-10-08 09:50:54 +00003327 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3328 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003329
Evan Chenga72b9702013-02-06 02:06:33 +00003330 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003331 report_fatal_error("Cannot generate unaligned atomic store");
3332
Robin Morissete2de06b2014-10-16 20:34:57 +00003333 SDValue OutChain =
3334 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3335 InChain,
3336 getValue(I.getPointerOperand()),
3337 getValue(I.getValueOperand()),
3338 I.getPointerOperand(), I.getAlignment(),
3339 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003340
3341 DAG.setRoot(OutChain);
3342}
3343
Dan Gohman575fad32008-09-03 16:12:24 +00003344/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3345/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003346void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003347 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003348 bool HasChain = !I.doesNotAccessMemory();
3349 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3350
3351 // Build the operand list.
3352 SmallVector<SDValue, 8> Ops;
3353 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3354 if (OnlyLoad) {
3355 // We don't need to serialize loads against other loads.
3356 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003357 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003358 Ops.push_back(getRoot());
3359 }
3360 }
Mon P Wang769134b2008-11-01 20:24:53 +00003361
3362 // Info is set by getTgtMemInstrinsic
3363 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003364 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3365 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003366
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003367 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003368 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3369 Info.opc == ISD::INTRINSIC_W_CHAIN)
Daniel Jasper48e93f72015-04-28 13:38:35 +00003370 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003371
3372 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003373 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3374 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003375 Ops.push_back(Op);
3376 }
3377
Owen Anderson53aa7a92009-08-10 22:56:29 +00003378 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003379 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003380
Dan Gohman575fad32008-09-03 16:12:24 +00003381 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003382 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003383
Craig Topperabb4ac72014-04-16 06:10:51 +00003384 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003385
3386 // Create the node.
3387 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003388 if (IsTgtIntrinsic) {
3389 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003390 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003391 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003392 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003393 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003394 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003395 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003396 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003397 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003398 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003399 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003400 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003401 }
3402
Dan Gohman575fad32008-09-03 16:12:24 +00003403 if (HasChain) {
3404 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3405 if (OnlyLoad)
3406 PendingLoads.push_back(Chain);
3407 else
3408 DAG.setRoot(Chain);
3409 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003410
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003411 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003412 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003413 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003414 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003415 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003416
Dan Gohman575fad32008-09-03 16:12:24 +00003417 setValue(&I, Result);
3418 }
3419}
3420
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003421/// GetSignificand - Get the significand and build it into a floating-point
3422/// number with exponent of 1:
3423///
3424/// Op = (Op & 0x007fffff) | 0x3f800000;
3425///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003426/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003427static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003428GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003429 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003430 DAG.getConstant(0x007fffff, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003431 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003432 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003433 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003434}
3435
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003436/// GetExponent - Get the exponent:
3437///
Bill Wendling23959162009-01-20 21:17:57 +00003438/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003439///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003440/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003441static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003442GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003443 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003444 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003445 DAG.getConstant(0x7f800000, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003446 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003447 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003448 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003449 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003450 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003451}
3452
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003453/// getF32Constant - Get 32-bit floating point constant.
3454static SDValue
Daniel Jasper48e93f72015-04-28 13:38:35 +00003455getF32Constant(SelectionDAG &DAG, unsigned Flt) {
3456 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
Tim Northover29178a32013-01-22 09:46:31 +00003457 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003458}
3459
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003460static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3461 SelectionDAG &DAG) {
3462 // IntegerPartOfX = ((int32_t)(t0);
3463 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3464
3465 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3466 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3467 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3468
3469 // IntegerPartOfX <<= 23;
3470 IntegerPartOfX = DAG.getNode(
3471 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003472 DAG.getConstant(23, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003473
3474 SDValue TwoToFractionalPartOfX;
3475 if (LimitFloatPrecision <= 6) {
3476 // For floating-point precision of 6:
3477 //
3478 // TwoToFractionalPartOfX =
3479 // 0.997535578f +
3480 // (0.735607626f + 0.252464424f * x) * x;
3481 //
3482 // error 0.0144103317, which is 6 bits
3483 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003484 getF32Constant(DAG, 0x3e814304));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003485 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003486 getF32Constant(DAG, 0x3f3c50c8));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003487 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3488 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003489 getF32Constant(DAG, 0x3f7f5e7e));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003490 } else if (LimitFloatPrecision <= 12) {
3491 // For floating-point precision of 12:
3492 //
3493 // TwoToFractionalPartOfX =
3494 // 0.999892986f +
3495 // (0.696457318f +
3496 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3497 //
3498 // error 0.000107046256, which is 13 to 14 bits
3499 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003500 getF32Constant(DAG, 0x3da235e3));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003501 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003502 getF32Constant(DAG, 0x3e65b8f3));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003503 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3504 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003505 getF32Constant(DAG, 0x3f324b07));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003506 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3507 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003508 getF32Constant(DAG, 0x3f7ff8fd));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003509 } else { // LimitFloatPrecision <= 18
3510 // For floating-point precision of 18:
3511 //
3512 // TwoToFractionalPartOfX =
3513 // 0.999999982f +
3514 // (0.693148872f +
3515 // (0.240227044f +
3516 // (0.554906021e-1f +
3517 // (0.961591928e-2f +
3518 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3519 // error 2.47208000*10^(-7), which is better than 18 bits
3520 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003521 getF32Constant(DAG, 0x3924b03e));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003522 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003523 getF32Constant(DAG, 0x3ab24b87));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003524 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3525 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003526 getF32Constant(DAG, 0x3c1d8c17));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003527 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3528 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003529 getF32Constant(DAG, 0x3d634a1d));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003530 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3531 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003532 getF32Constant(DAG, 0x3e75fe14));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003533 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3534 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003535 getF32Constant(DAG, 0x3f317234));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003536 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3537 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003538 getF32Constant(DAG, 0x3f800000));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003539 }
3540
3541 // Add the exponent into the result in integer domain.
3542 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3543 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3544 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3545}
3546
Craig Topperd2638c12012-11-24 18:52:06 +00003547/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003548/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003549static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003550 const TargetLowering &TLI) {
3551 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003552 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003553
3554 // Put the exponent in the right bit position for later addition to the
3555 // final result:
3556 //
3557 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003558 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003559 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003560 getF32Constant(DAG, 0x3fb8aa3b));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003561 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003562 }
3563
Craig Topperd2638c12012-11-24 18:52:06 +00003564 // No special expansion.
3565 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003566}
3567
Craig Topperbef254a2012-11-23 18:38:31 +00003568/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003569/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003570static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003571 const TargetLowering &TLI) {
3572 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003573 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003574 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003575
3576 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003577 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003578 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003579 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003580
3581 // Get the significand and build it into a floating-point number with
3582 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003583 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003584
Craig Topper3669de42012-11-16 19:08:44 +00003585 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003586 if (LimitFloatPrecision <= 6) {
3587 // For floating-point precision of 6:
3588 //
3589 // LogofMantissa =
3590 // -1.1609546f +
3591 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003592 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003593 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003594 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003595 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00003596 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003597 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00003598 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003599 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003600 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00003601 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003602 // For floating-point precision of 12:
3603 //
3604 // LogOfMantissa =
3605 // -1.7417939f +
3606 // (2.8212026f +
3607 // (-1.4699568f +
3608 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3609 //
3610 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003611 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003612 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00003613 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003614 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00003615 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3616 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003617 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00003618 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3619 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003620 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00003621 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003622 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003623 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00003624 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003625 // For floating-point precision of 18:
3626 //
3627 // LogOfMantissa =
3628 // -2.1072184f +
3629 // (4.2372794f +
3630 // (-3.7029485f +
3631 // (2.2781945f +
3632 // (-0.87823314f +
3633 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3634 //
3635 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003636 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003637 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00003638 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003639 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00003640 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3641 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003642 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003643 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3644 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003645 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00003646 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3647 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003648 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00003649 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3650 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003651 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00003652 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003653 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003654 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003655 }
Craig Topper3669de42012-11-16 19:08:44 +00003656
Craig Topperbef254a2012-11-23 18:38:31 +00003657 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003658 }
3659
Craig Topperbef254a2012-11-23 18:38:31 +00003660 // No special expansion.
3661 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003662}
3663
Craig Topperbef254a2012-11-23 18:38:31 +00003664/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003665/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003666static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003667 const TargetLowering &TLI) {
3668 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003669 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003670 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003671
Bill Wendlinged3bb782008-09-09 20:39:27 +00003672 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003673 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003674
Bill Wendling48416782008-09-09 00:28:24 +00003675 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003676 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003677 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003678
Bill Wendling48416782008-09-09 00:28:24 +00003679 // Different possible minimax approximations of significand in
3680 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003681 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003682 if (LimitFloatPrecision <= 6) {
3683 // For floating-point precision of 6:
3684 //
3685 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3686 //
3687 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003688 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003689 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00003690 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003691 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00003692 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003693 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003694 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00003695 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003696 // For floating-point precision of 12:
3697 //
3698 // Log2ofMantissa =
3699 // -2.51285454f +
3700 // (4.07009056f +
3701 // (-2.12067489f +
3702 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003703 //
Bill Wendling48416782008-09-09 00:28:24 +00003704 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003705 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003706 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00003707 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003708 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00003709 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3710 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003711 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00003712 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3713 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003714 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00003715 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003716 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003717 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00003718 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003719 // For floating-point precision of 18:
3720 //
3721 // Log2ofMantissa =
3722 // -3.0400495f +
3723 // (6.1129976f +
3724 // (-5.3420409f +
3725 // (3.2865683f +
3726 // (-1.2669343f +
3727 // (0.27515199f -
3728 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3729 //
3730 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003731 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003732 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00003733 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003734 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00003735 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3736 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003737 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00003738 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3739 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003740 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00003741 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3742 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003743 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00003744 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3745 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003746 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00003747 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003748 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003749 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00003750 }
Craig Topper3669de42012-11-16 19:08:44 +00003751
Craig Topperbef254a2012-11-23 18:38:31 +00003752 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003753 }
Bill Wendling48416782008-09-09 00:28:24 +00003754
Craig Topperbef254a2012-11-23 18:38:31 +00003755 // No special expansion.
3756 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003757}
3758
Craig Topperbef254a2012-11-23 18:38:31 +00003759/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003760/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003761static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003762 const TargetLowering &TLI) {
3763 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003764 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003765 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003766
Bill Wendlinged3bb782008-09-09 20:39:27 +00003767 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003768 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003769 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003770 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00003771
3772 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003773 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003774 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003775
Craig Topper3669de42012-11-16 19:08:44 +00003776 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003777 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003778 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003779 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003780 // Log10ofMantissa =
3781 // -0.50419619f +
3782 // (0.60948995f - 0.10380950f * x) * x;
3783 //
3784 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003785 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003786 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00003787 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003788 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00003789 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003790 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003791 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00003792 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003793 // For floating-point precision of 12:
3794 //
3795 // Log10ofMantissa =
3796 // -0.64831180f +
3797 // (0.91751397f +
3798 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3799 //
3800 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003801 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003802 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00003803 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003804 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00003805 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3806 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003807 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00003808 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003809 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003810 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00003811 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003812 // For floating-point precision of 18:
3813 //
3814 // Log10ofMantissa =
3815 // -0.84299375f +
3816 // (1.5327582f +
3817 // (-1.0688956f +
3818 // (0.49102474f +
3819 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3820 //
3821 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003822 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003823 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00003824 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003825 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00003826 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3827 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003828 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00003829 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3830 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003831 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00003832 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3833 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003834 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00003835 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003836 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003837 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00003838 }
Craig Topper3669de42012-11-16 19:08:44 +00003839
Craig Topperbef254a2012-11-23 18:38:31 +00003840 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003841 }
Bill Wendling48416782008-09-09 00:28:24 +00003842
Craig Topperbef254a2012-11-23 18:38:31 +00003843 // No special expansion.
3844 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003845}
3846
Craig Topperd2638c12012-11-24 18:52:06 +00003847/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003848/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003849static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003850 const TargetLowering &TLI) {
3851 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003852 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3853 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003854
Craig Topperd2638c12012-11-24 18:52:06 +00003855 // No special expansion.
3856 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003857}
3858
Bill Wendling648930b2008-09-10 00:20:20 +00003859/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3860/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003861static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003862 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003863 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003864 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003865 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003866 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3867 APFloat Ten(10.0f);
3868 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003869 }
3870 }
3871
Craig Topper268b6222012-11-25 00:48:58 +00003872 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003873 // Put the exponent in the right bit position for later addition to the
3874 // final result:
3875 //
3876 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003877 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003878 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Daniel Jasper48e93f72015-04-28 13:38:35 +00003879 getF32Constant(DAG, 0x40549a78));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003880 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003881 }
3882
Craig Topper79bd2052012-11-25 08:08:58 +00003883 // No special expansion.
3884 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003885}
3886
Chris Lattner39f18e52010-01-01 03:32:16 +00003887
3888/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003889static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003890 SelectionDAG &DAG) {
3891 // If RHS is a constant, we can expand this out to a multiplication tree,
3892 // otherwise we end up lowering to a call to __powidf2 (for example). When
3893 // optimizing for size, we only want to do this if the expansion would produce
3894 // a small number of multiplies, otherwise we do the full expansion.
3895 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3896 // Get the exponent as a positive value.
3897 unsigned Val = RHSC->getSExtValue();
3898 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003899
Chris Lattner39f18e52010-01-01 03:32:16 +00003900 // powi(x, 0) -> 1.0
3901 if (Val == 0)
Daniel Jasper48e93f72015-04-28 13:38:35 +00003902 return DAG.getConstantFP(1.0, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003903
Dan Gohman913c9982010-04-15 04:33:49 +00003904 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003905 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003906 // If optimizing for size, don't insert too many multiplies. This
3907 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003908 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003909 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003910 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003911 // powi(x,15) generates one more multiply than it should), but this has
3912 // the benefit of being both really simple and much better than a libcall.
3913 SDValue Res; // Logically starts equal to 1.0
3914 SDValue CurSquare = LHS;
3915 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003916 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003917 if (Res.getNode())
3918 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3919 else
3920 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003921 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003922
Chris Lattner39f18e52010-01-01 03:32:16 +00003923 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3924 CurSquare, CurSquare);
3925 Val >>= 1;
3926 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003927
Chris Lattner39f18e52010-01-01 03:32:16 +00003928 // If the original was negative, invert the result, producing 1/(x*x*x).
3929 if (RHSC->getSExtValue() < 0)
3930 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Daniel Jasper48e93f72015-04-28 13:38:35 +00003931 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003932 return Res;
3933 }
3934 }
3935
3936 // Otherwise, expand to a libcall.
3937 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3938}
3939
Devang Patel8e60ff12011-05-16 21:24:05 +00003940// getTruncatedArgReg - Find underlying register used for an truncated
3941// argument.
3942static unsigned getTruncatedArgReg(const SDValue &N) {
3943 if (N.getOpcode() != ISD::TRUNCATE)
3944 return 0;
3945
3946 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003947 if (Ext.getOpcode() == ISD::AssertZext ||
3948 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003949 const SDValue &CFR = Ext.getOperand(0);
3950 if (CFR.getOpcode() == ISD::CopyFromReg)
3951 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003952 if (CFR.getOpcode() == ISD::TRUNCATE)
3953 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003954 }
3955 return 0;
3956}
3957
Evan Cheng6e822452010-04-28 23:08:54 +00003958/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3959/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3960/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003961bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
3962 const Value *V, MDLocalVariable *Variable, MDExpression *Expr,
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00003963 MDLocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003964 const Argument *Arg = dyn_cast<Argument>(V);
3965 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003966 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003967
Devang Patel03955532010-04-29 20:40:36 +00003968 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003969 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003970
Devang Patela46953d2010-04-29 18:50:36 +00003971 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003972 //
3973 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003974 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003975 return false;
3976
David Blaikie0252265b2013-06-16 20:34:15 +00003977 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003978 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003979 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
3980 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00003981
David Blaikie0252265b2013-06-16 20:34:15 +00003982 if (!Op && N.getNode()) {
3983 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00003984 if (N.getOpcode() == ISD::CopyFromReg)
3985 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
3986 else
3987 Reg = getTruncatedArgReg(N);
3988 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00003989 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3990 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3991 if (PR)
3992 Reg = PR;
3993 }
David Blaikie0252265b2013-06-16 20:34:15 +00003994 if (Reg)
3995 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00003996 }
3997
David Blaikie0252265b2013-06-16 20:34:15 +00003998 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00003999 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004000 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004001 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004002 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004003 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004004
David Blaikie0252265b2013-06-16 20:34:15 +00004005 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004006 // Check if frame index is available.
4007 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004008 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004009 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4010 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004011
David Blaikie0252265b2013-06-16 20:34:15 +00004012 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004013 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004014
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004015 assert(Variable->isValidLocationForIntrinsic(DL) &&
4016 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004017 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004018 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004019 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4020 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004021 else
4022 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004023 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004024 .addOperand(*Op)
4025 .addImm(Offset)
4026 .addMetadata(Variable)
4027 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004028
Evan Cheng5fb45a22010-04-29 01:40:30 +00004029 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004030}
Chris Lattner39f18e52010-01-01 03:32:16 +00004031
Douglas Gregor6739a892010-05-11 06:17:44 +00004032// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004033#if defined(_MSC_VER) && defined(setjmp) && \
4034 !defined(setjmp_undefined_for_msvc)
4035# pragma push_macro("setjmp")
4036# undef setjmp
4037# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004038#endif
4039
Dan Gohman575fad32008-09-03 16:12:24 +00004040/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4041/// we want to emit this as a call to a named external function, return the name
4042/// otherwise lower it and return null.
4043const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004044SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004045 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004046 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004047 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004048 SDValue Res;
4049
Dan Gohman575fad32008-09-03 16:12:24 +00004050 switch (Intrinsic) {
4051 default:
4052 // By default, turn this into a target intrinsic node.
4053 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004054 return nullptr;
4055 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4056 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4057 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004058 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004059 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004060 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004061 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004062 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004063 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004064 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004065 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004066 case Intrinsic::read_register: {
4067 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004068 SDValue RegName =
4069 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004070 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004071 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4072 return nullptr;
4073 }
4074 case Intrinsic::write_register: {
4075 Value *Reg = I.getArgOperand(0);
4076 Value *RegValue = I.getArgOperand(1);
4077 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004078 SDValue RegName =
4079 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004080 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4081 RegName, getValue(RegValue)));
4082 return nullptr;
4083 }
Dan Gohman575fad32008-09-03 16:12:24 +00004084 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004085 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004086 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004087 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004088 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004089 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004090 // Assert for address < 256 since we support only user defined address
4091 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004092 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004093 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004094 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004095 < 256 &&
4096 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004097 SDValue Op1 = getValue(I.getArgOperand(0));
4098 SDValue Op2 = getValue(I.getArgOperand(1));
4099 SDValue Op3 = getValue(I.getArgOperand(2));
4100 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004101 if (!Align)
4102 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004103 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004104 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4105 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4106 false, isTC,
4107 MachinePointerInfo(I.getArgOperand(0)),
4108 MachinePointerInfo(I.getArgOperand(1)));
4109 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004110 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004111 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004112 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004113 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004114 // Assert for address < 256 since we support only user defined address
4115 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004116 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004117 < 256 &&
4118 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004119 SDValue Op1 = getValue(I.getArgOperand(0));
4120 SDValue Op2 = getValue(I.getArgOperand(1));
4121 SDValue Op3 = getValue(I.getArgOperand(2));
4122 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004123 if (!Align)
4124 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004125 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004126 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4127 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4128 isTC, MachinePointerInfo(I.getArgOperand(0)));
4129 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004130 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004131 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004132 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004133 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004134 // Assert for address < 256 since we support only user defined address
4135 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004136 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004137 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004138 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004139 < 256 &&
4140 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004141 SDValue Op1 = getValue(I.getArgOperand(0));
4142 SDValue Op2 = getValue(I.getArgOperand(1));
4143 SDValue Op3 = getValue(I.getArgOperand(2));
4144 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004145 if (!Align)
4146 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004147 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004148 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4149 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4150 isTC, MachinePointerInfo(I.getArgOperand(0)),
4151 MachinePointerInfo(I.getArgOperand(1)));
4152 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004153 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004154 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004155 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004156 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004157 MDLocalVariable *Variable = DI.getVariable();
4158 MDExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004159 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004160 assert(Variable && "Missing variable");
4161 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004162 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004163 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004164 }
Dale Johannesene0983522010-04-26 20:06:49 +00004165
Devang Patel3bffd522010-09-02 21:29:42 +00004166 // Check if address has undef value.
4167 if (isa<UndefValue>(Address) ||
4168 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004169 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004170 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004171 }
4172
Dale Johannesene0983522010-04-26 20:06:49 +00004173 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004174 if (!N.getNode() && isa<Argument>(Address))
4175 // Check unused arguments map.
4176 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004177 SDDbgValue *SDV;
4178 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004179 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4180 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004181 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004182 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4183 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004184
Devang Patel98d3edf2010-09-02 21:02:27 +00004185 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4186
Dale Johannesene0983522010-04-26 20:06:49 +00004187 if (isParameter && !AI) {
4188 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4189 if (FINode)
4190 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004191 SDV = DAG.getFrameIndexDbgValue(
4192 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004193 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004194 // Address is an argument, so try to emit its dbg value using
4195 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004196 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4197 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004198 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004199 }
Dale Johannesene0983522010-04-26 20:06:49 +00004200 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004201 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004202 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004203 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004204 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004205 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004206 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4207 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004208 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004209 }
Dale Johannesene0983522010-04-26 20:06:49 +00004210 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4211 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004212 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004213 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004214 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004215 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004216 // If variable is pinned by a alloca in dominating bb then
4217 // use StaticAllocaMap.
4218 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004219 if (AI->getParent() != DI.getParent()) {
4220 DenseMap<const AllocaInst*, int>::iterator SI =
4221 FuncInfo.StaticAllocaMap.find(AI);
4222 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004223 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004224 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004225 DAG.AddDbgValue(SDV, nullptr, false);
4226 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004227 }
Devang Patelda25de82010-09-15 14:48:53 +00004228 }
4229 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004230 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004231 }
Dale Johannesene0983522010-04-26 20:06:49 +00004232 }
Craig Topperc0196b12014-04-14 00:51:57 +00004233 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004234 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004235 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004236 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004237 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004238
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004239 MDLocalVariable *Variable = DI.getVariable();
4240 MDExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004241 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004242 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004243 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004244 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004245
Dale Johannesene0983522010-04-26 20:06:49 +00004246 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004247 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004248 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4249 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004250 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004251 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004252 // Do not use getValue() in here; we don't want to generate code at
4253 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004254 SDValue N = NodeMap[V];
4255 if (!N.getNode() && isa<Argument>(V))
4256 // Check unused arguments map.
4257 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004258 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004259 // A dbg.value for an alloca is always indirect.
4260 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004261 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004262 IsIndirect, N)) {
4263 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4264 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004265 DAG.AddDbgValue(SDV, N.getNode(), false);
4266 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004267 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004268 // Do not call getValue(V) yet, as we don't want to generate code.
4269 // Remember it for later.
4270 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4271 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004272 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004273 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004274 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004275 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004276 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004277 }
4278
4279 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004280 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004281 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004282 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004283 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004284 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004285 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4286 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004287 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004288 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004289 DenseMap<const AllocaInst*, int>::iterator SI =
4290 FuncInfo.StaticAllocaMap.find(AI);
4291 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004292 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004293 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004294 }
Dan Gohman575fad32008-09-03 16:12:24 +00004295
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004296 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004297 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004298 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004299 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Daniel Jasper48e93f72015-04-28 13:38:35 +00004300 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004301 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004302 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004303 }
4304
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004305 case Intrinsic::eh_return_i32:
4306 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004307 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004308 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004309 MVT::Other,
4310 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004311 getValue(I.getArgOperand(0)),
4312 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004313 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004314 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004315 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004316 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004317 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004318 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004319 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004320 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004321 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004322 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004323 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004324 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004325 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Daniel Jasper48e93f72015-04-28 13:38:35 +00004326 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004327 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004328 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004329 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004330 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004331 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004332 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004333 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004334 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004335 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004336
Chris Lattnerfb964e52010-04-05 06:19:28 +00004337 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004338 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004339 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004340 case Intrinsic::eh_sjlj_functioncontext: {
4341 // Get and store the index of the function context.
4342 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004343 AllocaInst *FnCtx =
4344 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004345 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4346 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004347 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004348 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004349 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004350 SDValue Ops[2];
4351 Ops[0] = getRoot();
4352 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004353 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004354 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004355 setValue(&I, Op.getValue(0));
4356 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004357 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004358 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004359 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004360 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004361 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004362 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004363 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004364
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004365 case Intrinsic::masked_gather:
4366 visitMaskedGather(I);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004367 case Intrinsic::masked_load:
4368 visitMaskedLoad(I);
4369 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004370 case Intrinsic::masked_scatter:
4371 visitMaskedScatter(I);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004372 case Intrinsic::masked_store:
4373 visitMaskedStore(I);
4374 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004375 case Intrinsic::x86_mmx_pslli_w:
4376 case Intrinsic::x86_mmx_pslli_d:
4377 case Intrinsic::x86_mmx_pslli_q:
4378 case Intrinsic::x86_mmx_psrli_w:
4379 case Intrinsic::x86_mmx_psrli_d:
4380 case Intrinsic::x86_mmx_psrli_q:
4381 case Intrinsic::x86_mmx_psrai_w:
4382 case Intrinsic::x86_mmx_psrai_d: {
4383 SDValue ShAmt = getValue(I.getArgOperand(1));
4384 if (isa<ConstantSDNode>(ShAmt)) {
4385 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004386 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004387 }
4388 unsigned NewIntrinsic = 0;
4389 EVT ShAmtVT = MVT::v2i32;
4390 switch (Intrinsic) {
4391 case Intrinsic::x86_mmx_pslli_w:
4392 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4393 break;
4394 case Intrinsic::x86_mmx_pslli_d:
4395 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4396 break;
4397 case Intrinsic::x86_mmx_pslli_q:
4398 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4399 break;
4400 case Intrinsic::x86_mmx_psrli_w:
4401 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4402 break;
4403 case Intrinsic::x86_mmx_psrli_d:
4404 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4405 break;
4406 case Intrinsic::x86_mmx_psrli_q:
4407 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4408 break;
4409 case Intrinsic::x86_mmx_psrai_w:
4410 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4411 break;
4412 case Intrinsic::x86_mmx_psrai_d:
4413 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4414 break;
4415 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4416 }
4417
4418 // The vector shift intrinsics with scalars uses 32b shift amounts but
4419 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4420 // to be zero.
4421 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004422 SDValue ShOps[2];
4423 ShOps[0] = ShAmt;
Daniel Jasper48e93f72015-04-28 13:38:35 +00004424 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004425 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004426 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004427 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4428 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Daniel Jasper48e93f72015-04-28 13:38:35 +00004429 DAG.getConstant(NewIntrinsic, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004430 getValue(I.getArgOperand(0)), ShAmt);
4431 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004432 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004433 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004434 case Intrinsic::convertff:
4435 case Intrinsic::convertfsi:
4436 case Intrinsic::convertfui:
4437 case Intrinsic::convertsif:
4438 case Intrinsic::convertuif:
4439 case Intrinsic::convertss:
4440 case Intrinsic::convertsu:
4441 case Intrinsic::convertus:
4442 case Intrinsic::convertuu: {
4443 ISD::CvtCode Code = ISD::CVT_INVALID;
4444 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004445 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004446 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4447 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4448 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4449 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4450 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4451 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4452 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4453 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4454 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4455 }
Eric Christopher58a24612014-10-08 09:50:54 +00004456 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004457 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004458 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004459 DAG.getValueType(DestVT),
4460 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004461 getValue(I.getArgOperand(1)),
4462 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004463 Code);
4464 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004465 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004466 }
Dan Gohman575fad32008-09-03 16:12:24 +00004467 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004468 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004470 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004471 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004472 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004473 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004474 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004475 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004476 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004477 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004478 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004479 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004480 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004481 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004482 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004483 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004484 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004485 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004486 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004487 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004488 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004489 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004490 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004491 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004492 case Intrinsic::sin:
4493 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004494 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004495 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004496 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004497 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004498 case Intrinsic::nearbyint:
4499 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004500 unsigned Opcode;
4501 switch (Intrinsic) {
4502 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4503 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4504 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4505 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4506 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4507 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4508 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4509 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4510 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4511 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004512 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004513 }
4514
Andrew Trickef9de2a2013-05-25 02:42:55 +00004515 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004516 getValue(I.getArgOperand(0)).getValueType(),
4517 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004518 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004519 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004520 case Intrinsic::minnum:
4521 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4522 getValue(I.getArgOperand(0)).getValueType(),
4523 getValue(I.getArgOperand(0)),
4524 getValue(I.getArgOperand(1))));
4525 return nullptr;
4526 case Intrinsic::maxnum:
4527 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4528 getValue(I.getArgOperand(0)).getValueType(),
4529 getValue(I.getArgOperand(0)),
4530 getValue(I.getArgOperand(1))));
4531 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004532 case Intrinsic::copysign:
4533 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4534 getValue(I.getArgOperand(0)).getValueType(),
4535 getValue(I.getArgOperand(0)),
4536 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004537 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004538 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004539 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004540 getValue(I.getArgOperand(0)).getValueType(),
4541 getValue(I.getArgOperand(0)),
4542 getValue(I.getArgOperand(1)),
4543 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004544 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004545 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004546 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004547 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004548 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004549 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004550 getValue(I.getArgOperand(0)).getValueType(),
4551 getValue(I.getArgOperand(0)),
4552 getValue(I.getArgOperand(1)),
4553 getValue(I.getArgOperand(2))));
4554 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004555 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004556 getValue(I.getArgOperand(0)).getValueType(),
4557 getValue(I.getArgOperand(0)),
4558 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004559 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004560 getValue(I.getArgOperand(0)).getValueType(),
4561 Mul,
4562 getValue(I.getArgOperand(2)));
4563 setValue(&I, Add);
4564 }
Craig Topperc0196b12014-04-14 00:51:57 +00004565 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004566 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004567 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004568 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4569 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4570 getValue(I.getArgOperand(0)),
Daniel Jasper48e93f72015-04-28 13:38:35 +00004571 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004572 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004573 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004574 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004575 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004576 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4577 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004578 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004579 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004580 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004581 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004582 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004583 }
4584 case Intrinsic::readcyclecounter: {
4585 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004586 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004587 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004588 setValue(&I, Res);
4589 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004590 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004591 }
Dan Gohman575fad32008-09-03 16:12:24 +00004592 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004593 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004594 getValue(I.getArgOperand(0)).getValueType(),
4595 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004596 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004597 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004598 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004599 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004600 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004601 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004602 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004603 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004604 }
4605 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004606 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004607 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004608 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004609 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004610 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004611 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004612 }
4613 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004614 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004615 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004616 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004617 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004618 }
4619 case Intrinsic::stacksave: {
4620 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004621 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004622 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004623 setValue(&I, Res);
4624 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004625 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004626 }
4627 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004628 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004629 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004630 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004631 }
Bill Wendling13020d22008-11-18 11:01:33 +00004632 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004633 // Emit code into the DAG to store the stack guard onto the stack.
4634 MachineFunction &MF = DAG.getMachineFunction();
4635 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004636 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004637 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004638 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4639 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004640
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004641 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4642 // global variable __stack_chk_guard.
4643 if (!GV)
4644 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4645 if (BC->getOpcode() == Instruction::BitCast)
4646 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4647
Eric Christopher58a24612014-10-08 09:50:54 +00004648 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004649 // Emit a LOAD_STACK_GUARD node.
4650 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4651 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004652 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004653 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4654 unsigned Flags = MachineMemOperand::MOLoad |
4655 MachineMemOperand::MOInvariant;
4656 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4657 PtrTy.getSizeInBits() / 8,
4658 DAG.getEVTAlignment(PtrTy));
4659 Node->setMemRefs(MemRefs, MemRefs + 1);
4660
4661 // Copy the guard value to a virtual register so that it can be
4662 // retrieved in the epilogue.
4663 Src = SDValue(Node, 0);
4664 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004665 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004666 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4667
4668 SPDescriptor.setGuardReg(Reg);
4669 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4670 } else {
4671 Src = getValue(I.getArgOperand(0)); // The guard's value.
4672 }
4673
Gabor Greifeba0be72010-06-25 09:38:13 +00004674 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004675
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004676 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004677 MFI->setStackProtectorIndex(FI);
4678
4679 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4680
4681 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004682 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004683 MachinePointerInfo::getFixedStack(FI),
4684 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004685 setValue(&I, Res);
4686 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004687 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004688 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004689 case Intrinsic::objectsize: {
4690 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004691 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004692
4693 assert(CI && "Non-constant type in __builtin_object_size?");
4694
Gabor Greifeba0be72010-06-25 09:38:13 +00004695 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004696 EVT Ty = Arg.getValueType();
4697
Dan Gohmanf1d83042010-06-18 14:22:04 +00004698 if (CI->isZero())
Daniel Jasper48e93f72015-04-28 13:38:35 +00004699 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004700 else
Daniel Jasper48e93f72015-04-28 13:38:35 +00004701 Res = DAG.getConstant(0, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004702
4703 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004704 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004705 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004706 case Intrinsic::annotation:
4707 case Intrinsic::ptr_annotation:
4708 // Drop the intrinsic, but forward the value
4709 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004710 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004711 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004712 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004713 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004714 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004715
4716 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004717 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004718
4719 SDValue Ops[6];
4720 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004721 Ops[1] = getValue(I.getArgOperand(0));
4722 Ops[2] = getValue(I.getArgOperand(1));
4723 Ops[3] = getValue(I.getArgOperand(2));
4724 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004725 Ops[5] = DAG.getSrcValue(F);
4726
Craig Topper48d114b2014-04-26 18:35:24 +00004727 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004728
Duncan Sandsa0984362011-09-06 13:37:06 +00004729 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004730 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004731 }
4732 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004733 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004734 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004735 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004736 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004737 }
Dan Gohman575fad32008-09-03 16:12:24 +00004738 case Intrinsic::gcroot:
4739 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004740 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004741 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004742
Dan Gohman575fad32008-09-03 16:12:24 +00004743 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4744 GFI->addStackRoot(FI->getIndex(), TypeMap);
4745 }
Craig Topperc0196b12014-04-14 00:51:57 +00004746 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004747 case Intrinsic::gcread:
4748 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004749 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004750 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004751 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004752 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004753
4754 case Intrinsic::expect: {
4755 // Just replace __builtin_expect(exp, c) with EXP.
4756 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004757 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004758 }
4759
Shuxin Yangcdde0592012-10-19 20:11:16 +00004760 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004761 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004762 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00004763 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004764 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004765 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004766 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004767 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004768 }
4769 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004770
4771 TargetLowering::CallLoweringInfo CLI(DAG);
4772 CLI.setDebugLoc(sdl).setChain(getRoot())
4773 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004774 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004775 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004776
Eric Christopher58a24612014-10-08 09:50:54 +00004777 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004778 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004779 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004780 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004781
Bill Wendling5eee7442008-11-21 02:38:44 +00004782 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004783 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004784 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004785 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004786 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004787 case Intrinsic::smul_with_overflow: {
4788 ISD::NodeType Op;
4789 switch (Intrinsic) {
4790 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4791 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4792 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4793 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4794 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4795 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4796 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4797 }
4798 SDValue Op1 = getValue(I.getArgOperand(0));
4799 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004800
Craig Topperbc680062012-04-11 04:34:11 +00004801 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004802 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004803 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004804 }
Dan Gohman575fad32008-09-03 16:12:24 +00004805 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004806 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004807 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004808 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004809 Ops[1] = getValue(I.getArgOperand(0));
4810 Ops[2] = getValue(I.getArgOperand(1));
4811 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004812 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004813 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004814 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004815 EVT::getIntegerVT(*Context, 8),
4816 MachinePointerInfo(I.getArgOperand(0)),
4817 0, /* align */
4818 false, /* volatile */
4819 rw==0, /* read */
4820 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004821 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004822 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004823 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004824 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004825 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004826 // Stack coloring is not enabled in O0, discard region information.
4827 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004828 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004829
Nadav Rotemd753a952012-09-10 08:43:23 +00004830 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004831 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004832
Craig Toppere1c1d362013-07-03 05:11:49 +00004833 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4834 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004835 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4836
4837 // Could not find an Alloca.
4838 if (!LifetimeObject)
4839 continue;
4840
Pete Cooper230332f2014-10-17 22:59:33 +00004841 // First check that the Alloca is static, otherwise it won't have a
4842 // valid frame index.
4843 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4844 if (SI == FuncInfo.StaticAllocaMap.end())
4845 return nullptr;
4846
4847 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004848
4849 SDValue Ops[2];
4850 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004851 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004852 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4853
Craig Topper48d114b2014-04-26 18:35:24 +00004854 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004855 DAG.setRoot(Res);
4856 }
Craig Topperc0196b12014-04-14 00:51:57 +00004857 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004858 }
4859 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004860 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004861 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004862 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004863 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004864 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004865 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004866 case Intrinsic::stackprotectorcheck: {
4867 // Do not actually emit anything for this basic block. Instead we initialize
4868 // the stack protector descriptor and export the guard variable so we can
4869 // access it in FinishBasicBlock.
4870 const BasicBlock *BB = I.getParent();
4871 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4872 ExportFromCurrentBlock(SPDescriptor.getGuard());
4873
4874 // Flush our exports since we are going to process a terminator.
4875 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004876 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004877 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004878 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004879 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004880 case Intrinsic::eh_actions:
4881 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4882 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004883 case Intrinsic::donothing:
4884 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004885 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004886 case Intrinsic::experimental_stackmap: {
4887 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004888 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004889 }
4890 case Intrinsic::experimental_patchpoint_void:
4891 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004892 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004893 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004894 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004895 case Intrinsic::experimental_gc_statepoint: {
4896 visitStatepoint(I);
4897 return nullptr;
4898 }
4899 case Intrinsic::experimental_gc_result_int:
4900 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004901 case Intrinsic::experimental_gc_result_ptr:
4902 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004903 visitGCResult(I);
4904 return nullptr;
4905 }
4906 case Intrinsic::experimental_gc_relocate: {
4907 visitGCRelocate(I);
4908 return nullptr;
4909 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004910 case Intrinsic::instrprof_increment:
4911 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004912
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004913 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004914 MachineFunction &MF = DAG.getMachineFunction();
4915 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4916
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004917 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4918 // is the same on all targets.
4919 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004920 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4921 if (isa<ConstantPointerNull>(Arg))
4922 continue; // Skip null pointers. They represent a hole in index space.
4923 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004924 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4925 "can only escape static allocas");
4926 int FI = FuncInfo.StaticAllocaMap[Slot];
4927 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004928 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4929 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004930 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4931 TII->get(TargetOpcode::FRAME_ALLOC))
4932 .addSym(FrameAllocSym)
4933 .addFrameIndex(FI);
4934 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004935
4936 return nullptr;
4937 }
4938
Reid Kleckner3542ace2015-01-13 01:51:34 +00004939 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004940 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004941 MachineFunction &MF = DAG.getMachineFunction();
4942 MVT PtrVT = TLI.getPointerTy(0);
4943
4944 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004945 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4946 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4947 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004948 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004949 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4950 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004951
4952 // Create a TargetExternalSymbol for the label to avoid any target lowering
4953 // that would make this PC relative.
4954 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004955 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00004956 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
4957 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004958 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004959
4960 // Add the offset to the FP.
4961 Value *FP = I.getArgOperand(1);
4962 SDValue FPVal = getValue(FP);
4963 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4964 setValue(&I, Add);
4965
4966 return nullptr;
4967 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004968 case Intrinsic::eh_begincatch:
4969 case Intrinsic::eh_endcatch:
4970 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004971 case Intrinsic::eh_exceptioncode: {
4972 unsigned Reg = TLI.getExceptionPointerRegister();
4973 assert(Reg && "cannot get exception code on this platform");
4974 MVT PtrVT = TLI.getPointerTy();
4975 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
4976 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
4977 SDValue N =
4978 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
4979 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
4980 setValue(&I, N);
4981 return nullptr;
4982 }
Dan Gohman575fad32008-09-03 16:12:24 +00004983 }
4984}
4985
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004986std::pair<SDValue, SDValue>
4987SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
4988 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004989 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00004990 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004991
Chris Lattnerfb964e52010-04-05 06:19:28 +00004992 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00004993 // Insert a label before the invoke call to mark the try range. This can be
4994 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004995 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00004996
Jim Grosbach54c05302010-01-28 01:45:32 +00004997 // For SjLj, keep track of which landing pads go with which invokes
4998 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004999 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005000 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005001 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005002 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005003
Jim Grosbach54c05302010-01-28 01:45:32 +00005004 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005005 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005006 }
5007
Dan Gohman575fad32008-09-03 16:12:24 +00005008 // Both PendingLoads and PendingExports must be flushed here;
5009 // this call might not return.
5010 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005011 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005012
5013 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005014 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005015 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5016 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005017
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005018 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005019 "Non-null chain expected with non-tail call!");
5020 assert((Result.second.getNode() || !Result.first.getNode()) &&
5021 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005022
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005023 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005024 // As a special case, a null chain means that a tail call has been emitted
5025 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005026 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005027
5028 // Since there's no actual continuation from this block, nothing can be
5029 // relying on us setting vregs for them.
5030 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005031 } else {
5032 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005033 }
Dan Gohman575fad32008-09-03 16:12:24 +00005034
Chris Lattnerfb964e52010-04-05 06:19:28 +00005035 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005036 // Insert a label at the end of the invoke call to mark the try range. This
5037 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005038 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005039 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005040
5041 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005042 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005043 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005044
5045 return Result;
5046}
5047
5048void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5049 bool isTailCall,
5050 MachineBasicBlock *LandingPad) {
5051 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5052 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5053 Type *RetTy = FTy->getReturnType();
5054
5055 TargetLowering::ArgListTy Args;
5056 TargetLowering::ArgListEntry Entry;
5057 Args.reserve(CS.arg_size());
5058
5059 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5060 i != e; ++i) {
5061 const Value *V = *i;
5062
5063 // Skip empty types
5064 if (V->getType()->isEmptyTy())
5065 continue;
5066
5067 SDValue ArgNode = getValue(V);
5068 Entry.Node = ArgNode; Entry.Ty = V->getType();
5069
5070 // Skip the first return-type Attribute to get to params.
5071 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5072 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005073
5074 // If we have an explicit sret argument that is an Instruction, (i.e., it
5075 // might point to function-local memory), we can't meaningfully tail-call.
5076 if (Entry.isSRet && isa<Instruction>(V))
5077 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005078 }
5079
5080 // Check if target-independent constraints permit a tail call here.
5081 // Target-dependent constraints are checked within TLI->LowerCallTo.
5082 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5083 isTailCall = false;
5084
5085 TargetLowering::CallLoweringInfo CLI(DAG);
5086 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5087 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5088 .setTailCall(isTailCall);
5089 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5090
5091 if (Result.first.getNode())
5092 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005093}
5094
Chris Lattner1a32ede2009-12-24 00:37:38 +00005095/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5096/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005097static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005098 for (const User *U : V->users()) {
5099 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005100 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005101 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005102 if (C->isNullValue())
5103 continue;
5104 // Unknown instruction.
5105 return false;
5106 }
5107 return true;
5108}
5109
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005110static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005111 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005112 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005113
Chris Lattner1a32ede2009-12-24 00:37:38 +00005114 // Check to see if this load can be trivially constant folded, e.g. if the
5115 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005116 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005117 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005118 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005119 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005120
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005121 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5122 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005123 return Builder.getValue(LoadCst);
5124 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005125
Chris Lattner1a32ede2009-12-24 00:37:38 +00005126 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5127 // still constant memory, the input chain can be the entry node.
5128 SDValue Root;
5129 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005130
Chris Lattner1a32ede2009-12-24 00:37:38 +00005131 // Do not serialize (non-volatile) loads of constant memory with anything.
5132 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5133 Root = Builder.DAG.getEntryNode();
5134 ConstantMemory = true;
5135 } else {
5136 // Do not serialize non-volatile loads against each other.
5137 Root = Builder.DAG.getRoot();
5138 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005139
Chris Lattner1a32ede2009-12-24 00:37:38 +00005140 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005141 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005142 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005143 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005144 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005145 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005146
Chris Lattner1a32ede2009-12-24 00:37:38 +00005147 if (!ConstantMemory)
5148 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5149 return LoadVal;
5150}
5151
Richard Sandiforde3827752013-08-16 10:55:47 +00005152/// processIntegerCallValue - Record the value for an instruction that
5153/// produces an integer result, converting the type where necessary.
5154void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5155 SDValue Value,
5156 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005157 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005158 if (IsSigned)
5159 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5160 else
5161 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5162 setValue(&I, Value);
5163}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005164
5165/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5166/// If so, return true and lower it, otherwise return false and it will be
5167/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005168bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005169 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005170 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005171 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005172
Gabor Greifeba0be72010-06-25 09:38:13 +00005173 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005174 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005175 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005176 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005177 return false;
5178
Richard Sandiforde3827752013-08-16 10:55:47 +00005179 const Value *Size = I.getArgOperand(2);
5180 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5181 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005182 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Daniel Jasper48e93f72015-04-28 13:38:35 +00005183 setValue(&I, DAG.getConstant(0, CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005184 return true;
5185 }
5186
Richard Sandiford564681c2013-08-12 10:28:10 +00005187 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5188 std::pair<SDValue, SDValue> Res =
5189 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005190 getValue(LHS), getValue(RHS), getValue(Size),
5191 MachinePointerInfo(LHS),
5192 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005193 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005194 processIntegerCallValue(I, Res.first, true);
5195 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005196 return true;
5197 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005198
Chris Lattner1a32ede2009-12-24 00:37:38 +00005199 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5200 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005201 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005202 bool ActuallyDoIt = true;
5203 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005204 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005205 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005206 default:
5207 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005208 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005209 ActuallyDoIt = false;
5210 break;
5211 case 2:
5212 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005213 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005214 break;
5215 case 4:
5216 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005217 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005218 break;
5219 case 8:
5220 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005221 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005222 break;
5223 /*
5224 case 16:
5225 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005226 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005227 LoadTy = VectorType::get(LoadTy, 4);
5228 break;
5229 */
5230 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005231
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005232 // This turns into unaligned loads. We only do this if the target natively
5233 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5234 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005235
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005236 // Require that we can find a legal MVT, and only do this if the target
5237 // supports unaligned loads of that type. Expanding into byte loads would
5238 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005239 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005240 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005241 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5242 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005243 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5244 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005245 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005246 if (!TLI.isTypeLegal(LoadVT) ||
5247 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5248 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005249 ActuallyDoIt = false;
5250 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005251
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005252 if (ActuallyDoIt) {
5253 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5254 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005255
Andrew Trickef9de2a2013-05-25 02:42:55 +00005256 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005257 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005258 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005259 return true;
5260 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005261 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005262
5263
Chris Lattner1a32ede2009-12-24 00:37:38 +00005264 return false;
5265}
5266
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005267/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5268/// form. If so, return true and lower it, otherwise return false and it
5269/// will be lowered like a normal call.
5270bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5271 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5272 if (I.getNumArgOperands() != 3)
5273 return false;
5274
5275 const Value *Src = I.getArgOperand(0);
5276 const Value *Char = I.getArgOperand(1);
5277 const Value *Length = I.getArgOperand(2);
5278 if (!Src->getType()->isPointerTy() ||
5279 !Char->getType()->isIntegerTy() ||
5280 !Length->getType()->isIntegerTy() ||
5281 !I.getType()->isPointerTy())
5282 return false;
5283
5284 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5285 std::pair<SDValue, SDValue> Res =
5286 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5287 getValue(Src), getValue(Char), getValue(Length),
5288 MachinePointerInfo(Src));
5289 if (Res.first.getNode()) {
5290 setValue(&I, Res.first);
5291 PendingLoads.push_back(Res.second);
5292 return true;
5293 }
5294
5295 return false;
5296}
5297
Richard Sandifordbb83a502013-08-16 11:29:37 +00005298/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5299/// optimized form. If so, return true and lower it, otherwise return false
5300/// and it will be lowered like a normal call.
5301bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5302 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5303 if (I.getNumArgOperands() != 2)
5304 return false;
5305
5306 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5307 if (!Arg0->getType()->isPointerTy() ||
5308 !Arg1->getType()->isPointerTy() ||
5309 !I.getType()->isPointerTy())
5310 return false;
5311
5312 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5313 std::pair<SDValue, SDValue> Res =
5314 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5315 getValue(Arg0), getValue(Arg1),
5316 MachinePointerInfo(Arg0),
5317 MachinePointerInfo(Arg1), isStpcpy);
5318 if (Res.first.getNode()) {
5319 setValue(&I, Res.first);
5320 DAG.setRoot(Res.second);
5321 return true;
5322 }
5323
5324 return false;
5325}
5326
Richard Sandifordca232712013-08-16 11:21:54 +00005327/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5328/// If so, return true and lower it, otherwise return false and it will be
5329/// lowered like a normal call.
5330bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5331 // Verify that the prototype makes sense. int strcmp(void*,void*)
5332 if (I.getNumArgOperands() != 2)
5333 return false;
5334
5335 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5336 if (!Arg0->getType()->isPointerTy() ||
5337 !Arg1->getType()->isPointerTy() ||
5338 !I.getType()->isIntegerTy())
5339 return false;
5340
5341 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5342 std::pair<SDValue, SDValue> Res =
5343 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5344 getValue(Arg0), getValue(Arg1),
5345 MachinePointerInfo(Arg0),
5346 MachinePointerInfo(Arg1));
5347 if (Res.first.getNode()) {
5348 processIntegerCallValue(I, Res.first, true);
5349 PendingLoads.push_back(Res.second);
5350 return true;
5351 }
5352
5353 return false;
5354}
5355
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005356/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5357/// form. If so, return true and lower it, otherwise return false and it
5358/// will be lowered like a normal call.
5359bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5360 // Verify that the prototype makes sense. size_t strlen(char *)
5361 if (I.getNumArgOperands() != 1)
5362 return false;
5363
5364 const Value *Arg0 = I.getArgOperand(0);
5365 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5366 return false;
5367
5368 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5369 std::pair<SDValue, SDValue> Res =
5370 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5371 getValue(Arg0), MachinePointerInfo(Arg0));
5372 if (Res.first.getNode()) {
5373 processIntegerCallValue(I, Res.first, false);
5374 PendingLoads.push_back(Res.second);
5375 return true;
5376 }
5377
5378 return false;
5379}
5380
5381/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5382/// form. If so, return true and lower it, otherwise return false and it
5383/// will be lowered like a normal call.
5384bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5385 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5386 if (I.getNumArgOperands() != 2)
5387 return false;
5388
5389 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5390 if (!Arg0->getType()->isPointerTy() ||
5391 !Arg1->getType()->isIntegerTy() ||
5392 !I.getType()->isIntegerTy())
5393 return false;
5394
5395 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5396 std::pair<SDValue, SDValue> Res =
5397 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5398 getValue(Arg0), getValue(Arg1),
5399 MachinePointerInfo(Arg0));
5400 if (Res.first.getNode()) {
5401 processIntegerCallValue(I, Res.first, false);
5402 PendingLoads.push_back(Res.second);
5403 return true;
5404 }
5405
5406 return false;
5407}
5408
Bob Wilson874886c2012-08-03 23:29:17 +00005409/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5410/// operation (as expected), translate it to an SDNode with the specified opcode
5411/// and return true.
5412bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5413 unsigned Opcode) {
5414 // Sanity check that it really is a unary floating-point call.
5415 if (I.getNumArgOperands() != 1 ||
5416 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5417 I.getType() != I.getArgOperand(0)->getType() ||
5418 !I.onlyReadsMemory())
5419 return false;
5420
5421 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005422 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005423 return true;
5424}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005425
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005426/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005427/// operation (as expected), translate it to an SDNode with the specified opcode
5428/// and return true.
5429bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5430 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005431 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005432 if (I.getNumArgOperands() != 2 ||
5433 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5434 I.getType() != I.getArgOperand(0)->getType() ||
5435 I.getType() != I.getArgOperand(1)->getType() ||
5436 !I.onlyReadsMemory())
5437 return false;
5438
5439 SDValue Tmp0 = getValue(I.getArgOperand(0));
5440 SDValue Tmp1 = getValue(I.getArgOperand(1));
5441 EVT VT = Tmp0.getValueType();
5442 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5443 return true;
5444}
5445
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005446void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005447 // Handle inline assembly differently.
5448 if (isa<InlineAsm>(I.getCalledValue())) {
5449 visitInlineAsm(&I);
5450 return;
5451 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005452
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005453 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005454 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005455
Craig Topperc0196b12014-04-14 00:51:57 +00005456 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005457 if (Function *F = I.getCalledFunction()) {
5458 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005459 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005460 if (unsigned IID = II->getIntrinsicID(F)) {
5461 RenameFn = visitIntrinsicCall(I, IID);
5462 if (!RenameFn)
5463 return;
5464 }
5465 }
Dan Gohman575fad32008-09-03 16:12:24 +00005466 if (unsigned IID = F->getIntrinsicID()) {
5467 RenameFn = visitIntrinsicCall(I, IID);
5468 if (!RenameFn)
5469 return;
5470 }
5471 }
5472
5473 // Check for well-known libc/libm calls. If the function is internal, it
5474 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005475 LibFunc::Func Func;
5476 if (!F->hasLocalLinkage() && F->hasName() &&
5477 LibInfo->getLibFunc(F->getName(), Func) &&
5478 LibInfo->hasOptimizedCodeGen(Func)) {
5479 switch (Func) {
5480 default: break;
5481 case LibFunc::copysign:
5482 case LibFunc::copysignf:
5483 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005484 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005485 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5486 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005487 I.getType() == I.getArgOperand(1)->getType() &&
5488 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005489 SDValue LHS = getValue(I.getArgOperand(0));
5490 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005491 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005492 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005493 return;
5494 }
Bob Wilson871701c2012-08-03 21:26:24 +00005495 break;
5496 case LibFunc::fabs:
5497 case LibFunc::fabsf:
5498 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005499 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005500 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005501 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005502 case LibFunc::fmin:
5503 case LibFunc::fminf:
5504 case LibFunc::fminl:
5505 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5506 return;
5507 break;
5508 case LibFunc::fmax:
5509 case LibFunc::fmaxf:
5510 case LibFunc::fmaxl:
5511 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5512 return;
5513 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005514 case LibFunc::sin:
5515 case LibFunc::sinf:
5516 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005517 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005518 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005519 break;
5520 case LibFunc::cos:
5521 case LibFunc::cosf:
5522 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005523 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005524 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005525 break;
5526 case LibFunc::sqrt:
5527 case LibFunc::sqrtf:
5528 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005529 case LibFunc::sqrt_finite:
5530 case LibFunc::sqrtf_finite:
5531 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005532 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005533 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005534 break;
5535 case LibFunc::floor:
5536 case LibFunc::floorf:
5537 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005538 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005539 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005540 break;
5541 case LibFunc::nearbyint:
5542 case LibFunc::nearbyintf:
5543 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005544 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005545 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005546 break;
5547 case LibFunc::ceil:
5548 case LibFunc::ceilf:
5549 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005550 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005551 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005552 break;
5553 case LibFunc::rint:
5554 case LibFunc::rintf:
5555 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005556 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005557 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005558 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005559 case LibFunc::round:
5560 case LibFunc::roundf:
5561 case LibFunc::roundl:
5562 if (visitUnaryFloatCall(I, ISD::FROUND))
5563 return;
5564 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005565 case LibFunc::trunc:
5566 case LibFunc::truncf:
5567 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005568 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005569 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005570 break;
5571 case LibFunc::log2:
5572 case LibFunc::log2f:
5573 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005574 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005575 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005576 break;
5577 case LibFunc::exp2:
5578 case LibFunc::exp2f:
5579 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005580 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005581 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005582 break;
5583 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005584 if (visitMemCmpCall(I))
5585 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005586 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005587 case LibFunc::memchr:
5588 if (visitMemChrCall(I))
5589 return;
5590 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005591 case LibFunc::strcpy:
5592 if (visitStrCpyCall(I, false))
5593 return;
5594 break;
5595 case LibFunc::stpcpy:
5596 if (visitStrCpyCall(I, true))
5597 return;
5598 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005599 case LibFunc::strcmp:
5600 if (visitStrCmpCall(I))
5601 return;
5602 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005603 case LibFunc::strlen:
5604 if (visitStrLenCall(I))
5605 return;
5606 break;
5607 case LibFunc::strnlen:
5608 if (visitStrNLenCall(I))
5609 return;
5610 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005611 }
5612 }
Dan Gohman575fad32008-09-03 16:12:24 +00005613 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005614
Dan Gohman575fad32008-09-03 16:12:24 +00005615 SDValue Callee;
5616 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005617 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005618 else
Eric Christopher58a24612014-10-08 09:50:54 +00005619 Callee = DAG.getExternalSymbol(RenameFn,
5620 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005621
Bill Wendling0602f392009-12-23 01:28:19 +00005622 // Check if we can potentially perform a tail call. More detailed checking is
5623 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005624 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005625}
5626
Benjamin Kramer355ce072011-03-26 16:35:10 +00005627namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005628
Dan Gohman575fad32008-09-03 16:12:24 +00005629/// AsmOperandInfo - This contains information for each constraint that we are
5630/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005631class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005632public:
Dan Gohman575fad32008-09-03 16:12:24 +00005633 /// CallOperand - If this is the result output operand or a clobber
5634 /// this is null, otherwise it is the incoming operand to the CallInst.
5635 /// This gets modified as the asm is processed.
5636 SDValue CallOperand;
5637
5638 /// AssignedRegs - If this is a register or register class operand, this
5639 /// contains the set of register corresponding to the operand.
5640 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005641
John Thompson1094c802010-09-13 18:15:37 +00005642 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005643 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005644 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005645
Owen Anderson53aa7a92009-08-10 22:56:29 +00005646 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005647 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005648 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005649 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005650 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005651 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005652 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005653
Chris Lattner3b1833c2008-10-17 17:05:25 +00005654 if (isa<BasicBlock>(CallOperandVal))
5655 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005656
Chris Lattner229907c2011-07-18 04:54:35 +00005657 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005658
Eric Christopher44804282011-05-09 20:04:43 +00005659 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005660 // If this is an indirect operand, the operand is a pointer to the
5661 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005662 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005663 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005664 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005665 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005666 OpTy = PtrTy->getElementType();
5667 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005668
Eric Christopher44804282011-05-09 20:04:43 +00005669 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005670 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005671 if (STy->getNumElements() == 1)
5672 OpTy = STy->getElementType(0);
5673
Chris Lattner3b1833c2008-10-17 17:05:25 +00005674 // If OpTy is not a single value, it may be a struct/union that we
5675 // can tile with integers.
5676 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005677 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005678 switch (BitSize) {
5679 default: break;
5680 case 1:
5681 case 8:
5682 case 16:
5683 case 32:
5684 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005685 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005686 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005687 break;
5688 }
5689 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005690
Chris Lattner3b1833c2008-10-17 17:05:25 +00005691 return TLI.getValueType(OpTy, true);
5692 }
Dan Gohman575fad32008-09-03 16:12:24 +00005693};
Dan Gohman4db93c92010-05-29 17:53:24 +00005694
John Thompsone8360b72010-10-29 17:29:13 +00005695typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5696
Benjamin Kramer355ce072011-03-26 16:35:10 +00005697} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005698
Dan Gohman575fad32008-09-03 16:12:24 +00005699/// GetRegistersForValue - Assign registers (virtual or physical) for the
5700/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005701/// register allocator to handle the assignment process. However, if the asm
5702/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005703/// allocation. This produces generally horrible, but correct, code.
5704///
5705/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005706///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005707static void GetRegistersForValue(SelectionDAG &DAG,
5708 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005709 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005710 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005711 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005712
Dan Gohman575fad32008-09-03 16:12:24 +00005713 MachineFunction &MF = DAG.getMachineFunction();
5714 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005715
Dan Gohman575fad32008-09-03 16:12:24 +00005716 // If this is a constraint for a single physreg, or a constraint for a
5717 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005718 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5719 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5720 OpInfo.ConstraintCode,
5721 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005722
5723 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005724 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005725 // If this is a FP input in an integer register (or visa versa) insert a bit
5726 // cast of the input value. More generally, handle any case where the input
5727 // value disagrees with the register class we plan to stick this in.
5728 if (OpInfo.Type == InlineAsm::isInput &&
5729 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005730 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005731 // types are identical size, use a bitcast to convert (e.g. two differing
5732 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005733 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005734 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005735 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005736 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005737 OpInfo.ConstraintVT = RegVT;
5738 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5739 // If the input is a FP value and we want it in FP registers, do a
5740 // bitcast to the corresponding integer type. This turns an f64 value
5741 // into i64, which can be passed with two i32 values on a 32-bit
5742 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005743 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005744 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005745 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005746 OpInfo.ConstraintVT = RegVT;
5747 }
5748 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005749
Owen Anderson117c9e82009-08-12 00:36:31 +00005750 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005751 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005752
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005753 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005754 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005755
5756 // If this is a constraint for a specific physical register, like {r17},
5757 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005758 if (unsigned AssignedReg = PhysReg.first) {
5759 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005760 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005761 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005762
Dan Gohman575fad32008-09-03 16:12:24 +00005763 // Get the actual register value type. This is important, because the user
5764 // may have asked for (e.g.) the AX register in i32 type. We need to
5765 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005766 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005767
Dan Gohman575fad32008-09-03 16:12:24 +00005768 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005769 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005770
5771 // If this is an expanded reference, add the rest of the regs to Regs.
5772 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005773 TargetRegisterClass::iterator I = RC->begin();
5774 for (; *I != AssignedReg; ++I)
5775 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005776
Dan Gohman575fad32008-09-03 16:12:24 +00005777 // Already added the first reg.
5778 --NumRegs; ++I;
5779 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005780 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005781 Regs.push_back(*I);
5782 }
5783 }
Bill Wendlingac087582009-12-22 01:25:10 +00005784
Dan Gohmand16aa542010-05-29 17:03:36 +00005785 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005786 return;
5787 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005788
Dan Gohman575fad32008-09-03 16:12:24 +00005789 // Otherwise, if this was a reference to an LLVM register class, create vregs
5790 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005791 if (const TargetRegisterClass *RC = PhysReg.second) {
5792 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005793 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005794 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005795
Evan Cheng968c3b02009-03-23 08:01:15 +00005796 // Create the appropriate number of virtual registers.
5797 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5798 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005799 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005800
Dan Gohmand16aa542010-05-29 17:03:36 +00005801 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005802 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005803 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005804
Dan Gohman575fad32008-09-03 16:12:24 +00005805 // Otherwise, we couldn't allocate enough registers for this.
5806}
5807
Dan Gohman575fad32008-09-03 16:12:24 +00005808/// visitInlineAsm - Handle a call to an InlineAsm object.
5809///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005810void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5811 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005812
5813 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005814 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005815
Eric Christopher58a24612014-10-08 09:50:54 +00005816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005817 TargetLowering::AsmOperandInfoVector TargetConstraints =
5818 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005819
John Thompson1094c802010-09-13 18:15:37 +00005820 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005821
Dan Gohman575fad32008-09-03 16:12:24 +00005822 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5823 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005824 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5825 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005826 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005827
Patrik Hagglundf9934612012-12-19 15:19:11 +00005828 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005829
5830 // Compute the value type for each operand.
5831 switch (OpInfo.Type) {
5832 case InlineAsm::isOutput:
5833 // Indirect outputs just consume an argument.
5834 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005835 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005836 break;
5837 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005838
Dan Gohman575fad32008-09-03 16:12:24 +00005839 // The return value of the call is this value. As such, there is no
5840 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005841 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005842 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005843 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005844 } else {
5845 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005846 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005847 }
5848 ++ResNo;
5849 break;
5850 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005851 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005852 break;
5853 case InlineAsm::isClobber:
5854 // Nothing to do.
5855 break;
5856 }
5857
5858 // If this is an input or an indirect output, process the call argument.
5859 // BasicBlocks are labels, currently appearing only in asm's.
5860 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005861 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005862 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005863 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005864 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005865 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005866
Eric Christopher58a24612014-10-08 09:50:54 +00005867 OpVT =
5868 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005869 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005870
Dan Gohman575fad32008-09-03 16:12:24 +00005871 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005872
John Thompson1094c802010-09-13 18:15:37 +00005873 // Indirect operand accesses access memory.
5874 if (OpInfo.isIndirect)
5875 hasMemory = true;
5876 else {
5877 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005878 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005879 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005880 if (CType == TargetLowering::C_Memory) {
5881 hasMemory = true;
5882 break;
5883 }
5884 }
5885 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005886 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005887
John Thompson1094c802010-09-13 18:15:37 +00005888 SDValue Chain, Flag;
5889
5890 // We won't need to flush pending loads if this asm doesn't touch
5891 // memory and is nonvolatile.
5892 if (hasMemory || IA->hasSideEffects())
5893 Chain = getRoot();
5894 else
5895 Chain = DAG.getRoot();
5896
Chris Lattner160e8ab2008-10-18 18:49:30 +00005897 // Second pass over the constraints: compute which constraint option to use
5898 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005899 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005900 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005901
John Thompson8118ef82010-09-24 22:24:05 +00005902 // If this is an output operand with a matching input operand, look up the
5903 // matching input. If their types mismatch, e.g. one is an integer, the
5904 // other is floating point, or their sizes are different, flag it as an
5905 // error.
5906 if (OpInfo.hasMatchingInput()) {
5907 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005908
John Thompson8118ef82010-09-24 22:24:05 +00005909 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005910 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5911 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5912 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5913 OpInfo.ConstraintVT);
5914 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5915 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5916 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005917 if ((OpInfo.ConstraintVT.isInteger() !=
5918 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005919 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005920 report_fatal_error("Unsupported asm: input constraint"
5921 " with a matching output constraint of"
5922 " incompatible type!");
5923 }
5924 Input.ConstraintVT = OpInfo.ConstraintVT;
5925 }
5926 }
5927
Dan Gohman575fad32008-09-03 16:12:24 +00005928 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005929 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005930
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005931 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5932 OpInfo.Type == InlineAsm::isClobber)
5933 continue;
5934
Dan Gohman575fad32008-09-03 16:12:24 +00005935 // If this is a memory input, and if the operand is not indirect, do what we
5936 // need to to provide an address for the memory input.
5937 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5938 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005939 assert((OpInfo.isMultipleAlternative ||
5940 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005941 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005942
Dan Gohman575fad32008-09-03 16:12:24 +00005943 // Memory operands really want the address of the value. If we don't have
5944 // an indirect input, put it in the constpool if we can, otherwise spill
5945 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005946 // TODO: This isn't quite right. We need to handle these according to
5947 // the addressing mode that the constraint wants. Also, this may take
5948 // an additional register for the computation and we don't want that
5949 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005950
Dan Gohman575fad32008-09-03 16:12:24 +00005951 // If the operand is a float, integer, or vector constant, spill to a
5952 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005953 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005954 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005955 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005956 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005957 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005958 } else {
5959 // Otherwise, create a stack slot and emit a store to it before the
5960 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005961 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005962 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5963 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005964 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005965 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005966 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005967 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005968 OpInfo.CallOperand, StackSlot,
5969 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005970 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005971 OpInfo.CallOperand = StackSlot;
5972 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005973
Dan Gohman575fad32008-09-03 16:12:24 +00005974 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00005975 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00005976
Dan Gohman575fad32008-09-03 16:12:24 +00005977 // It is now an indirect operand.
5978 OpInfo.isIndirect = true;
5979 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005980
Dan Gohman575fad32008-09-03 16:12:24 +00005981 // If this constraint is for a specific register, allocate it before
5982 // anything else.
5983 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00005984 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00005985 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005986
Dan Gohman575fad32008-09-03 16:12:24 +00005987 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00005988 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00005989 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5990 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005991
Dan Gohman575fad32008-09-03 16:12:24 +00005992 // C_Register operands have already been allocated, Other/Memory don't need
5993 // to be.
5994 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00005995 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005996 }
5997
Dan Gohman575fad32008-09-03 16:12:24 +00005998 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5999 std::vector<SDValue> AsmNodeOperands;
6000 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6001 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006002 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006003 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006004
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006005 // If we have a !srcloc metadata node associated with it, we want to attach
6006 // this to the ultimately generated inline asm machineinstr. To do this, we
6007 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006008 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006009 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006010
Chad Rosier9e1274f2012-10-30 19:11:54 +00006011 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6012 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006013 unsigned ExtraInfo = 0;
6014 if (IA->hasSideEffects())
6015 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6016 if (IA->isAlignStack())
6017 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006018 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006019 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006020
6021 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6022 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6023 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6024
6025 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006026 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006027
Chad Rosier86f60502012-10-30 20:01:12 +00006028 // Ideally, we would only check against memory constraints. However, the
6029 // meaning of an other constraint can be target-specific and we can't easily
6030 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6031 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006032 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6033 OpInfo.ConstraintType == TargetLowering::C_Other) {
6034 if (OpInfo.Type == InlineAsm::isInput)
6035 ExtraInfo |= InlineAsm::Extra_MayLoad;
6036 else if (OpInfo.Type == InlineAsm::isOutput)
6037 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006038 else if (OpInfo.Type == InlineAsm::isClobber)
6039 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006040 }
6041 }
6042
Daniel Jasper48e93f72015-04-28 13:38:35 +00006043 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006044 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006045
Dan Gohman575fad32008-09-03 16:12:24 +00006046 // Loop over all of the inputs, copying the operand values into the
6047 // appropriate registers and processing the output regs.
6048 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006049
Dan Gohman575fad32008-09-03 16:12:24 +00006050 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6051 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006052
Dan Gohman575fad32008-09-03 16:12:24 +00006053 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6054 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6055
6056 switch (OpInfo.Type) {
6057 case InlineAsm::isOutput: {
6058 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6059 OpInfo.ConstraintType != TargetLowering::C_Register) {
6060 // Memory output, or 'other' output (e.g. 'X' constraint).
6061 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6062
Daniel Sanders60f1db02015-03-13 12:45:09 +00006063 unsigned ConstraintID =
6064 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6065 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6066 "Failed to convert memory constraint code to constraint id.");
6067
Dan Gohman575fad32008-09-03 16:12:24 +00006068 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006069 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006070 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Daniel Jasper48e93f72015-04-28 13:38:35 +00006071 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006072 AsmNodeOperands.push_back(OpInfo.CallOperand);
6073 break;
6074 }
6075
6076 // Otherwise, this is a register or register class output.
6077
6078 // Copy the output from the appropriate register. Find a register that
6079 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006080 if (OpInfo.AssignedRegs.Regs.empty()) {
6081 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006082 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006083 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006084 Twine(OpInfo.ConstraintCode) + "'");
6085 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006086 }
Dan Gohman575fad32008-09-03 16:12:24 +00006087
6088 // If this is an indirect operand, store through the pointer after the
6089 // asm.
6090 if (OpInfo.isIndirect) {
6091 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6092 OpInfo.CallOperandVal));
6093 } else {
6094 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006095 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006096 // Concatenate this output onto the outputs list.
6097 RetValRegs.append(OpInfo.AssignedRegs);
6098 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006099
Dan Gohman575fad32008-09-03 16:12:24 +00006100 // Add information to the INLINEASM node to know that this register is
6101 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006102 OpInfo.AssignedRegs
6103 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6104 ? InlineAsm::Kind_RegDefEarlyClobber
6105 : InlineAsm::Kind_RegDef,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006106 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006107 break;
6108 }
6109 case InlineAsm::isInput: {
6110 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006111
Chris Lattner860df6e2008-10-17 16:47:46 +00006112 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006113 // If this is required to match an output register we have already set,
6114 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006115 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006116
Dan Gohman575fad32008-09-03 16:12:24 +00006117 // Scan until we find the definition we already emitted of this operand.
6118 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006119 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006120 for (; OperandNo; --OperandNo) {
6121 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006122 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006123 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006124 assert((InlineAsm::isRegDefKind(OpFlag) ||
6125 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6126 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006127 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006128 }
6129
Evan Cheng2e559232009-03-20 18:03:34 +00006130 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006131 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006132 if (InlineAsm::isRegDefKind(OpFlag) ||
6133 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006134 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006135 if (OpInfo.isIndirect) {
6136 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006137 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006138 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6139 " don't know how to handle tied "
6140 "indirect register inputs");
6141 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006142 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006143
Dan Gohman575fad32008-09-03 16:12:24 +00006144 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006145 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006146 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006147 MatchedRegs.RegVTs.push_back(RegVT);
6148 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006149 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006150 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006151 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006152 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6153 else {
6154 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006155 Ctx.emitError(CS.getInstruction(),
6156 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006157 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006158 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006159 }
6160 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006161 // Use the produced MatchedRegs object to
Daniel Jasper48e93f72015-04-28 13:38:35 +00006162 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006163 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006164 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006165 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006166 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006167 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006168 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006169
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006170 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6171 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6172 "Unexpected number of operands");
6173 // Add information to the INLINEASM node to know about this input.
6174 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006175 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006176 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6177 OpInfo.getMatchedOperand());
Daniel Jasper48e93f72015-04-28 13:38:35 +00006178 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006179 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006180 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6181 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006182 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006183
Dale Johannesencaca5482010-07-13 20:17:05 +00006184 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006185 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6186 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006187 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006188
Dale Johannesencaca5482010-07-13 20:17:05 +00006189 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006190 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006191 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006192 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006193 if (Ops.empty()) {
6194 LLVMContext &Ctx = *DAG.getContext();
6195 Ctx.emitError(CS.getInstruction(),
6196 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006197 Twine(OpInfo.ConstraintCode) + "'");
6198 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006199 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006200
Dan Gohman575fad32008-09-03 16:12:24 +00006201 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006202 unsigned ResOpType =
6203 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006204 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006205 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006206 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6207 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006208 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006209
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006210 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006211 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006212 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006213 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006214
Daniel Sanders60f1db02015-03-13 12:45:09 +00006215 unsigned ConstraintID =
6216 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6217 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6218 "Failed to convert memory constraint code to constraint id.");
6219
Dan Gohman575fad32008-09-03 16:12:24 +00006220 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006221 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006222 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Daniel Jasper48e93f72015-04-28 13:38:35 +00006223 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006224 AsmNodeOperands.push_back(InOperandVal);
6225 break;
6226 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006227
Dan Gohman575fad32008-09-03 16:12:24 +00006228 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6229 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6230 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006231
6232 // TODO: Support this.
6233 if (OpInfo.isIndirect) {
6234 LLVMContext &Ctx = *DAG.getContext();
6235 Ctx.emitError(CS.getInstruction(),
6236 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006237 "for constraint '" +
6238 Twine(OpInfo.ConstraintCode) + "'");
6239 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006240 }
Dan Gohman575fad32008-09-03 16:12:24 +00006241
6242 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006243 if (OpInfo.AssignedRegs.Regs.empty()) {
6244 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006245 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006246 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006247 Twine(OpInfo.ConstraintCode) + "'");
6248 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006249 }
Dan Gohman575fad32008-09-03 16:12:24 +00006250
Daniel Jasper48e93f72015-04-28 13:38:35 +00006251 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006252 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006253
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006254 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006255 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006256 break;
6257 }
6258 case InlineAsm::isClobber: {
6259 // Add the clobbered value to the operand list, so that the register
6260 // allocator is aware that the physreg got clobbered.
6261 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006262 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006263 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006264 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006265 break;
6266 }
6267 }
6268 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006269
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006270 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006271 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006272 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006273
Andrew Trickef9de2a2013-05-25 02:42:55 +00006274 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006275 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006276 Flag = Chain.getValue(1);
6277
6278 // If this asm returns a register value, copy the result from that register
6279 // and set it as the value of the call.
6280 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006281 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006282 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006283
Chris Lattner160e8ab2008-10-18 18:49:30 +00006284 // FIXME: Why don't we do this for inline asms with MRVs?
6285 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006286 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006287
Chris Lattner160e8ab2008-10-18 18:49:30 +00006288 // If any of the results of the inline asm is a vector, it may have the
6289 // wrong width/num elts. This can happen for register classes that can
6290 // contain multiple different value types. The preg or vreg allocated may
6291 // not have the same VT as was expected. Convert it to the right type
6292 // with bit_convert.
6293 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006294 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006295 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006296
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006297 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006298 ResultType.isInteger() && Val.getValueType().isInteger()) {
6299 // If a result value was tied to an input value, the computed result may
6300 // have a wider width than the expected result. Extract the relevant
6301 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006302 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006303 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006304
Chris Lattner160e8ab2008-10-18 18:49:30 +00006305 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006306 }
Dan Gohman6de25562008-10-18 01:03:45 +00006307
Dan Gohman575fad32008-09-03 16:12:24 +00006308 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006309 // Don't need to use this as a chain in this case.
6310 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6311 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006312 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006313
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006314 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006315
Dan Gohman575fad32008-09-03 16:12:24 +00006316 // Process indirect outputs, first output all of the flagged copies out of
6317 // physregs.
6318 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6319 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006320 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006321 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006322 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006323 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6324 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006325
Dan Gohman575fad32008-09-03 16:12:24 +00006326 // Emit the non-flagged stores from the physregs.
6327 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006328 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006329 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006330 StoresToEmit[i].first,
6331 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006332 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006333 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006334 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006335 }
6336
Dan Gohman575fad32008-09-03 16:12:24 +00006337 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006338 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006339
Dan Gohman575fad32008-09-03 16:12:24 +00006340 DAG.setRoot(Chain);
6341}
6342
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006343void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006344 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006345 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006346 getValue(I.getArgOperand(0)),
6347 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006348}
6349
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006350void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006351 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6352 const DataLayout &DL = *TLI.getDataLayout();
6353 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006354 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006355 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006356 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006357 setValue(&I, V);
6358 DAG.setRoot(V.getValue(1));
6359}
6360
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006362 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006363 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006366}
6367
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006368void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006369 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006370 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006371 getValue(I.getArgOperand(0)),
6372 getValue(I.getArgOperand(1)),
6373 DAG.getSrcValue(I.getArgOperand(0)),
6374 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006375}
6376
Andrew Trick74f4c742013-10-31 17:18:24 +00006377/// \brief Lower an argument list according to the target calling convention.
6378///
6379/// \return A tuple of <return-value, token-chain>
6380///
6381/// This is a helper for lowering intrinsics that follow a target calling
6382/// convention or require stack pointer adjustment. Only a subset of the
6383/// intrinsic's operands need to participate in the calling convention.
6384std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006385SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006386 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006387 bool UseVoidTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006388 MachineBasicBlock *LandingPad,
6389 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006390 TargetLowering::ArgListTy Args;
6391 Args.reserve(NumArgs);
6392
6393 // Populate the argument list.
6394 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006395 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6396 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006397 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006398
6399 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6400
6401 TargetLowering::ArgListEntry Entry;
6402 Entry.Node = getValue(V);
6403 Entry.Ty = V->getType();
6404 Entry.setAttributes(&CS, AttrI);
6405 Args.push_back(Entry);
6406 }
6407
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006408 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006409 TargetLowering::CallLoweringInfo CLI(DAG);
6410 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006411 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006412 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006413
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006414 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006415}
6416
Andrew Trick4a1abb72013-11-22 19:07:36 +00006417/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6418/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006419///
6420/// Constants are converted to TargetConstants purely as an optimization to
6421/// avoid constant materialization and register allocation.
6422///
6423/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6424/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6425/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6426/// address materialization and register allocation, but may also be required
6427/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6428/// alloca in the entry block, then the runtime may assume that the alloca's
6429/// StackMap location can be read immediately after compilation and that the
6430/// location is valid at any point during execution (this is similar to the
6431/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6432/// only available in a register, then the runtime would need to trap when
6433/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006434static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006435 SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006436 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006437 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6438 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006439 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6440 Ops.push_back(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006441 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006442 Ops.push_back(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006443 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006444 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6445 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6446 Ops.push_back(
6447 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006448 } else
6449 Ops.push_back(OpVal);
6450 }
6451}
6452
Andrew Trick74f4c742013-10-31 17:18:24 +00006453/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6454void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6455 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6456 // [live variables...])
6457
6458 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6459
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006460 SDValue Chain, InFlag, Callee, NullPtr;
6461 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006462
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006463 SDLoc DL = getCurSDLoc();
6464 Callee = getValue(CI.getCalledValue());
Daniel Jasper48e93f72015-04-28 13:38:35 +00006465 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006466
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006467 // The stackmap intrinsic only records the live variables (the arguemnts
6468 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6469 // intrinsic, this won't be lowered to a function call. This means we don't
6470 // have to worry about calling conventions and target specific lowering code.
6471 // Instead we perform the call lowering right here.
6472 //
6473 // chain, flag = CALLSEQ_START(chain, 0)
6474 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6475 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6476 //
6477 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6478 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006479
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006480 // Add the <id> and <numBytes> constants.
6481 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6482 Ops.push_back(DAG.getTargetConstant(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006483 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006484 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6485 Ops.push_back(DAG.getTargetConstant(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006486 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006487
Andrew Trick74f4c742013-10-31 17:18:24 +00006488 // Push live variables for the stack map.
Daniel Jasper48e93f72015-04-28 13:38:35 +00006489 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006490
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006491 // We are not pushing any register mask info here on the operands list,
6492 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006493
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006494 // Push the chain and the glue flag.
6495 Ops.push_back(Chain);
6496 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006497
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006498 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006499 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006500 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6501 Chain = SDValue(SM, 0);
6502 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006503
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006504 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006505
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006506 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006507
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006508 // Set the root to the target-lowered call chain.
6509 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006510
6511 // Inform the Frame Information that we have a stackmap in this function.
6512 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006513}
6514
6515/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006516void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6517 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006518 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006519 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006520 // i8* <target>,
6521 // i32 <numArgs>,
6522 // [Args...],
6523 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006524
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006525 CallingConv::ID CC = CS.getCallingConv();
6526 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6527 bool HasDef = !CS->getType()->isVoidTy();
Lang Hames65613a62015-04-22 06:02:31 +00006528 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6529
6530 // Handle immediate and symbolic callees.
6531 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Daniel Jasper48e93f72015-04-28 13:38:35 +00006532 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(),
Lang Hames65613a62015-04-22 06:02:31 +00006533 /*isTarget=*/true);
6534 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6535 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6536 SDLoc(SymbolicCallee),
6537 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006538
6539 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006540 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006541 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006542
6543 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006544 // Intrinsics include all meta-operands up to but not including CC.
6545 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006546 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006547 "Not enough arguments provided to the patchpoint intrinsic");
6548
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006549 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006550 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006551 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006552 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006553 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006554
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006555 SDNode *CallEnd = Result.second.getNode();
6556 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006557 CallEnd = CallEnd->getOperand(0).getNode();
6558
Andrew Trick74f4c742013-10-31 17:18:24 +00006559 /// Get a call instruction from the call sequence chain.
6560 /// Tail calls are not allowed.
6561 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6562 "Expected a callseq node.");
6563 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006564 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006565
6566 // Replace the target specific call node with the patchable intrinsic.
6567 SmallVector<SDValue, 8> Ops;
6568
Andrew Tricka2428e02013-11-22 19:07:33 +00006569 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006570 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006571 Ops.push_back(DAG.getTargetConstant(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006572 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006573 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006574 Ops.push_back(DAG.getTargetConstant(
Daniel Jasper48e93f72015-04-28 13:38:35 +00006575 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006576
Lang Hames65613a62015-04-22 06:02:31 +00006577 // Add the callee.
6578 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006579
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006580 // Adjust <numArgs> to account for any arguments that have been passed on the
6581 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006582 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006583 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6584 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Daniel Jasper48e93f72015-04-28 13:38:35 +00006585 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006586
6587 // Add the calling convention
Daniel Jasper48e93f72015-04-28 13:38:35 +00006588 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006589
6590 // Add the arguments we omitted previously. The register allocator should
6591 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006592 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006593 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006594 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006595
Andrew Tricka2428e02013-11-22 19:07:33 +00006596 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006597 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006598 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006599
6600 // Push live variables for the stack map.
Daniel Jasper48e93f72015-04-28 13:38:35 +00006601 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006602
6603 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006604 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006605 Ops.push_back(*(Call->op_end()-2));
6606 else
6607 Ops.push_back(*(Call->op_end()-1));
6608
6609 // Push the chain (this is originally the first operand of the call, but
6610 // becomes now the last or second to last operand).
6611 Ops.push_back(*(Call->op_begin()));
6612
6613 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006614 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006615 Ops.push_back(*(Call->op_end()-1));
6616
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006617 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006618 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006619 // Create the return types based on the intrinsic definition
6620 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6621 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006622 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006623 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006624
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006625 // There is always a chain and a glue type at the end
6626 ValueVTs.push_back(MVT::Other);
6627 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006628 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006629 } else
6630 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6631
6632 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006633 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006634 getCurSDLoc(), NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006635
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006636 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006637 if (HasDef) {
6638 if (IsAnyRegCC)
6639 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006640 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006641 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006642 }
Andrew Trick6664df12013-11-05 22:44:04 +00006643
6644 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006645 // call sequence. Furthermore the location of the chain and glue can change
6646 // when the AnyReg calling convention is used and the intrinsic returns a
6647 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006648 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006649 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6650 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6651 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6652 } else
6653 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006654 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006655
6656 // Inform the Frame Information that we have a patchpoint in this function.
6657 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006658}
6659
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006660/// Returns an AttributeSet representing the attributes applied to the return
6661/// value of the given call.
6662static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6663 SmallVector<Attribute::AttrKind, 2> Attrs;
6664 if (CLI.RetSExt)
6665 Attrs.push_back(Attribute::SExt);
6666 if (CLI.RetZExt)
6667 Attrs.push_back(Attribute::ZExt);
6668 if (CLI.IsInReg)
6669 Attrs.push_back(Attribute::InReg);
6670
6671 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6672 Attrs);
6673}
6674
Dan Gohman575fad32008-09-03 16:12:24 +00006675/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006676/// implementation, which just calls LowerCall.
6677/// FIXME: When all targets are
6678/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006679std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006680TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006681 // Handle the incoming return values from the call.
6682 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006683 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006684 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006685 SmallVector<uint64_t, 4> Offsets;
6686 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6687
6688 SmallVector<ISD::OutputArg, 4> Outs;
6689 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6690
6691 bool CanLowerReturn =
6692 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6693 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6694
6695 SDValue DemoteStackSlot;
6696 int DemoteStackIdx = -100;
6697 if (!CanLowerReturn) {
6698 // FIXME: equivalent assert?
6699 // assert(!CS.hasInAllocaArgument() &&
6700 // "sret demotion is incompatible with inalloca");
6701 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6702 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6703 MachineFunction &MF = CLI.DAG.getMachineFunction();
6704 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6705 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6706
6707 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6708 ArgListEntry Entry;
6709 Entry.Node = DemoteStackSlot;
6710 Entry.Ty = StackSlotPtrType;
6711 Entry.isSExt = false;
6712 Entry.isZExt = false;
6713 Entry.isInReg = false;
6714 Entry.isSRet = true;
6715 Entry.isNest = false;
6716 Entry.isByVal = false;
6717 Entry.isReturned = false;
6718 Entry.Alignment = Align;
6719 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6720 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006721
6722 // sret demotion isn't compatible with tail-calls, since the sret argument
6723 // points into the callers stack frame.
6724 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006725 } else {
6726 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6727 EVT VT = RetTys[I];
6728 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6729 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6730 for (unsigned i = 0; i != NumRegs; ++i) {
6731 ISD::InputArg MyFlags;
6732 MyFlags.VT = RegisterVT;
6733 MyFlags.ArgVT = VT;
6734 MyFlags.Used = CLI.IsReturnValueUsed;
6735 if (CLI.RetSExt)
6736 MyFlags.Flags.setSExt();
6737 if (CLI.RetZExt)
6738 MyFlags.Flags.setZExt();
6739 if (CLI.IsInReg)
6740 MyFlags.Flags.setInReg();
6741 CLI.Ins.push_back(MyFlags);
6742 }
Stephen Lin699808c2013-04-30 22:49:28 +00006743 }
6744 }
6745
Dan Gohman575fad32008-09-03 16:12:24 +00006746 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006747 CLI.Outs.clear();
6748 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006749 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006750 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006751 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006752 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006753 Type *FinalType = Args[i].Ty;
6754 if (Args[i].isByVal)
6755 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6756 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6757 FinalType, CLI.CallConv, CLI.IsVarArg);
6758 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6759 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006760 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006761 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006762 SDValue Op = SDValue(Args[i].Node.getNode(),
6763 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006764 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006765 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006766
6767 if (Args[i].isZExt)
6768 Flags.setZExt();
6769 if (Args[i].isSExt)
6770 Flags.setSExt();
6771 if (Args[i].isInReg)
6772 Flags.setInReg();
6773 if (Args[i].isSRet)
6774 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006775 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006776 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006777 if (Args[i].isInAlloca) {
6778 Flags.setInAlloca();
6779 // Set the byval flag for CCAssignFn callbacks that don't know about
6780 // inalloca. This way we can know how many bytes we should've allocated
6781 // and how many bytes a callee cleanup function will pop. If we port
6782 // inalloca to more targets, we'll have to add custom inalloca handling
6783 // in the various CC lowering callbacks.
6784 Flags.setByVal();
6785 }
6786 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006787 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6788 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006789 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006790 // For ByVal, alignment should come from FE. BE will guess if this
6791 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006792 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006793 if (Args[i].Alignment)
6794 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006795 else
6796 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006797 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006798 }
6799 if (Args[i].isNest)
6800 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006801 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006802 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006803 Flags.setOrigAlign(OriginalAlignment);
6804
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006805 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006806 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006807 SmallVector<SDValue, 4> Parts(NumParts);
6808 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6809
6810 if (Args[i].isSExt)
6811 ExtendKind = ISD::SIGN_EXTEND;
6812 else if (Args[i].isZExt)
6813 ExtendKind = ISD::ZERO_EXTEND;
6814
Stephen Lin699808c2013-04-30 22:49:28 +00006815 // Conservatively only handle 'returned' on non-vectors for now
6816 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6817 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6818 "unexpected use of 'returned'");
6819 // Before passing 'returned' to the target lowering code, ensure that
6820 // either the register MVT and the actual EVT are the same size or that
6821 // the return value and argument are extended in the same way; in these
6822 // cases it's safe to pass the argument register value unchanged as the
6823 // return register value (although it's at the target's option whether
6824 // to do so)
6825 // TODO: allow code generation to take advantage of partially preserved
6826 // registers rather than clobbering the entire register when the
6827 // parameter extension method is not compatible with the return
6828 // extension method
6829 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6830 (ExtendKind != ISD::ANY_EXTEND &&
6831 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6832 Flags.setReturned();
6833 }
6834
Craig Topperc0196b12014-04-14 00:51:57 +00006835 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6836 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006837
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006838 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006839 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006840 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006841 i < CLI.NumFixedArgs,
6842 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006843 if (NumParts > 1 && j == 0)
6844 MyFlags.Flags.setSplit();
6845 else if (j != 0)
6846 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006847
Justin Holewinskiaa583972012-05-25 16:35:28 +00006848 CLI.Outs.push_back(MyFlags);
6849 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006850 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006851
6852 if (NeedsRegBlock && Value == NumValues - 1)
6853 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006854 }
6855 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006856
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006857 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006858 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006859
6860 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006861 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006862 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006863 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006864 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006865 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006866 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006867
6868 // For a tail call, the return value is merely live-out and there aren't
6869 // any nodes in the DAG representing it. Return a special value to
6870 // indicate that a tail call has been emitted and no more Instructions
6871 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006872 if (CLI.IsTailCall) {
6873 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006874 return std::make_pair(SDValue(), SDValue());
6875 }
6876
Justin Holewinskiaa583972012-05-25 16:35:28 +00006877 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006878 assert(InVals[i].getNode() &&
6879 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006880 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006881 "LowerCall emitted a value with the wrong type!");
6882 });
6883
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006884 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006885 if (!CanLowerReturn) {
6886 // The instruction result is the result of loading from the
6887 // hidden sret parameter.
6888 SmallVector<EVT, 1> PVTs;
6889 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006890
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006891 ComputeValueVTs(*this, PtrRetTy, PVTs);
6892 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6893 EVT PtrVT = PVTs[0];
6894
6895 unsigned NumValues = RetTys.size();
6896 ReturnValues.resize(NumValues);
6897 SmallVector<SDValue, 4> Chains(NumValues);
6898
6899 for (unsigned i = 0; i < NumValues; ++i) {
6900 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Daniel Jasper48e93f72015-04-28 13:38:35 +00006901 CLI.DAG.getConstant(Offsets[i], PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006902 SDValue L = CLI.DAG.getLoad(
6903 RetTys[i], CLI.DL, CLI.Chain, Add,
6904 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6905 false, false, 1);
6906 ReturnValues[i] = L;
6907 Chains[i] = L.getValue(1);
6908 }
6909
6910 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6911 } else {
6912 // Collect the legal value parts into potentially illegal values
6913 // that correspond to the original function's return values.
6914 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6915 if (CLI.RetSExt)
6916 AssertOp = ISD::AssertSext;
6917 else if (CLI.RetZExt)
6918 AssertOp = ISD::AssertZext;
6919 unsigned CurReg = 0;
6920 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6921 EVT VT = RetTys[I];
6922 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6923 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6924
6925 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6926 NumRegs, RegisterVT, VT, nullptr,
6927 AssertOp));
6928 CurReg += NumRegs;
6929 }
6930
6931 // For a function returning void, there is no return value. We can't create
6932 // such a node, so we just return a null return value in that case. In
6933 // that case, nothing will actually look at the value.
6934 if (ReturnValues.empty())
6935 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006936 }
6937
Justin Holewinskiaa583972012-05-25 16:35:28 +00006938 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006939 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006940 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006941}
6942
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006943void TargetLowering::LowerOperationWrapper(SDNode *N,
6944 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006945 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006946 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006947 if (Res.getNode())
6948 Results.push_back(Res);
6949}
6950
Dan Gohman21cea8a2010-04-17 15:26:15 +00006951SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006952 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006953}
6954
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006955void
6956SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006957 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006958 assert((Op.getOpcode() != ISD::CopyFromReg ||
6959 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6960 "Copy from a reg to the same reg!");
6961 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6962
Eric Christopher58a24612014-10-08 09:50:54 +00006963 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6964 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006965 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00006966
6967 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
6968 FuncInfo.PreferredExtendType.end())
6969 ? ISD::ANY_EXTEND
6970 : FuncInfo.PreferredExtendType[V];
6971 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00006972 PendingExports.push_back(Chain);
6973}
6974
6975#include "llvm/CodeGen/SelectionDAGISel.h"
6976
Eli Friedman441a01a2011-05-05 16:53:34 +00006977/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6978/// entry block, return true. This includes arguments used by switches, since
6979/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006980static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00006981 // With FastISel active, we may be splitting blocks, so force creation
6982 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006983 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00006984 return A->use_empty();
6985
6986 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00006987 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00006988 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6989 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00006990
Eli Friedman441a01a2011-05-05 16:53:34 +00006991 return true;
6992}
6993
Eli Bendersky33ebf832013-02-28 23:09:18 +00006994void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00006995 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006996 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006997 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00006998 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00006999
Dan Gohmand16aa542010-05-29 17:03:36 +00007000 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007001 // Put in an sret pointer parameter before all the other parameters.
7002 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007003 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007004
7005 // NOTE: Assuming that a pointer will never break down to more than one VT
7006 // or one register.
7007 ISD::ArgFlagsTy Flags;
7008 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007009 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007010 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7011 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007012 Ins.push_back(RetArg);
7013 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007014
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007015 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007016 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007017 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007018 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007019 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007020 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007021 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007022 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007023 Type *FinalType = I->getType();
7024 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7025 FinalType = cast<PointerType>(FinalType)->getElementType();
7026 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7027 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007028 for (unsigned Value = 0, NumValues = ValueVTs.size();
7029 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007030 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007031 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007032 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007033 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007034
Bill Wendling94dcaf82012-12-30 12:45:13 +00007035 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007036 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007037 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007038 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007039 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007040 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007041 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007042 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007043 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007044 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007045 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7046 Flags.setInAlloca();
7047 // Set the byval flag for CCAssignFn callbacks that don't know about
7048 // inalloca. This way we can know how many bytes we should've allocated
7049 // and how many bytes a callee cleanup function will pop. If we port
7050 // inalloca to more targets, we'll have to add custom inalloca handling
7051 // in the various CC lowering callbacks.
7052 Flags.setByVal();
7053 }
7054 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007055 PointerType *Ty = cast<PointerType>(I->getType());
7056 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007057 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007058 // For ByVal, alignment should be passed from FE. BE will guess if
7059 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007060 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007061 if (F.getParamAlignment(Idx))
7062 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007063 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007064 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007065 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007066 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007067 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007068 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007069 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007070 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007071 Flags.setOrigAlign(OriginalAlignment);
7072
Bill Wendlingf7719082013-06-06 00:43:09 +00007073 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7074 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007075 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007076 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7077 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 if (NumRegs > 1 && i == 0)
7079 MyFlags.Flags.setSplit();
7080 // if it isn't first piece, alignment must be 1
7081 else if (i > 0)
7082 MyFlags.Flags.setOrigAlign(1);
7083 Ins.push_back(MyFlags);
7084 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007085 if (NeedsRegBlock && Value == NumValues - 1)
7086 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007087 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007088 }
7089 }
7090
7091 // Call the target to set up the argument values.
7092 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007093 SDValue NewRoot = TLI->LowerFormalArguments(
7094 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007095
7096 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007097 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007098 "LowerFormalArguments didn't return a valid chain!");
7099 assert(InVals.size() == Ins.size() &&
7100 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007101 DEBUG({
7102 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7103 assert(InVals[i].getNode() &&
7104 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007105 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007106 "LowerFormalArguments emitted a value with the wrong type!");
7107 }
7108 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007109
Dan Gohman695d8112009-08-06 15:37:27 +00007110 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007111 DAG.setRoot(NewRoot);
7112
7113 // Set up the argument values.
7114 unsigned i = 0;
7115 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007116 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007117 // Create a virtual register for the sret pointer, and put in a copy
7118 // from the sret argument into it.
7119 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007120 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007121 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007122 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007123 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007124 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007125 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007126
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007127 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007128 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007129 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007130 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007131 NewRoot =
7132 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007133 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007134
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007135 // i indexes lowered arguments. Bump it past the hidden sret argument.
7136 // Idx indexes LLVM arguments. Don't touch it.
7137 ++i;
7138 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007139
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007140 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007141 ++I, ++Idx) {
7142 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007143 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007144 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007145 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007146
7147 // If this argument is unused then remember its value. It is used to generate
7148 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007149 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007150 SDB->setUnusedArgValue(I, InVals[i]);
7151
Adrian Prantl9c930592013-05-16 23:44:12 +00007152 // Also remember any frame index for use in FastISel.
7153 if (FrameIndexSDNode *FI =
7154 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7155 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7156 }
7157
Eli Friedman441a01a2011-05-05 16:53:34 +00007158 for (unsigned Val = 0; Val != NumValues; ++Val) {
7159 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007160 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7161 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007162
7163 if (!I->use_empty()) {
7164 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007165 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007166 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007167 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007168 AssertOp = ISD::AssertZext;
7169
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007170 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007171 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007172 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007173 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007174
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007175 i += NumParts;
7176 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007177
Eli Friedman441a01a2011-05-05 16:53:34 +00007178 // We don't need to do anything else for unused arguments.
7179 if (ArgValues.empty())
7180 continue;
7181
Devang Patel9d904e12011-09-08 22:59:09 +00007182 // Note down frame index.
7183 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007184 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007185 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007186
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007187 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007188 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007189
Eli Friedman441a01a2011-05-05 16:53:34 +00007190 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007191 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007192 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007193 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7194 if (FrameIndexSDNode *FI =
7195 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7196 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7197 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007198
Eli Friedman441a01a2011-05-05 16:53:34 +00007199 // If this argument is live outside of the entry block, insert a copy from
7200 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007201 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007202 // If we can, though, try to skip creating an unnecessary vreg.
7203 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007204 // general. It's also subtly incompatible with the hacks FastISel
7205 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007206 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7207 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7208 FuncInfo->ValueMap[I] = Reg;
7209 continue;
7210 }
7211 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007212 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007213 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007214 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007215 }
Dan Gohman575fad32008-09-03 16:12:24 +00007216 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007217
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007218 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007219
7220 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007221 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007222}
7223
7224/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7225/// ensure constants are generated when needed. Remember the virtual registers
7226/// that need to be added to the Machine PHI nodes as input. We cannot just
7227/// directly add them, because expansion might result in multiple MBB's for one
7228/// BB. As such, the start of the BB might correspond to a different MBB than
7229/// the end.
7230///
7231void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007232SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007233 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007234
7235 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7236
Hans Wennborg5b646572015-03-19 00:57:51 +00007237 // Check PHI nodes in successors that expect a value to be available from this
7238 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007239 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007240 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007241 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007242 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007243
Dan Gohman575fad32008-09-03 16:12:24 +00007244 // If this terminator has multiple identical successors (common for
7245 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007246 if (!SuccsHandled.insert(SuccMBB).second)
7247 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007248
Dan Gohman575fad32008-09-03 16:12:24 +00007249 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007250
7251 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7252 // nodes and Machine PHI nodes, but the incoming operands have not been
7253 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007254 for (BasicBlock::const_iterator I = SuccBB->begin();
7255 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007256 // Ignore dead phi's.
7257 if (PN->use_empty()) continue;
7258
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007259 // Skip empty types
7260 if (PN->getType()->isEmptyTy())
7261 continue;
7262
Dan Gohman575fad32008-09-03 16:12:24 +00007263 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007264 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007265
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007266 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007267 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007268 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007269 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007270 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007271 }
7272 Reg = RegOut;
7273 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007274 DenseMap<const Value *, unsigned>::iterator I =
7275 FuncInfo.ValueMap.find(PHIOp);
7276 if (I != FuncInfo.ValueMap.end())
7277 Reg = I->second;
7278 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007279 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007280 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007281 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007282 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007283 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007284 }
7285 }
7286
7287 // Remember that this register needs to added to the machine PHI node as
7288 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007289 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007290 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7291 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007292 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007293 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007294 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007295 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007296 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007297 Reg += NumRegisters;
7298 }
7299 }
7300 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007301
Dan Gohmanc594eab2010-04-22 20:46:50 +00007302 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007303}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007304
7305/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7306/// is 0.
7307MachineBasicBlock *
7308SelectionDAGBuilder::StackProtectorDescriptor::
7309AddSuccessorMBB(const BasicBlock *BB,
7310 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007311 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007312 MachineBasicBlock *SuccMBB) {
7313 // If SuccBB has not been created yet, create it.
7314 if (!SuccMBB) {
7315 MachineFunction *MF = ParentMBB->getParent();
7316 MachineFunction::iterator BBI = ParentMBB;
7317 SuccMBB = MF->CreateMachineBasicBlock(BB);
7318 MF->insert(++BBI, SuccMBB);
7319 }
7320 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007321 ParentMBB->addSuccessor(
7322 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007323 return SuccMBB;
7324}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007325
7326MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7327 MachineFunction::iterator I = MBB;
7328 if (++I == FuncInfo.MF->end())
7329 return nullptr;
7330 return I;
7331}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007332
7333/// During lowering new call nodes can be created (such as memset, etc.).
7334/// Those will become new roots of the current DAG, but complications arise
7335/// when they are tail calls. In such cases, the call lowering will update
7336/// the root, but the builder still needs to know that a tail call has been
7337/// lowered in order to avoid generating an additional return.
7338void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7339 // If the node is null, we do have a tail call.
7340 if (MaybeTC.getNode() != nullptr)
7341 DAG.setRoot(MaybeTC);
7342 else
7343 HasTailCall = true;
7344}
7345
Hans Wennborg0867b152015-04-23 16:45:24 +00007346bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7347 unsigned *TotalCases, unsigned First,
7348 unsigned Last) {
7349 assert(Last >= First);
7350 assert(TotalCases[Last] >= TotalCases[First]);
7351
7352 APInt LowCase = Clusters[First].Low->getValue();
7353 APInt HighCase = Clusters[Last].High->getValue();
7354 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7355
7356 // FIXME: A range of consecutive cases has 100% density, but only requires one
7357 // comparison to lower. We should discriminate against such consecutive ranges
7358 // in jump tables.
7359
7360 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7361 uint64_t Range = Diff + 1;
7362
7363 uint64_t NumCases =
7364 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7365
7366 assert(NumCases < UINT64_MAX / 100);
7367 assert(Range >= NumCases);
7368
7369 return NumCases * 100 >= Range * MinJumpTableDensity;
7370}
7371
7372static inline bool areJTsAllowed(const TargetLowering &TLI) {
7373 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7374 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7375}
7376
7377bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7378 unsigned First, unsigned Last,
7379 const SwitchInst *SI,
7380 MachineBasicBlock *DefaultMBB,
7381 CaseCluster &JTCluster) {
7382 assert(First <= Last);
7383
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007384 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007385 unsigned NumCmps = 0;
7386 std::vector<MachineBasicBlock*> Table;
7387 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7388 for (unsigned I = First; I <= Last; ++I) {
7389 assert(Clusters[I].Kind == CC_Range);
7390 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007391 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007392 APInt Low = Clusters[I].Low->getValue();
7393 APInt High = Clusters[I].High->getValue();
7394 NumCmps += (Low == High) ? 1 : 2;
7395 if (I != First) {
7396 // Fill the gap between this and the previous cluster.
7397 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7398 assert(PreviousHigh.slt(Low));
7399 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7400 for (uint64_t J = 0; J < Gap; J++)
7401 Table.push_back(DefaultMBB);
7402 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007403 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7404 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007405 Table.push_back(Clusters[I].MBB);
7406 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7407 }
7408
7409 unsigned NumDests = JTWeights.size();
7410 if (isSuitableForBitTests(NumDests, NumCmps,
7411 Clusters[First].Low->getValue(),
7412 Clusters[Last].High->getValue())) {
7413 // Clusters[First..Last] should be lowered as bit tests instead.
7414 return false;
7415 }
7416
7417 // Create the MBB that will load from and jump through the table.
7418 // Note: We create it here, but it's not inserted into the function yet.
7419 MachineFunction *CurMF = FuncInfo.MF;
7420 MachineBasicBlock *JumpTableMBB =
7421 CurMF->CreateMachineBasicBlock(SI->getParent());
7422
7423 // Add successors. Note: use table order for determinism.
7424 SmallPtrSet<MachineBasicBlock *, 8> Done;
7425 for (MachineBasicBlock *Succ : Table) {
7426 if (Done.count(Succ))
7427 continue;
7428 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7429 Done.insert(Succ);
7430 }
7431
7432 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7433 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7434 ->createJumpTableIndex(Table);
7435
7436 // Set up the jump table info.
7437 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7438 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7439 Clusters[Last].High->getValue(), SI->getCondition(),
7440 nullptr, false);
7441 JTCases.push_back(JumpTableBlock(JTH, JT));
7442
7443 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7444 JTCases.size() - 1, Weight);
7445 return true;
7446}
7447
7448void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7449 const SwitchInst *SI,
7450 MachineBasicBlock *DefaultMBB) {
7451#ifndef NDEBUG
7452 // Clusters must be non-empty, sorted, and only contain Range clusters.
7453 assert(!Clusters.empty());
7454 for (CaseCluster &C : Clusters)
7455 assert(C.Kind == CC_Range);
7456 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7457 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7458#endif
7459
7460 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7461 if (!areJTsAllowed(TLI))
7462 return;
7463
7464 const int64_t N = Clusters.size();
7465 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7466
7467 // Split Clusters into minimum number of dense partitions. The algorithm uses
7468 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7469 // for the Case Statement'" (1994), but builds the MinPartitions array in
7470 // reverse order to make it easier to reconstruct the partitions in ascending
7471 // order. In the choice between two optimal partitionings, it picks the one
7472 // which yields more jump tables.
7473
7474 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7475 SmallVector<unsigned, 8> MinPartitions(N);
7476 // LastElement[i] is the last element of the partition starting at i.
7477 SmallVector<unsigned, 8> LastElement(N);
7478 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7479 SmallVector<unsigned, 8> NumTables(N);
7480 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7481 SmallVector<unsigned, 8> TotalCases(N);
7482
7483 for (unsigned i = 0; i < N; ++i) {
7484 APInt Hi = Clusters[i].High->getValue();
7485 APInt Lo = Clusters[i].Low->getValue();
7486 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7487 if (i != 0)
7488 TotalCases[i] += TotalCases[i - 1];
7489 }
7490
7491 // Base case: There is only one way to partition Clusters[N-1].
7492 MinPartitions[N - 1] = 1;
7493 LastElement[N - 1] = N - 1;
7494 assert(MinJumpTableSize > 1);
7495 NumTables[N - 1] = 0;
7496
7497 // Note: loop indexes are signed to avoid underflow.
7498 for (int64_t i = N - 2; i >= 0; i--) {
7499 // Find optimal partitioning of Clusters[i..N-1].
7500 // Baseline: Put Clusters[i] into a partition on its own.
7501 MinPartitions[i] = MinPartitions[i + 1] + 1;
7502 LastElement[i] = i;
7503 NumTables[i] = NumTables[i + 1];
7504
7505 // Search for a solution that results in fewer partitions.
7506 for (int64_t j = N - 1; j > i; j--) {
7507 // Try building a partition from Clusters[i..j].
7508 if (isDense(Clusters, &TotalCases[0], i, j)) {
7509 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7510 bool IsTable = j - i + 1 >= MinJumpTableSize;
7511 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7512
7513 // If this j leads to fewer partitions, or same number of partitions
7514 // with more lookup tables, it is a better partitioning.
7515 if (NumPartitions < MinPartitions[i] ||
7516 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7517 MinPartitions[i] = NumPartitions;
7518 LastElement[i] = j;
7519 NumTables[i] = Tables;
7520 }
7521 }
7522 }
7523 }
7524
7525 // Iterate over the partitions, replacing some with jump tables in-place.
7526 unsigned DstIndex = 0;
7527 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7528 Last = LastElement[First];
7529 assert(Last >= First);
7530 assert(DstIndex <= First);
7531 unsigned NumClusters = Last - First + 1;
7532
7533 CaseCluster JTCluster;
7534 if (NumClusters >= MinJumpTableSize &&
7535 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7536 Clusters[DstIndex++] = JTCluster;
7537 } else {
7538 for (unsigned I = First; I <= Last; ++I)
7539 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7540 }
7541 }
7542 Clusters.resize(DstIndex);
7543}
7544
7545bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7546 // FIXME: Using the pointer type doesn't seem ideal.
7547 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7548 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7549 return Range <= BW;
7550}
7551
7552bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7553 unsigned NumCmps,
7554 const APInt &Low,
7555 const APInt &High) {
7556 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7557 // range of cases both require only one branch to lower. Just looking at the
7558 // number of clusters and destinations should be enough to decide whether to
7559 // build bit tests.
7560
7561 // To lower a range with bit tests, the range must fit the bitwidth of a
7562 // machine word.
7563 if (!rangeFitsInWord(Low, High))
7564 return false;
7565
7566 // Decide whether it's profitable to lower this range with bit tests. Each
7567 // destination requires a bit test and branch, and there is an overall range
7568 // check branch. For a small number of clusters, separate comparisons might be
7569 // cheaper, and for many destinations, splitting the range might be better.
7570 return (NumDests == 1 && NumCmps >= 3) ||
7571 (NumDests == 2 && NumCmps >= 5) ||
7572 (NumDests == 3 && NumCmps >= 6);
7573}
7574
7575bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7576 unsigned First, unsigned Last,
7577 const SwitchInst *SI,
7578 CaseCluster &BTCluster) {
7579 assert(First <= Last);
7580 if (First == Last)
7581 return false;
7582
7583 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7584 unsigned NumCmps = 0;
7585 for (int64_t I = First; I <= Last; ++I) {
7586 assert(Clusters[I].Kind == CC_Range);
7587 Dests.set(Clusters[I].MBB->getNumber());
7588 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7589 }
7590 unsigned NumDests = Dests.count();
7591
7592 APInt Low = Clusters[First].Low->getValue();
7593 APInt High = Clusters[Last].High->getValue();
7594 assert(Low.slt(High));
7595
7596 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7597 return false;
7598
7599 APInt LowBound;
7600 APInt CmpRange;
7601
7602 const int BitWidth =
7603 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7604 assert((High - Low + 1).sle(BitWidth) && "Case range must fit in bit mask!");
7605
7606 if (Low.isNonNegative() && High.slt(BitWidth)) {
7607 // Optimize the case where all the case values fit in a
7608 // word without having to subtract minValue. In this case,
7609 // we can optimize away the subtraction.
7610 LowBound = APInt::getNullValue(Low.getBitWidth());
7611 CmpRange = High;
7612 } else {
7613 LowBound = Low;
7614 CmpRange = High - Low;
7615 }
7616
7617 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007618 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007619 for (unsigned i = First; i <= Last; ++i) {
7620 // Find the CaseBits for this destination.
7621 unsigned j;
7622 for (j = 0; j < CBV.size(); ++j)
7623 if (CBV[j].BB == Clusters[i].MBB)
7624 break;
7625 if (j == CBV.size())
7626 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7627 CaseBits *CB = &CBV[j];
7628
7629 // Update Mask, Bits and ExtraWeight.
7630 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7631 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
7632 for (uint64_t j = Lo; j <= Hi; ++j) {
7633 CB->Mask |= 1ULL << j;
7634 CB->Bits++;
7635 }
7636 CB->ExtraWeight += Clusters[i].Weight;
7637 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007638 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007639 }
7640
7641 BitTestInfo BTI;
7642 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007643 // Sort by weight first, number of bits second.
7644 if (a.ExtraWeight != b.ExtraWeight)
7645 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007646 return a.Bits > b.Bits;
7647 });
7648
7649 for (auto &CB : CBV) {
7650 MachineBasicBlock *BitTestBB =
7651 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7652 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7653 }
7654 BitTestCases.push_back(BitTestBlock(LowBound, CmpRange, SI->getCondition(),
7655 -1U, MVT::Other, false, nullptr,
7656 nullptr, std::move(BTI)));
7657
7658 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7659 BitTestCases.size() - 1, TotalWeight);
7660 return true;
7661}
7662
7663void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7664 const SwitchInst *SI) {
7665// Partition Clusters into as few subsets as possible, where each subset has a
7666// range that fits in a machine word and has <= 3 unique destinations.
7667
7668#ifndef NDEBUG
7669 // Clusters must be sorted and contain Range or JumpTable clusters.
7670 assert(!Clusters.empty());
7671 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7672 for (const CaseCluster &C : Clusters)
7673 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7674 for (unsigned i = 1; i < Clusters.size(); ++i)
7675 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7676#endif
7677
7678 // If target does not have legal shift left, do not emit bit tests at all.
7679 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7680 EVT PTy = TLI.getPointerTy();
7681 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7682 return;
7683
7684 int BitWidth = PTy.getSizeInBits();
7685 const int64_t N = Clusters.size();
7686
7687 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7688 SmallVector<unsigned, 8> MinPartitions(N);
7689 // LastElement[i] is the last element of the partition starting at i.
7690 SmallVector<unsigned, 8> LastElement(N);
7691
7692 // FIXME: This might not be the best algorithm for finding bit test clusters.
7693
7694 // Base case: There is only one way to partition Clusters[N-1].
7695 MinPartitions[N - 1] = 1;
7696 LastElement[N - 1] = N - 1;
7697
7698 // Note: loop indexes are signed to avoid underflow.
7699 for (int64_t i = N - 2; i >= 0; --i) {
7700 // Find optimal partitioning of Clusters[i..N-1].
7701 // Baseline: Put Clusters[i] into a partition on its own.
7702 MinPartitions[i] = MinPartitions[i + 1] + 1;
7703 LastElement[i] = i;
7704
7705 // Search for a solution that results in fewer partitions.
7706 // Note: the search is limited by BitWidth, reducing time complexity.
7707 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7708 // Try building a partition from Clusters[i..j].
7709
7710 // Check the range.
7711 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7712 Clusters[j].High->getValue()))
7713 continue;
7714
7715 // Check nbr of destinations and cluster types.
7716 // FIXME: This works, but doesn't seem very efficient.
7717 bool RangesOnly = true;
7718 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7719 for (int64_t k = i; k <= j; k++) {
7720 if (Clusters[k].Kind != CC_Range) {
7721 RangesOnly = false;
7722 break;
7723 }
7724 Dests.set(Clusters[k].MBB->getNumber());
7725 }
7726 if (!RangesOnly || Dests.count() > 3)
7727 break;
7728
7729 // Check if it's a better partition.
7730 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7731 if (NumPartitions < MinPartitions[i]) {
7732 // Found a better partition.
7733 MinPartitions[i] = NumPartitions;
7734 LastElement[i] = j;
7735 }
7736 }
7737 }
7738
7739 // Iterate over the partitions, replacing with bit-test clusters in-place.
7740 unsigned DstIndex = 0;
7741 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7742 Last = LastElement[First];
7743 assert(First <= Last);
7744 assert(DstIndex <= First);
7745
7746 CaseCluster BitTestCluster;
7747 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7748 Clusters[DstIndex++] = BitTestCluster;
7749 } else {
7750 for (unsigned I = First; I <= Last; ++I)
7751 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7752 }
7753 }
7754 Clusters.resize(DstIndex);
7755}
7756
7757void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7758 MachineBasicBlock *SwitchMBB,
7759 MachineBasicBlock *DefaultMBB) {
7760 MachineFunction *CurMF = FuncInfo.MF;
7761 MachineBasicBlock *NextMBB = nullptr;
7762 MachineFunction::iterator BBI = W.MBB;
7763 if (++BBI != FuncInfo.MF->end())
7764 NextMBB = BBI;
7765
7766 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7767
7768 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7769
7770 if (Size == 2 && W.MBB == SwitchMBB) {
7771 // If any two of the cases has the same destination, and if one value
7772 // is the same as the other, but has one bit unset that the other has set,
7773 // use bit manipulation to do two compares at once. For example:
7774 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7775 // TODO: This could be extended to merge any 2 cases in switches with 3
7776 // cases.
7777 // TODO: Handle cases where W.CaseBB != SwitchBB.
7778 CaseCluster &Small = *W.FirstCluster;
7779 CaseCluster &Big = *W.LastCluster;
7780
7781 if (Small.Low == Small.High && Big.Low == Big.High &&
7782 Small.MBB == Big.MBB) {
7783 const APInt &SmallValue = Small.Low->getValue();
7784 const APInt &BigValue = Big.Low->getValue();
7785
7786 // Check that there is only one bit different.
7787 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
7788 (SmallValue | BigValue) == BigValue) {
7789 // Isolate the common bit.
7790 APInt CommonBit = BigValue & ~SmallValue;
7791 assert((SmallValue | CommonBit) == BigValue &&
7792 CommonBit.countPopulation() == 1 && "Not a common bit?");
7793
7794 SDValue CondLHS = getValue(Cond);
7795 EVT VT = CondLHS.getValueType();
7796 SDLoc DL = getCurSDLoc();
7797
7798 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Daniel Jasper48e93f72015-04-28 13:38:35 +00007799 DAG.getConstant(CommonBit, VT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007800 SDValue Cond = DAG.getSetCC(DL, MVT::i1, Or,
Daniel Jasper48e93f72015-04-28 13:38:35 +00007801 DAG.getConstant(BigValue, VT), ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007802
7803 // Update successor info.
7804 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7805 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7806 addSuccessorWithWeight(
7807 SwitchMBB, DefaultMBB,
7808 // The default destination is the first successor in IR.
7809 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7810 : 0);
7811
7812 // Insert the true branch.
7813 SDValue BrCond =
7814 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7815 DAG.getBasicBlock(Small.MBB));
7816 // Insert the false branch.
7817 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7818 DAG.getBasicBlock(DefaultMBB));
7819
7820 DAG.setRoot(BrCond);
7821 return;
7822 }
7823 }
7824 }
7825
7826 if (TM.getOptLevel() != CodeGenOpt::None) {
7827 // Order cases by weight so the most likely case will be checked first.
7828 std::sort(W.FirstCluster, W.LastCluster + 1,
7829 [](const CaseCluster &a, const CaseCluster &b) {
7830 return a.Weight > b.Weight;
7831 });
7832
Hans Wennborg67c03752015-04-27 23:35:22 +00007833 // Rearrange the case blocks so that the last one falls through if possible
7834 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007835 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7836 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007837 if (I->Weight > W.LastCluster->Weight)
7838 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007839 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7840 std::swap(*I, *W.LastCluster);
7841 break;
7842 }
7843 }
7844 }
7845
7846 // Compute total weight.
7847 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007848 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007849 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007850 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7851 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007852
7853 MachineBasicBlock *CurMBB = W.MBB;
7854 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7855 MachineBasicBlock *Fallthrough;
7856 if (I == W.LastCluster) {
7857 // For the last cluster, fall through to the default destination.
7858 Fallthrough = DefaultMBB;
7859 } else {
7860 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7861 CurMF->insert(BBI, Fallthrough);
7862 // Put Cond in a virtual register to make it available from the new blocks.
7863 ExportFromCurrentBlock(Cond);
7864 }
7865
7866 switch (I->Kind) {
7867 case CC_JumpTable: {
7868 // FIXME: Optimize away range check based on pivot comparisons.
7869 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7870 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7871
7872 // The jump block hasn't been inserted yet; insert it here.
7873 MachineBasicBlock *JumpMBB = JT->MBB;
7874 CurMF->insert(BBI, JumpMBB);
7875 addSuccessorWithWeight(CurMBB, Fallthrough);
7876 addSuccessorWithWeight(CurMBB, JumpMBB);
7877
7878 // The jump table header will be inserted in our current block, do the
7879 // range check, and fall through to our fallthrough block.
7880 JTH->HeaderBB = CurMBB;
7881 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7882
7883 // If we're in the right place, emit the jump table header right now.
7884 if (CurMBB == SwitchMBB) {
7885 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7886 JTH->Emitted = true;
7887 }
7888 break;
7889 }
7890 case CC_BitTests: {
7891 // FIXME: Optimize away range check based on pivot comparisons.
7892 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7893
7894 // The bit test blocks haven't been inserted yet; insert them here.
7895 for (BitTestCase &BTC : BTB->Cases)
7896 CurMF->insert(BBI, BTC.ThisBB);
7897
7898 // Fill in fields of the BitTestBlock.
7899 BTB->Parent = CurMBB;
7900 BTB->Default = Fallthrough;
7901
7902 // If we're in the right place, emit the bit test header header right now.
7903 if (CurMBB ==SwitchMBB) {
7904 visitBitTestHeader(*BTB, SwitchMBB);
7905 BTB->Emitted = true;
7906 }
7907 break;
7908 }
7909 case CC_Range: {
7910 const Value *RHS, *LHS, *MHS;
7911 ISD::CondCode CC;
7912 if (I->Low == I->High) {
7913 // Check Cond == I->Low.
7914 CC = ISD::SETEQ;
7915 LHS = Cond;
7916 RHS=I->Low;
7917 MHS = nullptr;
7918 } else {
7919 // Check I->Low <= Cond <= I->High.
7920 CC = ISD::SETLE;
7921 LHS = I->Low;
7922 MHS = Cond;
7923 RHS = I->High;
7924 }
7925
7926 // The false weight is the sum of all unhandled cases.
7927 UnhandledWeights -= I->Weight;
7928 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7929 UnhandledWeights);
7930
7931 if (CurMBB == SwitchMBB)
7932 visitSwitchCase(CB, SwitchMBB);
7933 else
7934 SwitchCases.push_back(CB);
7935
7936 break;
7937 }
7938 }
7939 CurMBB = Fallthrough;
7940 }
7941}
7942
7943void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
7944 const SwitchWorkListItem &W,
7945 Value *Cond,
7946 MachineBasicBlock *SwitchMBB) {
7947 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
7948 "Clusters not sorted?");
7949
7950 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
7951 assert(NumClusters >= 2 && "Too small to split!");
7952
7953 // FIXME: When we have profile info, we might want to balance the tree based
7954 // on weights instead of node count.
7955
7956 CaseClusterIt PivotCluster = W.FirstCluster + NumClusters / 2;
7957 CaseClusterIt FirstLeft = W.FirstCluster;
7958 CaseClusterIt LastLeft = PivotCluster - 1;
7959 CaseClusterIt FirstRight = PivotCluster;
7960 CaseClusterIt LastRight = W.LastCluster;
7961 const ConstantInt *Pivot = PivotCluster->Low;
7962
7963 // New blocks will be inserted immediately after the current one.
7964 MachineFunction::iterator BBI = W.MBB;
7965 ++BBI;
7966
7967 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
7968 // we can branch to its destination directly if it's squeezed exactly in
7969 // between the known lower bound and Pivot - 1.
7970 MachineBasicBlock *LeftMBB;
7971 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
7972 FirstLeft->Low == W.GE &&
7973 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
7974 LeftMBB = FirstLeft->MBB;
7975 } else {
7976 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
7977 FuncInfo.MF->insert(BBI, LeftMBB);
7978 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
7979 // Put Cond in a virtual register to make it available from the new blocks.
7980 ExportFromCurrentBlock(Cond);
7981 }
7982
7983 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
7984 // single cluster, RHS.Low == Pivot, and we can branch to its destination
7985 // directly if RHS.High equals the current upper bound.
7986 MachineBasicBlock *RightMBB;
7987 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
7988 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
7989 RightMBB = FirstRight->MBB;
7990 } else {
7991 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
7992 FuncInfo.MF->insert(BBI, RightMBB);
7993 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
7994 // Put Cond in a virtual register to make it available from the new blocks.
7995 ExportFromCurrentBlock(Cond);
7996 }
7997
7998 // Create the CaseBlock record that will be used to lower the branch.
7999 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB);
8000
8001 if (W.MBB == SwitchMBB)
8002 visitSwitchCase(CB, SwitchMBB);
8003 else
8004 SwitchCases.push_back(CB);
8005}
8006
8007void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8008 // Extract cases from the switch.
8009 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8010 CaseClusterVector Clusters;
8011 Clusters.reserve(SI.getNumCases());
8012 for (auto I : SI.cases()) {
8013 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8014 const ConstantInt *CaseVal = I.getCaseValue();
8015 uint32_t Weight = 0; // FIXME: Use 1 instead?
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00008016 if (BPI) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008017 Weight = BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex());
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00008018 assert(Weight <= UINT32_MAX / SI.getNumSuccessors());
8019 }
Hans Wennborg0867b152015-04-23 16:45:24 +00008020 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8021 }
8022
8023 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8024
8025 if (TM.getOptLevel() != CodeGenOpt::None) {
8026 // Cluster adjacent cases with the same destination.
8027 sortAndRangeify(Clusters);
8028
8029 // Replace an unreachable default with the most popular destination.
8030 // FIXME: Exploit unreachable default more aggressively.
8031 bool UnreachableDefault =
8032 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8033 if (UnreachableDefault && !Clusters.empty()) {
8034 DenseMap<const BasicBlock *, unsigned> Popularity;
8035 unsigned MaxPop = 0;
8036 const BasicBlock *MaxBB = nullptr;
8037 for (auto I : SI.cases()) {
8038 const BasicBlock *BB = I.getCaseSuccessor();
8039 if (++Popularity[BB] > MaxPop) {
8040 MaxPop = Popularity[BB];
8041 MaxBB = BB;
8042 }
8043 }
8044 // Set new default.
8045 assert(MaxPop > 0 && MaxBB);
8046 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8047
8048 // Remove cases that were pointing to the destination that is now the
8049 // default.
8050 CaseClusterVector New;
8051 New.reserve(Clusters.size());
8052 for (CaseCluster &CC : Clusters) {
8053 if (CC.MBB != DefaultMBB)
8054 New.push_back(CC);
8055 }
8056 Clusters = std::move(New);
8057 }
8058 }
8059
8060 // If there is only the default destination, jump there directly.
8061 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8062 if (Clusters.empty()) {
8063 SwitchMBB->addSuccessor(DefaultMBB);
8064 if (DefaultMBB != NextBlock(SwitchMBB)) {
8065 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8066 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8067 }
8068 return;
8069 }
8070
8071 if (TM.getOptLevel() != CodeGenOpt::None) {
8072 findJumpTables(Clusters, &SI, DefaultMBB);
8073 findBitTestClusters(Clusters, &SI);
8074 }
8075
8076
8077 DEBUG({
8078 dbgs() << "Case clusters: ";
8079 for (const CaseCluster &C : Clusters) {
8080 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8081 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8082
8083 C.Low->getValue().print(dbgs(), true);
8084 if (C.Low != C.High) {
8085 dbgs() << '-';
8086 C.High->getValue().print(dbgs(), true);
8087 }
8088 dbgs() << ' ';
8089 }
8090 dbgs() << '\n';
8091 });
8092
8093 assert(!Clusters.empty());
8094 SwitchWorkList WorkList;
8095 CaseClusterIt First = Clusters.begin();
8096 CaseClusterIt Last = Clusters.end() - 1;
8097 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8098
8099 while (!WorkList.empty()) {
8100 SwitchWorkListItem W = WorkList.back();
8101 WorkList.pop_back();
8102 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8103
8104 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8105 // For optimized builds, lower large range as a balanced binary tree.
8106 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8107 continue;
8108 }
8109
8110 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8111 }
8112}