blob: 583baad65c93e5d94a3a04e1f55b6a3725626d21 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000026#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000028#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000029#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000030#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000031#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/MC/MCInstrInfo.h"
33#include "llvm/MC/MCStreamer.h"
34#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/FormattedStream.h"
38#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetLoweringObjectFile.h"
43#include "llvm/Target/TargetMachine.h"
44#include "llvm/Target/TargetOptions.h"
45#include "llvm/Target/TargetRegisterInfo.h"
46#include "llvm/Target/TargetSubtargetInfo.h"
47#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000048#include "llvm/Transforms/Scalar/GVN.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000049
Justin Holewinskiae556d32012-05-04 20:18:50 +000050using namespace llvm;
51
Jingyue Wu13755602016-03-20 20:59:20 +000052static cl::opt<bool> UseInferAddressSpaces(
53 "nvptx-use-infer-addrspace", cl::init(false), cl::Hidden,
54 cl::desc("Optimize address spaces using NVPTXInferAddressSpaces instead of "
55 "NVPTXFavorNonGenericAddrSpaces"));
56
Justin Holewinskib94bd052013-03-30 14:29:25 +000057namespace llvm {
58void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000059void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000060void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000061void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000062void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Jingyue Wu13755602016-03-20 20:59:20 +000063void initializeNVPTXInferAddressSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000064void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Jingyue Wua2f60272015-06-04 21:28:26 +000065void initializeNVPTXLowerKernelArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000066void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000067}
68
Justin Holewinskiae556d32012-05-04 20:18:50 +000069extern "C" void LLVMInitializeNVPTXTarget() {
70 // Register the target.
71 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
72 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
73
Justin Holewinskib94bd052013-03-30 14:29:25 +000074 // FIXME: This pass is really intended to be invoked during IR optimization,
75 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000076 PassRegistry &PR = *PassRegistry::getPassRegistry();
77 initializeNVVMReflectPass(PR);
78 initializeGenericToNVVMPass(PR);
79 initializeNVPTXAllocaHoistingPass(PR);
80 initializeNVPTXAssignValidGlobalNamesPass(PR);
81 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
Jingyue Wu13755602016-03-20 20:59:20 +000082 initializeNVPTXInferAddressSpacesPass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000083 initializeNVPTXLowerKernelArgsPass(PR);
84 initializeNVPTXLowerAllocaPass(PR);
85 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000086}
87
Eric Christopher8b770652015-01-26 19:03:15 +000088static std::string computeDataLayout(bool is64Bit) {
89 std::string Ret = "e";
90
91 if (!is64Bit)
92 Ret += "-p:32:32";
93
94 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
95
96 return Ret;
97}
98
Daniel Sanders3e5de882015-06-11 19:41:26 +000099NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +0000100 StringRef CPU, StringRef FS,
101 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000102 Optional<Reloc::Model> RM,
103 CodeModel::Model CM,
Eric Christophera1869462014-06-27 01:27:06 +0000104 CodeGenOpt::Level OL, bool is64bit)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000105 // The pic relocation model is used regardless of what the client has
106 // specified, as it is the only relocation model currently supported.
107 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options,
108 Reloc::PIC_, CM, OL),
109 is64bit(is64bit),
110 TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000111 Subtarget(TT, CPU, FS, *this) {
112 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000113 drvInterface = NVPTX::NVCL;
114 else
115 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000116 initAsmInfo();
117}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000118
Reid Kleckner357600e2014-11-20 23:37:18 +0000119NVPTXTargetMachine::~NVPTXTargetMachine() {}
120
Justin Holewinskiae556d32012-05-04 20:18:50 +0000121void NVPTXTargetMachine32::anchor() {}
122
Daniel Sanders3e5de882015-06-11 19:41:26 +0000123NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
124 StringRef CPU, StringRef FS,
125 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000126 Optional<Reloc::Model> RM,
127 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000128 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000129 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000130
131void NVPTXTargetMachine64::anchor() {}
132
Daniel Sanders3e5de882015-06-11 19:41:26 +0000133NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
134 StringRef CPU, StringRef FS,
135 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000136 Optional<Reloc::Model> RM,
137 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000138 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000139 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000141namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000142class NVPTXPassConfig : public TargetPassConfig {
143public:
144 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000145 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000146
147 NVPTXTargetMachine &getNVPTXTargetMachine() const {
148 return getTM<NVPTXTargetMachine>();
149 }
150
Craig Topper2865c982014-04-29 07:57:44 +0000151 void addIRPasses() override;
152 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000153 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000154 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000155
Craig Topper2865c982014-04-29 07:57:44 +0000156 FunctionPass *createTargetRegisterAllocator(bool) override;
157 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
158 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000159
160private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000161 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
162 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000163 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000164
165 // Add passes that propagate special memory spaces.
Jingyue Wu13755602016-03-20 20:59:20 +0000166 void addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000167
168 // Add passes that perform straight-line scalar optimizations.
169 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000170};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000171} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000172
173TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000174 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000175}
176
Justin Lebar7cdbce52016-04-27 19:13:37 +0000177void NVPTXTargetMachine::addEarlyAsPossiblePasses(PassManagerBase &PM) {
178 PM.add(createNVVMReflectPass());
179}
180
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000181TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000182 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000183 return TargetTransformInfo(NVPTXTTIImpl(this, F));
184 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000185}
186
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000187void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
188 if (getOptLevel() == CodeGenOpt::Aggressive)
189 addPass(createGVNPass());
190 else
191 addPass(createEarlyCSEPass());
192}
193
Jingyue Wu13755602016-03-20 20:59:20 +0000194void NVPTXPassConfig::addAddressSpaceInferencePasses() {
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000195 // NVPTXLowerKernelArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000196 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000197 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000198 addPass(createNVPTXLowerAllocaPass());
Jingyue Wu13755602016-03-20 20:59:20 +0000199 if (UseInferAddressSpaces) {
200 addPass(createNVPTXInferAddressSpacesPass());
201 } else {
202 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
203 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
204 // them unused. We could remove dead code in an ad-hoc manner, but that
205 // requires manual work and might be error-prone.
206 addPass(createDeadCodeEliminationPass());
207 }
Jingyue Wuf6504412016-02-04 04:15:36 +0000208}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000209
Jingyue Wuf6504412016-02-04 04:15:36 +0000210void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000211 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000212 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000213 // ReassociateGEPs exposes more opportunites for SLSR. See
214 // the example in reassociate-geps-and-slsr.ll.
215 addPass(createStraightLineStrengthReducePass());
216 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
217 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
218 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000219 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000220 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
221 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000222 // NaryReassociate on GEPs creates redundant common expressions, so run
223 // EarlyCSE after it.
224 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000225}
226
227void NVPTXPassConfig::addIRPasses() {
228 // The following passes are known to not play well with virtual regs hanging
229 // around after register allocation (which in our case, is *all* registers).
230 // We explicitly disable them here. We do, however, need some functionality
231 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
232 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
233 disablePass(&PrologEpilogCodeInserterID);
234 disablePass(&MachineCopyPropagationID);
235 disablePass(&TailDuplicateID);
Derek Schuffad154c82016-03-28 17:05:30 +0000236 disablePass(&StackMapLivenessID);
237 disablePass(&LiveDebugValuesID);
238 disablePass(&PostRASchedulerID);
239 disablePass(&FuncletLayoutID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000240 disablePass(&PatchableFunctionID);
Jingyue Wuf6504412016-02-04 04:15:36 +0000241
Justin Lebar7cdbce52016-04-27 19:13:37 +0000242 // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running
243 // it here does nothing. But since we need it for correctness when lowering
244 // to NVPTX, run it here too, in case whoever built our pass pipeline didn't
245 // call addEarlyAsPossiblePasses.
Jingyue Wuf6504412016-02-04 04:15:36 +0000246 addPass(createNVVMReflectPass());
Justin Lebar7cdbce52016-04-27 19:13:37 +0000247
Jingyue Wuf6504412016-02-04 04:15:36 +0000248 if (getOptLevel() != CodeGenOpt::None)
249 addPass(createNVPTXImageOptimizerPass());
250 addPass(createNVPTXAssignValidGlobalNamesPass());
251 addPass(createGenericToNVVMPass());
252
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000253 // NVPTXLowerKernelArgs is required for correctness and should be run right
254 // before the address space inference passes.
255 addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine()));
Jingyue Wuf6504412016-02-04 04:15:36 +0000256 if (getOptLevel() != CodeGenOpt::None) {
Jingyue Wu13755602016-03-20 20:59:20 +0000257 addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000258 addStraightLineScalarOptimizationPasses();
259 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000260
261 // === LSR and other generic IR passes ===
262 TargetPassConfig::addIRPasses();
263 // EarlyCSE is not always strong enough to clean up what LSR produces. For
264 // example, GVN can combine
265 //
266 // %0 = add %a, %b
267 // %1 = add %b, %a
268 //
269 // and
270 //
271 // %0 = shl nsw %a, 2
272 // %1 = shl %a, 2
273 //
274 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000275 if (getOptLevel() != CodeGenOpt::None)
276 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000277}
278
Justin Holewinskiae556d32012-05-04 20:18:50 +0000279bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000280 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000281
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000282 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000283 addPass(createAllocaHoisting());
284 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000285
286 if (!ST.hasImageHandles())
287 addPass(createNVPTXReplaceImageHandlesPass());
288
Justin Holewinskiae556d32012-05-04 20:18:50 +0000289 return false;
290}
291
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000292void NVPTXPassConfig::addPostRegAlloc() {
293 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000294 if (getOptLevel() != CodeGenOpt::None) {
295 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
296 // index with VRFrame register. NVPTXPeephole need to be run after that and
297 // will replace VRFrame with VRFrameLocal when possible.
298 addPass(createNVPTXPeephole());
299 }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000300}
301
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000302FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000303 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000304}
305
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000306void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000307 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000308 addPass(&PHIEliminationID);
309 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000310}
311
312void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000313 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000314
315 addPass(&ProcessImplicitDefsID);
316 addPass(&LiveVariablesID);
317 addPass(&MachineLoopInfoID);
318 addPass(&PHIEliminationID);
319
320 addPass(&TwoAddressInstructionPassID);
321 addPass(&RegisterCoalescerID);
322
323 // PreRA instruction scheduling.
324 if (addPass(&MachineSchedulerID))
325 printAndVerify("After Machine Scheduling");
326
327
328 addPass(&StackSlotColoringID);
329
330 // FIXME: Needs physical registers
331 //addPass(&PostRAMachineLICMID);
332
333 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000334}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000335
336void NVPTXPassConfig::addMachineSSAOptimization() {
337 // Pre-ra tail duplication.
338 if (addPass(&EarlyTailDuplicateID))
339 printAndVerify("After Pre-RegAlloc TailDuplicate");
340
341 // Optimize PHIs before DCE: removing dead PHI cycles may make more
342 // instructions dead.
343 addPass(&OptimizePHIsID);
344
345 // This pass merges large allocas. StackSlotColoring is a different pass
346 // which merges spill slots.
347 addPass(&StackColoringID);
348
349 // If the target requests it, assign local variables to stack slots relative
350 // to one another and simplify frame index references where possible.
351 addPass(&LocalStackSlotAllocationID);
352
353 // With optimization, dead code should already be eliminated. However
354 // there is one known exception: lowered code for arguments that are only
355 // used by tail calls, where the tail calls reuse the incoming stack
356 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
357 addPass(&DeadMachineInstructionElimID);
358 printAndVerify("After codegen DCE pass");
359
360 // Allow targets to insert passes that improve instruction level parallelism,
361 // like if-conversion. Such passes will typically need dominator trees and
362 // loop info, just like LICM and CSE below.
363 if (addILPOpts())
364 printAndVerify("After ILP optimizations");
365
366 addPass(&MachineLICMID);
367 addPass(&MachineCSEID);
368
369 addPass(&MachineSinkingID);
370 printAndVerify("After Machine LICM, CSE and Sinking passes");
371
372 addPass(&PeepholeOptimizerID);
373 printAndVerify("After codegen peephole optimization pass");
374}