blob: 53199a1630181d66ee73b89fcd9759562174d957 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braunec50fa62015-06-01 21:26:23 +000010/// \file This file contains a pass that performs load / store related peephole
11/// optimizations. This pass should be run after register allocation.
Evan Cheng10043e22007-01-19 07:51:42 +000012//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000034#include "llvm/CodeGen/RegisterClassInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000036#include "llvm/CodeGen/LivePhysRegs.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/DataLayout.h"
38#include "llvm/IR/DerivedTypes.h"
39#include "llvm/IR/Function.h"
Matthias Brauna4a3182d2015-07-10 18:08:49 +000040#include "llvm/Support/Allocator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000043#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000046#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "arm-ldst-opt"
50
Evan Cheng10043e22007-01-19 07:51:42 +000051STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000053STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000055STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000056STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000062
Matthias Braunf2909122016-03-02 19:20:00 +000063/// This switch disables formation of double/multi instructions that could
64/// potentially lead to (new) alignment traps even with CCR.UNALIGN_TRP
65/// disabled. This can be used to create libraries that are robust even when
66/// users provoke undefined behaviour by supplying misaligned pointers.
67/// \see mayCombineMisaligned()
68static cl::opt<bool>
69AssumeMisalignedLoadStores("arm-assume-misaligned-load-store", cl::Hidden,
70 cl::init(false), cl::desc("Be more conservative in ARM load/store opt"));
71
David Grossd9c1bc92015-07-23 22:12:46 +000072#define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass"
73
Evan Cheng10043e22007-01-19 07:51:42 +000074namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +000075 /// Post- register allocation pass the combine load / store instructions to
76 /// form ldm / stm instructions.
Nick Lewycky02d5f772009-10-25 06:33:48 +000077 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000078 static char ID;
Matthias Braun8f456fb2016-07-16 02:24:10 +000079 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000080
Matthias Brauna4a3182d2015-07-10 18:08:49 +000081 const MachineFunction *MF;
Evan Cheng10043e22007-01-19 07:51:42 +000082 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000083 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000084 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000085 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000086 ARMFunctionInfo *AFI;
Matthias Brauna4a3182d2015-07-10 18:08:49 +000087 LivePhysRegs LiveRegs;
88 RegisterClassInfo RegClassInfo;
89 MachineBasicBlock::const_iterator LiveRegPos;
90 bool LiveRegsValid;
91 bool RegClassInfoValid;
James Molloy92a15072014-05-16 14:11:38 +000092 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000093
Craig Topper6bc27bf2014-03-10 02:09:33 +000094 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000095
Derek Schuff1dbf7a52016-04-04 17:09:25 +000096 MachineFunctionProperties getRequiredProperties() const override {
97 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000098 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000099 }
100
Mehdi Amini117296c2016-10-01 02:56:57 +0000101 StringRef getPassName() const override { return ARM_LOAD_STORE_OPT_NAME; }
Evan Cheng10043e22007-01-19 07:51:42 +0000102
103 private:
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000104 /// A set of load/store MachineInstrs with same base register sorted by
105 /// offset.
Evan Cheng10043e22007-01-19 07:51:42 +0000106 struct MemOpQueueEntry {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000107 MachineInstr *MI;
108 int Offset; ///< Load/Store offset.
109 unsigned Position; ///< Position as counted from end of basic block.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000110 MemOpQueueEntry(MachineInstr &MI, int Offset, unsigned Position)
111 : MI(&MI), Offset(Offset), Position(Position) {}
Evan Cheng10043e22007-01-19 07:51:42 +0000112 };
113 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
Evan Cheng10043e22007-01-19 07:51:42 +0000114
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000115 /// A set of MachineInstrs that fulfill (nearly all) conditions to get
116 /// merged into a LDM/STM.
117 struct MergeCandidate {
118 /// List of instructions ordered by load/store offset.
119 SmallVector<MachineInstr*, 4> Instrs;
120 /// Index in Instrs of the instruction being latest in the schedule.
121 unsigned LatestMIIdx;
122 /// Index in Instrs of the instruction being earliest in the schedule.
123 unsigned EarliestMIIdx;
124 /// Index into the basic block where the merged instruction will be
125 /// inserted. (See MemOpQueueEntry.Position)
126 unsigned InsertPos;
Matthias Braune40d89e2015-07-21 00:18:59 +0000127 /// Whether the instructions can be merged into a ldm/stm instruction.
128 bool CanMergeToLSMulti;
129 /// Whether the instructions can be merged into a ldrd/strd instruction.
130 bool CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000131 };
Matthias Braune40d89e2015-07-21 00:18:59 +0000132 SpecificBumpPtrAllocator<MergeCandidate> Allocator;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000133 SmallVector<const MergeCandidate*,4> Candidates;
Matthias Brauna50d2202015-07-21 00:19:01 +0000134 SmallVector<MachineInstr*,4> MergeBaseCandidates;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000135
136 void moveLiveRegsBefore(const MachineBasicBlock &MBB,
137 MachineBasicBlock::const_iterator Before);
138 unsigned findFreeReg(const TargetRegisterClass &RegClass);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000139 void UpdateBaseRegUses(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000140 MachineBasicBlock::iterator MBBI, const DebugLoc &DL,
141 unsigned Base, unsigned WordOffset,
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000142 ARMCC::CondCodes Pred, unsigned PredReg);
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000143 MachineInstr *CreateLoadStoreMulti(
144 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
145 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
146 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
147 ArrayRef<std::pair<unsigned, bool>> Regs);
148 MachineInstr *CreateLoadStoreDouble(
149 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
150 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
151 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
152 ArrayRef<std::pair<unsigned, bool>> Regs) const;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000153 void FormCandidates(const MemOpQueue &MemOps);
154 MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000155 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
156 MachineBasicBlock::iterator &MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000157 bool MergeBaseUpdateLoadStore(MachineInstr *MI);
158 bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
Matthias Brauna50d2202015-07-21 00:19:01 +0000159 bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000160 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
161 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000162 bool CombineMovBx(MachineBasicBlock &MBB);
Evan Cheng10043e22007-01-19 07:51:42 +0000163 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000164 char ARMLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000165}
Evan Cheng10043e22007-01-19 07:51:42 +0000166
Matthias Braun8f456fb2016-07-16 02:24:10 +0000167INITIALIZE_PASS(ARMLoadStoreOpt, "arm-ldst-opt", ARM_LOAD_STORE_OPT_NAME, false,
168 false)
David Grossd9c1bc92015-07-23 22:12:46 +0000169
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000170static bool definesCPSR(const MachineInstr &MI) {
171 for (const auto &MO : MI.operands()) {
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000172 if (!MO.isReg())
173 continue;
174 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
175 // If the instruction has live CPSR def, then it's not safe to fold it
176 // into load / store.
177 return true;
178 }
179
180 return false;
181}
182
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000183static int getMemoryOpOffset(const MachineInstr &MI) {
184 unsigned Opcode = MI.getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000185 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000186 unsigned NumOperands = MI.getDesc().getNumOperands();
187 unsigned OffField = MI.getOperand(NumOperands - 3).getImm();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000188
189 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
190 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
191 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
192 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
193 return OffField;
194
195 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000196 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
197 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000198 return OffField * 4;
199
200 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
201 : ARM_AM::getAM5Offset(OffField) * 4;
202 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
203 : ARM_AM::getAM5Op(OffField);
204
205 if (Op == ARM_AM::sub)
206 return -Offset;
207
208 return Offset;
209}
210
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000211static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
212 return MI.getOperand(1);
213}
214
215static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
216 return MI.getOperand(0);
217}
218
Matthias Braunfa3872e2015-05-18 20:27:55 +0000219static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000220 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000221 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000222 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000223 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000224 switch (Mode) {
225 default: llvm_unreachable("Unhandled submode!");
226 case ARM_AM::ia: return ARM::LDMIA;
227 case ARM_AM::da: return ARM::LDMDA;
228 case ARM_AM::db: return ARM::LDMDB;
229 case ARM_AM::ib: return ARM::LDMIB;
230 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000231 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000232 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000233 switch (Mode) {
234 default: llvm_unreachable("Unhandled submode!");
235 case ARM_AM::ia: return ARM::STMIA;
236 case ARM_AM::da: return ARM::STMDA;
237 case ARM_AM::db: return ARM::STMDB;
238 case ARM_AM::ib: return ARM::STMIB;
239 }
James Molloy556763d2014-05-16 14:14:30 +0000240 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000241 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000242 // tLDMIA is writeback-only - unless the base register is in the input
243 // reglist.
244 ++NumLDMGened;
245 switch (Mode) {
246 default: llvm_unreachable("Unhandled submode!");
247 case ARM_AM::ia: return ARM::tLDMIA;
248 }
249 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000250 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000251 // There is no non-writeback tSTMIA either.
252 ++NumSTMGened;
253 switch (Mode) {
254 default: llvm_unreachable("Unhandled submode!");
255 case ARM_AM::ia: return ARM::tSTMIA_UPD;
256 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000257 case ARM::t2LDRi8:
258 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000259 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000260 switch (Mode) {
261 default: llvm_unreachable("Unhandled submode!");
262 case ARM_AM::ia: return ARM::t2LDMIA;
263 case ARM_AM::db: return ARM::t2LDMDB;
264 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000265 case ARM::t2STRi8:
266 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000267 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000268 switch (Mode) {
269 default: llvm_unreachable("Unhandled submode!");
270 case ARM_AM::ia: return ARM::t2STMIA;
271 case ARM_AM::db: return ARM::t2STMDB;
272 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000273 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000274 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000275 switch (Mode) {
276 default: llvm_unreachable("Unhandled submode!");
277 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000278 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000279 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000280 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000281 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000282 switch (Mode) {
283 default: llvm_unreachable("Unhandled submode!");
284 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000285 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000286 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000287 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000288 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 switch (Mode) {
290 default: llvm_unreachable("Unhandled submode!");
291 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000292 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000293 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000294 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000295 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000296 switch (Mode) {
297 default: llvm_unreachable("Unhandled submode!");
298 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000299 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000300 }
Evan Cheng10043e22007-01-19 07:51:42 +0000301 }
Evan Cheng10043e22007-01-19 07:51:42 +0000302}
303
Benjamin Kramer113b2a92015-06-05 14:32:54 +0000304static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000305 switch (Opcode) {
306 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000307 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000308 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000309 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000310 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000311 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000312 case ARM::tLDMIA:
313 case ARM::tLDMIA_UPD:
314 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000315 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000316 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000317 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000318 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000319 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000320 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000321 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000322 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000323 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000324 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000325 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000326 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000327 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000328 return ARM_AM::ia;
329
330 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000331 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000332 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000333 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000334 return ARM_AM::da;
335
336 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000337 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000338 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000339 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000340 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000341 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000342 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000343 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000344 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000345 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000346 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000347 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000348 return ARM_AM::db;
349
350 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000351 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000352 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000353 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000354 return ARM_AM::ib;
355 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000356}
357
James Molloy556763d2014-05-16 14:14:30 +0000358static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000359 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000360}
361
Evan Cheng71756e72009-08-04 01:43:45 +0000362static bool isT2i32Load(unsigned Opc) {
363 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
364}
365
Evan Cheng4605e8a2009-07-09 23:11:34 +0000366static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000367 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
368}
369
370static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000371 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000372}
373
374static bool isT2i32Store(unsigned Opc) {
375 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000376}
377
378static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000379 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
380}
381
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000382static bool isLoadSingle(unsigned Opc) {
383 return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
384}
385
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000386static unsigned getImmScale(unsigned Opc) {
387 switch (Opc) {
388 default: llvm_unreachable("Unhandled opcode!");
389 case ARM::tLDRi:
390 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000391 case ARM::tLDRspi:
392 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000393 return 1;
394 case ARM::tLDRHi:
395 case ARM::tSTRHi:
396 return 2;
397 case ARM::tLDRBi:
398 case ARM::tSTRBi:
399 return 4;
400 }
401}
402
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000403static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
404 switch (MI->getOpcode()) {
405 default: return 0;
406 case ARM::LDRi12:
407 case ARM::STRi12:
408 case ARM::tLDRi:
409 case ARM::tSTRi:
410 case ARM::tLDRspi:
411 case ARM::tSTRspi:
412 case ARM::t2LDRi8:
413 case ARM::t2LDRi12:
414 case ARM::t2STRi8:
415 case ARM::t2STRi12:
416 case ARM::VLDRS:
417 case ARM::VSTRS:
418 return 4;
419 case ARM::VLDRD:
420 case ARM::VSTRD:
421 return 8;
422 case ARM::LDMIA:
423 case ARM::LDMDA:
424 case ARM::LDMDB:
425 case ARM::LDMIB:
426 case ARM::STMIA:
427 case ARM::STMDA:
428 case ARM::STMDB:
429 case ARM::STMIB:
430 case ARM::tLDMIA:
431 case ARM::tLDMIA_UPD:
432 case ARM::tSTMIA_UPD:
433 case ARM::t2LDMIA:
434 case ARM::t2LDMDB:
435 case ARM::t2STMIA:
436 case ARM::t2STMDB:
437 case ARM::VLDMSIA:
438 case ARM::VSTMSIA:
439 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
440 case ARM::VLDMDIA:
441 case ARM::VSTMDIA:
442 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
443 }
444}
445
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000446/// Update future uses of the base register with the offset introduced
447/// due to writeback. This function only works on Thumb1.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000448void ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
449 MachineBasicBlock::iterator MBBI,
450 const DebugLoc &DL, unsigned Base,
451 unsigned WordOffset,
452 ARMCC::CondCodes Pred,
453 unsigned PredReg) {
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000454 assert(isThumb1 && "Can only update base register uses for Thumb1!");
455 // Start updating any instructions with immediate offsets. Insert a SUB before
456 // the first non-updateable instruction (if any).
457 for (; MBBI != MBB.end(); ++MBBI) {
458 bool InsertSub = false;
459 unsigned Opc = MBBI->getOpcode();
460
461 if (MBBI->readsRegister(Base)) {
462 int Offset;
463 bool IsLoad =
464 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
465 bool IsStore =
466 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
467
468 if (IsLoad || IsStore) {
469 // Loads and stores with immediate offsets can be updated, but only if
470 // the new offset isn't negative.
471 // The MachineOperand containing the offset immediate is the last one
472 // before predicates.
473 MachineOperand &MO =
474 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
475 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
476 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
477
478 // If storing the base register, it needs to be reset first.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000479 unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000480
481 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
482 MO.setImm(Offset);
483 else
484 InsertSub = true;
485
486 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000487 !definesCPSR(*MBBI)) {
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000488 // SUBS/ADDS using this register, with a dead def of the CPSR.
489 // Merge it with the update; if the merged offset is too large,
490 // insert a new sub instead.
491 MachineOperand &MO =
492 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
493 Offset = (Opc == ARM::tSUBi8) ?
494 MO.getImm() + WordOffset * 4 :
495 MO.getImm() - WordOffset * 4 ;
496 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
497 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
498 // Offset == 0.
499 MO.setImm(Offset);
500 // The base register has now been reset, so exit early.
501 return;
502 } else {
503 InsertSub = true;
504 }
505
506 } else {
507 // Can't update the instruction.
508 InsertSub = true;
509 }
510
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000511 } else if (definesCPSR(*MBBI) || MBBI->isCall() || MBBI->isBranch()) {
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000512 // Since SUBS sets the condition flags, we can't place the base reset
513 // after an instruction that has a live CPSR def.
514 // The base register might also contain an argument for a function call.
515 InsertSub = true;
516 }
517
518 if (InsertSub) {
519 // An instruction above couldn't be updated, so insert a sub.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000520 AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000521 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000522 return;
523 }
524
John Brawnd86e0042015-06-23 16:02:11 +0000525 if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000526 // Register got killed. Stop updating.
527 return;
528 }
529
530 // End of block was reached.
531 if (MBB.succ_size() > 0) {
532 // FIXME: Because of a bug, live registers are sometimes missing from
533 // the successor blocks' live-in sets. This means we can't trust that
534 // information and *always* have to reset at the end of a block.
535 // See PR21029.
536 if (MBBI != MBB.end()) --MBBI;
537 AddDefaultT1CC(
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000538 BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000539 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000540 }
541}
542
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000543/// Return the first register of class \p RegClass that is not in \p Regs.
544unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
545 if (!RegClassInfoValid) {
546 RegClassInfo.runOnMachineFunction(*MF);
547 RegClassInfoValid = true;
548 }
549
550 for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
551 if (!LiveRegs.contains(Reg))
552 return Reg;
553 return 0;
554}
555
556/// Compute live registers just before instruction \p Before (in normal schedule
557/// direction). Computes backwards so multiple queries in the same block must
558/// come in reverse order.
559void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
560 MachineBasicBlock::const_iterator Before) {
561 // Initialize if we never queried in this block.
562 if (!LiveRegsValid) {
Matthias Braun0c989a82016-12-08 00:15:51 +0000563 LiveRegs.init(*TRI);
Matthias Braund1aabb22016-05-03 00:24:32 +0000564 LiveRegs.addLiveOuts(MBB);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000565 LiveRegPos = MBB.end();
566 LiveRegsValid = true;
567 }
568 // Move backward just before the "Before" position.
569 while (LiveRegPos != Before) {
570 --LiveRegPos;
571 LiveRegs.stepBackward(*LiveRegPos);
572 }
573}
574
575static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
576 unsigned Reg) {
577 for (const std::pair<unsigned, bool> &R : Regs)
578 if (R.first == Reg)
579 return true;
580 return false;
581}
582
Matthias Braunec50fa62015-06-01 21:26:23 +0000583/// Create and insert a LDM or STM with Base as base register and registers in
584/// Regs as the register operands that would be loaded / stored. It returns
585/// true if the transformation is done.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000586MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(
587 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
588 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
589 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
590 ArrayRef<std::pair<unsigned, bool>> Regs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000591 unsigned NumRegs = Regs.size();
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000592 assert(NumRegs > 1);
Evan Cheng10043e22007-01-19 07:51:42 +0000593
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000594 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
595 // Compute liveness information for that register to make the decision.
596 bool SafeToClobberCPSR = !isThumb1 ||
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000597 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000598 MachineBasicBlock::LQR_Dead);
599
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000600 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
601
602 // Exception: If the base register is in the input reglist, Thumb1 LDM is
603 // non-writeback.
604 // It's also not possible to merge an STR of the base register in Thumb1.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000605 if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
606 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
607 if (Opcode == ARM::tLDRi) {
608 Writeback = false;
609 } else if (Opcode == ARM::tSTRi) {
610 return nullptr;
611 }
612 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000613
Evan Cheng10043e22007-01-19 07:51:42 +0000614 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000615 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000616 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000617 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
618
James Molloybb73c232014-05-16 14:08:46 +0000619 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000620 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000621 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000622 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000623 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000624 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000625 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000626 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000627 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000628 // calculate a new base register.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000629 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000630
Evan Cheng10043e22007-01-19 07:51:42 +0000631 // If starting offset isn't zero, insert a MI to materialize a new base.
632 // But only do so if it is cost effective, i.e. merging more than two
633 // loads / stores.
634 if (NumRegs <= 2)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000635 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000636
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000637 // On Thumb1, it's not worth materializing a new base register without
638 // clobbering the CPSR (i.e. not using ADDS/SUBS).
639 if (!SafeToClobberCPSR)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000640 return nullptr;
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000641
Evan Cheng10043e22007-01-19 07:51:42 +0000642 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000643 if (isi32Load(Opcode)) {
Scott Douglass290183d2015-10-01 11:56:19 +0000644 // If it is a load, then just use one of the destination registers
645 // as the new base. Will no longer be writeback in Thumb1.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000646 NewBase = Regs[NumRegs-1].first;
Scott Douglass290183d2015-10-01 11:56:19 +0000647 Writeback = false;
James Molloybb73c232014-05-16 14:08:46 +0000648 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000649 // Find a free register that we can use as scratch register.
650 moveLiveRegsBefore(MBB, InsertBefore);
651 // The merged instruction does not exist yet but will use several Regs if
652 // it is a Store.
653 if (!isLoadSingle(Opcode))
654 for (const std::pair<unsigned, bool> &R : Regs)
655 LiveRegs.addReg(R.first);
656
657 NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000658 if (NewBase == 0)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000659 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000660 }
James Molloy556763d2014-05-16 14:14:30 +0000661
662 int BaseOpc =
663 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000664 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000665 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000666 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
667
Evan Cheng10043e22007-01-19 07:51:42 +0000668 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000669 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000670 BaseOpc =
671 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000672 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000673 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000674 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000675
James Molloy556763d2014-05-16 14:14:30 +0000676 if (!TL->isLegalAddImmediate(Offset))
677 // FIXME: Try add with register operand?
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000678 return nullptr; // Probably not worth it then.
679
680 // We can only append a kill flag to the add/sub input if the value is not
681 // used in the register list of the stm as well.
682 bool KillOldBase = BaseKill &&
683 (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
James Molloy556763d2014-05-16 14:14:30 +0000684
685 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000686 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000687 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000688 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000689 // MOV NewBase, Base
690 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000691 if (Base != NewBase &&
692 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000693 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000694 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000695 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000696 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
697 if (Pred != ARMCC::AL)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000698 return nullptr;
699 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
700 .addReg(Base, getKillRegState(KillOldBase));
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000701 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000702 BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
703 .addReg(Base, getKillRegState(KillOldBase))
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000704 .addImm(Pred).addReg(PredReg);
705
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000706 // The following ADDS/SUBS becomes an update.
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000707 Base = NewBase;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000708 KillOldBase = true;
James Molloy556763d2014-05-16 14:14:30 +0000709 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000710 if (BaseOpc == ARM::tADDrSPi) {
711 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000712 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
713 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
Renato Golinb9887ef2015-02-25 14:41:06 +0000714 .addImm(Pred).addReg(PredReg);
715 } else
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000716 AddDefaultT1CC(
717 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
718 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
Renato Golinb9887ef2015-02-25 14:41:06 +0000719 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000720 } else {
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000721 BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
722 .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
James Molloy556763d2014-05-16 14:14:30 +0000723 .addImm(Pred).addReg(PredReg).addReg(0);
724 }
Evan Cheng10043e22007-01-19 07:51:42 +0000725 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000726 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000727 }
728
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000729 bool isDef = isLoadSingle(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000730
731 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
732 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000733 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000734 if (!Opcode)
735 return nullptr;
James Molloy556763d2014-05-16 14:14:30 +0000736
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000737 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
738 // - There is no writeback (LDM of base register),
739 // - the base register is killed by the merged instruction,
740 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
741 // to reset the base register.
742 // Otherwise, don't merge.
743 // It's safe to return here since the code to materialize a new base register
744 // above is also conditional on SafeToClobberCPSR.
745 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000746 return nullptr;
Moritz Roth8f376562014-08-15 17:00:30 +0000747
James Molloy556763d2014-05-16 14:14:30 +0000748 MachineInstrBuilder MIB;
749
750 if (Writeback) {
Scott Douglass290183d2015-10-01 11:56:19 +0000751 assert(isThumb1 && "expected Writeback only inThumb1");
752 if (Opcode == ARM::tLDMIA) {
753 assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs");
James Molloy556763d2014-05-16 14:14:30 +0000754 // Update tLDMIA with writeback if necessary.
755 Opcode = ARM::tLDMIA_UPD;
Scott Douglass290183d2015-10-01 11:56:19 +0000756 }
James Molloy556763d2014-05-16 14:14:30 +0000757
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000758 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000759
760 // Thumb1: we might need to set base writeback when building the MI.
761 MIB.addReg(Base, getDefRegState(true))
762 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000763
764 // The base isn't dead after a merged instruction with writeback.
765 // Insert a sub instruction after the newly formed instruction to reset.
766 if (!BaseKill)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000767 UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000768
James Molloy556763d2014-05-16 14:14:30 +0000769 } else {
770 // No writeback, simply build the MachineInstr.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000771 MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
James Molloy556763d2014-05-16 14:14:30 +0000772 MIB.addReg(Base, getKillRegState(BaseKill));
773 }
774
775 MIB.addImm(Pred).addReg(PredReg);
776
Matthias Braunaa9fa352015-05-27 05:12:40 +0000777 for (const std::pair<unsigned, bool> &R : Regs)
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000778 MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000779
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000780 return MIB.getInstr();
Tim Northover569f69d2013-10-10 09:28:20 +0000781}
782
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000783MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(
784 MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
785 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
786 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
787 ArrayRef<std::pair<unsigned, bool>> Regs) const {
Matthias Braune40d89e2015-07-21 00:18:59 +0000788 bool IsLoad = isi32Load(Opcode);
789 assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
790 unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
791
792 assert(Regs.size() == 2);
793 MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
794 TII->get(LoadStoreOpcode));
795 if (IsLoad) {
796 MIB.addReg(Regs[0].first, RegState::Define)
797 .addReg(Regs[1].first, RegState::Define);
798 } else {
799 MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
800 .addReg(Regs[1].first, getKillRegState(Regs[1].second));
801 }
802 MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
803 return MIB.getInstr();
804}
805
Matthias Braunec50fa62015-06-01 21:26:23 +0000806/// Call MergeOps and update MemOps and merges accordingly on success.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000807MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
808 const MachineInstr *First = Cand.Instrs.front();
809 unsigned Opcode = First->getOpcode();
810 bool IsLoad = isLoadSingle(Opcode);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000811 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000812 SmallVector<unsigned, 4> ImpDefs;
813 DenseSet<unsigned> KilledRegs;
Pete Coopere3c81612015-07-16 00:09:18 +0000814 DenseSet<unsigned> UsedRegs;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000815 // Determine list of registers and list of implicit super-register defs.
816 for (const MachineInstr *MI : Cand.Instrs) {
817 const MachineOperand &MO = getLoadStoreRegOp(*MI);
818 unsigned Reg = MO.getReg();
819 bool IsKill = MO.isKill();
820 if (IsKill)
821 KilledRegs.insert(Reg);
822 Regs.push_back(std::make_pair(Reg, IsKill));
Pete Coopere3c81612015-07-16 00:09:18 +0000823 UsedRegs.insert(Reg);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000824
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000825 if (IsLoad) {
826 // Collect any implicit defs of super-registers, after merging we can't
827 // be sure anymore that we properly preserved these live ranges and must
828 // removed these implicit operands.
829 for (const MachineOperand &MO : MI->implicit_operands()) {
830 if (!MO.isReg() || !MO.isDef() || MO.isDead())
831 continue;
832 assert(MO.isImplicit());
833 unsigned DefReg = MO.getReg();
834
David Majnemer0d955d02016-08-11 22:21:41 +0000835 if (is_contained(ImpDefs, DefReg))
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000836 continue;
837 // We can ignore cases where the super-reg is read and written.
838 if (MI->readsRegister(DefReg))
839 continue;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000840 ImpDefs.push_back(DefReg);
Evan Cheng1fb4de82010-06-21 21:21:14 +0000841 }
842 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000843 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000844
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000845 // Attempt the merge.
846 typedef MachineBasicBlock::iterator iterator;
847 MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
848 iterator InsertBefore = std::next(iterator(LatestMI));
849 MachineBasicBlock &MBB = *LatestMI->getParent();
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000850 unsigned Offset = getMemoryOpOffset(*First);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000851 unsigned Base = getLoadStoreBaseOp(*First).getReg();
852 bool BaseKill = LatestMI->killsRegister(Base);
853 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000854 ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000855 DebugLoc DL = First->getDebugLoc();
Matthias Braune40d89e2015-07-21 00:18:59 +0000856 MachineInstr *Merged = nullptr;
857 if (Cand.CanMergeToLSDouble)
858 Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
859 Opcode, Pred, PredReg, DL, Regs);
860 if (!Merged && Cand.CanMergeToLSMulti)
861 Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000862 Opcode, Pred, PredReg, DL, Regs);
863 if (!Merged)
864 return nullptr;
865
866 // Determine earliest instruction that will get removed. We then keep an
867 // iterator just above it so the following erases don't invalidated it.
868 iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
869 bool EarliestAtBegin = false;
870 if (EarliestI == MBB.begin()) {
871 EarliestAtBegin = true;
872 } else {
873 EarliestI = std::prev(EarliestI);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000874 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000875
876 // Remove instructions which have been merged.
877 for (MachineInstr *MI : Cand.Instrs)
878 MBB.erase(MI);
879
880 // Determine range between the earliest removed instruction and the new one.
881 if (EarliestAtBegin)
882 EarliestI = MBB.begin();
883 else
884 EarliestI = std::next(EarliestI);
885 auto FixupRange = make_range(EarliestI, iterator(Merged));
886
887 if (isLoadSingle(Opcode)) {
888 // If the previous loads defined a super-reg, then we have to mark earlier
889 // operands undef; Replicate the super-reg def on the merged instruction.
890 for (MachineInstr &MI : FixupRange) {
891 for (unsigned &ImpDefReg : ImpDefs) {
892 for (MachineOperand &MO : MI.implicit_operands()) {
893 if (!MO.isReg() || MO.getReg() != ImpDefReg)
894 continue;
895 if (MO.readsReg())
896 MO.setIsUndef();
897 else if (MO.isDef())
898 ImpDefReg = 0;
899 }
900 }
901 }
902
903 MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
904 for (unsigned ImpDef : ImpDefs)
905 MIB.addReg(ImpDef, RegState::ImplicitDefine);
906 } else {
907 // Remove kill flags: We are possibly storing the values later now.
908 assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
909 for (MachineInstr &MI : FixupRange) {
910 for (MachineOperand &MO : MI.uses()) {
911 if (!MO.isReg() || !MO.isKill())
912 continue;
Pete Coopere3c81612015-07-16 00:09:18 +0000913 if (UsedRegs.count(MO.getReg()))
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000914 MO.setIsKill(false);
915 }
916 }
917 assert(ImpDefs.empty());
918 }
919
920 return Merged;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000921}
922
Matthias Braune40d89e2015-07-21 00:18:59 +0000923static bool isValidLSDoubleOffset(int Offset) {
924 unsigned Value = abs(Offset);
925 // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
926 // multiplied by 4.
927 return (Value % 4) == 0 && Value < 1024;
928}
929
Matthias Braunf2909122016-03-02 19:20:00 +0000930/// Return true for loads/stores that can be combined to a double/multi
931/// operation without increasing the requirements for alignment.
932static bool mayCombineMisaligned(const TargetSubtargetInfo &STI,
933 const MachineInstr &MI) {
934 // vldr/vstr trap on misaligned pointers anyway, forming vldm makes no
935 // difference.
936 unsigned Opcode = MI.getOpcode();
937 if (!isi32Load(Opcode) && !isi32Store(Opcode))
938 return true;
939
940 // Stack pointer alignment is out of the programmers control so we can trust
941 // SP-relative loads/stores.
942 if (getLoadStoreBaseOp(MI).getReg() == ARM::SP &&
943 STI.getFrameLowering()->getTransientStackAlignment() >= 4)
944 return true;
945 return false;
946}
947
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000948/// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
949void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
950 const MachineInstr *FirstMI = MemOps[0].MI;
951 unsigned Opcode = FirstMI->getOpcode();
Bob Wilson13ce07f2010-08-27 23:18:17 +0000952 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000953 unsigned Size = getLSMultipleTransferSize(FirstMI);
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000954
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000955 unsigned SIndex = 0;
956 unsigned EIndex = MemOps.size();
957 do {
958 // Look at the first instruction.
959 const MachineInstr *MI = MemOps[SIndex].MI;
960 int Offset = MemOps[SIndex].Offset;
961 const MachineOperand &PMO = getLoadStoreRegOp(*MI);
962 unsigned PReg = PMO.getReg();
963 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
964 unsigned Latest = SIndex;
965 unsigned Earliest = SIndex;
966 unsigned Count = 1;
Matthias Braune40d89e2015-07-21 00:18:59 +0000967 bool CanMergeToLSDouble =
968 STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
969 // ARM errata 602117: LDRD with base in list may result in incorrect base
970 // register when interrupted or faulted.
971 if (STI->isCortexM3() && isi32Load(Opcode) &&
972 PReg == getLoadStoreBaseOp(*MI).getReg())
973 CanMergeToLSDouble = false;
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000974
Matthias Braune40d89e2015-07-21 00:18:59 +0000975 bool CanMergeToLSMulti = true;
976 // On swift vldm/vstm starting with an odd register number as that needs
977 // more uops than single vldrs.
Diana Picus4879b052016-07-06 09:22:23 +0000978 if (STI->hasSlowOddRegister() && !isNotVFP && (PRegNum % 2) == 1)
Matthias Braune40d89e2015-07-21 00:18:59 +0000979 CanMergeToLSMulti = false;
980
981 // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it
982 // deprecated; LDM to PC is fine but cannot happen here.
983 if (PReg == ARM::SP || PReg == ARM::PC)
984 CanMergeToLSMulti = CanMergeToLSDouble = false;
985
Matthias Braunf2909122016-03-02 19:20:00 +0000986 // Should we be conservative?
987 if (AssumeMisalignedLoadStores && !mayCombineMisaligned(*STI, *MI))
988 CanMergeToLSMulti = CanMergeToLSDouble = false;
989
Matthias Braune40d89e2015-07-21 00:18:59 +0000990 // Merge following instructions where possible.
Matthias Brauna4a3182d2015-07-10 18:08:49 +0000991 for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
992 int NewOffset = MemOps[I].Offset;
993 if (NewOffset != Offset + (int)Size)
994 break;
995 const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
996 unsigned Reg = MO.getReg();
Matthias Braune40d89e2015-07-21 00:18:59 +0000997 if (Reg == ARM::SP || Reg == ARM::PC)
Matthias Braun731e3592015-07-20 23:17:20 +0000998 break;
999
Matthias Braune40d89e2015-07-21 00:18:59 +00001000 // See if the current load/store may be part of a multi load/store.
1001 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
1002 bool PartOfLSMulti = CanMergeToLSMulti;
1003 if (PartOfLSMulti) {
1004 // Register numbers must be in ascending order.
1005 if (RegNum <= PRegNum)
1006 PartOfLSMulti = false;
1007 // For VFP / NEON load/store multiples, the registers must be
1008 // consecutive and within the limit on the number of registers per
1009 // instruction.
1010 else if (!isNotVFP && RegNum != PRegNum+1)
1011 PartOfLSMulti = false;
1012 }
1013 // See if the current load/store may be part of a double load/store.
1014 bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
1015
1016 if (!PartOfLSMulti && !PartOfLSDouble)
1017 break;
1018 CanMergeToLSMulti &= PartOfLSMulti;
1019 CanMergeToLSDouble &= PartOfLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001020 // Track MemOp with latest and earliest position (Positions are
1021 // counted in reverse).
1022 unsigned Position = MemOps[I].Position;
1023 if (Position < MemOps[Latest].Position)
1024 Latest = I;
1025 else if (Position > MemOps[Earliest].Position)
1026 Earliest = I;
1027 // Prepare for next MemOp.
Evan Cheng10043e22007-01-19 07:51:42 +00001028 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +00001029 PRegNum = RegNum;
Evan Cheng10043e22007-01-19 07:51:42 +00001030 }
1031
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001032 // Form a candidate from the Ops collected so far.
Matthias Braune40d89e2015-07-21 00:18:59 +00001033 MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001034 for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1035 Candidate->Instrs.push_back(MemOps[C].MI);
1036 Candidate->LatestMIIdx = Latest - SIndex;
1037 Candidate->EarliestMIIdx = Earliest - SIndex;
1038 Candidate->InsertPos = MemOps[Latest].Position;
Matthias Braune40d89e2015-07-21 00:18:59 +00001039 if (Count == 1)
1040 CanMergeToLSMulti = CanMergeToLSDouble = false;
1041 Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1042 Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001043 Candidates.push_back(Candidate);
1044 // Continue after the chain.
1045 SIndex += Count;
1046 } while (SIndex < EIndex);
Evan Cheng10043e22007-01-19 07:51:42 +00001047}
1048
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001049static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1050 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001051 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001052 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001053 case ARM::LDMIA:
1054 case ARM::LDMDA:
1055 case ARM::LDMDB:
1056 case ARM::LDMIB:
1057 switch (Mode) {
1058 default: llvm_unreachable("Unhandled submode!");
1059 case ARM_AM::ia: return ARM::LDMIA_UPD;
1060 case ARM_AM::ib: return ARM::LDMIB_UPD;
1061 case ARM_AM::da: return ARM::LDMDA_UPD;
1062 case ARM_AM::db: return ARM::LDMDB_UPD;
1063 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001064 case ARM::STMIA:
1065 case ARM::STMDA:
1066 case ARM::STMDB:
1067 case ARM::STMIB:
1068 switch (Mode) {
1069 default: llvm_unreachable("Unhandled submode!");
1070 case ARM_AM::ia: return ARM::STMIA_UPD;
1071 case ARM_AM::ib: return ARM::STMIB_UPD;
1072 case ARM_AM::da: return ARM::STMDA_UPD;
1073 case ARM_AM::db: return ARM::STMDB_UPD;
1074 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001075 case ARM::t2LDMIA:
1076 case ARM::t2LDMDB:
1077 switch (Mode) {
1078 default: llvm_unreachable("Unhandled submode!");
1079 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1080 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1081 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001082 case ARM::t2STMIA:
1083 case ARM::t2STMDB:
1084 switch (Mode) {
1085 default: llvm_unreachable("Unhandled submode!");
1086 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1087 case ARM_AM::db: return ARM::t2STMDB_UPD;
1088 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001089 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001090 switch (Mode) {
1091 default: llvm_unreachable("Unhandled submode!");
1092 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1093 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1094 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001095 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001096 switch (Mode) {
1097 default: llvm_unreachable("Unhandled submode!");
1098 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1099 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1100 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001101 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001102 switch (Mode) {
1103 default: llvm_unreachable("Unhandled submode!");
1104 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1105 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1106 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001107 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001108 switch (Mode) {
1109 default: llvm_unreachable("Unhandled submode!");
1110 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1111 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1112 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001113 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001114}
1115
Matthias Brauna50d2202015-07-21 00:19:01 +00001116/// Check if the given instruction increments or decrements a register and
1117/// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1118/// generated by the instruction are possibly read as well.
1119static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1120 ARMCC::CondCodes Pred, unsigned PredReg) {
1121 bool CheckCPSRDef;
1122 int Scale;
1123 switch (MI.getOpcode()) {
1124 case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1125 case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1126 case ARM::t2SUBri:
1127 case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1128 case ARM::t2ADDri:
1129 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1130 case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1131 case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1132 default: return 0;
1133 }
1134
1135 unsigned MIPredReg;
1136 if (MI.getOperand(0).getReg() != Reg ||
1137 MI.getOperand(1).getReg() != Reg ||
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001138 getInstrPredicate(MI, MIPredReg) != Pred ||
Matthias Brauna50d2202015-07-21 00:19:01 +00001139 MIPredReg != PredReg)
1140 return 0;
1141
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001142 if (CheckCPSRDef && definesCPSR(MI))
Matthias Brauna50d2202015-07-21 00:19:01 +00001143 return 0;
1144 return MI.getOperand(2).getImm() * Scale;
1145}
1146
1147/// Searches for an increment or decrement of \p Reg before \p MBBI.
1148static MachineBasicBlock::iterator
1149findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1150 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1151 Offset = 0;
1152 MachineBasicBlock &MBB = *MBBI->getParent();
1153 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1154 MachineBasicBlock::iterator EndMBBI = MBB.end();
1155 if (MBBI == BeginMBBI)
1156 return EndMBBI;
1157
1158 // Skip debug values.
1159 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1160 while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1161 --PrevMBBI;
1162
1163 Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1164 return Offset == 0 ? EndMBBI : PrevMBBI;
1165}
1166
1167/// Searches for a increment or decrement of \p Reg after \p MBBI.
1168static MachineBasicBlock::iterator
1169findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1170 ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1171 Offset = 0;
1172 MachineBasicBlock &MBB = *MBBI->getParent();
1173 MachineBasicBlock::iterator EndMBBI = MBB.end();
1174 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1175 // Skip debug values.
1176 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1177 ++NextMBBI;
1178 if (NextMBBI == EndMBBI)
1179 return EndMBBI;
1180
1181 Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1182 return Offset == 0 ? EndMBBI : NextMBBI;
1183}
1184
Matthias Braunec50fa62015-06-01 21:26:23 +00001185/// Fold proceeding/trailing inc/dec of base register into the
1186/// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001187///
1188/// stmia rn, <ra, rb, rc>
1189/// rn := rn + 4 * 3;
1190/// =>
1191/// stmia rn!, <ra, rb, rc>
1192///
1193/// rn := rn - 4 * 3;
1194/// ldmia rn, <ra, rb, rc>
1195/// =>
1196/// ldmdb rn!, <ra, rb, rc>
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001197bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001198 // Thumb1 is already using updating loads/stores.
1199 if (isThumb1) return false;
1200
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001201 const MachineOperand &BaseOP = MI->getOperand(0);
1202 unsigned Base = BaseOP.getReg();
1203 bool BaseKill = BaseOP.isKill();
Evan Cheng94f04c62007-07-05 07:18:20 +00001204 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001205 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001206 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001207 DebugLoc DL = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001208
Bob Wilson13ce07f2010-08-27 23:18:17 +00001209 // Can't use an updating ld/st if the base register is also a dest
1210 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001211 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001212 if (MI->getOperand(i).getReg() == Base)
1213 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001214
Matthias Brauna50d2202015-07-21 00:19:01 +00001215 int Bytes = getLSMultipleTransferSize(MI);
Matthias Braun84e28972015-07-20 23:17:16 +00001216 MachineBasicBlock &MBB = *MI->getParent();
Matthias Braun84e28972015-07-20 23:17:16 +00001217 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001218 int Offset;
1219 MachineBasicBlock::iterator MergeInstr
1220 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1221 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1222 if (Mode == ARM_AM::ia && Offset == -Bytes) {
1223 Mode = ARM_AM::db;
1224 } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1225 Mode = ARM_AM::da;
1226 } else {
1227 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1228 if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
James Molloy75afc952016-06-07 11:47:24 +00001229 ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes)) {
1230
1231 // We couldn't find an inc/dec to merge. But if the base is dead, we
1232 // can still change to a writeback form as that will save us 2 bytes
1233 // of code size. It can create WAW hazards though, so only do it if
1234 // we're minimizing code size.
1235 if (!MBB.getParent()->getFunction()->optForMinSize() || !BaseKill)
1236 return false;
1237
1238 bool HighRegsUsed = false;
1239 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
1240 if (MI->getOperand(i).getReg() >= ARM::R8) {
1241 HighRegsUsed = true;
1242 break;
1243 }
1244
1245 if (!HighRegsUsed)
1246 MergeInstr = MBB.end();
1247 else
1248 return false;
1249 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001250 }
James Molloy75afc952016-06-07 11:47:24 +00001251 if (MergeInstr != MBB.end())
1252 MBB.erase(MergeInstr);
Bob Wilson947f04b2010-03-13 01:08:20 +00001253
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001254 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001255 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001256 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001257 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001258 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001259
Bob Wilson947f04b2010-03-13 01:08:20 +00001260 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001261 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001262 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001263
Bob Wilson947f04b2010-03-13 01:08:20 +00001264 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001265 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001266
1267 MBB.erase(MBBI);
1268 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001269}
1270
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001271static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1272 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001273 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001274 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001275 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001276 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001277 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001278 case ARM::VLDRS:
1279 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1280 case ARM::VLDRD:
1281 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1282 case ARM::VSTRS:
1283 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1284 case ARM::VSTRD:
1285 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001286 case ARM::t2LDRi8:
1287 case ARM::t2LDRi12:
1288 return ARM::t2LDR_PRE;
1289 case ARM::t2STRi8:
1290 case ARM::t2STRi12:
1291 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001292 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001293 }
Evan Cheng10043e22007-01-19 07:51:42 +00001294}
1295
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001296static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1297 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001298 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001299 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001300 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001301 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001302 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001303 case ARM::VLDRS:
1304 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1305 case ARM::VLDRD:
1306 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1307 case ARM::VSTRS:
1308 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1309 case ARM::VSTRD:
1310 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001311 case ARM::t2LDRi8:
1312 case ARM::t2LDRi12:
1313 return ARM::t2LDR_POST;
1314 case ARM::t2STRi8:
1315 case ARM::t2STRi12:
1316 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001318 }
Evan Cheng10043e22007-01-19 07:51:42 +00001319}
1320
Matthias Braunec50fa62015-06-01 21:26:23 +00001321/// Fold proceeding/trailing inc/dec of base register into the
1322/// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001323bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
James Molloy556763d2014-05-16 14:14:30 +00001324 // Thumb1 doesn't have updating LDR/STR.
1325 // FIXME: Use LDM/STM with single register instead.
1326 if (isThumb1) return false;
1327
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001328 unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1329 bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
Matthias Braunfa3872e2015-05-18 20:27:55 +00001330 unsigned Opcode = MI->getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001331 DebugLoc DL = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001332 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1333 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001334 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1335 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001336 if (MI->getOperand(2).getImm() != 0)
1337 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001338 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001339 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001340
Evan Cheng10043e22007-01-19 07:51:42 +00001341 // Can't do the merge if the destination register is the same as the would-be
1342 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001343 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001344 return false;
1345
Evan Cheng94f04c62007-07-05 07:18:20 +00001346 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001347 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Brauna50d2202015-07-21 00:19:01 +00001348 int Bytes = getLSMultipleTransferSize(MI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001349 MachineBasicBlock &MBB = *MI->getParent();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001350 MachineBasicBlock::iterator MBBI(MI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001351 int Offset;
1352 MachineBasicBlock::iterator MergeInstr
1353 = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1354 unsigned NewOpc;
1355 if (!isAM5 && Offset == Bytes) {
1356 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1357 } else if (Offset == -Bytes) {
1358 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1359 } else {
1360 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1361 if (Offset == Bytes) {
1362 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1363 } else if (!isAM5 && Offset == -Bytes) {
1364 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1365 } else
1366 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001367 }
Matthias Brauna50d2202015-07-21 00:19:01 +00001368 MBB.erase(MergeInstr);
Evan Cheng10043e22007-01-19 07:51:42 +00001369
Matthias Brauna50d2202015-07-21 00:19:01 +00001370 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
Evan Cheng10043e22007-01-19 07:51:42 +00001371
Matthias Brauna50d2202015-07-21 00:19:01 +00001372 bool isLd = isLoadSingle(Opcode);
Bob Wilson53149402010-03-13 00:43:32 +00001373 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001374 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001375 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1376 // updating load/store-multiple instructions can be used with only one
1377 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001378 MachineOperand &MO = MI->getOperand(0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001379 BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001380 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001381 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001382 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001383 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1384 getKillRegState(MO.isKill())));
1385 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001386 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001387 // LDR_PRE, LDR_POST
1388 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001389 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001390 .addReg(Base, RegState::Define)
1391 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1392 } else {
Matthias Brauna50d2202015-07-21 00:19:01 +00001393 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001394 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Owen Anderson63143432011-08-29 17:59:41 +00001395 .addReg(Base, RegState::Define)
Matthias Brauna50d2202015-07-21 00:19:01 +00001396 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Owen Anderson63143432011-08-29 17:59:41 +00001397 }
Jim Grosbach23254742011-08-12 22:20:41 +00001398 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001399 // t2LDR_PRE, t2LDR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001400 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng71756e72009-08-04 01:43:45 +00001401 .addReg(Base, RegState::Define)
1402 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001403 }
Evan Cheng71756e72009-08-04 01:43:45 +00001404 } else {
1405 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001406 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1407 // the vestigal zero-reg offset register. When that's fixed, this clause
1408 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001409 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
Matthias Brauna50d2202015-07-21 00:19:01 +00001410 int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001411 // STR_PRE, STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001412 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001413 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Matthias Brauna50d2202015-07-21 00:19:01 +00001414 .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001415 } else {
Evan Cheng71756e72009-08-04 01:43:45 +00001416 // t2STR_PRE, t2STR_POST
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001417 BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
Evan Cheng71756e72009-08-04 01:43:45 +00001418 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1419 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001420 }
Evan Cheng10043e22007-01-19 07:51:42 +00001421 }
1422 MBB.erase(MBBI);
1423
1424 return true;
1425}
1426
Matthias Brauna50d2202015-07-21 00:19:01 +00001427bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1428 unsigned Opcode = MI.getOpcode();
1429 assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1430 "Must have t2STRDi8 or t2LDRDi8");
1431 if (MI.getOperand(3).getImm() != 0)
1432 return false;
1433
1434 // Behaviour for writeback is undefined if base register is the same as one
1435 // of the others.
1436 const MachineOperand &BaseOp = MI.getOperand(2);
1437 unsigned Base = BaseOp.getReg();
1438 const MachineOperand &Reg0Op = MI.getOperand(0);
1439 const MachineOperand &Reg1Op = MI.getOperand(1);
1440 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1441 return false;
1442
1443 unsigned PredReg;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001444 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Brauna50d2202015-07-21 00:19:01 +00001445 MachineBasicBlock::iterator MBBI(MI);
1446 MachineBasicBlock &MBB = *MI.getParent();
1447 int Offset;
1448 MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1449 PredReg, Offset);
1450 unsigned NewOpc;
1451 if (Offset == 8 || Offset == -8) {
1452 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1453 } else {
1454 MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1455 if (Offset == 8 || Offset == -8) {
1456 NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1457 } else
1458 return false;
1459 }
1460 MBB.erase(MergeInstr);
1461
1462 DebugLoc DL = MI.getDebugLoc();
1463 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1464 if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1465 MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1466 .addReg(BaseOp.getReg(), RegState::Define);
1467 } else {
1468 assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1469 MIB.addReg(BaseOp.getReg(), RegState::Define)
1470 .addOperand(Reg0Op).addOperand(Reg1Op);
1471 }
1472 MIB.addReg(BaseOp.getReg(), RegState::Kill)
1473 .addImm(Offset).addImm(Pred).addReg(PredReg);
1474 assert(TII->get(Opcode).getNumOperands() == 6 &&
1475 TII->get(NewOpc).getNumOperands() == 7 &&
1476 "Unexpected number of operands in Opcode specification.");
1477
1478 // Transfer implicit operands.
1479 for (const MachineOperand &MO : MI.implicit_operands())
1480 MIB.addOperand(MO);
1481 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1482
1483 MBB.erase(MBBI);
1484 return true;
1485}
1486
Matthias Braunec50fa62015-06-01 21:26:23 +00001487/// Returns true if instruction is a memory operation that this pass is capable
1488/// of operating on.
Matthias Braun5a1857b2015-11-21 02:09:49 +00001489static bool isMemoryOp(const MachineInstr &MI) {
1490 unsigned Opcode = MI.getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001491 switch (Opcode) {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001492 case ARM::VLDRS:
1493 case ARM::VSTRS:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001494 case ARM::VLDRD:
1495 case ARM::VSTRD:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001496 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001497 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001498 case ARM::tLDRi:
1499 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001500 case ARM::tLDRspi:
1501 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001502 case ARM::t2LDRi8:
1503 case ARM::t2LDRi12:
1504 case ARM::t2STRi8:
1505 case ARM::t2STRi12:
Matthias Braun5a1857b2015-11-21 02:09:49 +00001506 break;
1507 default:
1508 return false;
Evan Chengd28de672007-03-06 18:02:41 +00001509 }
Matthias Braun5a1857b2015-11-21 02:09:49 +00001510 if (!MI.getOperand(1).isReg())
1511 return false;
1512
1513 // When no memory operands are present, conservatively assume unaligned,
1514 // volatile, unfoldable.
1515 if (!MI.hasOneMemOperand())
1516 return false;
1517
1518 const MachineMemOperand &MMO = **MI.memoperands_begin();
1519
1520 // Don't touch volatile memory accesses - we may be changing their order.
1521 if (MMO.isVolatile())
1522 return false;
1523
1524 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1525 // not.
1526 if (MMO.getAlignment() < 4)
1527 return false;
1528
1529 // str <undef> could probably be eliminated entirely, but for now we just want
1530 // to avoid making a mess of it.
1531 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1532 if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef())
1533 return false;
1534
1535 // Likewise don't mess with references to undefined addresses.
1536 if (MI.getOperand(1).isUndef())
1537 return false;
1538
1539 return true;
Evan Chengd28de672007-03-06 18:02:41 +00001540}
1541
Evan Cheng1283c6a2009-06-15 08:28:29 +00001542static void InsertLDR_STR(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001543 MachineBasicBlock::iterator &MBBI, int Offset,
1544 bool isDef, const DebugLoc &DL, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001545 unsigned Reg, bool RegDeadKill, bool RegUndef,
1546 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001547 bool OffKill, bool OffUndef, ARMCC::CondCodes Pred,
1548 unsigned PredReg, const TargetInstrInfo *TII,
1549 bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001550 if (isDef) {
1551 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1552 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001553 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001554 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001555 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1556 } else {
1557 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1558 TII->get(NewOpc))
1559 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1560 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001561 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1562 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001563}
1564
1565bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1566 MachineBasicBlock::iterator &MBBI) {
1567 MachineInstr *MI = &*MBBI;
1568 unsigned Opcode = MI->getOpcode();
Matthias Braunba3ecc32015-06-24 20:03:27 +00001569 if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1570 return false;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001571
Matthias Braunba3ecc32015-06-24 20:03:27 +00001572 const MachineOperand &BaseOp = MI->getOperand(2);
1573 unsigned BaseReg = BaseOp.getReg();
1574 unsigned EvenReg = MI->getOperand(0).getReg();
1575 unsigned OddReg = MI->getOperand(1).getReg();
1576 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1577 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001578
Matthias Braunba3ecc32015-06-24 20:03:27 +00001579 // ARM errata 602117: LDRD with base in list may result in incorrect base
1580 // register when interrupted or faulted.
1581 bool Errata602117 = EvenReg == BaseReg &&
1582 (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1583 // ARM LDRD/STRD needs consecutive registers.
1584 bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1585 (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1586
1587 if (!Errata602117 && !NonConsecutiveRegs)
1588 return false;
1589
Matthias Braunba3ecc32015-06-24 20:03:27 +00001590 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1591 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1592 bool EvenDeadKill = isLd ?
1593 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1594 bool EvenUndef = MI->getOperand(0).isUndef();
1595 bool OddDeadKill = isLd ?
1596 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1597 bool OddUndef = MI->getOperand(1).isUndef();
1598 bool BaseKill = BaseOp.isKill();
1599 bool BaseUndef = BaseOp.isUndef();
1600 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1601 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001602 int OffImm = getMemoryOpOffset(*MI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001603 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001604 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001605
1606 if (OddRegNum > EvenRegNum && OffImm == 0) {
1607 // Ascending register numbers and no offset. It's safe to change it to a
1608 // ldm or stm.
1609 unsigned NewOpc = (isLd)
1610 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1611 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1612 if (isLd) {
1613 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1614 .addReg(BaseReg, getKillRegState(BaseKill))
1615 .addImm(Pred).addReg(PredReg)
1616 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1617 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1618 ++NumLDRD2LDM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001619 } else {
Matthias Braunba3ecc32015-06-24 20:03:27 +00001620 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1621 .addReg(BaseReg, getKillRegState(BaseKill))
1622 .addImm(Pred).addReg(PredReg)
1623 .addReg(EvenReg,
1624 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1625 .addReg(OddReg,
1626 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1627 ++NumSTRD2STM;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001628 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001629 } else {
1630 // Split into two instructions.
1631 unsigned NewOpc = (isLd)
1632 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1633 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1634 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1635 // so adjust and use t2LDRi12 here for that.
1636 unsigned NewOpc2 = (isLd)
1637 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1638 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1639 DebugLoc dl = MBBI->getDebugLoc();
1640 // If this is a load and base register is killed, it may have been
1641 // re-defed by the load, make sure the first load does not clobber it.
1642 if (isLd &&
1643 (BaseKill || OffKill) &&
1644 (TRI->regsOverlap(EvenReg, BaseReg))) {
1645 assert(!TRI->regsOverlap(OddReg, BaseReg));
1646 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1647 OddReg, OddDeadKill, false,
1648 BaseReg, false, BaseUndef, false, OffUndef,
1649 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001650 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1651 EvenReg, EvenDeadKill, false,
1652 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1653 Pred, PredReg, TII, isT2);
1654 } else {
1655 if (OddReg == EvenReg && EvenDeadKill) {
1656 // If the two source operands are the same, the kill marker is
1657 // probably on the first one. e.g.
1658 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1659 EvenDeadKill = false;
1660 OddDeadKill = true;
1661 }
1662 // Never kill the base register in the first instruction.
1663 if (EvenReg == BaseReg)
1664 EvenDeadKill = false;
1665 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1666 EvenReg, EvenDeadKill, EvenUndef,
1667 BaseReg, false, BaseUndef, false, OffUndef,
1668 Pred, PredReg, TII, isT2);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001669 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1670 OddReg, OddDeadKill, OddUndef,
1671 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1672 Pred, PredReg, TII, isT2);
1673 }
1674 if (isLd)
1675 ++NumLDRD2LDR;
1676 else
1677 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001678 }
Matthias Braunba3ecc32015-06-24 20:03:27 +00001679
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001680 MBBI = MBB.erase(MBBI);
Matthias Braunba3ecc32015-06-24 20:03:27 +00001681 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001682}
1683
Matthias Braunec50fa62015-06-01 21:26:23 +00001684/// An optimization pass to turn multiple LDR / STR ops of the same base and
1685/// incrementing offset into LDM / STM ops.
Evan Cheng10043e22007-01-19 07:51:42 +00001686bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +00001687 MemOpQueue MemOps;
1688 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001689 unsigned CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001690 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng10043e22007-01-19 07:51:42 +00001691 unsigned Position = 0;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001692 assert(Candidates.size() == 0);
Matthias Brauna50d2202015-07-21 00:19:01 +00001693 assert(MergeBaseCandidates.size() == 0);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001694 LiveRegsValid = false;
Evan Chengd28de672007-03-06 18:02:41 +00001695
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001696 for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1697 I = MBBI) {
1698 // The instruction in front of the iterator is the one we look at.
1699 MBBI = std::prev(I);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001700 if (FixInvalidRegPairOp(MBB, MBBI))
1701 continue;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001702 ++Position;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001703
Matthias Braun5a1857b2015-11-21 02:09:49 +00001704 if (isMemoryOp(*MBBI)) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001705 unsigned Opcode = MBBI->getOpcode();
Evan Cheng1fb4de82010-06-21 21:21:14 +00001706 const MachineOperand &MO = MBBI->getOperand(0);
1707 unsigned Reg = MO.getReg();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001708 unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001709 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001710 ARMCC::CondCodes Pred = getInstrPredicate(*MBBI, PredReg);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001711 int Offset = getMemoryOpOffset(*MBBI);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001712 if (CurrBase == 0) {
Evan Cheng10043e22007-01-19 07:51:42 +00001713 // Start of a new chain.
1714 CurrBase = Base;
1715 CurrOpc = Opcode;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001716 CurrPred = Pred;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001717 MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001718 continue;
1719 }
1720 // Note: No need to match PredReg in the next if.
1721 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1722 // Watch out for:
1723 // r4 := ldr [r0, #8]
1724 // r4 := ldr [r0, #4]
1725 // or
1726 // r0 := ldr [r0]
1727 // If a load overrides the base register or a register loaded by
1728 // another load in our chain, we cannot take this instruction.
1729 bool Overlap = false;
1730 if (isLoadSingle(Opcode)) {
1731 Overlap = (Base == Reg);
1732 if (!Overlap) {
1733 for (const MemOpQueueEntry &E : MemOps) {
1734 if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1735 Overlap = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001736 break;
1737 }
1738 }
1739 }
1740 }
Evan Cheng10043e22007-01-19 07:51:42 +00001741
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001742 if (!Overlap) {
1743 // Check offset and sort memory operation into the current chain.
1744 if (Offset > MemOps.back().Offset) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001745 MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001746 continue;
1747 } else {
1748 MemOpQueue::iterator MI, ME;
1749 for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1750 if (Offset < MI->Offset) {
1751 // Found a place to insert.
1752 break;
1753 }
1754 if (Offset == MI->Offset) {
1755 // Collision, abort.
1756 MI = ME;
1757 break;
1758 }
1759 }
1760 if (MI != MemOps.end()) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001761 MemOps.insert(MI, MemOpQueueEntry(*MBBI, Offset, Position));
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001762 continue;
1763 }
1764 }
Evan Cheng7f5976e2009-06-04 01:15:28 +00001765 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001766 }
Evan Cheng10043e22007-01-19 07:51:42 +00001767
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001768 // Don't advance the iterator; The op will start a new chain next.
1769 MBBI = I;
1770 --Position;
1771 // Fallthrough to look into existing chain.
Matthias Brauna50d2202015-07-21 00:19:01 +00001772 } else if (MBBI->isDebugValue()) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001773 continue;
Matthias Brauna50d2202015-07-21 00:19:01 +00001774 } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1775 MBBI->getOpcode() == ARM::t2STRDi8) {
1776 // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1777 // remember them because we may still be able to merge add/sub into them.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001778 MergeBaseCandidates.push_back(&*MBBI);
Matthias Brauna50d2202015-07-21 00:19:01 +00001779 }
1780
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001781
1782 // If we are here then the chain is broken; Extract candidates for a merge.
1783 if (MemOps.size() > 0) {
1784 FormCandidates(MemOps);
1785 // Reset for the next chain.
Evan Cheng10043e22007-01-19 07:51:42 +00001786 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001787 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001788 CurrPred = ARMCC::AL;
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001789 MemOps.clear();
Evan Cheng10043e22007-01-19 07:51:42 +00001790 }
1791 }
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001792 if (MemOps.size() > 0)
1793 FormCandidates(MemOps);
1794
1795 // Sort candidates so they get processed from end to begin of the basic
1796 // block later; This is necessary for liveness calculation.
1797 auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1798 return M0->InsertPos < M1->InsertPos;
1799 };
1800 std::sort(Candidates.begin(), Candidates.end(), LessThan);
1801
1802 // Go through list of candidates and merge.
1803 bool Changed = false;
1804 for (const MergeCandidate *Candidate : Candidates) {
Matthias Braune40d89e2015-07-21 00:18:59 +00001805 if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001806 MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1807 // Merge preceding/trailing base inc/dec into the merged op.
1808 if (Merged) {
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001809 Changed = true;
Matthias Braune40d89e2015-07-21 00:18:59 +00001810 unsigned Opcode = Merged->getOpcode();
Matthias Brauna50d2202015-07-21 00:19:01 +00001811 if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1812 MergeBaseUpdateLSDouble(*Merged);
1813 else
Matthias Braune40d89e2015-07-21 00:18:59 +00001814 MergeBaseUpdateLSMultiple(Merged);
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001815 } else {
1816 for (MachineInstr *MI : Candidate->Instrs) {
1817 if (MergeBaseUpdateLoadStore(MI))
1818 Changed = true;
1819 }
1820 }
1821 } else {
1822 assert(Candidate->Instrs.size() == 1);
1823 if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1824 Changed = true;
1825 }
1826 }
1827 Candidates.clear();
Matthias Brauna50d2202015-07-21 00:19:01 +00001828 // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1829 for (MachineInstr *MI : MergeBaseCandidates)
1830 MergeBaseUpdateLSDouble(*MI);
1831 MergeBaseCandidates.clear();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001832
1833 return Changed;
Evan Cheng10043e22007-01-19 07:51:42 +00001834}
1835
Matthias Braunec50fa62015-06-01 21:26:23 +00001836/// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1837/// into the preceding stack restore so it directly restore the value of LR
1838/// into pc.
Bob Wilson162242b2010-03-20 22:20:40 +00001839/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001840/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001841/// or
1842/// ldmfd sp!, {..., lr}
1843/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001844/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001845/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001846bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001847 // Thumb1 LDM doesn't allow high registers.
1848 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001849 if (MBB.empty()) return false;
1850
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001851 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Pablo Barriob8ec6302016-08-26 13:00:39 +00001852 if (MBBI != MBB.begin() && MBBI != MBB.end() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001853 (MBBI->getOpcode() == ARM::BX_RET ||
1854 MBBI->getOpcode() == ARM::tBX_RET ||
1855 MBBI->getOpcode() == ARM::MOVPCLR)) {
Adrian Prantl5d9acc22015-12-21 19:25:03 +00001856 MachineBasicBlock::iterator PrevI = std::prev(MBBI);
1857 // Ignore any DBG_VALUE instructions.
1858 while (PrevI->isDebugValue() && PrevI != MBB.begin())
1859 --PrevI;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001860 MachineInstr &PrevMI = *PrevI;
1861 unsigned Opcode = PrevMI.getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001862 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1863 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1864 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001865 MachineOperand &MO = PrevMI.getOperand(PrevMI.getNumOperands() - 1);
Evan Cheng71756e72009-08-04 01:43:45 +00001866 if (MO.getReg() != ARM::LR)
1867 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001868 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1869 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1870 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001871 PrevMI.setDesc(TII->get(NewOpc));
Evan Cheng71756e72009-08-04 01:43:45 +00001872 MO.setReg(ARM::PC);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001873 PrevMI.copyImplicitOps(*MBB.getParent(), *MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001874 MBB.erase(MBBI);
1875 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001876 }
1877 }
1878 return false;
1879}
1880
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001881bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) {
1882 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1883 if (MBBI == MBB.begin() || MBBI == MBB.end() ||
1884 MBBI->getOpcode() != ARM::tBX_RET)
1885 return false;
1886
1887 MachineBasicBlock::iterator Prev = MBBI;
1888 --Prev;
1889 if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR))
1890 return false;
1891
1892 for (auto Use : Prev->uses())
1893 if (Use.isKill()) {
Diana Picus4f8c3e12017-01-13 09:37:56 +00001894 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX))
1895 .addReg(Use.getReg(), RegState::Kill)
1896 .add(predOps(ARMCC::AL))
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001897 .copyImplicitOps(*MBBI);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001898 MBB.erase(MBBI);
1899 MBB.erase(Prev);
1900 return true;
1901 }
1902
1903 llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?");
1904}
1905
Evan Cheng10043e22007-01-19 07:51:42 +00001906bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylora2b91112016-04-25 22:01:04 +00001907 if (skipFunction(*Fn.getFunction()))
1908 return false;
1909
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001910 MF = &Fn;
Eric Christopher1b21f002015-01-29 00:19:33 +00001911 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1912 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001913 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001914 TII = STI->getInstrInfo();
1915 TRI = STI->getRegisterInfo();
Chad Rosier9659de32015-08-07 17:02:29 +00001916
Matthias Brauna4a3182d2015-07-10 18:08:49 +00001917 RegClassInfoValid = false;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001918 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001919 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1920
Evan Cheng10043e22007-01-19 07:51:42 +00001921 bool Modified = false;
1922 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1923 ++MFI) {
1924 MachineBasicBlock &MBB = *MFI;
1925 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001926 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001927 Modified |= MergeReturnIntoLDM(MBB);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +00001928 if (isThumb1)
1929 Modified |= CombineMovBx(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001930 }
Evan Chengd28de672007-03-06 18:02:41 +00001931
Matthias Braune40d89e2015-07-21 00:18:59 +00001932 Allocator.DestroyAll();
Evan Cheng10043e22007-01-19 07:51:42 +00001933 return Modified;
1934}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001935
Chad Rosier5d485db2015-09-16 13:11:31 +00001936#define ARM_PREALLOC_LOAD_STORE_OPT_NAME \
1937 "ARM pre- register allocation load / store optimization pass"
1938
Evan Cheng185c9ef2009-06-13 09:12:55 +00001939namespace {
Matthias Braunec50fa62015-06-01 21:26:23 +00001940 /// Pre- register allocation pass that move load / stores from consecutive
1941 /// locations close to make it more likely they will be combined later.
Nick Lewycky02d5f772009-10-25 06:33:48 +00001942 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001943 static char ID;
Matthias Braun8f456fb2016-07-16 02:24:10 +00001944 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001945
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001946 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001947 const TargetInstrInfo *TII;
1948 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001949 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001950 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001951 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001952
Craig Topper6bc27bf2014-03-10 02:09:33 +00001953 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001954
Mehdi Amini117296c2016-10-01 02:56:57 +00001955 StringRef getPassName() const override {
Chad Rosier5d485db2015-09-16 13:11:31 +00001956 return ARM_PREALLOC_LOAD_STORE_OPT_NAME;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001957 }
1958
1959 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001960 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1961 unsigned &NewOpc, unsigned &EvenReg,
1962 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001963 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001964 unsigned &PredReg, ARMCC::CondCodes &Pred,
1965 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001966 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001967 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001968 unsigned Base, bool isLd,
1969 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1970 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1971 };
1972 char ARMPreAllocLoadStoreOpt::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001973}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001974
Matthias Braun8f456fb2016-07-16 02:24:10 +00001975INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-ldst-opt",
Chad Rosier5d485db2015-09-16 13:11:31 +00001976 ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
1977
Evan Cheng185c9ef2009-06-13 09:12:55 +00001978bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylora2b91112016-04-25 22:01:04 +00001979 if (AssumeMisalignedLoadStores || skipFunction(*Fn.getFunction()))
Matthias Braunf2909122016-03-02 19:20:00 +00001980 return false;
1981
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001982 TD = &Fn.getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001983 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001984 TII = STI->getInstrInfo();
1985 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001986 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001987 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001988
1989 bool Modified = false;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001990 for (MachineBasicBlock &MFI : Fn)
1991 Modified |= RescheduleLoadStoreInstrs(&MFI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001992
1993 return Modified;
1994}
1995
Evan Chengb4b20bb2009-06-19 23:17:27 +00001996static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1997 MachineBasicBlock::iterator I,
1998 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001999 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00002000 SmallSet<unsigned, 4> &MemRegs,
2001 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002002 // Are there stores / loads / calls between them?
2003 // FIXME: This is overly conservative. We should make use of alias information
2004 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002005 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002006 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002007 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00002008 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002009 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002010 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002011 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002012 return false;
2013 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00002014 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002015 return false;
2016 // It's not safe to move the first 'str' down.
2017 // str r1, [r0]
2018 // strh r5, [r0]
2019 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00002020 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00002021 return false;
2022 }
2023 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
2024 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00002025 if (!MO.isReg())
2026 continue;
2027 unsigned Reg = MO.getReg();
2028 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002029 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00002030 if (Reg != Base && !MemRegs.count(Reg))
2031 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002032 }
2033 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00002034
2035 // Estimate register pressure increase due to the transformation.
2036 if (MemRegs.size() <= 4)
2037 // Ok if we are moving small number of instructions.
2038 return true;
2039 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002040}
2041
Evan Chengeba57e42009-06-15 20:54:56 +00002042bool
2043ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
Matthias Braun125c9f52015-06-03 16:30:24 +00002044 DebugLoc &dl, unsigned &NewOpc,
2045 unsigned &FirstReg,
2046 unsigned &SecondReg,
2047 unsigned &BaseReg, int &Offset,
2048 unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002049 ARMCC::CondCodes &Pred,
2050 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00002051 // Make sure we're allowed to generate LDRD/STRD.
2052 if (!STI->hasV5TEOps())
2053 return false;
2054
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002055 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00002056 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00002057 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00002058 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002059 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00002060 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00002061 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00002062 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00002063 NewOpc = ARM::t2LDRDi8;
2064 Scale = 4;
2065 isT2 = true;
2066 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
2067 NewOpc = ARM::t2STRDi8;
2068 Scale = 4;
2069 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00002070 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00002071 return false;
James Molloybb73c232014-05-16 14:08:46 +00002072 }
Evan Chengfd6aad72009-09-25 21:44:53 +00002073
Jim Grosbach9302bfd2010-10-26 19:34:41 +00002074 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00002075 // At the moment, we ignore the memoryoperand's value.
2076 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00002077 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00002078 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00002079 return false;
2080
Dan Gohman48b185d2009-09-25 20:36:54 +00002081 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00002082 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002083 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00002084 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00002085 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00002086 if (Align < ReqAlign)
2087 return false;
2088
2089 // Then make sure the immediate offset fits.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002090 int OffImm = getMemoryOpOffset(*Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002091 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002092 int Limit = (1 << 8) * Scale;
2093 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2094 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002095 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002096 } else {
2097 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2098 if (OffImm < 0) {
2099 AddSub = ARM_AM::sub;
2100 OffImm = - OffImm;
2101 }
2102 int Limit = (1 << 8) * Scale;
2103 if (OffImm >= Limit || (OffImm & (Scale-1)))
2104 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002105 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002106 }
Matthias Braun125c9f52015-06-03 16:30:24 +00002107 FirstReg = Op0->getOperand(0).getReg();
2108 SecondReg = Op1->getOperand(0).getReg();
2109 if (FirstReg == SecondReg)
Evan Chengeba57e42009-06-15 20:54:56 +00002110 return false;
2111 BaseReg = Op0->getOperand(1).getReg();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002112 Pred = getInstrPredicate(*Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002113 dl = Op0->getDebugLoc();
2114 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002115}
2116
Evan Cheng185c9ef2009-06-13 09:12:55 +00002117bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002118 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002119 unsigned Base, bool isLd,
2120 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2121 bool RetVal = false;
2122
2123 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002124 std::sort(Ops.begin(), Ops.end(),
2125 [](const MachineInstr *LHS, const MachineInstr *RHS) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002126 int LOffset = getMemoryOpOffset(*LHS);
2127 int ROffset = getMemoryOpOffset(*RHS);
2128 assert(LHS == RHS || LOffset != ROffset);
2129 return LOffset > ROffset;
2130 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002131
2132 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002133 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002134 // 1. Any def of base.
2135 // 2. Any gaps.
2136 while (Ops.size() > 1) {
2137 unsigned FirstLoc = ~0U;
2138 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002139 MachineInstr *FirstOp = nullptr;
2140 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002141 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002142 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002143 unsigned LastBytes = 0;
2144 unsigned NumMove = 0;
2145 for (int i = Ops.size() - 1; i >= 0; --i) {
2146 MachineInstr *Op = Ops[i];
2147 unsigned Loc = MI2LocMap[Op];
2148 if (Loc <= FirstLoc) {
2149 FirstLoc = Loc;
2150 FirstOp = Op;
2151 }
2152 if (Loc >= LastLoc) {
2153 LastLoc = Loc;
2154 LastOp = Op;
2155 }
2156
Andrew Trick642f0f62012-01-11 03:56:08 +00002157 unsigned LSMOpcode
2158 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2159 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002160 break;
2161
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002162 int Offset = getMemoryOpOffset(*Op);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002163 unsigned Bytes = getLSMultipleTransferSize(Op);
2164 if (LastBytes) {
2165 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2166 break;
2167 }
2168 LastOffset = Offset;
2169 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002170 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002171 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002172 break;
2173 }
2174
2175 if (NumMove <= 1)
2176 Ops.pop_back();
2177 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002178 SmallPtrSet<MachineInstr*, 4> MemOps;
2179 SmallSet<unsigned, 4> MemRegs;
2180 for (int i = NumMove-1; i >= 0; --i) {
2181 MemOps.insert(Ops[i]);
2182 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2183 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002184
2185 // Be conservative, if the instructions are too far apart, don't
2186 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002187 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002188 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002189 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2190 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002191 if (!DoMove) {
2192 for (unsigned i = 0; i != NumMove; ++i)
2193 Ops.pop_back();
2194 } else {
2195 // This is the new location for the loads / stores.
2196 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002197 while (InsertPos != MBB->end() &&
2198 (MemOps.count(&*InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002199 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002200
2201 // If we are moving a pair of loads / stores, see if it makes sense
2202 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002203 MachineInstr *Op0 = Ops.back();
2204 MachineInstr *Op1 = Ops[Ops.size()-2];
Matthias Braun125c9f52015-06-03 16:30:24 +00002205 unsigned FirstReg = 0, SecondReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002206 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002207 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002208 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002209 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002210 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002211 DebugLoc dl;
2212 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Matthias Braun125c9f52015-06-03 16:30:24 +00002213 FirstReg, SecondReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002214 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002215 Ops.pop_back();
2216 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002217
Evan Cheng6cc775f2011-06-28 19:10:37 +00002218 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002219 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Matthias Braun125c9f52015-06-03 16:30:24 +00002220 MRI->constrainRegClass(FirstReg, TRC);
2221 MRI->constrainRegClass(SecondReg, TRC);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002222
Evan Chengeba57e42009-06-15 20:54:56 +00002223 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002224 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002225 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002226 .addReg(FirstReg, RegState::Define)
2227 .addReg(SecondReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002228 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002229 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002230 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002231 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002232 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002233 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002234 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002235 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002236 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002237 ++NumLDRDFormed;
2238 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002239 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Matthias Braun125c9f52015-06-03 16:30:24 +00002240 .addReg(FirstReg)
2241 .addReg(SecondReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002242 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002243 // FIXME: We're converting from LDRi12 to an insn that still
2244 // uses addrmode2, so we need an explicit offset reg. It should
2245 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002246 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002247 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002248 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Philip Reamesc86ed002016-01-06 04:39:03 +00002249 MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
Andrew Trick28c1d182011-11-11 22:18:09 +00002250 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002251 ++NumSTRDFormed;
2252 }
2253 MBB->erase(Op0);
2254 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002255
Matthias Braun125c9f52015-06-03 16:30:24 +00002256 if (!isT2) {
2257 // Add register allocation hints to form register pairs.
2258 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2259 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2260 }
Evan Chengeba57e42009-06-15 20:54:56 +00002261 } else {
2262 for (unsigned i = 0; i != NumMove; ++i) {
2263 MachineInstr *Op = Ops.back();
2264 Ops.pop_back();
2265 MBB->splice(InsertPos, MBB, Op);
2266 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002267 }
2268
2269 NumLdStMoved += NumMove;
2270 RetVal = true;
2271 }
2272 }
2273 }
2274
2275 return RetVal;
2276}
2277
2278bool
2279ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2280 bool RetVal = false;
2281
2282 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2283 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2284 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2285 SmallVector<unsigned, 4> LdBases;
2286 SmallVector<unsigned, 4> StBases;
2287
2288 unsigned Loc = 0;
2289 MachineBasicBlock::iterator MBBI = MBB->begin();
2290 MachineBasicBlock::iterator E = MBB->end();
2291 while (MBBI != E) {
2292 for (; MBBI != E; ++MBBI) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002293 MachineInstr &MI = *MBBI;
2294 if (MI.isCall() || MI.isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002295 // Stop at barriers.
2296 ++MBBI;
2297 break;
2298 }
2299
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002300 if (!MI.isDebugValue())
2301 MI2LocMap[&MI] = ++Loc;
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002302
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002303 if (!isMemoryOp(MI))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002304 continue;
2305 unsigned PredReg = 0;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002306 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002307 continue;
2308
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002309 int Opc = MI.getOpcode();
Matthias Brauna4a3182d2015-07-10 18:08:49 +00002310 bool isLd = isLoadSingle(Opc);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002311 unsigned Base = MI.getOperand(1).getReg();
Evan Cheng185c9ef2009-06-13 09:12:55 +00002312 int Offset = getMemoryOpOffset(MI);
2313
2314 bool StopHere = false;
2315 if (isLd) {
2316 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2317 Base2LdsMap.find(Base);
2318 if (BI != Base2LdsMap.end()) {
2319 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002320 if (Offset == getMemoryOpOffset(*BI->second[i])) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002321 StopHere = true;
2322 break;
2323 }
2324 }
2325 if (!StopHere)
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002326 BI->second.push_back(&MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002327 } else {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002328 Base2LdsMap[Base].push_back(&MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002329 LdBases.push_back(Base);
2330 }
2331 } else {
2332 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2333 Base2StsMap.find(Base);
2334 if (BI != Base2StsMap.end()) {
2335 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002336 if (Offset == getMemoryOpOffset(*BI->second[i])) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002337 StopHere = true;
2338 break;
2339 }
2340 }
2341 if (!StopHere)
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002342 BI->second.push_back(&MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002343 } else {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00002344 Base2StsMap[Base].push_back(&MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002345 StBases.push_back(Base);
2346 }
2347 }
2348
2349 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002350 // Found a duplicate (a base+offset combination that's seen earlier).
2351 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002352 --Loc;
2353 break;
2354 }
2355 }
2356
2357 // Re-schedule loads.
2358 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2359 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002360 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002361 if (Lds.size() > 1)
2362 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2363 }
2364
2365 // Re-schedule stores.
2366 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2367 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002368 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002369 if (Sts.size() > 1)
2370 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2371 }
2372
2373 if (MBBI != E) {
2374 Base2LdsMap.clear();
2375 Base2StsMap.clear();
2376 LdBases.clear();
2377 StBases.clear();
2378 }
2379 }
2380
2381 return RetVal;
2382}
2383
2384
Matthias Braunec50fa62015-06-01 21:26:23 +00002385/// Returns an instance of the load / store optimization pass.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002386FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2387 if (PreAlloc)
2388 return new ARMPreAllocLoadStoreOpt();
2389 return new ARMLoadStoreOpt();
2390}