blob: 95ed522d869a485553f2454e1698ca26d3aae732 [file] [log] [blame]
Eugene Zelenko96d933d2017-07-25 23:51:02 +00001//===- AArch64LoadStoreOptimizer.cpp - AArch64 load/store opt. pass -------===//
Tim Northover3b0846e2014-05-24 12:50:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AArch64InstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000016#include "AArch64Subtarget.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000017#include "MCTargetDesc/AArch64AddressingModes.h"
18#include "llvm/ADT/BitVector.h"
Chad Rosierce8e5ab2015-05-21 21:36:46 +000019#include "llvm/ADT/SmallVector.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000020#include "llvm/ADT/Statistic.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000021#include "llvm/ADT/StringRef.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "llvm/ADT/iterator_range.h"
Eugene Zelenko96d933d2017-07-25 23:51:02 +000023#include "llvm/Analysis/AliasAnalysis.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000024#include "llvm/CodeGen/MachineBasicBlock.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000025#include "llvm/CodeGen/MachineFunction.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstr.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000029#include "llvm/CodeGen/MachineOperand.h"
30#include "llvm/IR/DebugLoc.h"
31#include "llvm/MC/MCRegisterInfo.h"
32#include "llvm/Pass.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
36#include "llvm/Support/raw_ostream.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000037#include "llvm/Target/TargetRegisterInfo.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000038#include <cassert>
39#include <cstdint>
40#include <iterator>
41#include <limits>
42
Tim Northover3b0846e2014-05-24 12:50:23 +000043using namespace llvm;
44
45#define DEBUG_TYPE "aarch64-ldst-opt"
46
Tim Northover3b0846e2014-05-24 12:50:23 +000047STATISTIC(NumPairCreated, "Number of load/store pair instructions generated");
48STATISTIC(NumPostFolded, "Number of post-index updates folded");
49STATISTIC(NumPreFolded, "Number of pre-index updates folded");
50STATISTIC(NumUnscaledPairCreated,
51 "Number of load/store from unscaled generated");
Jun Bum Lim80ec0d32015-11-20 21:14:07 +000052STATISTIC(NumZeroStoresPromoted, "Number of narrow zero stores promoted");
Jun Bum Lim6755c3b2015-12-22 16:36:16 +000053STATISTIC(NumLoadsFromStoresPromoted, "Number of loads from stores promoted");
Tim Northover3b0846e2014-05-24 12:50:23 +000054
Chad Rosier35706ad2016-02-04 21:26:02 +000055// The LdStLimit limits how far we search for load/store pairs.
56static cl::opt<unsigned> LdStLimit("aarch64-load-store-scan-limit",
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +000057 cl::init(20), cl::Hidden);
Tim Northover3b0846e2014-05-24 12:50:23 +000058
Chad Rosier35706ad2016-02-04 21:26:02 +000059// The UpdateLimit limits how far we search for update instructions when we form
60// pre-/post-index instructions.
61static cl::opt<unsigned> UpdateLimit("aarch64-update-scan-limit", cl::init(100),
62 cl::Hidden);
63
Chad Rosier96530b32015-08-05 13:44:51 +000064#define AARCH64_LOAD_STORE_OPT_NAME "AArch64 load / store optimization pass"
65
Tim Northover3b0846e2014-05-24 12:50:23 +000066namespace {
Chad Rosier96a18a92015-07-21 17:42:04 +000067
Eugene Zelenko96d933d2017-07-25 23:51:02 +000068using LdStPairFlags = struct LdStPairFlags {
Chad Rosier96a18a92015-07-21 17:42:04 +000069 // If a matching instruction is found, MergeForward is set to true if the
70 // merge is to remove the first instruction and replace the second with
71 // a pair-wise insn, and false if the reverse is true.
Eugene Zelenko11f69072017-01-25 00:29:26 +000072 bool MergeForward = false;
Chad Rosier96a18a92015-07-21 17:42:04 +000073
74 // SExtIdx gives the index of the result of the load pair that must be
75 // extended. The value of SExtIdx assumes that the paired load produces the
76 // value in this order: (I, returned iterator), i.e., -1 means no value has
77 // to be extended, 0 means I, and 1 means the returned iterator.
Eugene Zelenko11f69072017-01-25 00:29:26 +000078 int SExtIdx = -1;
Chad Rosier96a18a92015-07-21 17:42:04 +000079
Eugene Zelenko11f69072017-01-25 00:29:26 +000080 LdStPairFlags() = default;
Chad Rosier96a18a92015-07-21 17:42:04 +000081
82 void setMergeForward(bool V = true) { MergeForward = V; }
83 bool getMergeForward() const { return MergeForward; }
84
85 void setSExtIdx(int V) { SExtIdx = V; }
86 int getSExtIdx() const { return SExtIdx; }
Eugene Zelenko96d933d2017-07-25 23:51:02 +000087};
Chad Rosier96a18a92015-07-21 17:42:04 +000088
Tim Northover3b0846e2014-05-24 12:50:23 +000089struct AArch64LoadStoreOpt : public MachineFunctionPass {
90 static char ID;
Eugene Zelenko11f69072017-01-25 00:29:26 +000091
Jun Bum Lim22fe15e2015-11-06 16:27:47 +000092 AArch64LoadStoreOpt() : MachineFunctionPass(ID) {
Chad Rosier96530b32015-08-05 13:44:51 +000093 initializeAArch64LoadStoreOptPass(*PassRegistry::getPassRegistry());
94 }
Tim Northover3b0846e2014-05-24 12:50:23 +000095
Chad Rosiera69dcb62017-03-17 14:19:55 +000096 AliasAnalysis *AA;
Tim Northover3b0846e2014-05-24 12:50:23 +000097 const AArch64InstrInfo *TII;
98 const TargetRegisterInfo *TRI;
Oliver Stannardd414c992015-11-10 11:04:18 +000099 const AArch64Subtarget *Subtarget;
Tim Northover3b0846e2014-05-24 12:50:23 +0000100
Chad Rosierbba881e2016-02-02 15:02:30 +0000101 // Track which registers have been modified and used.
102 BitVector ModifiedRegs, UsedRegs;
103
Eugene Zelenko96d933d2017-07-25 23:51:02 +0000104 void getAnalysisUsage(AnalysisUsage &AU) const override {
Chad Rosiera69dcb62017-03-17 14:19:55 +0000105 AU.addRequired<AAResultsWrapperPass>();
106 MachineFunctionPass::getAnalysisUsage(AU);
107 }
108
Tim Northover3b0846e2014-05-24 12:50:23 +0000109 // Scan the instructions looking for a load/store that can be combined
110 // with the current instruction into a load/store pair.
111 // Return the matching instruction if one is found, else MBB->end().
Tim Northover3b0846e2014-05-24 12:50:23 +0000112 MachineBasicBlock::iterator findMatchingInsn(MachineBasicBlock::iterator I,
Chad Rosier96a18a92015-07-21 17:42:04 +0000113 LdStPairFlags &Flags,
Jun Bum Limcf974432016-03-31 14:47:24 +0000114 unsigned Limit,
115 bool FindNarrowMerge);
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000116
117 // Scan the instructions looking for a store that writes to the address from
118 // which the current load instruction reads. Return true if one is found.
119 bool findMatchingStore(MachineBasicBlock::iterator I, unsigned Limit,
120 MachineBasicBlock::iterator &StoreI);
121
Chad Rosierd6daac42016-11-07 15:27:22 +0000122 // Merge the two instructions indicated into a wider narrow store instruction.
Chad Rosierb5933d72016-02-09 19:02:12 +0000123 MachineBasicBlock::iterator
Chad Rosierd6daac42016-11-07 15:27:22 +0000124 mergeNarrowZeroStores(MachineBasicBlock::iterator I,
125 MachineBasicBlock::iterator MergeMI,
126 const LdStPairFlags &Flags);
Chad Rosierb5933d72016-02-09 19:02:12 +0000127
Tim Northover3b0846e2014-05-24 12:50:23 +0000128 // Merge the two instructions indicated into a single pair-wise instruction.
Tim Northover3b0846e2014-05-24 12:50:23 +0000129 MachineBasicBlock::iterator
130 mergePairedInsns(MachineBasicBlock::iterator I,
Chad Rosier96a18a92015-07-21 17:42:04 +0000131 MachineBasicBlock::iterator Paired,
Chad Rosierfe5399f2015-07-21 17:47:56 +0000132 const LdStPairFlags &Flags);
Tim Northover3b0846e2014-05-24 12:50:23 +0000133
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000134 // Promote the load that reads directly from the address stored to.
135 MachineBasicBlock::iterator
136 promoteLoadFromStore(MachineBasicBlock::iterator LoadI,
137 MachineBasicBlock::iterator StoreI);
138
Tim Northover3b0846e2014-05-24 12:50:23 +0000139 // Scan the instruction list to find a base register update that can
140 // be combined with the current instruction (a load or store) using
141 // pre or post indexed addressing with writeback. Scan forwards.
142 MachineBasicBlock::iterator
Chad Rosier234bf6f2016-01-18 21:56:40 +0000143 findMatchingUpdateInsnForward(MachineBasicBlock::iterator I,
Chad Rosier35706ad2016-02-04 21:26:02 +0000144 int UnscaledOffset, unsigned Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +0000145
146 // Scan the instruction list to find a base register update that can
147 // be combined with the current instruction (a load or store) using
148 // pre or post indexed addressing with writeback. Scan backwards.
149 MachineBasicBlock::iterator
Chad Rosier35706ad2016-02-04 21:26:02 +0000150 findMatchingUpdateInsnBackward(MachineBasicBlock::iterator I, unsigned Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +0000151
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000152 // Find an instruction that updates the base register of the ld/st
153 // instruction.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000154 bool isMatchingUpdateInsn(MachineInstr &MemMI, MachineInstr &MI,
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000155 unsigned BaseReg, int Offset);
156
Chad Rosier2dfd3542015-09-23 13:51:44 +0000157 // Merge a pre- or post-index base register update into a ld/st instruction.
Tim Northover3b0846e2014-05-24 12:50:23 +0000158 MachineBasicBlock::iterator
Chad Rosier2dfd3542015-09-23 13:51:44 +0000159 mergeUpdateInsn(MachineBasicBlock::iterator I,
160 MachineBasicBlock::iterator Update, bool IsPreIdx);
Tim Northover3b0846e2014-05-24 12:50:23 +0000161
Chad Rosierd6daac42016-11-07 15:27:22 +0000162 // Find and merge zero store instructions.
163 bool tryToMergeZeroStInst(MachineBasicBlock::iterator &MBBI);
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000164
Chad Rosier24c46ad2016-02-09 18:10:20 +0000165 // Find and pair ldr/str instructions.
166 bool tryToPairLdStInst(MachineBasicBlock::iterator &MBBI);
167
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000168 // Find and promote load instructions which read directly from store.
169 bool tryToPromoteLoadFromStore(MachineBasicBlock::iterator &MBBI);
170
Evandro Menezes5ba804b2017-11-15 21:06:22 +0000171 // Find and merge a base register updates before or after a ld/st instruction.
172 bool tryToMergeLdStUpdate(MachineBasicBlock::iterator &MBBI);
173
Chad Rosierd6daac42016-11-07 15:27:22 +0000174 bool optimizeBlock(MachineBasicBlock &MBB, bool EnableNarrowZeroStOpt);
Tim Northover3b0846e2014-05-24 12:50:23 +0000175
176 bool runOnMachineFunction(MachineFunction &Fn) override;
177
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000178 MachineFunctionProperties getRequiredProperties() const override {
179 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000180 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000181 }
182
Mehdi Amini117296c2016-10-01 02:56:57 +0000183 StringRef getPassName() const override { return AARCH64_LOAD_STORE_OPT_NAME; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000184};
Eugene Zelenko11f69072017-01-25 00:29:26 +0000185
Tim Northover3b0846e2014-05-24 12:50:23 +0000186char AArch64LoadStoreOpt::ID = 0;
Eugene Zelenko11f69072017-01-25 00:29:26 +0000187
188} // end anonymous namespace
Tim Northover3b0846e2014-05-24 12:50:23 +0000189
Chad Rosier96530b32015-08-05 13:44:51 +0000190INITIALIZE_PASS(AArch64LoadStoreOpt, "aarch64-ldst-opt",
191 AARCH64_LOAD_STORE_OPT_NAME, false, false)
192
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000193static bool isNarrowStore(unsigned Opc) {
194 switch (Opc) {
195 default:
196 return false;
197 case AArch64::STRBBui:
198 case AArch64::STURBBi:
199 case AArch64::STRHHui:
200 case AArch64::STURHHi:
201 return true;
202 }
203}
204
Chad Rosier32d4d372015-09-29 16:07:32 +0000205// Scaling factor for unscaled load or store.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000206static int getMemScale(MachineInstr &MI) {
207 switch (MI.getOpcode()) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000208 default:
Chad Rosierdabe2532015-09-29 18:26:15 +0000209 llvm_unreachable("Opcode has unknown scale!");
210 case AArch64::LDRBBui:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000211 case AArch64::LDURBBi:
212 case AArch64::LDRSBWui:
213 case AArch64::LDURSBWi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000214 case AArch64::STRBBui:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000215 case AArch64::STURBBi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000216 return 1;
217 case AArch64::LDRHHui:
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000218 case AArch64::LDURHHi:
Jun Bum Lim4c35cca2015-11-19 17:21:41 +0000219 case AArch64::LDRSHWui:
220 case AArch64::LDURSHWi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000221 case AArch64::STRHHui:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000222 case AArch64::STURHHi:
Chad Rosierdabe2532015-09-29 18:26:15 +0000223 return 2;
Chad Rosiera4d32172015-09-29 14:57:10 +0000224 case AArch64::LDRSui:
225 case AArch64::LDURSi:
226 case AArch64::LDRSWui:
227 case AArch64::LDURSWi:
228 case AArch64::LDRWui:
229 case AArch64::LDURWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000230 case AArch64::STRSui:
231 case AArch64::STURSi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000232 case AArch64::STRWui:
233 case AArch64::STURWi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000234 case AArch64::LDPSi:
Chad Rosier43150122015-09-29 20:39:55 +0000235 case AArch64::LDPSWi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000236 case AArch64::LDPWi:
237 case AArch64::STPSi:
238 case AArch64::STPWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000239 return 4;
Chad Rosiera4d32172015-09-29 14:57:10 +0000240 case AArch64::LDRDui:
241 case AArch64::LDURDi:
242 case AArch64::LDRXui:
243 case AArch64::LDURXi:
244 case AArch64::STRDui:
245 case AArch64::STURDi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000246 case AArch64::STRXui:
247 case AArch64::STURXi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000248 case AArch64::LDPDi:
249 case AArch64::LDPXi:
250 case AArch64::STPDi:
251 case AArch64::STPXi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000252 return 8;
Tim Northover3b0846e2014-05-24 12:50:23 +0000253 case AArch64::LDRQui:
254 case AArch64::LDURQi:
Chad Rosiera4d32172015-09-29 14:57:10 +0000255 case AArch64::STRQui:
256 case AArch64::STURQi:
Chad Rosier32d4d372015-09-29 16:07:32 +0000257 case AArch64::LDPQi:
258 case AArch64::STPQi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000259 return 16;
Tim Northover3b0846e2014-05-24 12:50:23 +0000260 }
261}
262
Quentin Colombet66b61632015-03-06 22:42:10 +0000263static unsigned getMatchingNonSExtOpcode(unsigned Opc,
264 bool *IsValidLdStrOpc = nullptr) {
265 if (IsValidLdStrOpc)
266 *IsValidLdStrOpc = true;
267 switch (Opc) {
268 default:
269 if (IsValidLdStrOpc)
270 *IsValidLdStrOpc = false;
Eugene Zelenko11f69072017-01-25 00:29:26 +0000271 return std::numeric_limits<unsigned>::max();
Quentin Colombet66b61632015-03-06 22:42:10 +0000272 case AArch64::STRDui:
273 case AArch64::STURDi:
274 case AArch64::STRQui:
275 case AArch64::STURQi:
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000276 case AArch64::STRBBui:
277 case AArch64::STURBBi:
278 case AArch64::STRHHui:
279 case AArch64::STURHHi:
Quentin Colombet66b61632015-03-06 22:42:10 +0000280 case AArch64::STRWui:
281 case AArch64::STURWi:
282 case AArch64::STRXui:
283 case AArch64::STURXi:
284 case AArch64::LDRDui:
285 case AArch64::LDURDi:
286 case AArch64::LDRQui:
287 case AArch64::LDURQi:
288 case AArch64::LDRWui:
289 case AArch64::LDURWi:
290 case AArch64::LDRXui:
291 case AArch64::LDURXi:
292 case AArch64::STRSui:
293 case AArch64::STURSi:
294 case AArch64::LDRSui:
295 case AArch64::LDURSi:
296 return Opc;
297 case AArch64::LDRSWui:
298 return AArch64::LDRWui;
299 case AArch64::LDURSWi:
300 return AArch64::LDURWi;
301 }
302}
303
Jun Bum Lim1de2d442016-02-05 20:02:03 +0000304static unsigned getMatchingWideOpcode(unsigned Opc) {
305 switch (Opc) {
306 default:
307 llvm_unreachable("Opcode has no wide equivalent!");
308 case AArch64::STRBBui:
309 return AArch64::STRHHui;
310 case AArch64::STRHHui:
311 return AArch64::STRWui;
312 case AArch64::STURBBi:
313 return AArch64::STURHHi;
314 case AArch64::STURHHi:
315 return AArch64::STURWi;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000316 case AArch64::STURWi:
317 return AArch64::STURXi;
318 case AArch64::STRWui:
319 return AArch64::STRXui;
Jun Bum Lim1de2d442016-02-05 20:02:03 +0000320 }
321}
322
Tim Northover3b0846e2014-05-24 12:50:23 +0000323static unsigned getMatchingPairOpcode(unsigned Opc) {
324 switch (Opc) {
325 default:
326 llvm_unreachable("Opcode has no pairwise equivalent!");
327 case AArch64::STRSui:
328 case AArch64::STURSi:
329 return AArch64::STPSi;
330 case AArch64::STRDui:
331 case AArch64::STURDi:
332 return AArch64::STPDi;
333 case AArch64::STRQui:
334 case AArch64::STURQi:
335 return AArch64::STPQi;
336 case AArch64::STRWui:
337 case AArch64::STURWi:
338 return AArch64::STPWi;
339 case AArch64::STRXui:
340 case AArch64::STURXi:
341 return AArch64::STPXi;
342 case AArch64::LDRSui:
343 case AArch64::LDURSi:
344 return AArch64::LDPSi;
345 case AArch64::LDRDui:
346 case AArch64::LDURDi:
347 return AArch64::LDPDi;
348 case AArch64::LDRQui:
349 case AArch64::LDURQi:
350 return AArch64::LDPQi;
351 case AArch64::LDRWui:
352 case AArch64::LDURWi:
353 return AArch64::LDPWi;
354 case AArch64::LDRXui:
355 case AArch64::LDURXi:
356 return AArch64::LDPXi;
Quentin Colombet29f55332015-01-24 01:25:54 +0000357 case AArch64::LDRSWui:
358 case AArch64::LDURSWi:
359 return AArch64::LDPSWi;
Tim Northover3b0846e2014-05-24 12:50:23 +0000360 }
361}
362
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000363static unsigned isMatchingStore(MachineInstr &LoadInst,
364 MachineInstr &StoreInst) {
365 unsigned LdOpc = LoadInst.getOpcode();
366 unsigned StOpc = StoreInst.getOpcode();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000367 switch (LdOpc) {
368 default:
369 llvm_unreachable("Unsupported load instruction!");
370 case AArch64::LDRBBui:
371 return StOpc == AArch64::STRBBui || StOpc == AArch64::STRHHui ||
372 StOpc == AArch64::STRWui || StOpc == AArch64::STRXui;
373 case AArch64::LDURBBi:
374 return StOpc == AArch64::STURBBi || StOpc == AArch64::STURHHi ||
375 StOpc == AArch64::STURWi || StOpc == AArch64::STURXi;
376 case AArch64::LDRHHui:
377 return StOpc == AArch64::STRHHui || StOpc == AArch64::STRWui ||
378 StOpc == AArch64::STRXui;
379 case AArch64::LDURHHi:
380 return StOpc == AArch64::STURHHi || StOpc == AArch64::STURWi ||
381 StOpc == AArch64::STURXi;
382 case AArch64::LDRWui:
383 return StOpc == AArch64::STRWui || StOpc == AArch64::STRXui;
384 case AArch64::LDURWi:
385 return StOpc == AArch64::STURWi || StOpc == AArch64::STURXi;
386 case AArch64::LDRXui:
387 return StOpc == AArch64::STRXui;
388 case AArch64::LDURXi:
389 return StOpc == AArch64::STURXi;
390 }
391}
392
Tim Northover3b0846e2014-05-24 12:50:23 +0000393static unsigned getPreIndexedOpcode(unsigned Opc) {
Chad Rosier14fc82a2017-08-04 16:44:06 +0000394 // FIXME: We don't currently support creating pre-indexed loads/stores when
395 // the load or store is the unscaled version. If we decide to perform such an
396 // optimization in the future the cases for the unscaled loads/stores will
397 // need to be added here.
Tim Northover3b0846e2014-05-24 12:50:23 +0000398 switch (Opc) {
399 default:
400 llvm_unreachable("Opcode has no pre-indexed equivalent!");
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000401 case AArch64::STRSui:
402 return AArch64::STRSpre;
403 case AArch64::STRDui:
404 return AArch64::STRDpre;
405 case AArch64::STRQui:
406 return AArch64::STRQpre;
Chad Rosierdabe2532015-09-29 18:26:15 +0000407 case AArch64::STRBBui:
408 return AArch64::STRBBpre;
409 case AArch64::STRHHui:
410 return AArch64::STRHHpre;
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000411 case AArch64::STRWui:
412 return AArch64::STRWpre;
413 case AArch64::STRXui:
414 return AArch64::STRXpre;
415 case AArch64::LDRSui:
416 return AArch64::LDRSpre;
417 case AArch64::LDRDui:
418 return AArch64::LDRDpre;
419 case AArch64::LDRQui:
420 return AArch64::LDRQpre;
Chad Rosierdabe2532015-09-29 18:26:15 +0000421 case AArch64::LDRBBui:
422 return AArch64::LDRBBpre;
423 case AArch64::LDRHHui:
424 return AArch64::LDRHHpre;
Tilmann Scheller5d8d72c2014-06-04 12:40:35 +0000425 case AArch64::LDRWui:
426 return AArch64::LDRWpre;
427 case AArch64::LDRXui:
428 return AArch64::LDRXpre;
Quentin Colombet29f55332015-01-24 01:25:54 +0000429 case AArch64::LDRSWui:
430 return AArch64::LDRSWpre;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000431 case AArch64::LDPSi:
432 return AArch64::LDPSpre;
Chad Rosier43150122015-09-29 20:39:55 +0000433 case AArch64::LDPSWi:
434 return AArch64::LDPSWpre;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000435 case AArch64::LDPDi:
436 return AArch64::LDPDpre;
437 case AArch64::LDPQi:
438 return AArch64::LDPQpre;
439 case AArch64::LDPWi:
440 return AArch64::LDPWpre;
441 case AArch64::LDPXi:
442 return AArch64::LDPXpre;
443 case AArch64::STPSi:
444 return AArch64::STPSpre;
445 case AArch64::STPDi:
446 return AArch64::STPDpre;
447 case AArch64::STPQi:
448 return AArch64::STPQpre;
449 case AArch64::STPWi:
450 return AArch64::STPWpre;
451 case AArch64::STPXi:
452 return AArch64::STPXpre;
Tim Northover3b0846e2014-05-24 12:50:23 +0000453 }
454}
455
456static unsigned getPostIndexedOpcode(unsigned Opc) {
457 switch (Opc) {
458 default:
459 llvm_unreachable("Opcode has no post-indexed wise equivalent!");
460 case AArch64::STRSui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000461 case AArch64::STURSi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000462 return AArch64::STRSpost;
463 case AArch64::STRDui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000464 case AArch64::STURDi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000465 return AArch64::STRDpost;
466 case AArch64::STRQui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000467 case AArch64::STURQi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000468 return AArch64::STRQpost;
Chad Rosierdabe2532015-09-29 18:26:15 +0000469 case AArch64::STRBBui:
470 return AArch64::STRBBpost;
471 case AArch64::STRHHui:
472 return AArch64::STRHHpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000473 case AArch64::STRWui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000474 case AArch64::STURWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000475 return AArch64::STRWpost;
476 case AArch64::STRXui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000477 case AArch64::STURXi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000478 return AArch64::STRXpost;
479 case AArch64::LDRSui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000480 case AArch64::LDURSi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000481 return AArch64::LDRSpost;
482 case AArch64::LDRDui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000483 case AArch64::LDURDi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000484 return AArch64::LDRDpost;
485 case AArch64::LDRQui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000486 case AArch64::LDURQi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000487 return AArch64::LDRQpost;
Chad Rosierdabe2532015-09-29 18:26:15 +0000488 case AArch64::LDRBBui:
489 return AArch64::LDRBBpost;
490 case AArch64::LDRHHui:
491 return AArch64::LDRHHpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000492 case AArch64::LDRWui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000493 case AArch64::LDURWi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000494 return AArch64::LDRWpost;
495 case AArch64::LDRXui:
Chad Rosier14fc82a2017-08-04 16:44:06 +0000496 case AArch64::LDURXi:
Tim Northover3b0846e2014-05-24 12:50:23 +0000497 return AArch64::LDRXpost;
Quentin Colombet29f55332015-01-24 01:25:54 +0000498 case AArch64::LDRSWui:
499 return AArch64::LDRSWpost;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000500 case AArch64::LDPSi:
501 return AArch64::LDPSpost;
Chad Rosier43150122015-09-29 20:39:55 +0000502 case AArch64::LDPSWi:
503 return AArch64::LDPSWpost;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000504 case AArch64::LDPDi:
505 return AArch64::LDPDpost;
506 case AArch64::LDPQi:
507 return AArch64::LDPQpost;
508 case AArch64::LDPWi:
509 return AArch64::LDPWpost;
510 case AArch64::LDPXi:
511 return AArch64::LDPXpost;
512 case AArch64::STPSi:
513 return AArch64::STPSpost;
514 case AArch64::STPDi:
515 return AArch64::STPDpost;
516 case AArch64::STPQi:
517 return AArch64::STPQpost;
518 case AArch64::STPWi:
519 return AArch64::STPWpost;
520 case AArch64::STPXi:
521 return AArch64::STPXpost;
Tim Northover3b0846e2014-05-24 12:50:23 +0000522 }
523}
524
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000525static bool isPairedLdSt(const MachineInstr &MI) {
526 switch (MI.getOpcode()) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000527 default:
528 return false;
529 case AArch64::LDPSi:
Chad Rosier43150122015-09-29 20:39:55 +0000530 case AArch64::LDPSWi:
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000531 case AArch64::LDPDi:
532 case AArch64::LDPQi:
533 case AArch64::LDPWi:
534 case AArch64::LDPXi:
535 case AArch64::STPSi:
536 case AArch64::STPDi:
537 case AArch64::STPQi:
538 case AArch64::STPWi:
539 case AArch64::STPXi:
540 return true;
541 }
542}
543
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000544static const MachineOperand &getLdStRegOp(const MachineInstr &MI,
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000545 unsigned PairedRegOp = 0) {
546 assert(PairedRegOp < 2 && "Unexpected register operand idx.");
547 unsigned Idx = isPairedLdSt(MI) ? PairedRegOp : 0;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000548 return MI.getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000549}
550
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000551static const MachineOperand &getLdStBaseOp(const MachineInstr &MI) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000552 unsigned Idx = isPairedLdSt(MI) ? 2 : 1;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000553 return MI.getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000554}
555
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000556static const MachineOperand &getLdStOffsetOp(const MachineInstr &MI) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +0000557 unsigned Idx = isPairedLdSt(MI) ? 3 : 2;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000558 return MI.getOperand(Idx);
Chad Rosierf77e9092015-08-06 15:50:12 +0000559}
560
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000561static bool isLdOffsetInRangeOfSt(MachineInstr &LoadInst,
562 MachineInstr &StoreInst,
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000563 const AArch64InstrInfo *TII) {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000564 assert(isMatchingStore(LoadInst, StoreInst) && "Expect only matched ld/st.");
565 int LoadSize = getMemScale(LoadInst);
566 int StoreSize = getMemScale(StoreInst);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000567 int UnscaledStOffset = TII->isUnscaledLdSt(StoreInst)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000568 ? getLdStOffsetOp(StoreInst).getImm()
569 : getLdStOffsetOp(StoreInst).getImm() * StoreSize;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000570 int UnscaledLdOffset = TII->isUnscaledLdSt(LoadInst)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000571 ? getLdStOffsetOp(LoadInst).getImm()
572 : getLdStOffsetOp(LoadInst).getImm() * LoadSize;
573 return (UnscaledStOffset <= UnscaledLdOffset) &&
574 (UnscaledLdOffset + LoadSize <= (UnscaledStOffset + StoreSize));
575}
576
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000577static bool isPromotableZeroStoreInst(MachineInstr &MI) {
Chad Rosierd6daac42016-11-07 15:27:22 +0000578 unsigned Opc = MI.getOpcode();
579 return (Opc == AArch64::STRWui || Opc == AArch64::STURWi ||
580 isNarrowStore(Opc)) &&
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000581 getLdStRegOp(MI).getReg() == AArch64::WZR;
582}
583
Evandro Menezes5ba804b2017-11-15 21:06:22 +0000584static bool isPromotableLoadFromStore(MachineInstr &MI) {
585 switch (MI.getOpcode()) {
586 default:
587 return false;
588 // Scaled instructions.
589 case AArch64::LDRBBui:
590 case AArch64::LDRHHui:
591 case AArch64::LDRWui:
592 case AArch64::LDRXui:
593 // Unscaled instructions.
594 case AArch64::LDURBBi:
595 case AArch64::LDURHHi:
596 case AArch64::LDURWi:
597 case AArch64::LDURXi:
598 return true;
599 }
600}
601
602static bool isMergeableLdStUpdate(MachineInstr &MI) {
603 unsigned Opc = MI.getOpcode();
604 switch (Opc) {
605 default:
606 return false;
607 // Scaled instructions.
608 case AArch64::STRSui:
609 case AArch64::STRDui:
610 case AArch64::STRQui:
611 case AArch64::STRXui:
612 case AArch64::STRWui:
613 case AArch64::STRHHui:
614 case AArch64::STRBBui:
615 case AArch64::LDRSui:
616 case AArch64::LDRDui:
617 case AArch64::LDRQui:
618 case AArch64::LDRXui:
619 case AArch64::LDRWui:
620 case AArch64::LDRHHui:
621 case AArch64::LDRBBui:
622 // Unscaled instructions.
623 case AArch64::STURSi:
624 case AArch64::STURDi:
625 case AArch64::STURQi:
626 case AArch64::STURWi:
627 case AArch64::STURXi:
628 case AArch64::LDURSi:
629 case AArch64::LDURDi:
630 case AArch64::LDURQi:
631 case AArch64::LDURWi:
632 case AArch64::LDURXi:
633 // Paired instructions.
634 case AArch64::LDPSi:
635 case AArch64::LDPSWi:
636 case AArch64::LDPDi:
637 case AArch64::LDPQi:
638 case AArch64::LDPWi:
639 case AArch64::LDPXi:
640 case AArch64::STPSi:
641 case AArch64::STPDi:
642 case AArch64::STPQi:
643 case AArch64::STPWi:
644 case AArch64::STPXi:
645 // Make sure this is a reg+imm (as opposed to an address reloc).
646 if (!getLdStOffsetOp(MI).isImm())
647 return false;
648
649 return true;
650 }
651}
652
Tim Northover3b0846e2014-05-24 12:50:23 +0000653MachineBasicBlock::iterator
Chad Rosierd6daac42016-11-07 15:27:22 +0000654AArch64LoadStoreOpt::mergeNarrowZeroStores(MachineBasicBlock::iterator I,
655 MachineBasicBlock::iterator MergeMI,
656 const LdStPairFlags &Flags) {
657 assert(isPromotableZeroStoreInst(*I) && isPromotableZeroStoreInst(*MergeMI) &&
658 "Expected promotable zero stores.");
659
Tim Northover3b0846e2014-05-24 12:50:23 +0000660 MachineBasicBlock::iterator NextI = I;
661 ++NextI;
662 // If NextI is the second of the two instructions to be merged, we need
663 // to skip one further. Either way we merge will invalidate the iterator,
664 // and we don't need to scan the new instruction, as it's a pairwise
665 // instruction, which we're not considering for further action anyway.
Chad Rosierd7363db2016-02-09 19:09:22 +0000666 if (NextI == MergeMI)
Tim Northover3b0846e2014-05-24 12:50:23 +0000667 ++NextI;
668
Chad Rosierb5933d72016-02-09 19:02:12 +0000669 unsigned Opc = I->getOpcode();
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000670 bool IsScaled = !TII->isUnscaledLdSt(Opc);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000671 int OffsetStride = IsScaled ? 1 : getMemScale(*I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000672
Chad Rosier96a18a92015-07-21 17:42:04 +0000673 bool MergeForward = Flags.getMergeForward();
Tim Northover3b0846e2014-05-24 12:50:23 +0000674 // Insert our new paired instruction after whichever of the paired
Tilmann Scheller4aad3bd2014-06-04 12:36:28 +0000675 // instructions MergeForward indicates.
Chad Rosierd7363db2016-02-09 19:09:22 +0000676 MachineBasicBlock::iterator InsertionPoint = MergeForward ? MergeMI : I;
Tilmann Scheller4aad3bd2014-06-04 12:36:28 +0000677 // Also based on MergeForward is from where we copy the base register operand
Tim Northover3b0846e2014-05-24 12:50:23 +0000678 // so we get the flags compatible with the input code.
Chad Rosierf77e9092015-08-06 15:50:12 +0000679 const MachineOperand &BaseRegOp =
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000680 MergeForward ? getLdStBaseOp(*MergeMI) : getLdStBaseOp(*I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000681
682 // Which register is Rt and which is Rt2 depends on the offset order.
Davide Italiano5df60662016-11-07 19:11:25 +0000683 MachineInstr *RtMI;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000684 if (getLdStOffsetOp(*I).getImm() ==
Davide Italiano5df60662016-11-07 19:11:25 +0000685 getLdStOffsetOp(*MergeMI).getImm() + OffsetStride)
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000686 RtMI = &*MergeMI;
Davide Italiano5df60662016-11-07 19:11:25 +0000687 else
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000688 RtMI = &*I;
Jun Bum Limc9879ec2015-10-27 19:16:03 +0000689
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000690 int OffsetImm = getLdStOffsetOp(*RtMI).getImm();
Chad Rosier11eedc92016-02-09 19:17:18 +0000691 // Change the scaled offset from small to large type.
692 if (IsScaled) {
693 assert(((OffsetImm & 1) == 0) && "Unexpected offset to merge");
694 OffsetImm /= 2;
695 }
696
Chad Rosierd6daac42016-11-07 15:27:22 +0000697 // Construct the new instruction.
Chad Rosierc46ef882016-02-09 19:33:42 +0000698 DebugLoc DL = I->getDebugLoc();
699 MachineBasicBlock *MBB = I->getParent();
Jun Bum Lim80ec0d32015-11-20 21:14:07 +0000700 MachineInstrBuilder MIB;
Chad Rosierc46ef882016-02-09 19:33:42 +0000701 MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingWideOpcode(Opc)))
Jun Bum Lim397eb7b2016-02-12 15:25:39 +0000702 .addReg(isNarrowStore(Opc) ? AArch64::WZR : AArch64::XZR)
Diana Picus116bbab2017-01-13 09:58:52 +0000703 .add(BaseRegOp)
Chad Rosierb5933d72016-02-09 19:02:12 +0000704 .addImm(OffsetImm)
Chad Rosierd7363db2016-02-09 19:09:22 +0000705 .setMemRefs(I->mergeMemRefsWith(*MergeMI));
Tim Northover3b0846e2014-05-24 12:50:23 +0000706 (void)MIB;
707
Chad Rosierd6daac42016-11-07 15:27:22 +0000708 DEBUG(dbgs() << "Creating wider store. Replacing instructions:\n ");
Chad Rosierb5933d72016-02-09 19:02:12 +0000709 DEBUG(I->print(dbgs()));
710 DEBUG(dbgs() << " ");
Chad Rosierd7363db2016-02-09 19:09:22 +0000711 DEBUG(MergeMI->print(dbgs()));
Chad Rosierb5933d72016-02-09 19:02:12 +0000712 DEBUG(dbgs() << " with instruction:\n ");
713 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
714 DEBUG(dbgs() << "\n");
715
716 // Erase the old instructions.
717 I->eraseFromParent();
Chad Rosierd7363db2016-02-09 19:09:22 +0000718 MergeMI->eraseFromParent();
Chad Rosierb5933d72016-02-09 19:02:12 +0000719 return NextI;
720}
721
722MachineBasicBlock::iterator
723AArch64LoadStoreOpt::mergePairedInsns(MachineBasicBlock::iterator I,
724 MachineBasicBlock::iterator Paired,
725 const LdStPairFlags &Flags) {
726 MachineBasicBlock::iterator NextI = I;
727 ++NextI;
728 // If NextI is the second of the two instructions to be merged, we need
729 // to skip one further. Either way we merge will invalidate the iterator,
730 // and we don't need to scan the new instruction, as it's a pairwise
731 // instruction, which we're not considering for further action anyway.
732 if (NextI == Paired)
733 ++NextI;
734
735 int SExtIdx = Flags.getSExtIdx();
736 unsigned Opc =
737 SExtIdx == -1 ? I->getOpcode() : getMatchingNonSExtOpcode(I->getOpcode());
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000738 bool IsUnscaled = TII->isUnscaledLdSt(Opc);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000739 int OffsetStride = IsUnscaled ? getMemScale(*I) : 1;
Chad Rosierb5933d72016-02-09 19:02:12 +0000740
741 bool MergeForward = Flags.getMergeForward();
742 // Insert our new paired instruction after whichever of the paired
743 // instructions MergeForward indicates.
744 MachineBasicBlock::iterator InsertionPoint = MergeForward ? Paired : I;
745 // Also based on MergeForward is from where we copy the base register operand
746 // so we get the flags compatible with the input code.
747 const MachineOperand &BaseRegOp =
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000748 MergeForward ? getLdStBaseOp(*Paired) : getLdStBaseOp(*I);
Chad Rosierb5933d72016-02-09 19:02:12 +0000749
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000750 int Offset = getLdStOffsetOp(*I).getImm();
751 int PairedOffset = getLdStOffsetOp(*Paired).getImm();
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000752 bool PairedIsUnscaled = TII->isUnscaledLdSt(Paired->getOpcode());
Chad Rosier00f9d232016-02-11 14:25:08 +0000753 if (IsUnscaled != PairedIsUnscaled) {
754 // We're trying to pair instructions that differ in how they are scaled. If
755 // I is scaled then scale the offset of Paired accordingly. Otherwise, do
756 // the opposite (i.e., make Paired's offset unscaled).
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000757 int MemSize = getMemScale(*Paired);
Chad Rosier00f9d232016-02-11 14:25:08 +0000758 if (PairedIsUnscaled) {
759 // If the unscaled offset isn't a multiple of the MemSize, we can't
760 // pair the operations together.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000761 assert(!(PairedOffset % getMemScale(*Paired)) &&
Chad Rosier00f9d232016-02-11 14:25:08 +0000762 "Offset should be a multiple of the stride!");
763 PairedOffset /= MemSize;
764 } else {
765 PairedOffset *= MemSize;
766 }
767 }
768
Chad Rosierb5933d72016-02-09 19:02:12 +0000769 // Which register is Rt and which is Rt2 depends on the offset order.
770 MachineInstr *RtMI, *Rt2MI;
Chad Rosier00f9d232016-02-11 14:25:08 +0000771 if (Offset == PairedOffset + OffsetStride) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000772 RtMI = &*Paired;
773 Rt2MI = &*I;
Chad Rosierb5933d72016-02-09 19:02:12 +0000774 // Here we swapped the assumption made for SExtIdx.
775 // I.e., we turn ldp I, Paired into ldp Paired, I.
776 // Update the index accordingly.
777 if (SExtIdx != -1)
778 SExtIdx = (SExtIdx + 1) % 2;
779 } else {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000780 RtMI = &*I;
781 Rt2MI = &*Paired;
Chad Rosierb5933d72016-02-09 19:02:12 +0000782 }
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000783 int OffsetImm = getLdStOffsetOp(*RtMI).getImm();
Chad Rosier00f9d232016-02-11 14:25:08 +0000784 // Scale the immediate offset, if necessary.
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000785 if (TII->isUnscaledLdSt(RtMI->getOpcode())) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000786 assert(!(OffsetImm % getMemScale(*RtMI)) &&
Chad Rosier00f9d232016-02-11 14:25:08 +0000787 "Unscaled offset cannot be scaled.");
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000788 OffsetImm /= getMemScale(*RtMI);
Chad Rosier87e33412016-02-09 20:18:07 +0000789 }
Chad Rosierb5933d72016-02-09 19:02:12 +0000790
791 // Construct the new instruction.
792 MachineInstrBuilder MIB;
Chad Rosierc46ef882016-02-09 19:33:42 +0000793 DebugLoc DL = I->getDebugLoc();
794 MachineBasicBlock *MBB = I->getParent();
Matthias Braun2e8c11e2017-01-20 18:04:27 +0000795 MachineOperand RegOp0 = getLdStRegOp(*RtMI);
796 MachineOperand RegOp1 = getLdStRegOp(*Rt2MI);
797 // Kill flags may become invalid when moving stores for pairing.
798 if (RegOp0.isUse()) {
799 if (!MergeForward) {
800 // Clear kill flags on store if moving upwards. Example:
801 // STRWui %w0, ...
802 // USE %w1
803 // STRWui kill %w1 ; need to clear kill flag when moving STRWui upwards
804 RegOp0.setIsKill(false);
805 RegOp1.setIsKill(false);
806 } else {
807 // Clear kill flags of the first stores register. Example:
808 // STRWui %w1, ...
809 // USE kill %w1 ; need to clear kill flag when moving STRWui downwards
810 // STRW %w0
811 unsigned Reg = getLdStRegOp(*I).getReg();
812 for (MachineInstr &MI : make_range(std::next(I), Paired))
813 MI.clearRegisterKills(Reg, TRI);
814 }
815 }
Chad Rosierc46ef882016-02-09 19:33:42 +0000816 MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingPairOpcode(Opc)))
Matthias Braun2e8c11e2017-01-20 18:04:27 +0000817 .add(RegOp0)
818 .add(RegOp1)
Diana Picus116bbab2017-01-13 09:58:52 +0000819 .add(BaseRegOp)
Chad Rosiere40b9512016-03-08 17:16:38 +0000820 .addImm(OffsetImm)
821 .setMemRefs(I->mergeMemRefsWith(*Paired));
Chad Rosierb5933d72016-02-09 19:02:12 +0000822
823 (void)MIB;
Tim Northover3b0846e2014-05-24 12:50:23 +0000824
825 DEBUG(dbgs() << "Creating pair load/store. Replacing instructions:\n ");
826 DEBUG(I->print(dbgs()));
827 DEBUG(dbgs() << " ");
828 DEBUG(Paired->print(dbgs()));
829 DEBUG(dbgs() << " with instruction:\n ");
Quentin Colombet66b61632015-03-06 22:42:10 +0000830 if (SExtIdx != -1) {
831 // Generate the sign extension for the proper result of the ldp.
832 // I.e., with X1, that would be:
833 // %W1<def> = KILL %W1, %X1<imp-def>
834 // %X1<def> = SBFMXri %X1<kill>, 0, 31
835 MachineOperand &DstMO = MIB->getOperand(SExtIdx);
836 // Right now, DstMO has the extended register, since it comes from an
837 // extended opcode.
838 unsigned DstRegX = DstMO.getReg();
839 // Get the W variant of that register.
840 unsigned DstRegW = TRI->getSubReg(DstRegX, AArch64::sub_32);
841 // Update the result of LDP to use the W instead of the X variant.
842 DstMO.setReg(DstRegW);
843 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
844 DEBUG(dbgs() << "\n");
845 // Make the machine verifier happy by providing a definition for
846 // the X register.
847 // Insert this definition right after the generated LDP, i.e., before
848 // InsertionPoint.
849 MachineInstrBuilder MIBKill =
Chad Rosierc46ef882016-02-09 19:33:42 +0000850 BuildMI(*MBB, InsertionPoint, DL, TII->get(TargetOpcode::KILL), DstRegW)
Quentin Colombet66b61632015-03-06 22:42:10 +0000851 .addReg(DstRegW)
852 .addReg(DstRegX, RegState::Define);
853 MIBKill->getOperand(2).setImplicit();
854 // Create the sign extension.
855 MachineInstrBuilder MIBSXTW =
Chad Rosierc46ef882016-02-09 19:33:42 +0000856 BuildMI(*MBB, InsertionPoint, DL, TII->get(AArch64::SBFMXri), DstRegX)
Quentin Colombet66b61632015-03-06 22:42:10 +0000857 .addReg(DstRegX)
858 .addImm(0)
859 .addImm(31);
860 (void)MIBSXTW;
861 DEBUG(dbgs() << " Extend operand:\n ");
862 DEBUG(((MachineInstr *)MIBSXTW)->print(dbgs()));
Quentin Colombet66b61632015-03-06 22:42:10 +0000863 } else {
864 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
Quentin Colombet66b61632015-03-06 22:42:10 +0000865 }
Chad Rosier1c44c5982016-02-09 20:27:45 +0000866 DEBUG(dbgs() << "\n");
Tim Northover3b0846e2014-05-24 12:50:23 +0000867
868 // Erase the old instructions.
869 I->eraseFromParent();
870 Paired->eraseFromParent();
871
872 return NextI;
873}
874
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000875MachineBasicBlock::iterator
876AArch64LoadStoreOpt::promoteLoadFromStore(MachineBasicBlock::iterator LoadI,
877 MachineBasicBlock::iterator StoreI) {
878 MachineBasicBlock::iterator NextI = LoadI;
879 ++NextI;
880
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000881 int LoadSize = getMemScale(*LoadI);
882 int StoreSize = getMemScale(*StoreI);
883 unsigned LdRt = getLdStRegOp(*LoadI).getReg();
Florian Hahn80e48512017-06-21 08:47:23 +0000884 const MachineOperand &StMO = getLdStRegOp(*StoreI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000885 unsigned StRt = getLdStRegOp(*StoreI).getReg();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000886 bool IsStoreXReg = TRI->getRegClass(AArch64::GPR64RegClassID)->contains(StRt);
887
888 assert((IsStoreXReg ||
889 TRI->getRegClass(AArch64::GPR32RegClassID)->contains(StRt)) &&
890 "Unexpected RegClass");
891
892 MachineInstr *BitExtMI;
893 if (LoadSize == StoreSize && (LoadSize == 4 || LoadSize == 8)) {
894 // Remove the load, if the destination register of the loads is the same
895 // register for stored value.
896 if (StRt == LdRt && LoadSize == 8) {
Tim Northover9ac3e422017-06-26 18:49:25 +0000897 for (MachineInstr &MI : make_range(StoreI->getIterator(),
898 LoadI->getIterator())) {
899 if (MI.killsRegister(StRt, TRI)) {
900 MI.clearRegisterKills(StRt, TRI);
901 break;
902 }
903 }
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000904 DEBUG(dbgs() << "Remove load instruction:\n ");
905 DEBUG(LoadI->print(dbgs()));
906 DEBUG(dbgs() << "\n");
907 LoadI->eraseFromParent();
908 return NextI;
909 }
910 // Replace the load with a mov if the load and store are in the same size.
911 BitExtMI =
912 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
913 TII->get(IsStoreXReg ? AArch64::ORRXrs : AArch64::ORRWrs), LdRt)
914 .addReg(IsStoreXReg ? AArch64::XZR : AArch64::WZR)
Florian Hahn80e48512017-06-21 08:47:23 +0000915 .add(StMO)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000916 .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSL, 0));
917 } else {
918 // FIXME: Currently we disable this transformation in big-endian targets as
919 // performance and correctness are verified only in little-endian.
920 if (!Subtarget->isLittleEndian())
921 return NextI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000922 bool IsUnscaled = TII->isUnscaledLdSt(*LoadI);
923 assert(IsUnscaled == TII->isUnscaledLdSt(*StoreI) &&
Chad Rosiere4e15ba2016-03-09 17:29:48 +0000924 "Unsupported ld/st match");
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000925 assert(LoadSize <= StoreSize && "Invalid load size");
926 int UnscaledLdOffset = IsUnscaled
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000927 ? getLdStOffsetOp(*LoadI).getImm()
928 : getLdStOffsetOp(*LoadI).getImm() * LoadSize;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000929 int UnscaledStOffset = IsUnscaled
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000930 ? getLdStOffsetOp(*StoreI).getImm()
931 : getLdStOffsetOp(*StoreI).getImm() * StoreSize;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000932 int Width = LoadSize * 8;
933 int Immr = 8 * (UnscaledLdOffset - UnscaledStOffset);
934 int Imms = Immr + Width - 1;
935 unsigned DestReg = IsStoreXReg
936 ? TRI->getMatchingSuperReg(LdRt, AArch64::sub_32,
937 &AArch64::GPR64RegClass)
938 : LdRt;
939
940 assert((UnscaledLdOffset >= UnscaledStOffset &&
941 (UnscaledLdOffset + LoadSize) <= UnscaledStOffset + StoreSize) &&
942 "Invalid offset");
943
944 Immr = 8 * (UnscaledLdOffset - UnscaledStOffset);
945 Imms = Immr + Width - 1;
946 if (UnscaledLdOffset == UnscaledStOffset) {
947 uint32_t AndMaskEncoded = ((IsStoreXReg ? 1 : 0) << 12) // N
948 | ((Immr) << 6) // immr
949 | ((Imms) << 0) // imms
950 ;
951
952 BitExtMI =
953 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
954 TII->get(IsStoreXReg ? AArch64::ANDXri : AArch64::ANDWri),
955 DestReg)
Florian Hahn80e48512017-06-21 08:47:23 +0000956 .add(StMO)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000957 .addImm(AndMaskEncoded);
958 } else {
959 BitExtMI =
960 BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(),
961 TII->get(IsStoreXReg ? AArch64::UBFMXri : AArch64::UBFMWri),
962 DestReg)
Florian Hahn80e48512017-06-21 08:47:23 +0000963 .add(StMO)
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000964 .addImm(Immr)
965 .addImm(Imms);
966 }
967 }
Matthias Braun76bb4132016-12-16 23:55:43 +0000968
Matthias Braund9a59a82017-02-17 23:15:03 +0000969 // Clear kill flags between store and load.
970 for (MachineInstr &MI : make_range(StoreI->getIterator(),
971 BitExtMI->getIterator()))
Florian Hahn8552e592017-06-21 09:51:52 +0000972 if (MI.killsRegister(StRt, TRI)) {
973 MI.clearRegisterKills(StRt, TRI);
974 break;
975 }
Jun Bum Lim6755c3b2015-12-22 16:36:16 +0000976
977 DEBUG(dbgs() << "Promoting load by replacing :\n ");
978 DEBUG(StoreI->print(dbgs()));
979 DEBUG(dbgs() << " ");
980 DEBUG(LoadI->print(dbgs()));
981 DEBUG(dbgs() << " with instructions:\n ");
982 DEBUG(StoreI->print(dbgs()));
983 DEBUG(dbgs() << " ");
984 DEBUG((BitExtMI)->print(dbgs()));
985 DEBUG(dbgs() << "\n");
986
987 // Erase the old instructions.
988 LoadI->eraseFromParent();
989 return NextI;
990}
991
Tim Northover3b0846e2014-05-24 12:50:23 +0000992/// trackRegDefsUses - Remember what registers the specified instruction uses
993/// and modifies.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000994static void trackRegDefsUses(const MachineInstr &MI, BitVector &ModifiedRegs,
Tim Northover3b0846e2014-05-24 12:50:23 +0000995 BitVector &UsedRegs,
996 const TargetRegisterInfo *TRI) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +0000997 for (const MachineOperand &MO : MI.operands()) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000998 if (MO.isRegMask())
999 ModifiedRegs.setBitsNotInMask(MO.getRegMask());
1000
1001 if (!MO.isReg())
1002 continue;
1003 unsigned Reg = MO.getReg();
Geoff Berry173b14d2016-02-09 20:47:21 +00001004 if (!Reg)
1005 continue;
Tim Northover3b0846e2014-05-24 12:50:23 +00001006 if (MO.isDef()) {
Geoff Berrye0bf52f2016-11-21 22:51:10 +00001007 // WZR/XZR are not modified even when used as a destination register.
1008 if (Reg != AArch64::WZR && Reg != AArch64::XZR)
1009 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
1010 ModifiedRegs.set(*AI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001011 } else {
1012 assert(MO.isUse() && "Reg operand not a def and not a use?!?");
1013 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
1014 UsedRegs.set(*AI);
1015 }
1016 }
1017}
1018
1019static bool inBoundsForPair(bool IsUnscaled, int Offset, int OffsetStride) {
Chad Rosier3dd0e942015-08-18 16:20:03 +00001020 // Convert the byte-offset used by unscaled into an "element" offset used
1021 // by the scaled pair load/store instructions.
Chad Rosier00f9d232016-02-11 14:25:08 +00001022 if (IsUnscaled) {
1023 // If the byte-offset isn't a multiple of the stride, there's no point
1024 // trying to match it.
1025 if (Offset % OffsetStride)
1026 return false;
Chad Rosier3dd0e942015-08-18 16:20:03 +00001027 Offset /= OffsetStride;
Chad Rosier00f9d232016-02-11 14:25:08 +00001028 }
Chad Rosier3dd0e942015-08-18 16:20:03 +00001029 return Offset <= 63 && Offset >= -64;
Tim Northover3b0846e2014-05-24 12:50:23 +00001030}
1031
1032// Do alignment, specialized to power of 2 and for signed ints,
1033// avoiding having to do a C-style cast from uint_64t to int when
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001034// using alignTo from include/llvm/Support/MathExtras.h.
Tim Northover3b0846e2014-05-24 12:50:23 +00001035// FIXME: Move this function to include/MathExtras.h?
1036static int alignTo(int Num, int PowOf2) {
1037 return (Num + PowOf2 - 1) & ~(PowOf2 - 1);
1038}
1039
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001040static bool mayAlias(MachineInstr &MIa, MachineInstr &MIb,
Chad Rosiera69dcb62017-03-17 14:19:55 +00001041 AliasAnalysis *AA) {
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001042 // One of the instructions must modify memory.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001043 if (!MIa.mayStore() && !MIb.mayStore())
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001044 return false;
1045
1046 // Both instructions must be memory operations.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001047 if (!MIa.mayLoadOrStore() && !MIb.mayLoadOrStore())
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001048 return false;
1049
Chad Rosiera69dcb62017-03-17 14:19:55 +00001050 return MIa.mayAlias(AA, MIb, /*UseTBAA*/false);
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001051}
1052
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001053static bool mayAlias(MachineInstr &MIa,
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001054 SmallVectorImpl<MachineInstr *> &MemInsns,
Chad Rosiera69dcb62017-03-17 14:19:55 +00001055 AliasAnalysis *AA) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001056 for (MachineInstr *MIb : MemInsns)
Chad Rosiera69dcb62017-03-17 14:19:55 +00001057 if (mayAlias(MIa, *MIb, AA))
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001058 return true;
1059
1060 return false;
1061}
1062
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001063bool AArch64LoadStoreOpt::findMatchingStore(
1064 MachineBasicBlock::iterator I, unsigned Limit,
1065 MachineBasicBlock::iterator &StoreI) {
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001066 MachineBasicBlock::iterator B = I->getParent()->begin();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001067 MachineBasicBlock::iterator MBBI = I;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001068 MachineInstr &LoadMI = *I;
Chad Rosier5c6a66c2016-02-09 15:59:57 +00001069 unsigned BaseReg = getLdStBaseOp(LoadMI).getReg();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001070
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001071 // If the load is the first instruction in the block, there's obviously
1072 // not any matching store.
1073 if (MBBI == B)
1074 return false;
1075
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001076 // Track which registers have been modified and used between the first insn
1077 // and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001078 ModifiedRegs.reset();
1079 UsedRegs.reset();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001080
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001081 unsigned Count = 0;
1082 do {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001083 --MBBI;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001084 MachineInstr &MI = *MBBI;
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001085
Geoff Berry4ff2e362016-07-21 15:20:25 +00001086 // Don't count transient instructions towards the search limit since there
1087 // may be different numbers of them if e.g. debug information is present.
1088 if (!MI.isTransient())
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001089 ++Count;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001090
1091 // If the load instruction reads directly from the address to which the
1092 // store instruction writes and the stored value is not modified, we can
1093 // promote the load. Since we do not handle stores with pre-/post-index,
1094 // it's unnecessary to check if BaseReg is modified by the store itself.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001095 if (MI.mayStore() && isMatchingStore(LoadMI, MI) &&
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001096 BaseReg == getLdStBaseOp(MI).getReg() &&
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001097 isLdOffsetInRangeOfSt(LoadMI, MI, TII) &&
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001098 !ModifiedRegs[getLdStRegOp(MI).getReg()]) {
1099 StoreI = MBBI;
1100 return true;
1101 }
1102
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001103 if (MI.isCall())
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001104 return false;
1105
1106 // Update modified / uses register lists.
1107 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1108
1109 // Otherwise, if the base register is modified, we have no match, so
1110 // return early.
1111 if (ModifiedRegs[BaseReg])
1112 return false;
1113
1114 // If we encounter a store aliased with the load, return early.
Chad Rosiera69dcb62017-03-17 14:19:55 +00001115 if (MI.mayStore() && mayAlias(LoadMI, MI, AA))
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001116 return false;
Jun Bum Lim633b2d82016-02-11 16:18:24 +00001117 } while (MBBI != B && Count < Limit);
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001118 return false;
1119}
1120
Chad Rosierc5083c22016-06-10 20:47:14 +00001121// Returns true if FirstMI and MI are candidates for merging or pairing.
1122// Otherwise, returns false.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001123static bool areCandidatesToMergeOrPair(MachineInstr &FirstMI, MachineInstr &MI,
Chad Rosierc5083c22016-06-10 20:47:14 +00001124 LdStPairFlags &Flags,
1125 const AArch64InstrInfo *TII) {
1126 // If this is volatile or if pairing is suppressed, not a candidate.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001127 if (MI.hasOrderedMemoryRef() || TII->isLdStPairSuppressed(MI))
Chad Rosierc5083c22016-06-10 20:47:14 +00001128 return false;
1129
1130 // We should have already checked FirstMI for pair suppression and volatility.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001131 assert(!FirstMI.hasOrderedMemoryRef() &&
1132 !TII->isLdStPairSuppressed(FirstMI) &&
Chad Rosierc5083c22016-06-10 20:47:14 +00001133 "FirstMI shouldn't get here if either of these checks are true.");
1134
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001135 unsigned OpcA = FirstMI.getOpcode();
1136 unsigned OpcB = MI.getOpcode();
Chad Rosierc5083c22016-06-10 20:47:14 +00001137
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001138 // Opcodes match: nothing more to check.
1139 if (OpcA == OpcB)
1140 return true;
1141
1142 // Try to match a sign-extended load/store with a zero-extended load/store.
1143 bool IsValidLdStrOpc, PairIsValidLdStrOpc;
1144 unsigned NonSExtOpc = getMatchingNonSExtOpcode(OpcA, &IsValidLdStrOpc);
1145 assert(IsValidLdStrOpc &&
1146 "Given Opc should be a Load or Store with an immediate");
1147 // OpcA will be the first instruction in the pair.
1148 if (NonSExtOpc == getMatchingNonSExtOpcode(OpcB, &PairIsValidLdStrOpc)) {
1149 Flags.setSExtIdx(NonSExtOpc == (unsigned)OpcA ? 1 : 0);
1150 return true;
1151 }
Chad Rosier00f9d232016-02-11 14:25:08 +00001152
Chad Rosierd6daac42016-11-07 15:27:22 +00001153 // If the second instruction isn't even a mergable/pairable load/store, bail
1154 // out.
Chad Rosier00f9d232016-02-11 14:25:08 +00001155 if (!PairIsValidLdStrOpc)
1156 return false;
1157
Chad Rosierd6daac42016-11-07 15:27:22 +00001158 // FIXME: We don't support merging narrow stores with mixed scaled/unscaled
1159 // offsets.
1160 if (isNarrowStore(OpcA) || isNarrowStore(OpcB))
Chad Rosier00f9d232016-02-11 14:25:08 +00001161 return false;
1162
1163 // Try to match an unscaled load/store with a scaled load/store.
Chad Rosiere4e15ba2016-03-09 17:29:48 +00001164 return TII->isUnscaledLdSt(OpcA) != TII->isUnscaledLdSt(OpcB) &&
Chad Rosier00f9d232016-02-11 14:25:08 +00001165 getMatchingPairOpcode(OpcA) == getMatchingPairOpcode(OpcB);
1166
1167 // FIXME: Can we also match a mixed sext/zext unscaled/scaled pair?
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001168}
1169
Chad Rosier9f4ec2e2016-02-10 18:49:28 +00001170/// Scan the instructions looking for a load/store that can be combined with the
1171/// current instruction into a wider equivalent or a load/store pair.
Tim Northover3b0846e2014-05-24 12:50:23 +00001172MachineBasicBlock::iterator
1173AArch64LoadStoreOpt::findMatchingInsn(MachineBasicBlock::iterator I,
Jun Bum Limcf974432016-03-31 14:47:24 +00001174 LdStPairFlags &Flags, unsigned Limit,
1175 bool FindNarrowMerge) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001176 MachineBasicBlock::iterator E = I->getParent()->end();
1177 MachineBasicBlock::iterator MBBI = I;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001178 MachineInstr &FirstMI = *I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001179 ++MBBI;
1180
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001181 bool MayLoad = FirstMI.mayLoad();
1182 bool IsUnscaled = TII->isUnscaledLdSt(FirstMI);
Chad Rosierf77e9092015-08-06 15:50:12 +00001183 unsigned Reg = getLdStRegOp(FirstMI).getReg();
1184 unsigned BaseReg = getLdStBaseOp(FirstMI).getReg();
1185 int Offset = getLdStOffsetOp(FirstMI).getImm();
Chad Rosierf11d0402015-10-01 18:17:12 +00001186 int OffsetStride = IsUnscaled ? getMemScale(FirstMI) : 1;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001187 bool IsPromotableZeroStore = isPromotableZeroStoreInst(FirstMI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001188
1189 // Track which registers have been modified and used between the first insn
1190 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001191 ModifiedRegs.reset();
1192 UsedRegs.reset();
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001193
1194 // Remember any instructions that read/write memory between FirstMI and MI.
1195 SmallVector<MachineInstr *, 4> MemInsns;
1196
Tim Northover3b0846e2014-05-24 12:50:23 +00001197 for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001198 MachineInstr &MI = *MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001199
Geoff Berry4ff2e362016-07-21 15:20:25 +00001200 // Don't count transient instructions towards the search limit since there
1201 // may be different numbers of them if e.g. debug information is present.
1202 if (!MI.isTransient())
1203 ++Count;
Tim Northover3b0846e2014-05-24 12:50:23 +00001204
Chad Rosier18896c02016-02-04 16:01:40 +00001205 Flags.setSExtIdx(-1);
Chad Rosierc5083c22016-06-10 20:47:14 +00001206 if (areCandidatesToMergeOrPair(FirstMI, MI, Flags, TII) &&
Chad Rosierc3f6cb92016-02-10 19:45:48 +00001207 getLdStOffsetOp(MI).isImm()) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001208 assert(MI.mayLoadOrStore() && "Expected memory operation.");
Tim Northover3b0846e2014-05-24 12:50:23 +00001209 // If we've found another instruction with the same opcode, check to see
1210 // if the base and offset are compatible with our starting instruction.
1211 // These instructions all have scaled immediate operands, so we just
1212 // check for +1/-1. Make sure to check the new instruction offset is
1213 // actually an immediate and not a symbolic reference destined for
1214 // a relocation.
Chad Rosierf77e9092015-08-06 15:50:12 +00001215 unsigned MIBaseReg = getLdStBaseOp(MI).getReg();
1216 int MIOffset = getLdStOffsetOp(MI).getImm();
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001217 bool MIIsUnscaled = TII->isUnscaledLdSt(MI);
Chad Rosier00f9d232016-02-11 14:25:08 +00001218 if (IsUnscaled != MIIsUnscaled) {
1219 // We're trying to pair instructions that differ in how they are scaled.
1220 // If FirstMI is scaled then scale the offset of MI accordingly.
1221 // Otherwise, do the opposite (i.e., make MI's offset unscaled).
1222 int MemSize = getMemScale(MI);
1223 if (MIIsUnscaled) {
1224 // If the unscaled offset isn't a multiple of the MemSize, we can't
1225 // pair the operations together: bail and keep looking.
Eli Friedmanf184e4b2016-08-12 20:39:51 +00001226 if (MIOffset % MemSize) {
1227 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1228 MemInsns.push_back(&MI);
Chad Rosier00f9d232016-02-11 14:25:08 +00001229 continue;
Eli Friedmanf184e4b2016-08-12 20:39:51 +00001230 }
Chad Rosier00f9d232016-02-11 14:25:08 +00001231 MIOffset /= MemSize;
1232 } else {
1233 MIOffset *= MemSize;
1234 }
1235 }
1236
Tim Northover3b0846e2014-05-24 12:50:23 +00001237 if (BaseReg == MIBaseReg && ((Offset == MIOffset + OffsetStride) ||
1238 (Offset + OffsetStride == MIOffset))) {
1239 int MinOffset = Offset < MIOffset ? Offset : MIOffset;
Jun Bum Limcf974432016-03-31 14:47:24 +00001240 if (FindNarrowMerge) {
Jun Bum Lim80ec0d32015-11-20 21:14:07 +00001241 // If the alignment requirements of the scaled wide load/store
Jun Bum Limcf974432016-03-31 14:47:24 +00001242 // instruction can't express the offset of the scaled narrow input,
1243 // bail and keep looking. For promotable zero stores, allow only when
1244 // the stored value is the same (i.e., WZR).
1245 if ((!IsUnscaled && alignTo(MinOffset, 2) != MinOffset) ||
1246 (IsPromotableZeroStore && Reg != getLdStRegOp(MI).getReg())) {
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001247 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001248 MemInsns.push_back(&MI);
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001249 continue;
1250 }
1251 } else {
Chad Rosierd1f6c842016-06-10 20:49:18 +00001252 // Pairwise instructions have a 7-bit signed offset field. Single
1253 // insns have a 12-bit unsigned offset field. If the resultant
1254 // immediate offset of merging these instructions is out of range for
1255 // a pairwise instruction, bail and keep looking.
Jun Bum Limcf974432016-03-31 14:47:24 +00001256 if (!inBoundsForPair(IsUnscaled, MinOffset, OffsetStride)) {
1257 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001258 MemInsns.push_back(&MI);
Jun Bum Limcf974432016-03-31 14:47:24 +00001259 continue;
1260 }
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001261 // If the alignment requirements of the paired (scaled) instruction
1262 // can't express the offset of the unscaled input, bail and keep
1263 // looking.
1264 if (IsUnscaled && (alignTo(MinOffset, OffsetStride) != MinOffset)) {
1265 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001266 MemInsns.push_back(&MI);
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001267 continue;
1268 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001269 }
1270 // If the destination register of the loads is the same register, bail
1271 // and keep looking. A load-pair instruction with both destination
1272 // registers the same is UNPREDICTABLE and will result in an exception.
Jun Bum Limcf974432016-03-31 14:47:24 +00001273 if (MayLoad && Reg == getLdStRegOp(MI).getReg()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001274 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001275 MemInsns.push_back(&MI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001276 continue;
1277 }
1278
1279 // If the Rt of the second instruction was not modified or used between
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001280 // the two instructions and none of the instructions between the second
1281 // and first alias with the second, we can combine the second into the
1282 // first.
Chad Rosierf77e9092015-08-06 15:50:12 +00001283 if (!ModifiedRegs[getLdStRegOp(MI).getReg()] &&
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001284 !(MI.mayLoad() && UsedRegs[getLdStRegOp(MI).getReg()]) &&
Chad Rosiera69dcb62017-03-17 14:19:55 +00001285 !mayAlias(MI, MemInsns, AA)) {
Chad Rosier96a18a92015-07-21 17:42:04 +00001286 Flags.setMergeForward(false);
Tim Northover3b0846e2014-05-24 12:50:23 +00001287 return MBBI;
1288 }
1289
1290 // Likewise, if the Rt of the first instruction is not modified or used
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001291 // between the two instructions and none of the instructions between the
1292 // first and the second alias with the first, we can combine the first
1293 // into the second.
Chad Rosierf77e9092015-08-06 15:50:12 +00001294 if (!ModifiedRegs[getLdStRegOp(FirstMI).getReg()] &&
Chad Rosier5f668e12015-09-03 14:19:43 +00001295 !(MayLoad && UsedRegs[getLdStRegOp(FirstMI).getReg()]) &&
Chad Rosiera69dcb62017-03-17 14:19:55 +00001296 !mayAlias(FirstMI, MemInsns, AA)) {
Chad Rosier96a18a92015-07-21 17:42:04 +00001297 Flags.setMergeForward(true);
Tim Northover3b0846e2014-05-24 12:50:23 +00001298 return MBBI;
1299 }
1300 // Unable to combine these instructions due to interference in between.
1301 // Keep looking.
1302 }
1303 }
1304
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001305 // If the instruction wasn't a matching load or store. Stop searching if we
1306 // encounter a call instruction that might modify memory.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001307 if (MI.isCall())
Tim Northover3b0846e2014-05-24 12:50:23 +00001308 return E;
1309
1310 // Update modified / uses register lists.
1311 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1312
1313 // Otherwise, if the base register is modified, we have no match, so
1314 // return early.
1315 if (ModifiedRegs[BaseReg])
1316 return E;
Chad Rosierce8e5ab2015-05-21 21:36:46 +00001317
1318 // Update list of instructions that read/write memory.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001319 if (MI.mayLoadOrStore())
1320 MemInsns.push_back(&MI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001321 }
1322 return E;
1323}
1324
1325MachineBasicBlock::iterator
Chad Rosier2dfd3542015-09-23 13:51:44 +00001326AArch64LoadStoreOpt::mergeUpdateInsn(MachineBasicBlock::iterator I,
1327 MachineBasicBlock::iterator Update,
1328 bool IsPreIdx) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001329 assert((Update->getOpcode() == AArch64::ADDXri ||
1330 Update->getOpcode() == AArch64::SUBXri) &&
1331 "Unexpected base register update instruction to merge!");
1332 MachineBasicBlock::iterator NextI = I;
1333 // Return the instruction following the merged instruction, which is
1334 // the instruction following our unmerged load. Unless that's the add/sub
1335 // instruction we're merging, in which case it's the one after that.
1336 if (++NextI == Update)
1337 ++NextI;
1338
1339 int Value = Update->getOperand(2).getImm();
1340 assert(AArch64_AM::getShiftValue(Update->getOperand(3).getImm()) == 0 &&
Chad Rosier2dfd3542015-09-23 13:51:44 +00001341 "Can't merge 1 << 12 offset into pre-/post-indexed load / store");
Tim Northover3b0846e2014-05-24 12:50:23 +00001342 if (Update->getOpcode() == AArch64::SUBXri)
1343 Value = -Value;
1344
Chad Rosier2dfd3542015-09-23 13:51:44 +00001345 unsigned NewOpc = IsPreIdx ? getPreIndexedOpcode(I->getOpcode())
1346 : getPostIndexedOpcode(I->getOpcode());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001347 MachineInstrBuilder MIB;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001348 if (!isPairedLdSt(*I)) {
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001349 // Non-paired instruction.
1350 MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001351 .add(getLdStRegOp(*Update))
1352 .add(getLdStRegOp(*I))
1353 .add(getLdStBaseOp(*I))
Chad Rosier3ada75f2016-01-28 15:38:24 +00001354 .addImm(Value)
1355 .setMemRefs(I->memoperands_begin(), I->memoperands_end());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001356 } else {
1357 // Paired instruction.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001358 int Scale = getMemScale(*I);
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001359 MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc))
Diana Picus116bbab2017-01-13 09:58:52 +00001360 .add(getLdStRegOp(*Update))
1361 .add(getLdStRegOp(*I, 0))
1362 .add(getLdStRegOp(*I, 1))
1363 .add(getLdStBaseOp(*I))
Chad Rosier3ada75f2016-01-28 15:38:24 +00001364 .addImm(Value / Scale)
1365 .setMemRefs(I->memoperands_begin(), I->memoperands_end());
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001366 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001367 (void)MIB;
1368
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001369 if (IsPreIdx) {
1370 ++NumPreFolded;
Chad Rosier2dfd3542015-09-23 13:51:44 +00001371 DEBUG(dbgs() << "Creating pre-indexed load/store.");
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001372 } else {
1373 ++NumPostFolded;
Chad Rosier2dfd3542015-09-23 13:51:44 +00001374 DEBUG(dbgs() << "Creating post-indexed load/store.");
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001375 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001376 DEBUG(dbgs() << " Replacing instructions:\n ");
1377 DEBUG(I->print(dbgs()));
1378 DEBUG(dbgs() << " ");
1379 DEBUG(Update->print(dbgs()));
1380 DEBUG(dbgs() << " with instruction:\n ");
1381 DEBUG(((MachineInstr *)MIB)->print(dbgs()));
1382 DEBUG(dbgs() << "\n");
1383
1384 // Erase the old instructions for the block.
1385 I->eraseFromParent();
1386 Update->eraseFromParent();
1387
1388 return NextI;
1389}
1390
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001391bool AArch64LoadStoreOpt::isMatchingUpdateInsn(MachineInstr &MemMI,
1392 MachineInstr &MI,
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001393 unsigned BaseReg, int Offset) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001394 switch (MI.getOpcode()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001395 default:
1396 break;
1397 case AArch64::SUBXri:
Tim Northover3b0846e2014-05-24 12:50:23 +00001398 case AArch64::ADDXri:
1399 // Make sure it's a vanilla immediate operand, not a relocation or
1400 // anything else we can't handle.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001401 if (!MI.getOperand(2).isImm())
Tim Northover3b0846e2014-05-24 12:50:23 +00001402 break;
1403 // Watch out for 1 << 12 shifted value.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001404 if (AArch64_AM::getShiftValue(MI.getOperand(3).getImm()))
Tim Northover3b0846e2014-05-24 12:50:23 +00001405 break;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001406
1407 // The update instruction source and destination register must be the
1408 // same as the load/store base register.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001409 if (MI.getOperand(0).getReg() != BaseReg ||
1410 MI.getOperand(1).getReg() != BaseReg)
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001411 break;
1412
1413 bool IsPairedInsn = isPairedLdSt(MemMI);
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001414 int UpdateOffset = MI.getOperand(2).getImm();
Eli Friedman8585e9d2016-08-12 20:28:02 +00001415 if (MI.getOpcode() == AArch64::SUBXri)
1416 UpdateOffset = -UpdateOffset;
1417
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001418 // For non-paired load/store instructions, the immediate must fit in a
1419 // signed 9-bit integer.
1420 if (!IsPairedInsn && (UpdateOffset > 255 || UpdateOffset < -256))
1421 break;
1422
1423 // For paired load/store instructions, the immediate must be a multiple of
1424 // the scaling factor. The scaled offset must also fit into a signed 7-bit
1425 // integer.
1426 if (IsPairedInsn) {
Chad Rosier32d4d372015-09-29 16:07:32 +00001427 int Scale = getMemScale(MemMI);
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001428 if (UpdateOffset % Scale != 0)
1429 break;
1430
1431 int ScaledOffset = UpdateOffset / Scale;
Eli Friedman8585e9d2016-08-12 20:28:02 +00001432 if (ScaledOffset > 63 || ScaledOffset < -64)
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001433 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00001434 }
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001435
1436 // If we have a non-zero Offset, we check that it matches the amount
1437 // we're adding to the register.
Eli Friedman8585e9d2016-08-12 20:28:02 +00001438 if (!Offset || Offset == UpdateOffset)
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001439 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00001440 break;
1441 }
1442 return false;
1443}
1444
1445MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnForward(
Chad Rosier35706ad2016-02-04 21:26:02 +00001446 MachineBasicBlock::iterator I, int UnscaledOffset, unsigned Limit) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001447 MachineBasicBlock::iterator E = I->getParent()->end();
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001448 MachineInstr &MemMI = *I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001449 MachineBasicBlock::iterator MBBI = I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001450
Chad Rosierf77e9092015-08-06 15:50:12 +00001451 unsigned BaseReg = getLdStBaseOp(MemMI).getReg();
Chad Rosier0b15e7c2015-10-01 13:33:31 +00001452 int MIUnscaledOffset = getLdStOffsetOp(MemMI).getImm() * getMemScale(MemMI);
Tim Northover3b0846e2014-05-24 12:50:23 +00001453
Chad Rosierb7c5b912015-10-01 13:43:05 +00001454 // Scan forward looking for post-index opportunities. Updating instructions
1455 // can't be formed if the memory instruction doesn't have the offset we're
1456 // looking for.
1457 if (MIUnscaledOffset != UnscaledOffset)
1458 return E;
1459
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001460 // If the base register overlaps a destination register, we can't
Tim Northover3b0846e2014-05-24 12:50:23 +00001461 // merge the update.
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001462 bool IsPairedInsn = isPairedLdSt(MemMI);
1463 for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) {
1464 unsigned DestReg = getLdStRegOp(MemMI, i).getReg();
1465 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg))
1466 return E;
1467 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001468
Tim Northover3b0846e2014-05-24 12:50:23 +00001469 // Track which registers have been modified and used between the first insn
1470 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001471 ModifiedRegs.reset();
1472 UsedRegs.reset();
Tim Northover3b0846e2014-05-24 12:50:23 +00001473 ++MBBI;
Chad Rosier35706ad2016-02-04 21:26:02 +00001474 for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001475 MachineInstr &MI = *MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001476
Geoff Berry4ff2e362016-07-21 15:20:25 +00001477 // Don't count transient instructions towards the search limit since there
1478 // may be different numbers of them if e.g. debug information is present.
1479 if (!MI.isTransient())
1480 ++Count;
Chad Rosier35706ad2016-02-04 21:26:02 +00001481
Tim Northover3b0846e2014-05-24 12:50:23 +00001482 // If we found a match, return it.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001483 if (isMatchingUpdateInsn(*I, MI, BaseReg, UnscaledOffset))
Tim Northover3b0846e2014-05-24 12:50:23 +00001484 return MBBI;
1485
1486 // Update the status of what the instruction clobbered and used.
1487 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1488
1489 // Otherwise, if the base register is used or modified, we have no match, so
1490 // return early.
1491 if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg])
1492 return E;
1493 }
1494 return E;
1495}
1496
1497MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnBackward(
Chad Rosier35706ad2016-02-04 21:26:02 +00001498 MachineBasicBlock::iterator I, unsigned Limit) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001499 MachineBasicBlock::iterator B = I->getParent()->begin();
1500 MachineBasicBlock::iterator E = I->getParent()->end();
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001501 MachineInstr &MemMI = *I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001502 MachineBasicBlock::iterator MBBI = I;
Tim Northover3b0846e2014-05-24 12:50:23 +00001503
Chad Rosierf77e9092015-08-06 15:50:12 +00001504 unsigned BaseReg = getLdStBaseOp(MemMI).getReg();
1505 int Offset = getLdStOffsetOp(MemMI).getImm();
Tim Northover3b0846e2014-05-24 12:50:23 +00001506
1507 // If the load/store is the first instruction in the block, there's obviously
1508 // not any matching update. Ditto if the memory offset isn't zero.
1509 if (MBBI == B || Offset != 0)
1510 return E;
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001511 // If the base register overlaps a destination register, we can't
Tim Northover3b0846e2014-05-24 12:50:23 +00001512 // merge the update.
Chad Rosier1bbd7fb2015-09-25 17:48:17 +00001513 bool IsPairedInsn = isPairedLdSt(MemMI);
1514 for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) {
1515 unsigned DestReg = getLdStRegOp(MemMI, i).getReg();
1516 if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg))
1517 return E;
1518 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001519
1520 // Track which registers have been modified and used between the first insn
1521 // (inclusive) and the second insn.
Chad Rosierbba881e2016-02-02 15:02:30 +00001522 ModifiedRegs.reset();
1523 UsedRegs.reset();
Geoff Berry173b14d2016-02-09 20:47:21 +00001524 unsigned Count = 0;
1525 do {
1526 --MBBI;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001527 MachineInstr &MI = *MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001528
Geoff Berry4ff2e362016-07-21 15:20:25 +00001529 // Don't count transient instructions towards the search limit since there
1530 // may be different numbers of them if e.g. debug information is present.
1531 if (!MI.isTransient())
Geoff Berry173b14d2016-02-09 20:47:21 +00001532 ++Count;
Chad Rosier35706ad2016-02-04 21:26:02 +00001533
Tim Northover3b0846e2014-05-24 12:50:23 +00001534 // If we found a match, return it.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001535 if (isMatchingUpdateInsn(*I, MI, BaseReg, Offset))
Tim Northover3b0846e2014-05-24 12:50:23 +00001536 return MBBI;
1537
1538 // Update the status of what the instruction clobbered and used.
1539 trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI);
1540
1541 // Otherwise, if the base register is used or modified, we have no match, so
1542 // return early.
1543 if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg])
1544 return E;
Geoff Berry173b14d2016-02-09 20:47:21 +00001545 } while (MBBI != B && Count < Limit);
Tim Northover3b0846e2014-05-24 12:50:23 +00001546 return E;
1547}
1548
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001549bool AArch64LoadStoreOpt::tryToPromoteLoadFromStore(
1550 MachineBasicBlock::iterator &MBBI) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001551 MachineInstr &MI = *MBBI;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001552 // If this is a volatile load, don't mess with it.
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001553 if (MI.hasOrderedMemoryRef())
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001554 return false;
1555
1556 // Make sure this is a reg+imm.
1557 // FIXME: It is possible to extend it to handle reg+reg cases.
1558 if (!getLdStOffsetOp(MI).isImm())
1559 return false;
1560
Chad Rosier35706ad2016-02-04 21:26:02 +00001561 // Look backward up to LdStLimit instructions.
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001562 MachineBasicBlock::iterator StoreI;
Chad Rosier35706ad2016-02-04 21:26:02 +00001563 if (findMatchingStore(MBBI, LdStLimit, StoreI)) {
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001564 ++NumLoadsFromStoresPromoted;
1565 // Promote the load. Keeping the iterator straight is a
1566 // pain, so we let the merge routine tell us what the next instruction
1567 // is after it's done mucking about.
1568 MBBI = promoteLoadFromStore(MBBI, StoreI);
1569 return true;
1570 }
1571 return false;
1572}
1573
Chad Rosierd6daac42016-11-07 15:27:22 +00001574// Merge adjacent zero stores into a wider store.
1575bool AArch64LoadStoreOpt::tryToMergeZeroStInst(
Chad Rosier24c46ad2016-02-09 18:10:20 +00001576 MachineBasicBlock::iterator &MBBI) {
Chad Rosierd6daac42016-11-07 15:27:22 +00001577 assert(isPromotableZeroStoreInst(*MBBI) && "Expected narrow store.");
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001578 MachineInstr &MI = *MBBI;
1579 MachineBasicBlock::iterator E = MI.getParent()->end();
Chad Rosier24c46ad2016-02-09 18:10:20 +00001580
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001581 if (!TII->isCandidateToMergeOrPair(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001582 return false;
1583
1584 // Look ahead up to LdStLimit instructions for a mergable instruction.
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001585 LdStPairFlags Flags;
Jun Bum Lim397eb7b2016-02-12 15:25:39 +00001586 MachineBasicBlock::iterator MergeMI =
Jun Bum Limcf974432016-03-31 14:47:24 +00001587 findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ true);
Chad Rosierd7363db2016-02-09 19:09:22 +00001588 if (MergeMI != E) {
Chad Rosierd6daac42016-11-07 15:27:22 +00001589 ++NumZeroStoresPromoted;
1590
Chad Rosier24c46ad2016-02-09 18:10:20 +00001591 // Keeping the iterator straight is a pain, so we let the merge routine tell
1592 // us what the next instruction is after it's done mucking about.
Chad Rosierd6daac42016-11-07 15:27:22 +00001593 MBBI = mergeNarrowZeroStores(MBBI, MergeMI, Flags);
Chad Rosier24c46ad2016-02-09 18:10:20 +00001594 return true;
1595 }
1596 return false;
1597}
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001598
Chad Rosier24c46ad2016-02-09 18:10:20 +00001599// Find loads and stores that can be merged into a single load or store pair
1600// instruction.
1601bool AArch64LoadStoreOpt::tryToPairLdStInst(MachineBasicBlock::iterator &MBBI) {
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001602 MachineInstr &MI = *MBBI;
1603 MachineBasicBlock::iterator E = MI.getParent()->end();
Chad Rosier24c46ad2016-02-09 18:10:20 +00001604
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001605 if (!TII->isCandidateToMergeOrPair(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001606 return false;
1607
Chad Rosierfc3bf1f2016-02-10 15:52:46 +00001608 // Early exit if the offset is not possible to match. (6 bits of positive
1609 // range, plus allow an extra one in case we find a later insn that matches
1610 // with Offset-1)
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001611 bool IsUnscaled = TII->isUnscaledLdSt(MI);
Chad Rosierfc3bf1f2016-02-10 15:52:46 +00001612 int Offset = getLdStOffsetOp(MI).getImm();
1613 int OffsetStride = IsUnscaled ? getMemScale(MI) : 1;
Nirav Dave0f9d1112017-01-04 21:21:46 +00001614 // Allow one more for offset.
1615 if (Offset > 0)
1616 Offset -= OffsetStride;
Chad Rosierfc3bf1f2016-02-10 15:52:46 +00001617 if (!inBoundsForPair(IsUnscaled, Offset, OffsetStride))
1618 return false;
1619
Chad Rosier24c46ad2016-02-09 18:10:20 +00001620 // Look ahead up to LdStLimit instructions for a pairable instruction.
1621 LdStPairFlags Flags;
Jun Bum Limcf974432016-03-31 14:47:24 +00001622 MachineBasicBlock::iterator Paired =
1623 findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ false);
Chad Rosier24c46ad2016-02-09 18:10:20 +00001624 if (Paired != E) {
1625 ++NumPairCreated;
Duncan P. N. Exon Smithab53fd92016-07-08 20:29:42 +00001626 if (TII->isUnscaledLdSt(MI))
Chad Rosier24c46ad2016-02-09 18:10:20 +00001627 ++NumUnscaledPairCreated;
1628 // Keeping the iterator straight is a pain, so we let the merge routine tell
1629 // us what the next instruction is after it's done mucking about.
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001630 MBBI = mergePairedInsns(MBBI, Paired, Flags);
1631 return true;
1632 }
1633 return false;
1634}
1635
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001636bool AArch64LoadStoreOpt::tryToMergeLdStUpdate
1637 (MachineBasicBlock::iterator &MBBI) {
1638 MachineInstr &MI = *MBBI;
1639 MachineBasicBlock::iterator E = MI.getParent()->end();
1640 MachineBasicBlock::iterator Update;
1641
1642 // Look forward to try to form a post-index instruction. For example,
1643 // ldr x0, [x20]
1644 // add x20, x20, #32
1645 // merged into:
1646 // ldr x0, [x20], #32
1647 Update = findMatchingUpdateInsnForward(MBBI, 0, UpdateLimit);
1648 if (Update != E) {
1649 // Merge the update into the ld/st.
1650 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/false);
1651 return true;
1652 }
1653
1654 // Don't know how to handle unscaled pre/post-index versions below, so bail.
1655 if (TII->isUnscaledLdSt(MI.getOpcode()))
1656 return false;
1657
1658 // Look back to try to find a pre-index instruction. For example,
1659 // add x0, x0, #8
1660 // ldr x1, [x0]
1661 // merged into:
1662 // ldr x1, [x0, #8]!
1663 Update = findMatchingUpdateInsnBackward(MBBI, UpdateLimit);
1664 if (Update != E) {
1665 // Merge the update into the ld/st.
1666 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true);
1667 return true;
1668 }
1669
1670 // The immediate in the load/store is scaled by the size of the memory
1671 // operation. The immediate in the add we're looking for,
1672 // however, is not, so adjust here.
1673 int UnscaledOffset = getLdStOffsetOp(MI).getImm() * getMemScale(MI);
1674
1675 // Look forward to try to find a post-index instruction. For example,
1676 // ldr x1, [x0, #64]
1677 // add x0, x0, #64
1678 // merged into:
1679 // ldr x1, [x0, #64]!
1680 Update = findMatchingUpdateInsnForward(MBBI, UnscaledOffset, UpdateLimit);
1681 if (Update != E) {
1682 // Merge the update into the ld/st.
1683 MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true);
1684 return true;
1685 }
1686
1687 return false;
1688}
1689
Jun Bum Lim22fe15e2015-11-06 16:27:47 +00001690bool AArch64LoadStoreOpt::optimizeBlock(MachineBasicBlock &MBB,
Chad Rosierd6daac42016-11-07 15:27:22 +00001691 bool EnableNarrowZeroStOpt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001692 bool Modified = false;
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001693 // Four tranformations to do here:
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001694 // 1) Find loads that directly read from stores and promote them by
1695 // replacing with mov instructions. If the store is wider than the load,
1696 // the load will be replaced with a bitfield extract.
1697 // e.g.,
1698 // str w1, [x0, #4]
1699 // ldrh w2, [x0, #6]
1700 // ; becomes
1701 // str w1, [x0, #4]
NAKAMURA Takumife1202c2016-06-20 00:37:41 +00001702 // lsr w2, w1, #16
Tim Northover3b0846e2014-05-24 12:50:23 +00001703 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001704 MBBI != E;) {
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001705 if (isPromotableLoadFromStore(*MBBI) && tryToPromoteLoadFromStore(MBBI))
1706 Modified = true;
1707 else
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001708 ++MBBI;
Jun Bum Lim6755c3b2015-12-22 16:36:16 +00001709 }
Chad Rosierd6daac42016-11-07 15:27:22 +00001710 // 2) Merge adjacent zero stores into a wider store.
Jun Bum Lim1de2d442016-02-05 20:02:03 +00001711 // e.g.,
1712 // strh wzr, [x0]
1713 // strh wzr, [x0, #2]
1714 // ; becomes
1715 // str wzr, [x0]
Chad Rosierd6daac42016-11-07 15:27:22 +00001716 // e.g.,
1717 // str wzr, [x0]
1718 // str wzr, [x0, #4]
1719 // ; becomes
1720 // str xzr, [x0]
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001721 if (EnableNarrowZeroStOpt)
1722 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1723 MBBI != E;) {
1724 if (isPromotableZeroStoreInst(*MBBI) && tryToMergeZeroStInst(MBBI))
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001725 Modified = true;
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001726 else
Jun Bum Lim33be4992016-05-06 15:08:57 +00001727 ++MBBI;
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001728 }
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001729 // 3) Find loads and stores that can be merged into a single load or store
1730 // pair instruction.
1731 // e.g.,
1732 // ldr x0, [x2]
1733 // ldr x1, [x2, #8]
1734 // ; becomes
1735 // ldp x0, x1, [x2]
Jun Bum Limc9879ec2015-10-27 19:16:03 +00001736 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
Tim Northover3b0846e2014-05-24 12:50:23 +00001737 MBBI != E;) {
Geoff Berry22dfbc52016-08-12 15:26:00 +00001738 if (TII->isPairableLdStInst(*MBBI) && tryToPairLdStInst(MBBI))
1739 Modified = true;
1740 else
Tim Northover3b0846e2014-05-24 12:50:23 +00001741 ++MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001742 }
Chad Rosierdbdb1d62016-02-01 21:38:31 +00001743 // 4) Find base register updates that can be merged into the load or store
1744 // as a base-reg writeback.
1745 // e.g.,
1746 // ldr x0, [x2]
1747 // add x2, x2, #4
1748 // ; becomes
1749 // ldr x0, [x2], #4
Tim Northover3b0846e2014-05-24 12:50:23 +00001750 for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1751 MBBI != E;) {
Evandro Menezes5ba804b2017-11-15 21:06:22 +00001752 if (isMergeableLdStUpdate(*MBBI) && tryToMergeLdStUpdate(MBBI))
1753 Modified = true;
1754 else
Tim Northover3b0846e2014-05-24 12:50:23 +00001755 ++MBBI;
Tim Northover3b0846e2014-05-24 12:50:23 +00001756 }
1757
1758 return Modified;
1759}
1760
1761bool AArch64LoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Andrew Kaylor1ac98bb2016-04-25 21:58:52 +00001762 if (skipFunction(*Fn.getFunction()))
1763 return false;
1764
Oliver Stannardd414c992015-11-10 11:04:18 +00001765 Subtarget = &static_cast<const AArch64Subtarget &>(Fn.getSubtarget());
1766 TII = static_cast<const AArch64InstrInfo *>(Subtarget->getInstrInfo());
1767 TRI = Subtarget->getRegisterInfo();
Chad Rosiera69dcb62017-03-17 14:19:55 +00001768 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Tim Northover3b0846e2014-05-24 12:50:23 +00001769
Chad Rosierbba881e2016-02-02 15:02:30 +00001770 // Resize the modified and used register bitfield trackers. We do this once
1771 // per function and then clear the bitfield each time we optimize a load or
1772 // store.
1773 ModifiedRegs.resize(TRI->getNumRegs());
1774 UsedRegs.resize(TRI->getNumRegs());
1775
Tim Northover3b0846e2014-05-24 12:50:23 +00001776 bool Modified = false;
Chad Rosier10c7aaa2016-11-11 14:10:12 +00001777 bool enableNarrowZeroStOpt = !Subtarget->requiresStrictAlign();
Tim Northover3b0846e2014-05-24 12:50:23 +00001778 for (auto &MBB : Fn)
Chad Rosierd6daac42016-11-07 15:27:22 +00001779 Modified |= optimizeBlock(MBB, enableNarrowZeroStOpt);
Tim Northover3b0846e2014-05-24 12:50:23 +00001780
1781 return Modified;
1782}
1783
Chad Rosier8ade0342016-11-11 19:52:45 +00001784// FIXME: Do we need/want a pre-alloc pass like ARM has to try to keep loads and
1785// stores near one another? Note: The pre-RA instruction scheduler already has
1786// hooks to try and schedule pairable loads/stores together to improve pairing
1787// opportunities. Thus, pre-RA pairing pass may not be worth the effort.
Tim Northover3b0846e2014-05-24 12:50:23 +00001788
Chad Rosier3f8b09d2016-02-09 19:42:19 +00001789// FIXME: When pairing store instructions it's very possible for this pass to
1790// hoist a store with a KILL marker above another use (without a KILL marker).
1791// The resulting IR is invalid, but nothing uses the KILL markers after this
1792// pass, so it's never caused a problem in practice.
1793
Chad Rosier43f5c842015-08-05 12:40:13 +00001794/// createAArch64LoadStoreOptimizationPass - returns an instance of the
1795/// load / store optimization pass.
Tim Northover3b0846e2014-05-24 12:50:23 +00001796FunctionPass *llvm::createAArch64LoadStoreOptimizationPass() {
1797 return new AArch64LoadStoreOpt();
1798}