blob: 70852e84debce95028802fa801c5761718cc5cc4 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Toppera0869dc2014-02-10 06:55:41 +000066 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +000067 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000068 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
69 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
70 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000071 RawFrmImm8 = 43,
72 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000073#define MAP(from, to) MRM_##from = to,
74 MRM_MAPPING
75#undef MAP
76 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000077 };
Craig Topperac172e22012-07-30 04:48:12 +000078
Sean Callanan04cc3072009-12-19 02:59:52 +000079 enum {
Craig Topper10243c82014-01-31 08:47:06 +000080 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
81 D8 = 7, D9 = 8, DA = 9, DB = 10,
82 DC = 11, DD = 12, DE = 13, DF = 14,
83 A6 = 15, A7 = 16
84 };
85
86 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +000087 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +000088 };
Craig Topperd402df32014-02-02 07:08:01 +000089
90 enum {
91 VEX = 1, XOP = 2, EVEX = 3
92 };
Craig Topperfa6298a2014-02-02 09:25:09 +000093
94 enum {
95 OpSize16 = 1, OpSize32 = 2
96 };
Sean Callanan04cc3072009-12-19 02:59:52 +000097}
Sean Callanandde9c122010-02-12 23:39:46 +000098
Sean Callanan04cc3072009-12-19 02:59:52 +000099using namespace X86Disassembler;
100
Sean Callanan04cc3072009-12-19 02:59:52 +0000101/// isRegFormat - Indicates whether a particular form requires the Mod field of
102/// the ModR/M byte to be 0b11.
103///
104/// @param form - The form of the instruction.
105/// @return - true if the form implies that Mod must be 0b11, false
106/// otherwise.
107static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000108 return (form == X86Local::MRMDestReg ||
109 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000110 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000111 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000112}
113
114/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
115/// Useful for switch statements and the like.
116///
117/// @param init - A reference to the BitsInit to be decoded.
118/// @return - The field, with the first bit in the BitsInit as the lowest
119/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000120static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000121 int width = init.getNumBits();
122
123 assert(width <= 8 && "Field is too large for uint8_t!");
124
125 int index;
126 uint8_t mask = 0x01;
127
128 uint8_t ret = 0;
129
130 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000131 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 ret |= mask;
133
134 mask <<= 1;
135 }
136
137 return ret;
138}
139
140/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
141/// name of the field.
142///
143/// @param rec - The record from which to extract the value.
144/// @param name - The name of the field in the record.
145/// @return - The field, as translated by byteFromBitsInit().
146static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000147 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000148 return byteFromBitsInit(*bits);
149}
150
151RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
152 const CodeGenInstruction &insn,
153 InstrUID uid) {
154 UID = uid;
155
156 Rec = insn.TheDef;
157 Name = Rec->getName();
158 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000159
Sean Callanan04cc3072009-12-19 02:59:52 +0000160 if (!Rec->isSubClassOf("X86Inst")) {
161 ShouldBeEmitted = false;
162 return;
163 }
Craig Topperac172e22012-07-30 04:48:12 +0000164
Craig Topper10243c82014-01-31 08:47:06 +0000165 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
166 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000167 Opcode = byteFromRec(Rec, "Opcode");
168 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000169 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000170
Craig Topperfa6298a2014-02-02 09:25:09 +0000171 OpSize = byteFromRec(Rec->getValueAsDef("OpSize"), "Value");
Craig Topper6491c802012-02-27 01:54:29 +0000172 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000173 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000174 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
175 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000176 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000177 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000178 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000179 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
180 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000181 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000182 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Craig Topperec688662014-01-31 07:00:55 +0000183 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000184 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000185 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000186
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 Name = Rec->getName();
188 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000189
Chris Lattnerd8adec72010-11-01 04:03:32 +0000190 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000191
Craig Topper3f23c1a2012-09-19 06:37:45 +0000192 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000193
Eli Friedman03180362011-07-16 02:41:28 +0000194 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000195 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000196 Is64Bit = false;
197 // FIXME: Is there some better way to check for In64BitMode?
198 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
199 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000200 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
201 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000202 Is32Bit = true;
203 break;
204 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000205 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000206 Is64Bit = true;
207 break;
208 }
209 }
Eli Friedman03180362011-07-16 02:41:28 +0000210
Craig Topper69e245c2014-02-13 07:07:16 +0000211 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
212 ShouldBeEmitted = false;
213 return;
214 }
215
216 // Special case since there is no attribute class for 64-bit and VEX
217 if (Name == "VMASKMOVDQU64") {
218 ShouldBeEmitted = false;
219 return;
220 }
221
Sean Callanan04cc3072009-12-19 02:59:52 +0000222 ShouldBeEmitted = true;
223}
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000226 const CodeGenInstruction &insn,
227 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000228{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000229 // Ignore "asm parser only" instructions.
230 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
231 return;
Craig Topperac172e22012-07-30 04:48:12 +0000232
Sean Callanan04cc3072009-12-19 02:59:52 +0000233 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000234
Craig Topper69e245c2014-02-13 07:07:16 +0000235 if (recogInstr.shouldBeEmitted()) {
236 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000238 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000239}
240
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000241#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
242 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
243 (HasEVEX_KZ ? n##_KZ : \
244 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000245
Sean Callanan04cc3072009-12-19 02:59:52 +0000246InstructionContext RecognizableInstr::insnContext() const {
247 InstructionContext insnContext;
248
Craig Topperd402df32014-02-02 07:08:01 +0000249 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000250 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000251 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
252 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000253 }
254 // VEX_L & VEX_W
255 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000256 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000257 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000258 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000259 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000260 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000261 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000262 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000263 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000264 else {
265 errs() << "Instruction does not use a prefix: " << Name << "\n";
266 llvm_unreachable("Invalid prefix");
267 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000268 } else if (HasVEX_LPrefix) {
269 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000270 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000271 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000272 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000273 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000274 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000275 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000276 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000277 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000278 else {
279 errs() << "Instruction does not use a prefix: " << Name << "\n";
280 llvm_unreachable("Invalid prefix");
281 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000282 }
283 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
284 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000285 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000286 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000287 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000288 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000289 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000290 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000291 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000292 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000293 else {
294 errs() << "Instruction does not use a prefix: " << Name << "\n";
295 llvm_unreachable("Invalid prefix");
296 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000297 } else if (HasEVEX_L2Prefix) {
298 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000299 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000300 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000301 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000303 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000304 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000305 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000306 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000307 else {
308 errs() << "Instruction does not use a prefix: " << Name << "\n";
309 llvm_unreachable("Invalid prefix");
310 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 }
312 else if (HasVEX_WPrefix) {
313 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000314 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000316 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000318 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000319 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000320 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000321 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000322 else {
323 errs() << "Instruction does not use a prefix: " << Name << "\n";
324 llvm_unreachable("Invalid prefix");
325 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 }
327 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000328 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000329 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000330 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000331 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000332 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000333 insnContext = EVEX_KB(IC_EVEX_XS);
334 else
335 insnContext = EVEX_KB(IC_EVEX);
336 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000337 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000338 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000339 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000340 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000341 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000343 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000344 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000345 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000346 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000347 else {
348 errs() << "Instruction does not use a prefix: " << Name << "\n";
349 llvm_unreachable("Invalid prefix");
350 }
Craig Topper8e92e852014-02-02 07:46:05 +0000351 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000352 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000353 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000354 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000355 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000356 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000357 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000358 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000359 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000360 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000361 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000362 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000363 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000364 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000365 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000366 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000367 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000368 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000369 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000370 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000371 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000372 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000373 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000374 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000375 else {
376 errs() << "Instruction does not use a prefix: " << Name << "\n";
377 llvm_unreachable("Invalid prefix");
378 }
Eli Friedman03180362011-07-16 02:41:28 +0000379 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000380 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000381 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000382 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000383 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000384 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000385 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000386 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000387 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000388 else if (HasAdSizePrefix)
389 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000390 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000391 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000392 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000393 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000394 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000395 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000396 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000397 insnContext = IC_64BIT_XS;
398 else if (HasREX_WPrefix)
399 insnContext = IC_64BIT_REXW;
400 else
401 insnContext = IC_64BIT;
402 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000403 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000404 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000405 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000406 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000407 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000408 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000409 else if (HasAdSizePrefix)
410 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000411 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000412 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000413 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000414 insnContext = IC_XS;
415 else
416 insnContext = IC;
417 }
418
419 return insnContext;
420}
Craig Topperac172e22012-07-30 04:48:12 +0000421
Craig Topperf7755df2012-07-12 06:52:41 +0000422void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
423 unsigned &physicalOperandIndex,
424 unsigned &numPhysicalOperands,
425 const unsigned *operandMapping,
426 OperandEncoding (*encodingFromString)
427 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000428 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000429 if (optional) {
430 if (physicalOperandIndex >= numPhysicalOperands)
431 return;
432 } else {
433 assert(physicalOperandIndex < numPhysicalOperands);
434 }
Craig Topperac172e22012-07-30 04:48:12 +0000435
Sean Callanan04cc3072009-12-19 02:59:52 +0000436 while (operandMapping[operandIndex] != operandIndex) {
437 Spec->operands[operandIndex].encoding = ENCODING_DUP;
438 Spec->operands[operandIndex].type =
439 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
440 ++operandIndex;
441 }
Craig Topperac172e22012-07-30 04:48:12 +0000442
Sean Callanan04cc3072009-12-19 02:59:52 +0000443 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000444
Sean Callanan04cc3072009-12-19 02:59:52 +0000445 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000446 OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000447 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000448 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000449
Sean Callanan04cc3072009-12-19 02:59:52 +0000450 ++operandIndex;
451 ++physicalOperandIndex;
452}
453
Craig Topper83b7e242014-01-02 03:58:45 +0000454void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000455 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000456
Sean Callanan04cc3072009-12-19 02:59:52 +0000457 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000458
Chris Lattnerd8adec72010-11-01 04:03:32 +0000459 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000460
Sean Callanan04cc3072009-12-19 02:59:52 +0000461 unsigned numOperands = OperandList.size();
462 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000463
Sean Callanan04cc3072009-12-19 02:59:52 +0000464 // operandMapping maps from operands in OperandList to their originals.
465 // If operandMapping[i] != i, then the entry is a duplicate.
466 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000467 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000468
Craig Topperf7755df2012-07-12 06:52:41 +0000469 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000470 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000471 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000472 OperandList[operandIndex].Constraints[0];
473 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000474 operandMapping[operandIndex] = operandIndex;
475 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000476 } else {
477 ++numPhysicalOperands;
478 operandMapping[operandIndex] = operandIndex;
479 }
480 } else {
481 ++numPhysicalOperands;
482 operandMapping[operandIndex] = operandIndex;
483 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000484 }
Craig Topperac172e22012-07-30 04:48:12 +0000485
Sean Callanan04cc3072009-12-19 02:59:52 +0000486#define HANDLE_OPERAND(class) \
487 handleOperand(false, \
488 operandIndex, \
489 physicalOperandIndex, \
490 numPhysicalOperands, \
491 operandMapping, \
492 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000493
Sean Callanan04cc3072009-12-19 02:59:52 +0000494#define HANDLE_OPTIONAL(class) \
495 handleOperand(true, \
496 operandIndex, \
497 physicalOperandIndex, \
498 numPhysicalOperands, \
499 operandMapping, \
500 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000501
Sean Callanan04cc3072009-12-19 02:59:52 +0000502 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000503 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000504 // physicalOperandIndex should always be < numPhysicalOperands
505 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000506
Sean Callanan04cc3072009-12-19 02:59:52 +0000507 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000508 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000509 case X86Local::RawFrmSrc:
510 HANDLE_OPERAND(relocation);
511 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000512 case X86Local::RawFrmDst:
513 HANDLE_OPERAND(relocation);
514 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000515 case X86Local::RawFrmDstSrc:
516 HANDLE_OPERAND(relocation);
517 HANDLE_OPERAND(relocation);
518 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000519 case X86Local::RawFrm:
520 // Operand 1 (optional) is an address or immediate.
521 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000522 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000523 "Unexpected number of operands for RawFrm");
524 HANDLE_OPTIONAL(relocation)
525 HANDLE_OPTIONAL(immediate)
526 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000527 case X86Local::RawFrmMemOffs:
528 // Operand 1 is an address.
529 HANDLE_OPERAND(relocation);
530 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000531 case X86Local::AddRegFrm:
532 // Operand 1 is added to the opcode.
533 // Operand 2 (optional) is an address.
534 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
535 "Unexpected number of operands for AddRegFrm");
536 HANDLE_OPERAND(opcodeModifier)
537 HANDLE_OPTIONAL(relocation)
538 break;
539 case X86Local::MRMDestReg:
540 // Operand 1 is a register operand in the R/M field.
541 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000542 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000543 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000544 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000545 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
546 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
547 else
548 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
549 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000550
Sean Callanan04cc3072009-12-19 02:59:52 +0000551 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000552
Craig Topperd402df32014-02-02 07:08:01 +0000553 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000554 // FIXME: In AVX, the register below becomes the one encoded
555 // in ModRMVEX and the one above the one in the VEX.VVVV field
556 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000557
Sean Callanan04cc3072009-12-19 02:59:52 +0000558 HANDLE_OPERAND(roRegister)
559 HANDLE_OPTIONAL(immediate)
560 break;
561 case X86Local::MRMDestMem:
562 // Operand 1 is a memory operand (possibly SIB-extended)
563 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000564 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000565 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000566 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000567 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
568 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
569 else
570 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
571 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000572 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000573
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000574 if (HasEVEX_K)
575 HANDLE_OPERAND(writemaskRegister)
576
Craig Topperd402df32014-02-02 07:08:01 +0000577 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000578 // FIXME: In AVX, the register below becomes the one encoded
579 // in ModRMVEX and the one above the one in the VEX.VVVV field
580 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000581
Sean Callanan04cc3072009-12-19 02:59:52 +0000582 HANDLE_OPERAND(roRegister)
583 HANDLE_OPTIONAL(immediate)
584 break;
585 case X86Local::MRMSrcReg:
586 // Operand 1 is a register operand in the Reg/Opcode field.
587 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000588 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000590 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000591
Craig Topperd402df32014-02-02 07:08:01 +0000592 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000593 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000594 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000595 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000596 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000597 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000598
Sean Callananc3fd5232011-03-15 01:23:15 +0000599 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000600
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000601 if (HasEVEX_K)
602 HANDLE_OPERAND(writemaskRegister)
603
Craig Topperd402df32014-02-02 07:08:01 +0000604 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000605 // FIXME: In AVX, the register below becomes the one encoded
606 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000607 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000608
Craig Topper03a0bed2011-12-30 05:20:36 +0000609 if (HasMemOp4Prefix)
610 HANDLE_OPERAND(immediate)
611
Sean Callananc3fd5232011-03-15 01:23:15 +0000612 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000613
Craig Topperd402df32014-02-02 07:08:01 +0000614 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000615 HANDLE_OPERAND(vvvvRegister)
616
Craig Topper2ba766a2011-12-30 06:23:39 +0000617 if (!HasMemOp4Prefix)
618 HANDLE_OPTIONAL(immediate)
619 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000620 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000621 break;
622 case X86Local::MRMSrcMem:
623 // Operand 1 is a register operand in the Reg/Opcode field.
624 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000625 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000626 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000627
Craig Topperd402df32014-02-02 07:08:01 +0000628 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000629 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000630 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000631 else
632 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
633 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000634
Sean Callanan04cc3072009-12-19 02:59:52 +0000635 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000636
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000637 if (HasEVEX_K)
638 HANDLE_OPERAND(writemaskRegister)
639
Craig Topperd402df32014-02-02 07:08:01 +0000640 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000641 // FIXME: In AVX, the register below becomes the one encoded
642 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000643 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000644
Craig Topper03a0bed2011-12-30 05:20:36 +0000645 if (HasMemOp4Prefix)
646 HANDLE_OPERAND(immediate)
647
Sean Callanan04cc3072009-12-19 02:59:52 +0000648 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000649
Craig Topperd402df32014-02-02 07:08:01 +0000650 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000651 HANDLE_OPERAND(vvvvRegister)
652
Craig Topper2ba766a2011-12-30 06:23:39 +0000653 if (!HasMemOp4Prefix)
654 HANDLE_OPTIONAL(immediate)
655 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000656 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000657 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000658 case X86Local::MRM0r:
659 case X86Local::MRM1r:
660 case X86Local::MRM2r:
661 case X86Local::MRM3r:
662 case X86Local::MRM4r:
663 case X86Local::MRM5r:
664 case X86Local::MRM6r:
665 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000666 {
667 // Operand 1 is a register operand in the R/M field.
668 // Operand 2 (optional) is an immediate or relocation.
669 // Operand 3 (optional) is an immediate.
670 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000671 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000672 if (numPhysicalOperands > 3 + kOp + Op4v)
673 llvm_unreachable("Unexpected number of operands for MRMnr");
674 }
Craig Topperd402df32014-02-02 07:08:01 +0000675 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000676 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000677
678 if (HasEVEX_K)
679 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000680 HANDLE_OPTIONAL(rmRegister)
681 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000682 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000683 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000684 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000685 case X86Local::MRM0m:
686 case X86Local::MRM1m:
687 case X86Local::MRM2m:
688 case X86Local::MRM3m:
689 case X86Local::MRM4m:
690 case X86Local::MRM5m:
691 case X86Local::MRM6m:
692 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000693 {
694 // Operand 1 is a memory operand (possibly SIB-extended)
695 // Operand 2 (optional) is an immediate or relocation.
696 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000697 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000698 if (numPhysicalOperands < 1 + kOp + Op4v ||
699 numPhysicalOperands > 2 + kOp + Op4v)
700 llvm_unreachable("Unexpected number of operands for MRMnm");
701 }
Craig Topperd402df32014-02-02 07:08:01 +0000702 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000703 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000704 if (HasEVEX_K)
705 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000706 HANDLE_OPERAND(memory)
707 HANDLE_OPTIONAL(relocation)
708 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000709 case X86Local::RawFrmImm8:
710 // operand 1 is a 16-bit immediate
711 // operand 2 is an 8-bit immediate
712 assert(numPhysicalOperands == 2 &&
713 "Unexpected number of operands for X86Local::RawFrmImm8");
714 HANDLE_OPERAND(immediate)
715 HANDLE_OPERAND(immediate)
716 break;
717 case X86Local::RawFrmImm16:
718 // operand 1 is a 16-bit immediate
719 // operand 2 is a 16-bit immediate
720 HANDLE_OPERAND(immediate)
721 HANDLE_OPERAND(immediate)
722 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000723 case X86Local::MRM_F8:
724 if (Opcode == 0xc6) {
725 assert(numPhysicalOperands == 1 &&
726 "Unexpected number of operands for X86Local::MRM_F8");
727 HANDLE_OPERAND(immediate)
728 } else if (Opcode == 0xc7) {
729 assert(numPhysicalOperands == 1 &&
730 "Unexpected number of operands for X86Local::MRM_F8");
731 HANDLE_OPERAND(relocation)
732 }
733 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000734 case X86Local::MRM_C1:
735 case X86Local::MRM_C2:
736 case X86Local::MRM_C3:
737 case X86Local::MRM_C4:
738 case X86Local::MRM_C8:
739 case X86Local::MRM_C9:
740 case X86Local::MRM_CA:
741 case X86Local::MRM_CB:
742 case X86Local::MRM_E8:
743 case X86Local::MRM_F0:
744 case X86Local::MRM_F9:
745 case X86Local::MRM_D0:
746 case X86Local::MRM_D1:
747 case X86Local::MRM_D4:
748 case X86Local::MRM_D5:
749 case X86Local::MRM_D6:
750 case X86Local::MRM_D8:
751 case X86Local::MRM_D9:
752 case X86Local::MRM_DA:
753 case X86Local::MRM_DB:
754 case X86Local::MRM_DC:
755 case X86Local::MRM_DD:
756 case X86Local::MRM_DE:
757 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000758 // Ignored.
759 break;
760 }
Craig Topperac172e22012-07-30 04:48:12 +0000761
Sean Callanan04cc3072009-12-19 02:59:52 +0000762 #undef HANDLE_OPERAND
763 #undef HANDLE_OPTIONAL
764}
765
766void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
767 // Special cases where the LLVM tables are not complete
768
Sean Callanandde9c122010-02-12 23:39:46 +0000769#define MAP(from, to) \
770 case X86Local::MRM_##from: \
771 filter = new ExactFilter(0x##from); \
772 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000773
774 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000775
776 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000777 uint8_t opcodeToSet = 0;
778
Craig Topper10243c82014-01-31 08:47:06 +0000779 switch (OpMap) {
780 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000781 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000782 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000783 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000784 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000785 case X86Local::A6:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000786 case X86Local::A7:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000787 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000788 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000789 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000790 switch (OpMap) {
791 default: llvm_unreachable("Unexpected map!");
792 case X86Local::OB: opcodeType = ONEBYTE; break;
793 case X86Local::TB: opcodeType = TWOBYTE; break;
794 case X86Local::T8: opcodeType = THREEBYTE_38; break;
795 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
796 case X86Local::A6: opcodeType = THREEBYTE_A6; break;
797 case X86Local::A7: opcodeType = THREEBYTE_A7; break;
798 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
799 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
800 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
801 }
802
803 switch (Form) {
804 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000805 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000806 break;
807 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
808 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
809 case X86Local::MRMXr: case X86Local::MRMXm:
810 filter = new ModFilter(isRegFormat(Form));
811 break;
812 case X86Local::MRM0r: case X86Local::MRM1r:
813 case X86Local::MRM2r: case X86Local::MRM3r:
814 case X86Local::MRM4r: case X86Local::MRM5r:
815 case X86Local::MRM6r: case X86Local::MRM7r:
816 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
817 break;
818 case X86Local::MRM0m: case X86Local::MRM1m:
819 case X86Local::MRM2m: case X86Local::MRM3m:
820 case X86Local::MRM4m: case X86Local::MRM5m:
821 case X86Local::MRM6m: case X86Local::MRM7m:
822 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
823 break;
824 MRM_MAPPING
825 } // switch (Form)
826
Craig Topper9e3e38a2013-10-03 05:17:48 +0000827 opcodeToSet = Opcode;
828 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000829 case X86Local::D8:
830 case X86Local::D9:
831 case X86Local::DA:
832 case X86Local::DB:
833 case X86Local::DC:
834 case X86Local::DD:
835 case X86Local::DE:
836 case X86Local::DF:
837 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +0000838 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +0000839 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +0000840 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +0000841 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +0000842 break;
Craig Topper10243c82014-01-31 08:47:06 +0000843 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000844
845 assert(opcodeType != (OpcodeType)-1 &&
846 "Opcode type not set");
847 assert(filter && "Filter not set");
848
849 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000850 assert(((opcodeToSet & 7) == 0) &&
851 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000852
Craig Topper623b0d62014-01-01 14:22:37 +0000853 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000854
Craig Topper623b0d62014-01-01 14:22:37 +0000855 for (currentOpcode = opcodeToSet;
856 currentOpcode < opcodeToSet + 8;
857 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000858 tables.setTableFields(opcodeType,
859 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000860 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000861 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000862 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000863 } else {
864 tables.setTableFields(opcodeType,
865 insnContext(),
866 opcodeToSet,
867 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000868 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000869 }
Craig Topperac172e22012-07-30 04:48:12 +0000870
Sean Callanan04cc3072009-12-19 02:59:52 +0000871 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000872
Sean Callanandde9c122010-02-12 23:39:46 +0000873#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000874}
875
876#define TYPE(str, type) if (s == str) return type;
877OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000878 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000879 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000880 if(hasREX_WPrefix) {
881 // For instructions with a REX_W prefix, a declared 32-bit register encoding
882 // is special.
883 TYPE("GR32", TYPE_R32)
884 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000885 if(OpSize == X86Local::OpSize16) {
886 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000887 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000888 TYPE("GR16", TYPE_Rv)
889 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000890 } else if(OpSize == X86Local::OpSize32) {
891 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000892 // immediate encoding is special.
893 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000894 }
895 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000896 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000897 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000898 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 TYPE("i32mem", TYPE_Mv)
900 TYPE("i32imm", TYPE_IMMv)
901 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000902 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000903 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000904 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000905 TYPE("i64mem", TYPE_Mv)
906 TYPE("i64i32imm", TYPE_IMM64)
907 TYPE("i64i8imm", TYPE_IMM64)
908 TYPE("GR64", TYPE_R64)
909 TYPE("i8mem", TYPE_M8)
910 TYPE("i8imm", TYPE_IMM8)
911 TYPE("GR8", TYPE_R8)
912 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000913 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000914 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000915 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000916 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000917 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000918 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000919 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000920 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000921 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000922 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000923 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000924 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000925 TYPE("RST", TYPE_ST)
926 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000927 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000928 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000929 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000930 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000931 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000932 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000933 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000934 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000935 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +0000936 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000937 TYPE("brtarget8", TYPE_REL8)
938 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000939 TYPE("lea32mem", TYPE_LEA)
940 TYPE("lea64_32mem", TYPE_LEA)
941 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 TYPE("VR64", TYPE_MM64)
943 TYPE("i64imm", TYPE_IMMv)
944 TYPE("opaque32mem", TYPE_M1616)
945 TYPE("opaque48mem", TYPE_M1632)
946 TYPE("opaque80mem", TYPE_M1664)
947 TYPE("opaque512mem", TYPE_M512)
948 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
949 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000950 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000951 TYPE("srcidx8", TYPE_SRCIDX8)
952 TYPE("srcidx16", TYPE_SRCIDX16)
953 TYPE("srcidx32", TYPE_SRCIDX32)
954 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000955 TYPE("dstidx8", TYPE_DSTIDX8)
956 TYPE("dstidx16", TYPE_DSTIDX16)
957 TYPE("dstidx32", TYPE_DSTIDX32)
958 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000959 TYPE("offset8", TYPE_MOFFS8)
960 TYPE("offset16", TYPE_MOFFS16)
961 TYPE("offset32", TYPE_MOFFS32)
962 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +0000963 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000964 TYPE("VR256X", TYPE_XMM256)
965 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000966 TYPE("VK1", TYPE_VK1)
967 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000968 TYPE("VK8", TYPE_VK8)
969 TYPE("VK8WM", TYPE_VK8)
970 TYPE("VK16", TYPE_VK16)
971 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +0000972 TYPE("GR16_NOAX", TYPE_Rv)
973 TYPE("GR32_NOAX", TYPE_Rv)
974 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +0000975 TYPE("vx32mem", TYPE_M32)
976 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000977 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +0000978 TYPE("vx64mem", TYPE_M64)
979 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000980 TYPE("vy64xmem", TYPE_M64)
981 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000982 errs() << "Unhandled type string " << s << "\n";
983 llvm_unreachable("Unhandled type string");
984}
985#undef TYPE
986
987#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000988OperandEncoding
989RecognizableInstr::immediateEncodingFromString(const std::string &s,
990 uint8_t OpSize) {
991 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000992 // For instructions without an OpSize prefix, a declared 16-bit register or
993 // immediate encoding is special.
994 ENCODING("i16imm", ENCODING_IW)
995 }
996 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000997 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000998 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +0000999 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001000 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001001 ENCODING("i16imm", ENCODING_Iv)
1002 ENCODING("i16i8imm", ENCODING_IB)
1003 ENCODING("i32imm", ENCODING_Iv)
1004 ENCODING("i64i32imm", ENCODING_ID)
1005 ENCODING("i64i8imm", ENCODING_IB)
1006 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001007 // This is not a typo. Instructions like BLENDVPD put
1008 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001009 ENCODING("FR32", ENCODING_IB)
1010 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001011 ENCODING("VR128", ENCODING_IB)
1012 ENCODING("VR256", ENCODING_IB)
1013 ENCODING("FR32X", ENCODING_IB)
1014 ENCODING("FR64X", ENCODING_IB)
1015 ENCODING("VR128X", ENCODING_IB)
1016 ENCODING("VR256X", ENCODING_IB)
1017 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001018 errs() << "Unhandled immediate encoding " << s << "\n";
1019 llvm_unreachable("Unhandled immediate encoding");
1020}
1021
Craig Topperfa6298a2014-02-02 09:25:09 +00001022OperandEncoding
1023RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1024 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001025 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001026 ENCODING("GR16", ENCODING_RM)
1027 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001028 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001029 ENCODING("GR64", ENCODING_RM)
1030 ENCODING("GR8", ENCODING_RM)
1031 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001032 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001033 ENCODING("FR64", ENCODING_RM)
1034 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001035 ENCODING("FR64X", ENCODING_RM)
1036 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001037 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001038 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001039 ENCODING("VR256X", ENCODING_RM)
1040 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001041 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001042 ENCODING("VK8", ENCODING_RM)
1043 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001044 errs() << "Unhandled R/M register encoding " << s << "\n";
1045 llvm_unreachable("Unhandled R/M register encoding");
1046}
1047
Craig Topperfa6298a2014-02-02 09:25:09 +00001048OperandEncoding
1049RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1050 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001051 ENCODING("GR16", ENCODING_REG)
1052 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001053 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001054 ENCODING("GR64", ENCODING_REG)
1055 ENCODING("GR8", ENCODING_REG)
1056 ENCODING("VR128", ENCODING_REG)
1057 ENCODING("FR64", ENCODING_REG)
1058 ENCODING("FR32", ENCODING_REG)
1059 ENCODING("VR64", ENCODING_REG)
1060 ENCODING("SEGMENT_REG", ENCODING_REG)
1061 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001062 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001063 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001064 ENCODING("VR256X", ENCODING_REG)
1065 ENCODING("VR128X", ENCODING_REG)
1066 ENCODING("FR64X", ENCODING_REG)
1067 ENCODING("FR32X", ENCODING_REG)
1068 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001069 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001070 ENCODING("VK8", ENCODING_REG)
1071 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001072 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001073 ENCODING("VK8WM", ENCODING_REG)
1074 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001075 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1076 llvm_unreachable("Unhandled reg/opcode register encoding");
1077}
1078
Craig Topperfa6298a2014-02-02 09:25:09 +00001079OperandEncoding
1080RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1081 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001082 ENCODING("GR32", ENCODING_VVVV)
1083 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001084 ENCODING("FR32", ENCODING_VVVV)
1085 ENCODING("FR64", ENCODING_VVVV)
1086 ENCODING("VR128", ENCODING_VVVV)
1087 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001088 ENCODING("FR32X", ENCODING_VVVV)
1089 ENCODING("FR64X", ENCODING_VVVV)
1090 ENCODING("VR128X", ENCODING_VVVV)
1091 ENCODING("VR256X", ENCODING_VVVV)
1092 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001093 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001094 ENCODING("VK8", ENCODING_VVVV)
1095 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001096 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1097 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1098}
1099
Craig Topperfa6298a2014-02-02 09:25:09 +00001100OperandEncoding
1101RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1102 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001103 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001104 ENCODING("VK8WM", ENCODING_WRITEMASK)
1105 ENCODING("VK16WM", ENCODING_WRITEMASK)
1106 errs() << "Unhandled mask register encoding " << s << "\n";
1107 llvm_unreachable("Unhandled mask register encoding");
1108}
1109
Craig Topperfa6298a2014-02-02 09:25:09 +00001110OperandEncoding
1111RecognizableInstr::memoryEncodingFromString(const std::string &s,
1112 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001113 ENCODING("i16mem", ENCODING_RM)
1114 ENCODING("i32mem", ENCODING_RM)
1115 ENCODING("i64mem", ENCODING_RM)
1116 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001117 ENCODING("ssmem", ENCODING_RM)
1118 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001119 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001120 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001121 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001122 ENCODING("f64mem", ENCODING_RM)
1123 ENCODING("f32mem", ENCODING_RM)
1124 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001125 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001126 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001127 ENCODING("f80mem", ENCODING_RM)
1128 ENCODING("lea32mem", ENCODING_RM)
1129 ENCODING("lea64_32mem", ENCODING_RM)
1130 ENCODING("lea64mem", ENCODING_RM)
1131 ENCODING("opaque32mem", ENCODING_RM)
1132 ENCODING("opaque48mem", ENCODING_RM)
1133 ENCODING("opaque80mem", ENCODING_RM)
1134 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001135 ENCODING("vx32mem", ENCODING_RM)
1136 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001137 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001138 ENCODING("vx64mem", ENCODING_RM)
1139 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001140 ENCODING("vy64xmem", ENCODING_RM)
1141 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001142 errs() << "Unhandled memory encoding " << s << "\n";
1143 llvm_unreachable("Unhandled memory encoding");
1144}
1145
Craig Topperfa6298a2014-02-02 09:25:09 +00001146OperandEncoding
1147RecognizableInstr::relocationEncodingFromString(const std::string &s,
1148 uint8_t OpSize) {
1149 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001150 // For instructions without an OpSize prefix, a declared 16-bit register or
1151 // immediate encoding is special.
1152 ENCODING("i16imm", ENCODING_IW)
1153 }
1154 ENCODING("i16imm", ENCODING_Iv)
1155 ENCODING("i16i8imm", ENCODING_IB)
1156 ENCODING("i32imm", ENCODING_Iv)
1157 ENCODING("i32i8imm", ENCODING_IB)
1158 ENCODING("i64i32imm", ENCODING_ID)
1159 ENCODING("i64i8imm", ENCODING_IB)
1160 ENCODING("i8imm", ENCODING_IB)
1161 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001162 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001163 ENCODING("i32imm_pcrel", ENCODING_ID)
1164 ENCODING("brtarget", ENCODING_Iv)
1165 ENCODING("brtarget8", ENCODING_IB)
1166 ENCODING("i64imm", ENCODING_IO)
1167 ENCODING("offset8", ENCODING_Ia)
1168 ENCODING("offset16", ENCODING_Ia)
1169 ENCODING("offset32", ENCODING_Ia)
1170 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001171 ENCODING("srcidx8", ENCODING_SI)
1172 ENCODING("srcidx16", ENCODING_SI)
1173 ENCODING("srcidx32", ENCODING_SI)
1174 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001175 ENCODING("dstidx8", ENCODING_DI)
1176 ENCODING("dstidx16", ENCODING_DI)
1177 ENCODING("dstidx32", ENCODING_DI)
1178 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001179 errs() << "Unhandled relocation encoding " << s << "\n";
1180 llvm_unreachable("Unhandled relocation encoding");
1181}
1182
Craig Topperfa6298a2014-02-02 09:25:09 +00001183OperandEncoding
1184RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1185 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001186 ENCODING("GR32", ENCODING_Rv)
1187 ENCODING("GR64", ENCODING_RO)
1188 ENCODING("GR16", ENCODING_Rv)
1189 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001190 ENCODING("GR16_NOAX", ENCODING_Rv)
1191 ENCODING("GR32_NOAX", ENCODING_Rv)
1192 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001193 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1194 llvm_unreachable("Unhandled opcode modifier encoding");
1195}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001196#undef ENCODING