blob: c4d311f8d420c1c24962313b58780fd755757516 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000042def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
43def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000044def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
45def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
47def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000048def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
49def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000050def X86pshufb : SDNode<"X86ISD::PSHUFB",
51 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
52 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000053def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000054 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000055 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000056def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000057 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000058 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86pextrb : SDNode<"X86ISD::PEXTRB",
60 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
61def X86pextrw : SDNode<"X86ISD::PEXTRW",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pinsrb : SDNode<"X86ISD::PINSRB",
64 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
65 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
66def X86pinsrw : SDNode<"X86ISD::PINSRW",
67 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
68 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
69def X86insrtps : SDNode<"X86ISD::INSERTPS",
70 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
71 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
72def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
73 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
74def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000075 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000076def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
77def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
78def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
79def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
80def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
81def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
82def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
83def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
85def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
86def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
87def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
88
89def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000090 SDTCisVec<1>,
91 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000092def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000093def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000094
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000095// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
96// translated into one of the target nodes below during lowering.
97// Note: this is a work in progress...
98def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
99def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
100 SDTCisSameAs<0,2>]>;
101
102def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
103 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
104def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
106
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000107def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
108
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000109def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
110
111def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
112def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
113def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
114
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000115def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
116def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
117
118def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
119def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
120def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
121
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000122def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
123def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
124
125def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000126def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000127def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000128def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
129
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000130def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
131def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000132
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000133def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
134def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000135def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
136def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000137
138def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
139def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
140def X86Unpckhpsy : SDNode<"X86ISD::VUNPCKHPSY", SDTShuff2Op>;
141def X86Unpckhpdy : SDNode<"X86ISD::VUNPCKHPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000142
143def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
144def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
145def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
146def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
Craig Topper669199c2011-11-21 06:57:39 +0000147def X86Punpcklwdy : SDNode<"X86ISD::VPUNPCKLWDY", SDTShuff2Op>;
148def X86Punpckldqy : SDNode<"X86ISD::VPUNPCKLDQY", SDTShuff2Op>;
149def X86Punpcklqdqy : SDNode<"X86ISD::VPUNPCKLQDQY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000150
151def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
152def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
153def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
154def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
Craig Topper669199c2011-11-21 06:57:39 +0000155def X86Punpckhwdy : SDNode<"X86ISD::VPUNPCKHWDY", SDTShuff2Op>;
156def X86Punpckhdqy : SDNode<"X86ISD::VPUNPCKHDQY", SDTShuff2Op>;
157def X86Punpckhqdqy : SDNode<"X86ISD::VPUNPCKHQDQY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000158
Bruno Cardoso Lopes27a30a72011-07-27 00:56:34 +0000159def X86VPermilps : SDNode<"X86ISD::VPERMILPS", SDTShuff2OpI>;
160def X86VPermilpsy : SDNode<"X86ISD::VPERMILPSY", SDTShuff2OpI>;
161def X86VPermilpd : SDNode<"X86ISD::VPERMILPD", SDTShuff2OpI>;
162def X86VPermilpdy : SDNode<"X86ISD::VPERMILPDY", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000163
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000164def X86VPerm2f128 : SDNode<"X86ISD::VPERM2F128", SDTShuff3OpI>;
165
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000166def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
167
David Greene03264ef2010-07-12 23:41:28 +0000168//===----------------------------------------------------------------------===//
169// SSE Complex Patterns
170//===----------------------------------------------------------------------===//
171
172// These are 'extloads' from a scalar to the low element of a vector, zeroing
173// the top elements. These are used for the SSE 'ss' and 'sd' instruction
174// forms.
175def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000176 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
177 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000178def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000179 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
180 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000181
182def ssmem : Operand<v4f32> {
183 let PrintMethod = "printf32mem";
184 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
185 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000186 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000187}
188def sdmem : Operand<v2f64> {
189 let PrintMethod = "printf64mem";
190 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
191 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000192 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000193}
194
195//===----------------------------------------------------------------------===//
196// SSE pattern fragments
197//===----------------------------------------------------------------------===//
198
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000199// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000200def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
201def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
202def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
203def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
204
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000205// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000206def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
207def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
208def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
209def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
210
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000211// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000212def alignedstore : PatFrag<(ops node:$val, node:$ptr),
213 (store node:$val, node:$ptr), [{
214 return cast<StoreSDNode>(N)->getAlignment() >= 16;
215}]>;
216
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000217// Like 'store', but always requires 256-bit vector alignment.
218def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
219 (store node:$val, node:$ptr), [{
220 return cast<StoreSDNode>(N)->getAlignment() >= 32;
221}]>;
222
223// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000224def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
225 return cast<LoadSDNode>(N)->getAlignment() >= 16;
226}]>;
227
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000228// Like 'load', but always requires 256-bit vector alignment.
229def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
230 return cast<LoadSDNode>(N)->getAlignment() >= 32;
231}]>;
232
David Greene03264ef2010-07-12 23:41:28 +0000233def alignedloadfsf32 : PatFrag<(ops node:$ptr),
234 (f32 (alignedload node:$ptr))>;
235def alignedloadfsf64 : PatFrag<(ops node:$ptr),
236 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000237
238// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000239def alignedloadv4f32 : PatFrag<(ops node:$ptr),
240 (v4f32 (alignedload node:$ptr))>;
241def alignedloadv2f64 : PatFrag<(ops node:$ptr),
242 (v2f64 (alignedload node:$ptr))>;
243def alignedloadv4i32 : PatFrag<(ops node:$ptr),
244 (v4i32 (alignedload node:$ptr))>;
245def alignedloadv2i64 : PatFrag<(ops node:$ptr),
246 (v2i64 (alignedload node:$ptr))>;
247
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000248// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000249def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000250 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000251def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000252 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000253def alignedloadv8i32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000254 (v8i32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000255def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000256 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000257
258// Like 'load', but uses special alignment checks suitable for use in
259// memory operands in most SSE instructions, which are required to
260// be naturally aligned on some targets but not on others. If the subtarget
261// allows unaligned accesses, match any load, though this may require
262// setting a feature bit in the processor (on startup, for example).
263// Opteron 10h and later implement such a feature.
264def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
265 return Subtarget->hasVectorUAMem()
266 || cast<LoadSDNode>(N)->getAlignment() >= 16;
267}]>;
268
269def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
270def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000271
272// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000273def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
274def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
275def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
276def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000277def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000278def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
279
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000280// 256-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000281def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
282def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000283def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
284def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
Craig Topper682b8502011-11-02 04:42:13 +0000285def memopv16i16 : PatFrag<(ops node:$ptr), (v16i16 (memop node:$ptr))>;
286def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000287
288// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
289// 16-byte boundary.
290// FIXME: 8 byte alignment for mmx reads is not required
291def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
292 return cast<LoadSDNode>(N)->getAlignment() >= 8;
293}]>;
294
Dale Johannesendd224d22010-09-30 23:57:10 +0000295def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000296
297// MOVNT Support
298// Like 'store', but requires the non-temporal bit to be set
299def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
300 (st node:$val, node:$ptr), [{
301 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
302 return ST->isNonTemporal();
303 return false;
304}]>;
305
306def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
307 (st node:$val, node:$ptr), [{
308 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
309 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
310 ST->getAddressingMode() == ISD::UNINDEXED &&
311 ST->getAlignment() >= 16;
312 return false;
313}]>;
314
315def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
316 (st node:$val, node:$ptr), [{
317 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
318 return ST->isNonTemporal() &&
319 ST->getAlignment() < 16;
320 return false;
321}]>;
322
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000323// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000324def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
325def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
326def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
327def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
328def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
329def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
330
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000331// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000332def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
333def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000334def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000335def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000336
David Greene03264ef2010-07-12 23:41:28 +0000337def vzmovl_v2i64 : PatFrag<(ops node:$src),
338 (bitconvert (v2i64 (X86vzmovl
339 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
340def vzmovl_v4i32 : PatFrag<(ops node:$src),
341 (bitconvert (v4i32 (X86vzmovl
342 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
343
344def vzload_v2i64 : PatFrag<(ops node:$src),
345 (bitconvert (v2i64 (X86vzload node:$src)))>;
346
347
348def fp32imm0 : PatLeaf<(f32 fpimm), [{
349 return N->isExactlyValue(+0.0);
350}]>;
351
352// BYTE_imm - Transform bit immediates into byte immediates.
353def BYTE_imm : SDNodeXForm<imm, [{
354 // Transformation function: imm >> 3
355 return getI32Imm(N->getZExtValue() >> 3);
356}]>;
357
358// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
359// SHUFP* etc. imm.
360def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
361 return getI8Imm(X86::getShuffleSHUFImmediate(N));
362}]>;
363
364// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
365// PSHUFHW imm.
366def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
367 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
368}]>;
369
370// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
371// PSHUFLW imm.
372def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
373 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
374}]>;
375
376// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
377// a PALIGNR imm.
378def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
379 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
380}]>;
381
David Greenec4da1102011-02-03 15:50:00 +0000382// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
383// to VEXTRACTF128 imm.
384def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
385 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
386}]>;
387
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000388// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000389// VINSERTF128 imm.
390def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
391 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
392}]>;
393
David Greene03264ef2010-07-12 23:41:28 +0000394def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
395 (vector_shuffle node:$lhs, node:$rhs), [{
396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
397 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
398}]>;
399
400def movddup : PatFrag<(ops node:$lhs, node:$rhs),
401 (vector_shuffle node:$lhs, node:$rhs), [{
402 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
403}]>;
404
405def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
406 (vector_shuffle node:$lhs, node:$rhs), [{
407 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
408}]>;
409
410def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
411 (vector_shuffle node:$lhs, node:$rhs), [{
412 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
413}]>;
414
415def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
416 (vector_shuffle node:$lhs, node:$rhs), [{
417 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
418}]>;
419
420def movlp : PatFrag<(ops node:$lhs, node:$rhs),
421 (vector_shuffle node:$lhs, node:$rhs), [{
422 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
423}]>;
424
425def movl : PatFrag<(ops node:$lhs, node:$rhs),
426 (vector_shuffle node:$lhs, node:$rhs), [{
427 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
428}]>;
429
David Greene03264ef2010-07-12 23:41:28 +0000430def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
431 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000432 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000433}]>;
434
435def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
436 (vector_shuffle node:$lhs, node:$rhs), [{
Craig Topper669199c2011-11-21 06:57:39 +0000437 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N), Subtarget->hasAVX2());
David Greene03264ef2010-07-12 23:41:28 +0000438}]>;
439
David Greene03264ef2010-07-12 23:41:28 +0000440def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
441 (vector_shuffle node:$lhs, node:$rhs), [{
442 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
443}], SHUFFLE_get_shuf_imm>;
444
445def shufp : PatFrag<(ops node:$lhs, node:$rhs),
446 (vector_shuffle node:$lhs, node:$rhs), [{
447 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
448}], SHUFFLE_get_shuf_imm>;
449
450def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
451 (vector_shuffle node:$lhs, node:$rhs), [{
452 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
453}], SHUFFLE_get_pshufhw_imm>;
454
455def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
456 (vector_shuffle node:$lhs, node:$rhs), [{
457 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
458}], SHUFFLE_get_pshuflw_imm>;
459
David Greenec4da1102011-02-03 15:50:00 +0000460def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
461 (extract_subvector node:$bigvec,
462 node:$index), [{
463 return X86::isVEXTRACTF128Index(N);
464}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000465
466def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
467 node:$index),
468 (insert_subvector node:$bigvec, node:$smallvec,
469 node:$index), [{
470 return X86::isVINSERTF128Index(N);
471}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000472