blob: 6312bb02feb2761edd647ce471acff56d89c5fbb [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000069 ISAVersion7_0_4,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +000073 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000074 ISAVersion9_0_0,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +000075 ISAVersion9_0_2
Tom Stellard347ac792015-06-26 21:15:07 +000076 };
77
Wei Ding205bfdb2017-02-10 02:15:29 +000078 enum TrapHandlerAbi {
79 TrapHandlerAbiNone = 0,
80 TrapHandlerAbiHsa = 1
81 };
82
Wei Dingf2cce022017-02-22 23:22:19 +000083 enum TrapID {
84 TrapIDHardwareReserved = 0,
85 TrapIDHSADebugTrap = 1,
86 TrapIDLLVMTrap = 2,
87 TrapIDLLVMDebugTrap = 3,
88 TrapIDDebugBreakpoint = 7,
89 TrapIDDebugReserved8 = 8,
90 TrapIDDebugReservedFE = 0xfe,
91 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000092 };
93
94 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000095 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000096 };
97
Matt Arsenault43e92fe2016-06-24 06:30:11 +000098protected:
99 // Basic subtarget description.
100 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000101 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000102 unsigned IsaVersion;
103 unsigned WavefrontSize;
104 int LocalMemorySize;
105 int LDSBankCount;
106 unsigned MaxPrivateElementSize;
107
108 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000109 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000110 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000111
112 // Dynamially set bits that enable features.
113 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000114 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000115 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000116 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000117 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000118 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000119 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000120 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000121 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000122 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000123 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000124 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000125 bool DebuggerInsertNops;
126 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000127 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128
129 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000130 bool EnableHugePrivateBuffer;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000132 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000133 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000134 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000135 bool EnableSIScheduler;
136 bool DumpCode;
137
138 // Subtarget statically properties set by tablegen
139 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000140 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000141 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000143 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000144 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000145 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000146 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000147 bool HasSMemRealTime;
148 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000149 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000150 bool HasVOP3PInsts;
Matt Arsenault28f52e52017-10-25 07:00:51 +0000151 bool HasMadMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000152 bool HasMovrel;
153 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000154 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000155 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000156 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000157 bool HasSDWAOmod;
158 bool HasSDWAScalar;
159 bool HasSDWASdst;
160 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000161 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000162 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000163 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000164 bool FlatInstOffsets;
165 bool FlatGlobalInsts;
166 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000167 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000168 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000169 bool R600ALUInst;
170 bool CaymanISA;
171 bool CFALUBug;
172 bool HasVertexCache;
173 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000174 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000176 // Dummy feature to use for assembler in tablegen.
177 bool FeatureDisable;
178
Tom Stellard75aadc22012-12-11 21:25:42 +0000179 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000180 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000181 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
183public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
185 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000186 ~AMDGPUSubtarget() override;
187
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000188 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
189 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000191 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
192 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
193 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
194 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000195
Eric Christopherd9134482014-08-04 21:25:23 +0000196 const InstrItineraryData *getInstrItineraryData() const override {
197 return &InstrItins;
198 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000199
Matt Arsenault56684d42016-08-11 17:31:42 +0000200 // Nothing implemented, just prevent crashes on use.
201 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
202 return &TSInfo;
203 }
204
Craig Topperee7b0f32014-04-30 05:53:27 +0000205 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000206
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000207 bool isAmdHsaOS() const {
208 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000209 }
210
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000211 bool isMesa3DOS() const {
212 return TargetTriple.getOS() == Triple::Mesa3D;
213 }
214
Tim Renouf9f7ead32017-09-29 09:48:12 +0000215 bool isAmdPalOS() const {
216 return TargetTriple.getOS() == Triple::AMDPAL;
217 }
218
Matt Arsenaultd782d052014-06-27 17:57:00 +0000219 Generation getGeneration() const {
220 return Gen;
221 }
222
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000223 unsigned getWavefrontSize() const {
224 return WavefrontSize;
225 }
226
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000227 unsigned getWavefrontSizeLog2() const {
228 return Log2_32(WavefrontSize);
229 }
230
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000231 int getLocalMemorySize() const {
232 return LocalMemorySize;
233 }
234
235 int getLDSBankCount() const {
236 return LDSBankCount;
237 }
238
239 unsigned getMaxPrivateElementSize() const {
240 return MaxPrivateElementSize;
241 }
242
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000243 AMDGPUAS getAMDGPUAS() const {
244 return AS;
245 }
246
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000247 bool has16BitInsts() const {
248 return Has16BitInsts;
249 }
250
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000251 bool hasIntClamp() const {
252 return HasIntClamp;
253 }
254
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000255 bool hasVOP3PInsts() const {
256 return HasVOP3PInsts;
257 }
258
Jan Veselyd1c9b612017-12-04 22:57:29 +0000259 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000260 return FP64;
261 }
262
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000263 bool hasMIMG_R128() const {
264 return MIMG_R128;
265 }
266
Matt Arsenaultb035a572015-01-29 19:34:25 +0000267 bool hasFastFMAF32() const {
268 return FastFMAF32;
269 }
270
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000271 bool hasHalfRate64Ops() const {
272 return HalfRate64Ops;
273 }
274
Matt Arsenault88701812016-06-09 23:42:48 +0000275 bool hasAddr64() const {
276 return (getGeneration() < VOLCANIC_ISLANDS);
277 }
278
Matt Arsenaultfae02982014-03-17 18:58:11 +0000279 bool hasBFE() const {
280 return (getGeneration() >= EVERGREEN);
281 }
282
Matt Arsenault6e439652014-06-10 19:00:20 +0000283 bool hasBFI() const {
284 return (getGeneration() >= EVERGREEN);
285 }
286
Matt Arsenaultfae02982014-03-17 18:58:11 +0000287 bool hasBFM() const {
288 return hasBFE();
289 }
290
Matt Arsenault60425062014-06-10 19:18:28 +0000291 bool hasBCNT(unsigned Size) const {
292 if (Size == 32)
293 return (getGeneration() >= EVERGREEN);
294
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000295 if (Size == 64)
296 return (getGeneration() >= SOUTHERN_ISLANDS);
297
298 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000299 }
300
Tom Stellard50122a52014-04-07 19:45:41 +0000301 bool hasMulU24() const {
302 return (getGeneration() >= EVERGREEN);
303 }
304
305 bool hasMulI24() const {
306 return (getGeneration() >= SOUTHERN_ISLANDS ||
307 hasCaymanISA());
308 }
309
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000310 bool hasFFBL() const {
311 return (getGeneration() >= EVERGREEN);
312 }
313
314 bool hasFFBH() const {
315 return (getGeneration() >= EVERGREEN);
316 }
317
Matt Arsenault10268f92017-02-27 22:40:39 +0000318 bool hasMed3_16() const {
319 return getGeneration() >= GFX9;
320 }
321
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000322 bool hasMin3Max3_16() const {
323 return getGeneration() >= GFX9;
324 }
325
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000326 bool hasMadMixInsts() const {
Matt Arsenault28f52e52017-10-25 07:00:51 +0000327 return HasMadMixInsts;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000328 }
329
Jan Vesely808fff52015-04-30 17:15:56 +0000330 bool hasCARRY() const {
331 return (getGeneration() >= EVERGREEN);
332 }
333
334 bool hasBORROW() const {
335 return (getGeneration() >= EVERGREEN);
336 }
337
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000338 bool hasCaymanISA() const {
339 return CaymanISA;
340 }
341
Jan Vesely39aeab42017-12-04 23:07:28 +0000342 bool hasFMA() const {
343 return FMA;
344 }
345
Wei Ding205bfdb2017-02-10 02:15:29 +0000346 TrapHandlerAbi getTrapHandlerAbi() const {
347 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
348 }
349
Matt Arsenault45b98182017-11-15 00:45:43 +0000350 bool enableHugePrivateBuffer() const {
351 return EnableHugePrivateBuffer;
352 }
353
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000354 bool isPromoteAllocaEnabled() const {
355 return EnablePromoteAlloca;
356 }
357
Matt Arsenault706f9302015-07-06 16:01:58 +0000358 bool unsafeDSOffsetFoldingEnabled() const {
359 return EnableUnsafeDSOffsetFolding;
360 }
361
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000362 bool dumpCode() const {
363 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000364 }
365
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000366 /// Return the amount of LDS that can be used that will not restrict the
367 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000368 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
369 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000370
371 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
372 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000373 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000374
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000375 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
376 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matthias Braunf1caa282017-12-15 22:22:58 +0000377 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000378 }
379
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000380 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000381 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000382 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000383
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000384 bool hasFP32Denormals() const {
385 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000386 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000387
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000388 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000389 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000390 }
391
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000392 bool supportsMinMaxDenormModes() const {
393 return getGeneration() >= AMDGPUSubtarget::GFX9;
394 }
395
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000396 bool hasFPExceptions() const {
397 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000398 }
399
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000400 bool enableDX10Clamp() const {
401 return DX10Clamp;
402 }
403
404 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000405 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000406 }
407
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000408 bool useFlatForGlobal() const {
409 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000410 }
411
Farhana Aleena7cb3112018-03-09 17:41:39 +0000412 /// \returns If target supports ds_read/write_b128 and user enables generation
413 /// of ds_read/write_b128.
414 bool useDS128(bool UserEnable) const {
415 return CIInsts && UserEnable;
416 }
417
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000418 /// \returns If MUBUF instructions always perform range checking, even for
419 /// buffer resources used for private memory access.
420 bool privateMemoryResourceIsRangeChecked() const {
421 return getGeneration() < AMDGPUSubtarget::GFX9;
422 }
423
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000424 bool hasAutoWaitcntBeforeBarrier() const {
425 return AutoWaitcntBeforeBarrier;
426 }
427
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000428 bool hasCodeObjectV3() const {
429 return CodeObjectV3;
430 }
431
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000432 bool hasUnalignedBufferAccess() const {
433 return UnalignedBufferAccess;
434 }
435
Tom Stellard64a9d082016-10-14 18:10:39 +0000436 bool hasUnalignedScratchAccess() const {
437 return UnalignedScratchAccess;
438 }
439
Matt Arsenaulte823d922017-02-18 18:29:53 +0000440 bool hasApertureRegs() const {
441 return HasApertureRegs;
442 }
443
Wei Ding205bfdb2017-02-10 02:15:29 +0000444 bool isTrapHandlerEnabled() const {
445 return TrapHandler;
446 }
447
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000448 bool isXNACKEnabled() const {
449 return EnableXNACK;
450 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000451
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000452 bool hasFlatAddressSpace() const {
453 return FlatAddressSpace;
454 }
455
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000456 bool hasFlatInstOffsets() const {
457 return FlatInstOffsets;
458 }
459
460 bool hasFlatGlobalInsts() const {
461 return FlatGlobalInsts;
462 }
463
464 bool hasFlatScratchInsts() const {
465 return FlatScratchInsts;
466 }
467
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000468 bool hasD16LoadStore() const {
469 return getGeneration() >= GFX9;
470 }
471
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000472 /// Return if most LDS instructions have an m0 use that require m0 to be
473 /// iniitalized.
474 bool ldsRequiresM0Init() const {
475 return getGeneration() < GFX9;
476 }
477
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000478 bool hasAddNoCarry() const {
479 return AddNoCarryInsts;
480 }
481
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000482 bool hasUnpackedD16VMem() const {
483 return HasUnpackedD16VMem;
484 }
485
Tom Stellard2f3f9852017-01-25 01:25:13 +0000486 bool isMesaKernel(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000487 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000488 }
489
490 // Covers VS/PS/CS graphics shaders
491 bool isMesaGfxShader(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000492 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction().getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000493 }
494
495 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
496 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000497 }
498
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000499 bool hasMad64_32() const {
500 return getGeneration() >= SEA_ISLANDS;
501 }
502
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000503 bool hasFminFmaxLegacy() const {
504 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
505 }
506
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000507 bool hasSDWA() const {
508 return HasSDWA;
509 }
510
Sam Kolton3c4933f2017-06-22 06:26:41 +0000511 bool hasSDWAOmod() const {
512 return HasSDWAOmod;
513 }
514
515 bool hasSDWAScalar() const {
516 return HasSDWAScalar;
517 }
518
519 bool hasSDWASdst() const {
520 return HasSDWASdst;
521 }
522
523 bool hasSDWAMac() const {
524 return HasSDWAMac;
525 }
526
Sam Koltona179d252017-06-27 15:02:23 +0000527 bool hasSDWAOutModsVOPC() const {
528 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000529 }
530
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000531 /// \brief Returns the offset in bytes from the start of the input buffer
532 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000533 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
534 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000535 }
536
Tom Stellardb2869eb2016-09-09 19:28:00 +0000537 unsigned getAlignmentForImplicitArgPtr() const {
538 return isAmdHsaOS() ? 8 : 4;
539 }
540
Tony Tye7a893d42018-03-23 18:45:18 +0000541 /// \returns Number of bytes of arguments that are passed to a shader or
542 /// kernel in addition to the explicit ones declared for the function.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000543 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
544 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000545 return 16;
Tony Tye7a893d42018-03-23 18:45:18 +0000546 return AMDGPU::getIntegerAttribute(
547 MF.getFunction(), "amdgpu-implicitarg-num-bytes", 0);
Tom Stellarde88bbc32016-09-23 01:33:26 +0000548 }
549
Matt Arsenault869fec22017-04-17 19:48:24 +0000550 // Scratch is allocated in 256 dword per wave blocks for the entire
551 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
552 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000553 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000554 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000555 }
Tom Stellard347ac792015-06-26 21:15:07 +0000556
Craig Topper5656db42014-04-29 07:57:24 +0000557 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000558 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000559 }
560
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000561 bool enableSubRegLiveness() const override {
562 return true;
563 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000564
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000565 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
566 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
567
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000568 /// \returns Number of execution units per compute unit supported by the
569 /// subtarget.
570 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000571 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000572 }
573
574 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000575 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000577 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
578 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000579 }
580
581 /// \returns Maximum number of waves per compute unit supported by the
582 /// subtarget without any kind of limitation.
583 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000584 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000585 }
586
587 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000588 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000589 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000590 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
591 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000592 }
593
594 /// \returns Minimum number of waves per execution unit supported by the
595 /// subtarget.
596 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000597 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000598 }
599
600 /// \returns Maximum number of waves per execution unit supported by the
601 /// subtarget without any kind of limitation.
602 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000603 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000604 }
605
606 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000607 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000608 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000609 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
610 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000611 }
612
613 /// \returns Minimum flat work group size supported by the subtarget.
614 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000615 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000616 }
617
618 /// \returns Maximum flat work group size supported by the subtarget.
619 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000620 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000621 }
622
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000623 /// \returns Number of waves per work group supported by the subtarget and
624 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000625 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000626 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
627 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000628 }
629
Matt Arsenaultb7918022017-10-23 17:09:35 +0000630 /// \returns Default range flat work group size for a calling convention.
631 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
632
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000633 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
634 /// for function \p F, or minimum/maximum flat work group sizes explicitly
635 /// requested using "amdgpu-flat-work-group-size" attribute attached to
636 /// function \p F.
637 ///
638 /// \returns Subtarget's default values if explicitly requested values cannot
639 /// be converted to integer, or violate subtarget's specifications.
640 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
641
642 /// \returns Subtarget's default pair of minimum/maximum number of waves per
643 /// execution unit for function \p F, or minimum/maximum number of waves per
644 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
645 /// attached to function \p F.
646 ///
647 /// \returns Subtarget's default values if explicitly requested values cannot
648 /// be converted to integer, violate subtarget's specifications, or are not
649 /// compatible with minimum/maximum number of waves limited by flat work group
650 /// size, register usage, and/or lds usage.
651 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000652
653 /// Creates value range metadata on an workitemid.* inrinsic call or load.
654 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000655};
656
657class R600Subtarget final : public AMDGPUSubtarget {
658private:
659 R600InstrInfo InstrInfo;
660 R600FrameLowering FrameLowering;
661 R600TargetLowering TLInfo;
662
663public:
664 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
665 const TargetMachine &TM);
666
667 const R600InstrInfo *getInstrInfo() const override {
668 return &InstrInfo;
669 }
670
671 const R600FrameLowering *getFrameLowering() const override {
672 return &FrameLowering;
673 }
674
675 const R600TargetLowering *getTargetLowering() const override {
676 return &TLInfo;
677 }
678
679 const R600RegisterInfo *getRegisterInfo() const override {
680 return &InstrInfo.getRegisterInfo();
681 }
682
683 bool hasCFAluBug() const {
684 return CFALUBug;
685 }
686
687 bool hasVertexCache() const {
688 return HasVertexCache;
689 }
690
691 short getTexVTXClauseSize() const {
692 return TexVTXClauseSize;
693 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000694};
695
696class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000697private:
698 SIInstrInfo InstrInfo;
699 SIFrameLowering FrameLowering;
700 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000701
702 /// GlobalISel related APIs.
703 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
704 std::unique_ptr<InstructionSelector> InstSelector;
705 std::unique_ptr<LegalizerInfo> Legalizer;
706 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000707
708public:
709 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +0000710 const GCNTargetMachine &TM);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000711
712 const SIInstrInfo *getInstrInfo() const override {
713 return &InstrInfo;
714 }
715
716 const SIFrameLowering *getFrameLowering() const override {
717 return &FrameLowering;
718 }
719
720 const SITargetLowering *getTargetLowering() const override {
721 return &TLInfo;
722 }
723
724 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000725 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000726 }
727
Tom Stellardca166212017-01-30 21:56:46 +0000728 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000729 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000730 }
731
732 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000733 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000734 }
735
736 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000737 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000738 }
739
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000740 const SIRegisterInfo *getRegisterInfo() const override {
741 return &InstrInfo.getRegisterInfo();
742 }
743
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000744 // XXX - Why is this here if it isn't in the default pass set?
745 bool enableEarlyIfConversion() const override {
746 return true;
747 }
748
Tom Stellard83f0bce2015-01-29 16:55:25 +0000749 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000750 unsigned NumRegionInstrs) const override;
751
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000752 bool isVGPRSpillingEnabled(const Function& F) const;
753
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000754 unsigned getMaxNumUserSGPRs() const {
755 return 16;
756 }
757
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000758 bool hasSMemRealTime() const {
759 return HasSMemRealTime;
760 }
761
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000762 bool hasMovrel() const {
763 return HasMovrel;
764 }
765
766 bool hasVGPRIndexMode() const {
767 return HasVGPRIndexMode;
768 }
769
Marek Olsake22fdb92017-03-21 17:00:32 +0000770 bool useVGPRIndexMode(bool UserEnable) const {
771 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
772 }
773
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000774 bool hasScalarCompareEq64() const {
775 return getGeneration() >= VOLCANIC_ISLANDS;
776 }
777
Matt Arsenault7b647552016-10-28 21:55:15 +0000778 bool hasScalarStores() const {
779 return HasScalarStores;
780 }
781
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000782 bool hasInv2PiInlineImm() const {
783 return HasInv2PiInlineImm;
784 }
785
Sam Kolton07dbde22017-01-20 10:01:25 +0000786 bool hasDPP() const {
787 return HasDPP;
788 }
789
Tom Stellardde008d32016-01-21 04:28:34 +0000790 bool enableSIScheduler() const {
791 return EnableSIScheduler;
792 }
793
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000794 bool debuggerSupported() const {
795 return debuggerInsertNops() && debuggerReserveRegs() &&
796 debuggerEmitPrologue();
797 }
798
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000799 bool debuggerInsertNops() const {
800 return DebuggerInsertNops;
801 }
802
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000803 bool debuggerReserveRegs() const {
804 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000805 }
806
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000807 bool debuggerEmitPrologue() const {
808 return DebuggerEmitPrologue;
809 }
810
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000811 bool loadStoreOptEnabled() const {
812 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000813 }
814
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000815 bool hasSGPRInitBug() const {
816 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000817 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000818
Tom Stellardb133fbb2016-10-27 23:05:31 +0000819 bool has12DWordStoreHazard() const {
820 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
821 }
822
Matt Arsenaulte823d922017-02-18 18:29:53 +0000823 bool hasSMovFedHazard() const {
824 return getGeneration() >= AMDGPUSubtarget::GFX9;
825 }
826
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000827 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000828 return getGeneration() >= AMDGPUSubtarget::GFX9;
829 }
830
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000831 bool hasReadM0SendMsgHazard() const {
832 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
833 }
834
Matt Arsenault9166ce82017-07-28 15:52:08 +0000835 unsigned getKernArgSegmentSize(const MachineFunction &MF,
836 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000837
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000838 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
839 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
840
841 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
842 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000843
Matt Arsenaulte823d922017-02-18 18:29:53 +0000844 /// \returns true if the flat_scratch register should be initialized with the
845 /// pointer to the wave's scratch memory rather than a size and offset.
846 bool flatScratchIsPointer() const {
847 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000848 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000849
Tim Renouf832f90f2018-02-26 14:46:43 +0000850 /// \returns true if the machine has merged shaders in which s0-s7 are
851 /// reserved by the hardware and user SGPRs start at s8
852 bool hasMergedShaders() const {
853 return getGeneration() >= GFX9;
854 }
855
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000856 /// \returns SGPR allocation granularity supported by the subtarget.
857 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000858 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000859 }
860
861 /// \returns SGPR encoding granularity supported by the subtarget.
862 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000863 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000864 }
865
866 /// \returns Total number of SGPRs supported by the subtarget.
867 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000868 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000869 }
870
871 /// \returns Addressable number of SGPRs supported by the subtarget.
872 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000873 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000874 }
875
876 /// \returns Minimum number of SGPRs that meets the given number of waves per
877 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000878 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
879 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
880 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000881
882 /// \returns Maximum number of SGPRs that meets the given number of waves per
883 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000884 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
885 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
886 Addressable);
887 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000888
889 /// \returns Reserved number of SGPRs for given function \p MF.
890 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
891
892 /// \returns Maximum number of SGPRs that meets number of waves per execution
893 /// unit requirement for function \p MF, or number of SGPRs explicitly
894 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
895 ///
896 /// \returns Value that meets number of waves per execution unit requirement
897 /// if explicitly requested value cannot be converted to integer, violates
898 /// subtarget's specifications, or does not meet number of waves per execution
899 /// unit requirement.
900 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
901
902 /// \returns VGPR allocation granularity supported by the subtarget.
903 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000904 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000905 }
906
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000907 /// \returns VGPR encoding granularity supported by the subtarget.
908 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000909 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000910 }
911
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000912 /// \returns Total number of VGPRs supported by the subtarget.
913 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000914 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000915 }
916
917 /// \returns Addressable number of VGPRs supported by the subtarget.
918 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000919 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000920 }
921
922 /// \returns Minimum number of VGPRs that meets given number of waves per
923 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000924 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
925 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
926 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000927
928 /// \returns Maximum number of VGPRs that meets given number of waves per
929 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000930 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
931 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
932 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000933
934 /// \returns Reserved number of VGPRs for given function \p MF.
935 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
936 return debuggerReserveRegs() ? 4 : 0;
937 }
938
939 /// \returns Maximum number of VGPRs that meets number of waves per execution
940 /// unit requirement for function \p MF, or number of VGPRs explicitly
941 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
942 ///
943 /// \returns Value that meets number of waves per execution unit requirement
944 /// if explicitly requested value cannot be converted to integer, violates
945 /// subtarget's specifications, or does not meet number of waves per execution
946 /// unit requirement.
947 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000948
949 void getPostRAMutations(
950 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
951 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000952};
953
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000954} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000955
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000956#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H