blob: ef8ef6268548e2add91636a65685753bc94c67dc [file] [log] [blame]
Matt Arsenault585b5662015-05-07 17:02:32 +00001//===-- AMDGPU.td - AMDGPU Tablegen files ------------------*- tablegen -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Matt Arsenault585b5662015-05-07 17:02:32 +00008//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Tom Stellardbc5b5372014-06-13 16:38:59 +000010include "llvm/Target/Target.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000011
Tom Stellard99792772013-06-07 20:28:49 +000012//===----------------------------------------------------------------------===//
13// Subtarget Features
14//===----------------------------------------------------------------------===//
15
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000016// Debugging Features
17
18def FeatureDumpCode : SubtargetFeature <"DumpCode",
19 "DumpCode",
20 "true",
21 "Dump MachineInstrs in the CodeEmitter">;
22
Tom Stellard0a0fa032015-04-28 17:37:00 +000023def FeatureDumpCodeLower : SubtargetFeature <"dumpcode",
24 "DumpCode",
25 "true",
26 "Dump MachineInstrs in the CodeEmitter">;
27
Tom Stellard66df8a22013-11-18 19:43:44 +000028def FeatureIRStructurizer : SubtargetFeature <"disable-irstructurizer",
Tom Stellarded0ceec2013-10-10 17:11:12 +000029 "EnableIRStructurizer",
Tom Stellard66df8a22013-11-18 19:43:44 +000030 "false",
31 "Disable IR Structurizer">;
Tom Stellarded0ceec2013-10-10 17:11:12 +000032
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000033def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca",
34 "EnablePromoteAlloca",
35 "true",
36 "Enable promote alloca pass">;
37
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000038// Target features
39
Tom Stellard783893a2013-11-18 19:43:33 +000040def FeatureIfCvt : SubtargetFeature <"disable-ifcvt",
41 "EnableIfCvt",
42 "false",
43 "Disable the if conversion pass">;
44
Matt Arsenaultf5e29972014-06-20 06:50:05 +000045def FeatureFP64 : SubtargetFeature<"fp64",
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000046 "FP64",
Tom Stellard99792772013-06-07 20:28:49 +000047 "true",
Matt Arsenaultf5e29972014-06-20 06:50:05 +000048 "Enable double precision operations">;
Tom Stellard99792772013-06-07 20:28:49 +000049
Matt Arsenaultf171cf22014-07-14 23:40:49 +000050def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals",
51 "FP64Denormals",
52 "true",
53 "Enable double precision denormal handling",
54 [FeatureFP64]>;
55
Matt Arsenaultb035a572015-01-29 19:34:25 +000056def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf",
57 "FastFMAF32",
58 "true",
59 "Assuming f32 fma is at least as fast as mul + add",
60 []>;
61
Matt Arsenaultf171cf22014-07-14 23:40:49 +000062// Some instructions do not support denormals despite this flag. Using
63// fp32 denormals also causes instructions to run at the double
64// precision rate for the device.
65def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals",
66 "FP32Denormals",
67 "true",
68 "Enable single precision denormal handling">;
69
Tom Stellard99792772013-06-07 20:28:49 +000070def Feature64BitPtr : SubtargetFeature<"64BitPtr",
71 "Is64bit",
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000072 "true",
Matt Arsenaultf5e29972014-06-20 06:50:05 +000073 "Specify if 64-bit addressing should be used">;
Tom Stellard99792772013-06-07 20:28:49 +000074
75def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst",
76 "R600ALUInst",
77 "false",
Matt Arsenaultf5e29972014-06-20 06:50:05 +000078 "Older version of ALU instructions encoding">;
Tom Stellard99792772013-06-07 20:28:49 +000079
80def FeatureVertexCache : SubtargetFeature<"HasVertexCache",
81 "HasVertexCache",
82 "true",
Matt Arsenaultf5e29972014-06-20 06:50:05 +000083 "Specify use of dedicated vertex cache">;
Tom Stellard99792772013-06-07 20:28:49 +000084
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000085def FeatureCaymanISA : SubtargetFeature<"caymanISA",
86 "CaymanISA",
87 "true",
88 "Use Cayman ISA">;
89
Tom Stellard348273d2014-01-23 16:18:02 +000090def FeatureCFALUBug : SubtargetFeature<"cfalubug",
91 "CFALUBug",
92 "true",
93 "GPU has CF_ALU bug">;
94
Matt Arsenault41033282014-10-10 22:01:59 +000095// XXX - This should probably be removed once enabled by default
96def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt",
97 "EnableLoadStoreOpt",
98 "true",
99 "Enable SI load/store optimizer pass">;
100
Matt Arsenault706f9302015-07-06 16:01:58 +0000101// Performance debugging feature. Allow using DS instruction immediate
102// offsets even if the base pointer can't be proven to be base. On SI,
103// base pointer values that won't give the same result as a 16-bit add
104// are not safe to fold, but this will override the conservative test
105// for the base pointer.
106def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature <"unsafe-ds-offset-folding",
107 "EnableUnsafeDSOffsetFolding",
108 "true",
109 "Force using DS instruction immediate offsets on SI">;
110
Matt Arsenault3f981402014-09-15 15:41:53 +0000111def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space",
112 "FlatAddressSpace",
113 "true",
114 "Support flat address space">;
115
Tom Stellarde99fb652015-01-20 19:33:04 +0000116def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling",
117 "EnableVGPRSpilling",
118 "true",
119 "Enable spilling of VGPRs to scratch memory">;
120
Marek Olsak4d00dd22015-03-09 15:48:09 +0000121def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug",
122 "SGPRInitBug",
123 "true",
124 "VI SGPR initilization bug requiring a fixed SGPR allocation size">;
125
Tom Stellard3498e4f2013-06-07 20:28:55 +0000126class SubtargetFeatureFetchLimit <string Value> :
127 SubtargetFeature <"fetch"#Value,
128 "TexVTXClauseSize",
129 Value,
130 "Limit the maximum number of fetches in a clause to "#Value>;
Tom Stellard99792772013-06-07 20:28:49 +0000131
Tom Stellard3498e4f2013-06-07 20:28:55 +0000132def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">;
133def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">;
134
Tom Stellard8c347b02014-01-22 21:55:40 +0000135class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature<
136 "wavefrontsize"#Value,
137 "WavefrontSize",
138 !cast<string>(Value),
139 "The number of threads per wavefront">;
140
141def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>;
142def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>;
143def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>;
144
Tom Stellardec87f842015-05-25 16:15:54 +0000145class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature <
146 "ldsbankcount"#Value,
147 "LDSBankCount",
148 !cast<string>(Value),
149 "The number of LDS banks per compute unit.">;
150
151def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>;
152def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>;
153
Tom Stellard347ac792015-06-26 21:15:07 +0000154class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping>
155 : SubtargetFeature <
156 "isaver"#Major#"."#Minor#"."#Stepping,
157 "IsaVersion",
158 "ISAVersion"#Major#"_"#Minor#"_"#Stepping,
159 "Instruction set version number"
160>;
161
162def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0>;
163def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1>;
164def FeatureISAVersion8_0_0 : SubtargetFeatureISAVersion <8,0,0>;
165def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1>;
166
Tom Stellard880a80a2014-06-17 16:53:14 +0000167class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature<
168 "localmemorysize"#Value,
169 "LocalMemorySize",
170 !cast<string>(Value),
171 "The size of local memory in bytes">;
172
Tom Stellardd7e6f132015-04-08 01:09:26 +0000173def FeatureGCN : SubtargetFeature<"gcn",
174 "IsGCN",
175 "true",
176 "GCN or newer GPU">;
177
178def FeatureGCN1Encoding : SubtargetFeature<"gcn1-encoding",
179 "GCN1Encoding",
180 "true",
181 "Encoding format for SI and CI">;
182
183def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding",
184 "GCN3Encoding",
185 "true",
186 "Encoding format for VI">;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000187
188def FeatureCIInsts : SubtargetFeature<"ci-insts",
189 "CIInsts",
190 "true",
191 "Additional intstructions for CI+">;
192
193// Dummy feature used to disable assembler instructions.
194def FeatureDisable : SubtargetFeature<"",
195 "FeatureDisable","true",
196 "Dummy feature to disable assembler"
197 " instructions">;
198
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000199class SubtargetFeatureGeneration <string Value,
200 list<SubtargetFeature> Implies> :
201 SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value,
202 Value#" GPU generation", Implies>;
203
Tom Stellard880a80a2014-06-17 16:53:14 +0000204def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>;
205def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>;
206def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>;
207
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000208def FeatureR600 : SubtargetFeatureGeneration<"R600",
Tom Stellard880a80a2014-06-17 16:53:14 +0000209 [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0]>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000210
211def FeatureR700 : SubtargetFeatureGeneration<"R700",
Tom Stellard880a80a2014-06-17 16:53:14 +0000212 [FeatureFetchLimit16, FeatureLocalMemorySize0]>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000213
214def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN",
Tom Stellard880a80a2014-06-17 16:53:14 +0000215 [FeatureFetchLimit16, FeatureLocalMemorySize32768]>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000216
217def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS",
Tom Stellard880a80a2014-06-17 16:53:14 +0000218 [FeatureFetchLimit16, FeatureWavefrontSize64,
219 FeatureLocalMemorySize32768]
220>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000221
222def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS",
Tom Stellard42639a52014-07-21 15:44:58 +0000223 [Feature64BitPtr, FeatureFP64, FeatureLocalMemorySize32768,
Tom Stellardec87f842015-05-25 16:15:54 +0000224 FeatureWavefrontSize64, FeatureGCN, FeatureGCN1Encoding,
225 FeatureLDSBankCount32]>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000226
Tom Stellard6e1ee472013-10-29 16:37:28 +0000227def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS",
Tom Stellard42639a52014-07-21 15:44:58 +0000228 [Feature64BitPtr, FeatureFP64, FeatureLocalMemorySize65536,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000229 FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace,
Tom Stellardd1f0f022015-04-23 19:33:54 +0000230 FeatureGCN1Encoding, FeatureCIInsts]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000231
232def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS",
233 [Feature64BitPtr, FeatureFP64, FeatureLocalMemorySize65536,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000234 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
Tom Stellardec87f842015-05-25 16:15:54 +0000235 FeatureGCN3Encoding, FeatureCIInsts, FeatureLDSBankCount32]>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000236
Tom Stellard3498e4f2013-06-07 20:28:55 +0000237//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000238
239def AMDGPUInstrInfo : InstrInfo {
240 let guessInstructionProperties = 1;
Matt Arsenault1ecac062015-02-18 02:15:32 +0000241 let noNamedPositionallyEncodedOperands = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000242}
243
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000244def AMDGPUAsmParser : AsmParser {
245 // Some of the R600 registers have the same name, so this crashes.
246 // For example T0_XYZW and T0_XY both have the asm name T0.
247 let ShouldEmitMatchRegisterName = 0;
248}
249
Tom Stellard75aadc22012-12-11 21:25:42 +0000250def AMDGPU : Target {
251 // Pull in Instruction Info:
252 let InstructionSet = AMDGPUInstrInfo;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000253 let AssemblyParsers = [AMDGPUAsmParser];
Tom Stellard75aadc22012-12-11 21:25:42 +0000254}
255
Tom Stellardbc5b5372014-06-13 16:38:59 +0000256// Dummy Instruction itineraries for pseudo instructions
257def ALU_NULL : FuncUnit;
258def NullALU : InstrItinClass;
259
Tom Stellard0e70de52014-05-16 20:56:45 +0000260//===----------------------------------------------------------------------===//
261// Predicate helper class
262//===----------------------------------------------------------------------===//
263
Tom Stellardd1f0f022015-04-23 19:33:54 +0000264def TruePredicate : Predicate<"true">;
265def isSICI : Predicate<
266 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
267 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
268>, AssemblerPredicate<"FeatureGCN1Encoding">;
269
Tom Stellard0e70de52014-05-16 20:56:45 +0000270class PredicateControl {
271 Predicate SubtargetPredicate;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000272 Predicate SIAssemblerPredicate = isSICI;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000273 list<Predicate> AssemblerPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000274 Predicate AssemblerPredicate = TruePredicate;
Tom Stellard0e70de52014-05-16 20:56:45 +0000275 list<Predicate> OtherPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000276 list<Predicate> Predicates = !listconcat([SubtargetPredicate, AssemblerPredicate],
Tom Stellardd7e6f132015-04-08 01:09:26 +0000277 AssemblerPredicates,
Tom Stellard0e70de52014-05-16 20:56:45 +0000278 OtherPredicates);
279}
280
Tom Stellard75aadc22012-12-11 21:25:42 +0000281// Include AMDGPU TD files
282include "R600Schedule.td"
283include "SISchedule.td"
284include "Processors.td"
285include "AMDGPUInstrInfo.td"
286include "AMDGPUIntrinsics.td"
287include "AMDGPURegisterInfo.td"
288include "AMDGPUInstructions.td"
Christian Konig2c8f6d52013-03-07 09:03:52 +0000289include "AMDGPUCallingConv.td"