blob: 3382ee808b1d7d8c2bdc9c1a68efe70f997141ae [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Nico Weber432a3882018-04-30 14:59:11 +000024#include "llvm/Config/llvm-config.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000025#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000026#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Instructions.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000030#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000032#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000037#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000038using namespace llvm;
39
Chandler Carruth84e68b22014-04-22 02:41:26 +000040#define DEBUG_TYPE "x86-isel"
41
Chris Lattner1ef9cd42006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattner655e7df2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000049 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
50 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000051 struct X86ISelAddressMode {
52 enum {
53 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000054 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000055 } BaseType;
56
Dan Gohman0fd54fb2010-04-29 23:30:41 +000057 // This is really a union, discriminated by BaseType!
58 SDValue Base_Reg;
59 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000060
61 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000062 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000063 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000064 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000065 const GlobalValue *GV;
66 const Constant *CP;
67 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000068 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000069 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000070 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
76 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
77 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000078
79 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000080 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000081 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000082 }
Chad Rosier24c19d22012-08-01 18:39:17 +000083
Chris Lattnerfea81da2009-06-27 04:16:01 +000084 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000085 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000086 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000087 }
Chad Rosier24c19d22012-08-01 18:39:17 +000088
Sanjay Patelb5723d02015-10-13 15:12:27 +000089 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000090 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosier24c19d22012-08-01 18:39:17 +000097
Chris Lattnerfea81da2009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000101 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000102
Aaron Ballman615eb472017-10-15 14:32:27 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper25007c42018-03-16 21:10:07 +0000104 void dump(SelectionDAG *DAG = nullptr) {
David Greenedbdb1b22010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000107 if (Base_Reg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000108 Base_Reg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000109 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000110 dbgs() << "nul\n";
111 if (BaseType == FrameIndexBase)
112 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
113 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000114 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000115 if (IndexReg.getNode())
Craig Topper25007c42018-03-16 21:10:07 +0000116 IndexReg.getNode()->dump(DAG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000117 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000118 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000119 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000120 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000121 if (GV)
122 GV->dump();
123 else
David Greenedbdb1b22010-01-05 01:29:08 +0000124 dbgs() << "nul";
125 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000126 if (CP)
127 CP->dump();
128 else
David Greenedbdb1b22010-01-05 01:29:08 +0000129 dbgs() << "nul";
130 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000131 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000132 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000133 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000134 else
David Greenedbdb1b22010-01-05 01:29:08 +0000135 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000136 dbgs() << " MCSym ";
137 if (MCSym)
138 dbgs() << MCSym;
139 else
140 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000141 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000142 }
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000145}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000146
147namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000148 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000149 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// SelectionDAG operations.
151 ///
Craig Topper26eec092014-03-31 06:22:15 +0000152 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000153 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000154 /// make the right decision when generating code for different targets.
155 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000156
Sanjay Patelb5723d02015-10-13 15:12:27 +0000157 /// If true, selector should try to optimize for code size instead of
158 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000159 bool OptForSize;
160
Hans Wennborg4ae51192016-03-25 01:10:56 +0000161 /// If true, selector should try to optimize for minimum code size.
162 bool OptForMinSize;
163
Chris Lattner655e7df2005-11-16 01:54:32 +0000164 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000165 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000166 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000167 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000168
Mehdi Amini117296c2016-10-01 02:56:57 +0000169 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000170 return "X86 DAG->DAG Instruction Selection";
171 }
172
Eric Christopher4f09c592014-05-22 01:53:26 +0000173 bool runOnMachineFunction(MachineFunction &MF) override {
174 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000175 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000176 SelectionDAGISel::runOnMachineFunction(MF);
177 return true;
178 }
179
Craig Topper2d9361e2014-03-09 07:44:38 +0000180 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000181
Craig Topper2d9361e2014-03-09 07:44:38 +0000182 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000183
Craig Topper2d9361e2014-03-09 07:44:38 +0000184 void PreprocessISelDAG() override;
Craig Toppere6913ec2018-03-16 17:13:42 +0000185 void PostprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000186
Chris Lattner655e7df2005-11-16 01:54:32 +0000187// Include the pieces autogenerated from the target description.
188#include "X86GenDAGISel.inc"
189
190 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000191 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000192
Sanjay Patel85030aa2015-10-13 16:23:00 +0000193 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
194 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
195 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
196 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000197 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000198 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000200 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000201 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
202 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000203 SDValue &Scale, SDValue &Index, SDValue &Disp,
204 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000205 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000206 SDValue &Scale, SDValue &Index, SDValue &Disp,
207 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000208 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
209 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000210 SDValue &Scale, SDValue &Index, SDValue &Disp,
211 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000212 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000213 SDValue &Scale, SDValue &Index, SDValue &Disp,
214 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000215 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000216 SDValue &Scale, SDValue &Index, SDValue &Disp,
217 SDValue &Segment);
Craig Topperb0e986f2018-06-17 16:29:46 +0000218 bool selectScalarSSELoad(SDNode *Root, SDNode *Parent, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000219 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000220 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000221 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000222 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000223 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000224
Craig Topper78a77042017-11-08 20:17:33 +0000225 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000226 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000227 SDValue &Index, SDValue &Disp,
228 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000229
Craig Topperd6564102018-04-27 22:15:33 +0000230 // Convenience method where P is also root.
Craig Topper78a77042017-11-08 20:17:33 +0000231 bool tryFoldLoad(SDNode *P, SDValue N,
232 SDValue &Base, SDValue &Scale,
233 SDValue &Index, SDValue &Disp,
234 SDValue &Segment) {
235 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
236 }
237
Craig Topperd6564102018-04-27 22:15:33 +0000238 // Try to fold a vector load. This makes sure the load isn't non-temporal.
239 bool tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
240 SDValue &Base, SDValue &Scale,
241 SDValue &Index, SDValue &Disp,
242 SDValue &Segment);
243
Sanjay Patelb5723d02015-10-13 15:12:27 +0000244 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000245 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000246 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000247 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000248
Sanjay Patel85030aa2015-10-13 16:23:00 +0000249 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000250
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000251 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 SDValue &Base, SDValue &Scale,
253 SDValue &Index, SDValue &Disp,
254 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000255 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000256 ? CurDAG->getTargetFrameIndex(
257 AM.Base_FrameIndex,
258 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000259 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000260 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000261 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000262 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000263 // is 32-bit.
264 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000265 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000266 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000267 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000268 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000269 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000270 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000271 else if (AM.ES) {
272 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000274 } else if (AM.MCSym) {
275 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
276 assert(AM.SymbolFlags == 0 && "oo");
277 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000278 } else if (AM.JT != -1) {
279 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000280 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000281 } else if (AM.BlockAddr)
282 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
283 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000284 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000285 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000286
287 if (AM.Segment.getNode())
288 Segment = AM.Segment;
289 else
Owen Anderson9f944592009-08-11 20:47:22 +0000290 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000291 }
292
Michael Kuperstein243c0732015-08-11 14:10:58 +0000293 // Utility function to determine whether we should avoid selecting
294 // immediate forms of instructions for better code size or not.
295 // At a high level, we'd like to avoid such instructions when
296 // we have similar constants used within the same basic block
297 // that can be kept in a register.
298 //
299 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
300 uint32_t UseCount = 0;
301
302 // Do not want to hoist if we're not optimizing for size.
303 // TODO: We'd like to remove this restriction.
304 // See the comment in X86InstrInfo.td for more info.
305 if (!OptForSize)
306 return false;
307
308 // Walk all the users of the immediate.
309 for (SDNode::use_iterator UI = N->use_begin(),
310 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000311
Michael Kuperstein243c0732015-08-11 14:10:58 +0000312 SDNode *User = *UI;
313
314 // This user is already selected. Count it as a legitimate use and
315 // move on.
316 if (User->isMachineOpcode()) {
317 UseCount++;
318 continue;
319 }
320
321 // We want to count stores of immediates as real uses.
322 if (User->getOpcode() == ISD::STORE &&
323 User->getOperand(1).getNode() == N) {
324 UseCount++;
325 continue;
326 }
327
328 // We don't currently match users that have > 2 operands (except
329 // for stores, which are handled above)
330 // Those instruction won't match in ISEL, for now, and would
331 // be counted incorrectly.
332 // This may change in the future as we add additional instruction
333 // types.
334 if (User->getNumOperands() != 2)
335 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000336
Michael Kuperstein243c0732015-08-11 14:10:58 +0000337 // Immediates that are used for offsets as part of stack
338 // manipulation should be left alone. These are typically
339 // used to indicate SP offsets for argument passing and
340 // will get pulled into stores/pushes (implicitly).
341 if (User->getOpcode() == X86ISD::ADD ||
342 User->getOpcode() == ISD::ADD ||
343 User->getOpcode() == X86ISD::SUB ||
344 User->getOpcode() == ISD::SUB) {
345
346 // Find the other operand of the add/sub.
347 SDValue OtherOp = User->getOperand(0);
348 if (OtherOp.getNode() == N)
349 OtherOp = User->getOperand(1);
350
351 // Don't count if the other operand is SP.
352 RegisterSDNode *RegNode;
353 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
354 (RegNode = dyn_cast_or_null<RegisterSDNode>(
355 OtherOp->getOperand(1).getNode())))
356 if ((RegNode->getReg() == X86::ESP) ||
357 (RegNode->getReg() == X86::RSP))
358 continue;
359 }
360
361 // ... otherwise, count this and move on.
362 UseCount++;
363 }
364
365 // If we have more than 1 use, then recommend for hoisting.
366 return (UseCount > 1);
367 }
368
Sanjay Patelb5723d02015-10-13 15:12:27 +0000369 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000370 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000371 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000372 }
373
Sanjay Patelb5723d02015-10-13 15:12:27 +0000374 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000375 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000376 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000377 }
Evan Chengd49cc362006-02-10 22:24:32 +0000378
Craig Topper2b2d8c52018-02-15 19:57:35 +0000379 /// Return a target constant with the specified value, of type i64.
380 inline SDValue getI64Imm(uint64_t Imm, const SDLoc &DL) {
381 return CurDAG->getTargetConstant(Imm, DL, MVT::i64);
382 }
383
Craig Topper092c2f42017-09-23 05:34:07 +0000384 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
385 const SDLoc &DL) {
386 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
387 uint64_t Index = N->getConstantOperandVal(1);
388 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000389 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000390 }
391
392 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
393 const SDLoc &DL) {
394 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
395 uint64_t Index = N->getConstantOperandVal(2);
396 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000397 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000398 }
399
Sanjay Patelb5723d02015-10-13 15:12:27 +0000400 /// Return an SDNode that returns the value of the global base register.
401 /// Output instructions required to initialize the global base register,
402 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000403 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000404
Sanjay Patelb5723d02015-10-13 15:12:27 +0000405 /// Return a reference to the TargetMachine, casted to the target-specific
406 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000407 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000408 return static_cast<const X86TargetMachine &>(TM);
409 }
410
Sanjay Patelb5723d02015-10-13 15:12:27 +0000411 /// Return a reference to the TargetInstrInfo, casted to the target-specific
412 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000413 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000414 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000415 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000416
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000417 /// Address-mode matching performs shift-of-and to and-of-shift
Adam Nemetff63a2d2014-10-03 20:00:34 +0000418 /// reassociation in order to expose more scaled addressing
419 /// opportunities.
420 bool ComplexPatternFuncMutatesDAG() const override {
421 return true;
422 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000423
424 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
425
426 /// Returns whether this is a relocatable immediate in the range
427 /// [-2^Width .. 2^Width-1].
428 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
429 if (auto *CN = dyn_cast<ConstantSDNode>(N))
430 return isInt<Width>(CN->getSExtValue());
431 return isSExtAbsoluteSymbolRef(Width, N);
432 }
Craig Topper4de6f582017-08-19 23:21:22 +0000433
434 // Indicates we should prefer to use a non-temporal load for this load.
435 bool useNonTemporalLoad(LoadSDNode *N) const {
436 if (!N->isNonTemporal())
437 return false;
438
439 unsigned StoreSize = N->getMemoryVT().getStoreSize();
440
441 if (N->getAlignment() < StoreSize)
442 return false;
443
444 switch (StoreSize) {
445 default: llvm_unreachable("Unsupported store size");
446 case 16:
447 return Subtarget->hasSSE41();
448 case 32:
449 return Subtarget->hasAVX2();
450 case 64:
451 return Subtarget->hasAVX512();
452 }
453 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000454
455 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000456 bool matchBEXTRFromAnd(SDNode *Node);
Sanjay Patel74a1eef2018-01-19 16:37:25 +0000457 bool shrinkAndImmediate(SDNode *N);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000458 bool isMaskZeroExtended(SDNode *N) const;
Craig Topperd6564102018-04-27 22:15:33 +0000459
460 MachineSDNode *emitPCMPISTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
461 const SDLoc &dl, MVT VT, SDNode *Node);
462 MachineSDNode *emitPCMPESTR(unsigned ROpc, unsigned MOpc, bool MayFoldLoad,
463 const SDLoc &dl, MVT VT, SDNode *Node,
464 SDValue &InFlag);
Chris Lattner655e7df2005-11-16 01:54:32 +0000465 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000466}
467
Evan Cheng72bb66a2006-08-08 00:31:00 +0000468
Craig Topperba3cc2e2017-09-25 18:43:13 +0000469// Returns true if this masked compare can be implemented legally with this
470// type.
471static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000472 unsigned Opcode = N->getOpcode();
Craig Topperc2696d52018-06-20 21:05:02 +0000473 if (Opcode == X86ISD::CMPM || Opcode == ISD::SETCC ||
Craig Topper48d5ed22018-02-28 08:14:28 +0000474 Opcode == X86ISD::CMPM_RND || Opcode == X86ISD::VFPCLASS) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000475 // We can get 256-bit 8 element types here without VLX being enabled. When
476 // this happens we will use 512-bit operations and the mask will not be
477 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000478 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000479 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000480 return Subtarget->hasVLX();
481
482 return true;
483 }
Craig Topper48d5ed22018-02-28 08:14:28 +0000484 // Scalar opcodes use 128 bit registers, but aren't subject to the VLX check.
485 if (Opcode == X86ISD::VFPCLASSS || Opcode == X86ISD::FSETCCM ||
486 Opcode == X86ISD::FSETCCM_RND)
487 return true;
Craig Topperba3cc2e2017-09-25 18:43:13 +0000488
489 return false;
490}
491
492// Returns true if we can assume the writer of the mask has zero extended it
493// for us.
494bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
495 // If this is an AND, check if we have a compare on either side. As long as
496 // one side guarantees the mask is zero extended, the AND will preserve those
497 // zeros.
498 if (N->getOpcode() == ISD::AND)
499 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
500 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
501
502 return isLegalMaskCompare(N, Subtarget);
503}
504
Evan Cheng5e73ff22010-02-15 19:41:07 +0000505bool
506X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000507 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000508
Evan Cheng5e73ff22010-02-15 19:41:07 +0000509 if (!N.hasOneUse())
510 return false;
511
512 if (N.getOpcode() != ISD::LOAD)
513 return true;
514
515 // If N is a load, do additional profitability checks.
516 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000517 switch (U->getOpcode()) {
518 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000519 case X86ISD::ADD:
520 case X86ISD::SUB:
521 case X86ISD::AND:
522 case X86ISD::XOR:
523 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000524 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000525 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000526 case ISD::AND:
527 case ISD::OR:
528 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000529 SDValue Op1 = U->getOperand(1);
530
Evan Cheng83bdb382008-11-27 00:49:46 +0000531 // If the other operand is a 8-bit immediate we should fold the immediate
532 // instead. This reduces code size.
533 // e.g.
534 // movl 4(%esp), %eax
535 // addl $4, %eax
536 // vs.
537 // movl $4, %eax
538 // addl 4(%esp), %eax
539 // The former is 2 bytes shorter. In case where the increment is 1, then
540 // the saving can be 4 bytes (by using incl %eax).
Craig Topper7e42af82018-04-10 03:44:15 +0000541 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1)) {
Dan Gohman2293eb62009-03-14 02:07:16 +0000542 if (Imm->getAPIntValue().isSignedIntN(8))
543 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000544
Craig Topper7e42af82018-04-10 03:44:15 +0000545 // If this is a 64-bit AND with an immediate that fits in 32-bits,
546 // prefer using the smaller and over folding the load. This is needed to
547 // make sure immediates created by shrinkAndImmediate are always folded.
548 // Ideally we would narrow the load during DAG combine and get the
549 // best of both worlds.
550 if (U->getOpcode() == ISD::AND &&
551 Imm->getAPIntValue().getBitWidth() == 64 &&
552 Imm->getAPIntValue().isIntN(32))
553 return false;
554 }
555
Rafael Espindolabb834f02009-04-10 10:09:34 +0000556 // If the other operand is a TLS address, we should fold it instead.
557 // This produces
558 // movl %gs:0, %eax
559 // leal i@NTPOFF(%eax), %eax
560 // instead of
561 // movl $i@NTPOFF, %eax
562 // addl %gs:0, %eax
563 // if the block also has an access to a second TLS address this will save
564 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000565 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000566 if (Op1.getOpcode() == X86ISD::Wrapper) {
567 SDValue Val = Op1.getOperand(0);
568 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
569 return false;
570 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000571 }
572 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000573 }
574
575 return true;
576}
577
Sanjay Patelb5723d02015-10-13 15:12:27 +0000578/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000579/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000580static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
581 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000582 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000583 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000584 if (Chain.getNode() == Load.getNode())
585 Ops.push_back(Load.getOperand(0));
586 else {
587 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000588 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000589 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
590 if (Chain.getOperand(i).getNode() == Load.getNode())
591 Ops.push_back(Load.getOperand(0));
592 else
593 Ops.push_back(Chain.getOperand(i));
594 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000595 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000596 Ops.clear();
597 Ops.push_back(NewChain);
598 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000599 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000600 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000601 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000602 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000603
Evan Chengf00f1e52008-08-25 21:27:18 +0000604 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000605 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000606 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000607 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000608}
609
Sanjay Patelb5723d02015-10-13 15:12:27 +0000610/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000611/// moved below CALLSEQ_START and the chains leading up to the call.
612/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000613/// In the case of a tail call, there isn't a callseq node between the call
614/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000615static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000616 // The transformation is somewhat dangerous if the call's chain was glued to
617 // the call. After MoveBelowOrigChain the load is moved between the call and
618 // the chain, this can create a cycle if the load is not folded. So it is
619 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000620 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000621 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000622 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000623 if (!LD ||
624 LD->isVolatile() ||
625 LD->getAddressingMode() != ISD::UNINDEXED ||
626 LD->getExtensionType() != ISD::NON_EXTLOAD)
627 return false;
628
629 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000630 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000631 if (!Chain.hasOneUse())
632 return false;
633 Chain = Chain.getOperand(0);
634 }
Evan Chengd703df62010-03-14 03:48:46 +0000635
636 if (!Chain.getNumOperands())
637 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000638 // Since we are not checking for AA here, conservatively abort if the chain
639 // writes to memory. It's not safe to move the callee (a load) across a store.
640 if (isa<MemSDNode>(Chain.getNode()) &&
641 cast<MemSDNode>(Chain.getNode())->writeMem())
642 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000643 if (Chain.getOperand(0).getNode() == Callee.getNode())
644 return true;
645 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000646 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
647 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000648 return true;
649 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000650}
651
Chris Lattner8d637042010-03-02 23:12:51 +0000652void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000653 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000654 OptForSize = MF->getFunction().optForSize();
655 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000656 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000657
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000658 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
659 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000660 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000661
Craig Topper7e910a92018-02-01 17:08:39 +0000662 // If this is a target specific AND node with no flag usages, turn it back
663 // into ISD::AND to enable test instruction matching.
664 if (N->getOpcode() == X86ISD::AND && !N->hasAnyUseOfValue(1)) {
665 SDValue Res = CurDAG->getNode(ISD::AND, SDLoc(N), N->getValueType(0),
666 N->getOperand(0), N->getOperand(1));
667 --I;
668 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Res);
669 ++I;
670 CurDAG->DeleteNode(N);
Craig Topper880e34e2018-06-27 20:58:46 +0000671 continue;
Craig Topper7e910a92018-02-01 17:08:39 +0000672 }
673
Evan Chengd703df62010-03-14 03:48:46 +0000674 if (OptLevel != CodeGenOpt::None &&
Chandler Carruthc58f2162018-01-22 22:05:25 +0000675 // Only do this when the target can fold the load into the call or
676 // jmp.
677 !Subtarget->useRetpoline() &&
Craig Topper62c47a22017-08-29 05:14:27 +0000678 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000679 (N->getOpcode() == X86ISD::TC_RETURN &&
Evan Cheng847ad442012-10-05 01:48:22 +0000680 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000681 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000682 /// Also try moving call address load from outside callseq_start to just
683 /// before the call to allow it to be folded.
684 ///
685 /// [Load chain]
686 /// ^
687 /// |
688 /// [Load]
689 /// ^ ^
690 /// | |
691 /// / \--
692 /// / |
693 ///[CALLSEQ_START] |
694 /// ^ |
695 /// | |
696 /// [LOAD/C2Reg] |
697 /// | |
698 /// \ /
699 /// \ /
700 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000701 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000702 SDValue Chain = N->getOperand(0);
703 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000704 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000705 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000706 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000707 ++NumLoadMoved;
708 continue;
709 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000710
Chris Lattner8d637042010-03-02 23:12:51 +0000711 // Lower fpround and fpextend nodes that target the FP stack to be store and
712 // load to the stack. This is a gross hack. We would like to simply mark
713 // these as being illegal, but when we do that, legalize produces these when
714 // it expands calls, then expands these in the same legalize pass. We would
715 // like dag combine to be able to hack on these between the call expansion
716 // and the node legalization. As such this pass basically does "really
717 // late" legalization of these inline with the X86 isel pass.
718 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000719 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
720 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000721
Craig Topper83e042a2013-08-15 05:57:07 +0000722 MVT SrcVT = N->getOperand(0).getSimpleValueType();
723 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000724
725 // If any of the sources are vectors, no fp stack involved.
726 if (SrcVT.isVector() || DstVT.isVector())
727 continue;
728
729 // If the source and destination are SSE registers, then this is a legal
730 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000731 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000732 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000733 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
734 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000735 if (SrcIsSSE && DstIsSSE)
736 continue;
737
Chris Lattnerd587e582008-03-09 07:05:32 +0000738 if (!SrcIsSSE && !DstIsSSE) {
739 // If this is an FPStack extension, it is a noop.
740 if (N->getOpcode() == ISD::FP_EXTEND)
741 continue;
742 // If this is a value-preserving FPStack truncation, it is a noop.
743 if (N->getConstantOperandVal(1))
744 continue;
745 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000746
Chris Lattnera91f77e2008-01-24 08:07:48 +0000747 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
748 // FPStack has extload and truncstore. SSE can fold direct loads into other
749 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000750 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000751 if (N->getOpcode() == ISD::FP_ROUND)
752 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
753 else
754 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000755
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000756 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000757 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000758
Chris Lattnera91f77e2008-01-24 08:07:48 +0000759 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000760 SDValue Store =
761 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
762 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000763 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000764 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000765
766 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
767 // extload we created. This will cause general havok on the dag because
768 // anything below the conversion could be folded into other existing nodes.
769 // To avoid invalidating 'I', back it up to the convert node.
770 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000771 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000772
Chris Lattnera91f77e2008-01-24 08:07:48 +0000773 // Now that we did that, the node is dead. Increment the iterator to the
774 // next node to process, then delete N.
775 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000776 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000777 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000778}
779
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000780
Craig Toppere6913ec2018-03-16 17:13:42 +0000781void X86DAGToDAGISel::PostprocessISelDAG() {
782 // Skip peepholes at -O0.
783 if (TM.getOptLevel() == CodeGenOpt::None)
784 return;
785
786 // Attempt to remove vectors moves that were inserted to zero upper bits.
787
788 SelectionDAG::allnodes_iterator Position(CurDAG->getRoot().getNode());
789 ++Position;
790
791 while (Position != CurDAG->allnodes_begin()) {
792 SDNode *N = &*--Position;
793 // Skip dead nodes and any non-machine opcodes.
794 if (N->use_empty() || !N->isMachineOpcode())
795 continue;
796
797 if (N->getMachineOpcode() != TargetOpcode::SUBREG_TO_REG)
798 continue;
799
800 unsigned SubRegIdx = N->getConstantOperandVal(2);
801 if (SubRegIdx != X86::sub_xmm && SubRegIdx != X86::sub_ymm)
802 continue;
803
804 SDValue Move = N->getOperand(1);
805 if (!Move.isMachineOpcode())
806 continue;
807
808 // Make sure its one of the move opcodes we recognize.
809 switch (Move.getMachineOpcode()) {
810 default:
811 continue;
812 case X86::VMOVAPDrr: case X86::VMOVUPDrr:
813 case X86::VMOVAPSrr: case X86::VMOVUPSrr:
814 case X86::VMOVDQArr: case X86::VMOVDQUrr:
815 case X86::VMOVAPDYrr: case X86::VMOVUPDYrr:
816 case X86::VMOVAPSYrr: case X86::VMOVUPSYrr:
817 case X86::VMOVDQAYrr: case X86::VMOVDQUYrr:
818 case X86::VMOVAPDZ128rr: case X86::VMOVUPDZ128rr:
819 case X86::VMOVAPSZ128rr: case X86::VMOVUPSZ128rr:
820 case X86::VMOVDQA32Z128rr: case X86::VMOVDQU32Z128rr:
821 case X86::VMOVDQA64Z128rr: case X86::VMOVDQU64Z128rr:
822 case X86::VMOVAPDZ256rr: case X86::VMOVUPDZ256rr:
823 case X86::VMOVAPSZ256rr: case X86::VMOVUPSZ256rr:
824 case X86::VMOVDQA32Z256rr: case X86::VMOVDQU32Z256rr:
825 case X86::VMOVDQA64Z256rr: case X86::VMOVDQU64Z256rr:
826 break;
827 }
828
829 SDValue In = Move.getOperand(0);
830 if (!In.isMachineOpcode() ||
831 In.getMachineOpcode() <= TargetOpcode::GENERIC_OP_END)
832 continue;
833
834 // Producing instruction is another vector instruction. We can drop the
835 // move.
836 CurDAG->UpdateNodeOperands(N, N->getOperand(0), In, N->getOperand(2));
837
838 // If the move is now dead, delete it.
839 if (Move.getNode()->use_empty())
840 CurDAG->RemoveDeadNode(Move.getNode());
841 }
842}
843
844
Sanjay Patelb5723d02015-10-13 15:12:27 +0000845/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000846void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000847 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000848 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000849 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000850
851 TargetLowering::CallLoweringInfo CLI(*CurDAG);
852 CLI.setChain(CurDAG->getRoot())
853 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000854 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000855 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000856 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
857 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
858 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000859 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000860}
861
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000862void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000863 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000864 const Function &F = MF->getFunction();
865 if (F.hasExternalLinkage() && F.getName() == "main")
866 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000867}
868
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000869static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000870 // On 64-bit platforms, we can run into an issue where a frame index
871 // includes a displacement that, when added to the explicit displacement,
872 // will overflow the displacement field. Assuming that the frame index
873 // displacement fits into a 31-bit integer (which is only slightly more
874 // aggressive than the current fundamental assumption that it fits into
875 // a 32-bit integer), a 31-bit disp should always be safe.
876 return isInt<31>(Val);
877}
878
Sanjay Patel85030aa2015-10-13 16:23:00 +0000879bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000880 X86ISelAddressMode &AM) {
Reid Kleckner537917d2018-05-21 21:03:19 +0000881 // If there's no offset to fold, we don't need to do any work.
882 if (Offset == 0)
883 return false;
884
Reid Kleckner9dad2272015-05-04 23:22:36 +0000885 // Cannot combine ExternalSymbol displacements with integer offsets.
Reid Kleckner537917d2018-05-21 21:03:19 +0000886 if (AM.ES || AM.MCSym)
Reid Kleckner9dad2272015-05-04 23:22:36 +0000887 return true;
Reid Kleckner537917d2018-05-21 21:03:19 +0000888
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000889 int64_t Val = AM.Disp + Offset;
890 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000891 if (Subtarget->is64Bit()) {
892 if (!X86::isOffsetSuitableForCodeModel(Val, M,
893 AM.hasSymbolicDisplacement()))
894 return true;
895 // In addition to the checks required for a register base, check that
896 // we do not try to use an unsafe Disp with a frame index.
897 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
898 !isDispSafeForFrameIndex(Val))
899 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000900 }
Eli Friedman344ec792011-07-13 21:29:53 +0000901 AM.Disp = Val;
902 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000903
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000904}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000905
Sanjay Patel85030aa2015-10-13 16:23:00 +0000906bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000907 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000908
Chris Lattner8a236b62010-09-22 04:39:11 +0000909 // load gs:0 -> GS segment register.
910 // load fs:0 -> FS segment register.
911 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000912 // This optimization is valid because the GNU TLS model defines that
913 // gs:0 (or fs:0 on X86-64) contains its own address.
914 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000915 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000916 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000917 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
918 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000919 switch (N->getPointerInfo().getAddrSpace()) {
920 case 256:
921 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
922 return false;
923 case 257:
924 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
925 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000926 // Address space 258 is not handled here, because it is not used to
927 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000928 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000929
Rafael Espindola3b2df102009-04-08 21:14:34 +0000930 return true;
931}
932
Sanjay Patelb5723d02015-10-13 15:12:27 +0000933/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
934/// mode. These wrap things that will resolve down into a symbol reference.
935/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000936bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000937 // If the addressing mode already has a symbol as the displacement, we can
938 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000939 if (AM.hasSymbolicDisplacement())
940 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000941
Reid Kleckner537917d2018-05-21 21:03:19 +0000942 bool IsRIPRel = N.getOpcode() == X86ISD::WrapperRIP;
943
Reid Kleckner88fee5f2018-06-25 18:16:27 +0000944 // We can't use an addressing mode in the 64-bit large code model. In the
945 // medium code model, we use can use an mode when RIP wrappers are present.
946 // That signifies access to globals that are known to be "near", such as the
947 // GOT itself.
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000948 CodeModel::Model M = TM.getCodeModel();
Reid Kleckner88fee5f2018-06-25 18:16:27 +0000949 if (Subtarget->is64Bit() &&
950 (M == CodeModel::Large || (M == CodeModel::Medium && !IsRIPRel)))
Reid Kleckner537917d2018-05-21 21:03:19 +0000951 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000952
Reid Kleckner537917d2018-05-21 21:03:19 +0000953 // Base and index reg must be 0 in order to use %rip as base.
954 if (IsRIPRel && AM.hasBaseOrIndexReg())
955 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000956
Reid Kleckner537917d2018-05-21 21:03:19 +0000957 // Make a local copy in case we can't do this fold.
958 X86ISelAddressMode Backup = AM;
959
960 int64_t Offset = 0;
961 SDValue N0 = N.getOperand(0);
962 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
963 AM.GV = G->getGlobal();
964 AM.SymbolFlags = G->getTargetFlags();
965 Offset = G->getOffset();
966 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
967 AM.CP = CP->getConstVal();
968 AM.Align = CP->getAlignment();
969 AM.SymbolFlags = CP->getTargetFlags();
970 Offset = CP->getOffset();
971 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
972 AM.ES = S->getSymbol();
973 AM.SymbolFlags = S->getTargetFlags();
974 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
975 AM.MCSym = S->getMCSymbol();
976 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
977 AM.JT = J->getIndex();
978 AM.SymbolFlags = J->getTargetFlags();
979 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
980 AM.BlockAddr = BA->getBlockAddress();
981 AM.SymbolFlags = BA->getTargetFlags();
982 Offset = BA->getOffset();
983 } else
984 llvm_unreachable("Unhandled symbol reference node.");
985
986 if (foldOffsetIntoAddress(Offset, AM)) {
987 AM = Backup;
988 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000989 }
990
Reid Kleckner537917d2018-05-21 21:03:19 +0000991 if (IsRIPRel)
992 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000993
Reid Kleckner537917d2018-05-21 21:03:19 +0000994 // Commit the changes now that we know this fold is safe.
995 return false;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000996}
997
Sanjay Patelb5723d02015-10-13 15:12:27 +0000998/// Add the specified node to the specified addressing mode, returning true if
999/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001000bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
1001 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +00001002 return true;
1003
1004 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
1005 // a smaller encoding and avoids a scaled-index.
1006 if (AM.Scale == 2 &&
1007 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001008 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001009 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +00001010 AM.Scale = 1;
1011 }
1012
Dan Gohman05046082009-08-20 18:23:44 +00001013 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
1014 // because it has a smaller encoding.
1015 // TODO: Which other code models can use this?
1016 if (TM.getCodeModel() == CodeModel::Small &&
1017 Subtarget->is64Bit() &&
1018 AM.Scale == 1 &&
1019 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001020 AM.Base_Reg.getNode() == nullptr &&
1021 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +00001022 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +00001023 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001024 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +00001025
Dan Gohman824ab402009-07-22 23:26:55 +00001026 return false;
1027}
1028
Sanjay Patelefab8b02015-10-21 18:56:06 +00001029bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
1030 unsigned Depth) {
1031 // Add an artificial use to this node so that we can keep track of
1032 // it if it gets CSE'd with a different node.
1033 HandleSDNode Handle(N);
1034
1035 X86ISelAddressMode Backup = AM;
1036 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1037 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
1038 return false;
1039 AM = Backup;
1040
1041 // Try again after commuting the operands.
1042 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
1043 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
1044 return false;
1045 AM = Backup;
1046
1047 // If we couldn't fold both operands into the address at the same time,
1048 // see if we can just put each operand into a register and fold at least
1049 // the add.
1050 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1051 !AM.Base_Reg.getNode() &&
1052 !AM.IndexReg.getNode()) {
1053 N = Handle.getValue();
1054 AM.Base_Reg = N.getOperand(0);
1055 AM.IndexReg = N.getOperand(1);
1056 AM.Scale = 1;
1057 return false;
1058 }
1059 N = Handle.getValue();
1060 return true;
1061}
1062
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001063// Insert a node into the DAG at least before the Pos node's position. This
1064// will reposition the node as needed, and will assign it a node ID that is <=
1065// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
1066// IDs! The selection DAG must no longer depend on their uniqueness when this
1067// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001068static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Nirav Dave8c5f47a2018-03-22 19:32:07 +00001069 if (N->getNodeId() == -1 ||
1070 (SelectionDAGISel::getUninvalidatedNodeId(N.getNode()) >
1071 SelectionDAGISel::getUninvalidatedNodeId(Pos.getNode()))) {
1072 DAG.RepositionNode(Pos->getIterator(), N.getNode());
1073 // Mark Node as invalid for pruning as after this it may be a successor to a
1074 // selected node but otherwise be in the same position of Pos.
1075 // Conservatively mark it with the same -abs(Id) to assure node id
1076 // invariant is preserved.
1077 N->setNodeId(Pos->getNodeId());
1078 SelectionDAGISel::InvalidateNodeId(N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001079 }
1080}
1081
Adam Nemet0c7caf42014-09-16 17:14:10 +00001082// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
1083// safe. This allows us to convert the shift and and into an h-register
1084// extract and a scaled index. Returns false if the simplification is
1085// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001086static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1087 uint64_t Mask,
1088 SDValue Shift, SDValue X,
1089 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001090 if (Shift.getOpcode() != ISD::SRL ||
1091 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1092 !Shift.hasOneUse())
1093 return true;
1094
1095 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1096 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1097 Mask != (0xffu << ScaleLog))
1098 return true;
1099
Craig Topper83e042a2013-08-15 05:57:07 +00001100 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001101 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001102 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1103 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001104 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1105 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001106 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001107 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1108
Chandler Carrutheb21da02012-01-12 01:34:44 +00001109 // Insert the new nodes into the topological ordering. We must do this in
1110 // a valid topological ordering as nothing is going to go back and re-sort
1111 // these nodes. We continually insert before 'N' in sequence as this is
1112 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1113 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001114 insertDAGNode(DAG, N, Eight);
1115 insertDAGNode(DAG, N, Srl);
1116 insertDAGNode(DAG, N, NewMask);
1117 insertDAGNode(DAG, N, And);
1118 insertDAGNode(DAG, N, ShlCount);
1119 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001120 DAG.ReplaceAllUsesWith(N, Shl);
1121 AM.IndexReg = And;
1122 AM.Scale = (1 << ScaleLog);
1123 return false;
1124}
1125
Chandler Carruthaa01e662012-01-11 09:35:00 +00001126// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1127// allows us to fold the shift into this addressing mode. Returns false if the
1128// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001129static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1130 uint64_t Mask,
1131 SDValue Shift, SDValue X,
1132 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001133 if (Shift.getOpcode() != ISD::SHL ||
1134 !isa<ConstantSDNode>(Shift.getOperand(1)))
1135 return true;
1136
1137 // Not likely to be profitable if either the AND or SHIFT node has more
1138 // than one use (unless all uses are for address computation). Besides,
1139 // isel mechanism requires their node ids to be reused.
1140 if (!N.hasOneUse() || !Shift.hasOneUse())
1141 return true;
1142
1143 // Verify that the shift amount is something we can fold.
1144 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1145 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1146 return true;
1147
Craig Topper83e042a2013-08-15 05:57:07 +00001148 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001149 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001150 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001151 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1152 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1153
Chandler Carrutheb21da02012-01-12 01:34:44 +00001154 // Insert the new nodes into the topological ordering. We must do this in
1155 // a valid topological ordering as nothing is going to go back and re-sort
1156 // these nodes. We continually insert before 'N' in sequence as this is
1157 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1158 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001159 insertDAGNode(DAG, N, NewMask);
1160 insertDAGNode(DAG, N, NewAnd);
1161 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001162 DAG.ReplaceAllUsesWith(N, NewShift);
1163
1164 AM.Scale = 1 << ShiftAmt;
1165 AM.IndexReg = NewAnd;
1166 return false;
1167}
1168
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001169// Implement some heroics to detect shifts of masked values where the mask can
1170// be replaced by extending the shift and undoing that in the addressing mode
1171// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1172// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1173// the addressing mode. This results in code such as:
1174//
1175// int f(short *y, int *lookup_table) {
1176// ...
1177// return *y + lookup_table[*y >> 11];
1178// }
1179//
1180// Turning into:
1181// movzwl (%rdi), %eax
1182// movl %eax, %ecx
1183// shrl $11, %ecx
1184// addl (%rsi,%rcx,4), %eax
1185//
1186// Instead of:
1187// movzwl (%rdi), %eax
1188// movl %eax, %ecx
1189// shrl $9, %ecx
1190// andl $124, %rcx
1191// addl (%rsi,%rcx), %eax
1192//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001193// Note that this function assumes the mask is provided as a mask *after* the
1194// value is shifted. The input chain may or may not match that, but computing
1195// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001196static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1197 uint64_t Mask,
1198 SDValue Shift, SDValue X,
1199 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001200 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1201 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001202 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001203
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001204 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001205 unsigned MaskLZ = countLeadingZeros(Mask);
1206 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001207
1208 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001209 // from the trailing zeros of the mask.
1210 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001211
1212 // There is nothing we can do here unless the mask is removing some bits.
1213 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1214 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1215
1216 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001217 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001218
1219 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001220 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001221 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1222 if (MaskLZ < ScaleDown)
1223 return true;
1224 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001225
1226 // The final check is to ensure that any masked out high bits of X are
1227 // already known to be zero. Otherwise, the mask has a semantic impact
1228 // other than masking out a couple of low bits. Unfortunately, because of
1229 // the mask, zero extensions will be removed from operands in some cases.
1230 // This code works extra hard to look through extensions because we can
1231 // replace them with zero extensions cheaply if necessary.
1232 bool ReplacingAnyExtend = false;
1233 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001234 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1235 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001236 // Assume that we'll replace the any-extend with a zero-extend, and
1237 // narrow the search to the extended value.
1238 X = X.getOperand(0);
1239 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1240 ReplacingAnyExtend = true;
1241 }
Craig Topper83e042a2013-08-15 05:57:07 +00001242 APInt MaskedHighBits =
1243 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001244 KnownBits Known;
1245 DAG.computeKnownBits(X, Known);
1246 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001247
1248 // We've identified a pattern that can be transformed into a single shift
1249 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001250 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001251 if (ReplacingAnyExtend) {
1252 assert(X.getValueType() != VT);
1253 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001254 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001255 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001256 X = NewX;
1257 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001258 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001259 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001260 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001261 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001262 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001263
1264 // Insert the new nodes into the topological ordering. We must do this in
1265 // a valid topological ordering as nothing is going to go back and re-sort
1266 // these nodes. We continually insert before 'N' in sequence as this is
1267 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1268 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001269 insertDAGNode(DAG, N, NewSRLAmt);
1270 insertDAGNode(DAG, N, NewSRL);
1271 insertDAGNode(DAG, N, NewSHLAmt);
1272 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001273 DAG.ReplaceAllUsesWith(N, NewSHL);
1274
1275 AM.Scale = 1 << AMShiftAmt;
1276 AM.IndexReg = NewSRL;
1277 return false;
1278}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001279
Sanjay Patel85030aa2015-10-13 16:23:00 +00001280bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001281 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001282 SDLoc dl(N);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001283 LLVM_DEBUG({
1284 dbgs() << "MatchAddress: ";
1285 AM.dump(CurDAG);
1286 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001287 // Limit recursion.
1288 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001289 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001290
Chris Lattnerfea81da2009-06-27 04:16:01 +00001291 // If this is already a %rip relative address, we can only merge immediates
1292 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001294 if (AM.isRIPRelative()) {
1295 // FIXME: JumpTable and ExternalSymbol address currently don't like
1296 // displacements. It isn't very important, but this should be fixed for
1297 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001298 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1299 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001300
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001301 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001302 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001303 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001304 return true;
1305 }
1306
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001307 switch (N.getOpcode()) {
1308 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001309 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001310 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001311 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1312 // Use the symbol and don't prefix it.
1313 AM.MCSym = ESNode->getMCSymbol();
1314 return false;
1315 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001316 break;
1317 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001318 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001319 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001320 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001321 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001322 break;
1323 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001324
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001325 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001326 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001327 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001328 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001329 break;
1330
Rafael Espindola3b2df102009-04-08 21:14:34 +00001331 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001332 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001333 return false;
1334 break;
1335
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001336 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001337 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001338 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001339 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001340 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001341 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001342 return false;
1343 }
1344 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001345
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001346 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001347 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001348 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001349
Simon Pilgrim7f032312017-05-12 13:08:45 +00001350 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001351 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001352 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1353 // that the base operand remains free for further matching. If
1354 // the base doesn't end up getting used, a post-processing step
1355 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001356 if (Val == 1 || Val == 2 || Val == 3) {
1357 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001358 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001359
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001360 // Okay, we know that we have a scale by now. However, if the scaled
1361 // value is an add of something and a constant, we can fold the
1362 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001363 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001364 AM.IndexReg = ShVal.getOperand(0);
1365 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001366 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001367 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001368 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001369 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001370
1371 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001372 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001373 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001374 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001375 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001376
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001377 case ISD::SRL: {
1378 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001379 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001380
1381 SDValue And = N.getOperand(0);
1382 if (And.getOpcode() != ISD::AND) break;
1383 SDValue X = And.getOperand(0);
1384
1385 // We only handle up to 64-bit values here as those are what matter for
1386 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001387 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001388
1389 // The mask used for the transform is expected to be post-shift, but we
1390 // found the shift first so just apply the shift to the mask before passing
1391 // it down.
1392 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1393 !isa<ConstantSDNode>(And.getOperand(1)))
1394 break;
1395 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1396
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001397 // Try to fold the mask and shift into the scale, and return false if we
1398 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001399 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001400 return false;
1401 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001402 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001403
Dan Gohmanbf474952007-10-22 20:22:24 +00001404 case ISD::SMUL_LOHI:
1405 case ISD::UMUL_LOHI:
1406 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001407 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001408 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001409 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001410 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001411 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001412 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001413 AM.Base_Reg.getNode() == nullptr &&
1414 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001415 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001416 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1417 CN->getZExtValue() == 9) {
1418 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001419
Simon Pilgrim7f032312017-05-12 13:08:45 +00001420 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001421 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001422
1423 // Okay, we know that we have a scale by now. However, if the scaled
1424 // value is an add of something and a constant, we can fold the
1425 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001426 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001427 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1428 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001429 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001430 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001431 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001432 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001433 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001434 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001435 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001436 }
1437
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001438 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001439 return false;
1440 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001441 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001442 break;
1443
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001444 case ISD::SUB: {
1445 // Given A-B, if A can be completely folded into the address and
1446 // the index field with the index field unused, use -B as the index.
1447 // This is a win if a has multiple parts that can be folded into
1448 // the address. Also, this saves a mov if the base register has
1449 // other uses, since it avoids a two-address sub instruction, however
1450 // it costs an additional mov if the index register has other uses.
1451
Dan Gohman99ba4da2010-06-18 01:24:29 +00001452 // Add an artificial use to this node so that we can keep track of
1453 // it if it gets CSE'd with a different node.
1454 HandleSDNode Handle(N);
1455
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001456 // Test if the LHS of the sub can be folded.
1457 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001458 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001459 AM = Backup;
1460 break;
1461 }
1462 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001463 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001464 AM = Backup;
1465 break;
1466 }
Evan Cheng68333f52010-03-17 23:58:35 +00001467
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001468 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001469 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001470 // If the RHS involves a register with multiple uses, this
1471 // transformation incurs an extra mov, due to the neg instruction
1472 // clobbering its operand.
1473 if (!RHS.getNode()->hasOneUse() ||
1474 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1475 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1476 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1477 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001478 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001479 ++Cost;
1480 // If the base is a register with multiple uses, this
1481 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001482 // FIXME: Don't rely on DELETED_NODEs.
1483 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1484 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001485 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001486 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1487 --Cost;
1488 // If the folded LHS was interesting, this transformation saves
1489 // address arithmetic.
1490 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1491 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1492 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1493 --Cost;
1494 // If it doesn't look like it may be an overall win, don't do it.
1495 if (Cost >= 0) {
1496 AM = Backup;
1497 break;
1498 }
1499
1500 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001501 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001502 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1503 AM.IndexReg = Neg;
1504 AM.Scale = 1;
1505
1506 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001507 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1508 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001509 return false;
1510 }
1511
Sanjay Patelefab8b02015-10-21 18:56:06 +00001512 case ISD::ADD:
1513 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001514 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001515 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001516
Sanjay Patel533c10c2015-11-09 23:31:38 +00001517 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001518 // We want to look through a transform in InstCombine and DAGCombiner that
1519 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001520 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001521 // An 'lea' can then be used to match the shift (multiply) and add:
1522 // and $1, %esi
1523 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001524 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1525 !matchAdd(N, AM, Depth))
1526 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001527 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001528
Evan Cheng827d30d2007-12-13 00:43:27 +00001529 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001530 // Perform some heroic transforms on an and of a constant-count shift
1531 // with a constant to enable use of the scaled offset field.
1532
Evan Cheng827d30d2007-12-13 00:43:27 +00001533 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001534 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001535
Chandler Carruthaa01e662012-01-11 09:35:00 +00001536 SDValue Shift = N.getOperand(0);
1537 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001538 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001539
1540 // We only handle up to 64-bit values here as those are what matter for
1541 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001542 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001543
Chandler Carruthb0049f42012-01-11 09:35:04 +00001544 if (!isa<ConstantSDNode>(N.getOperand(1)))
1545 break;
1546 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001547
Chandler Carruth51d30762012-01-11 08:48:20 +00001548 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001549 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001550 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001551
Chandler Carruth51d30762012-01-11 08:48:20 +00001552 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001553 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001554 return false;
1555
Chandler Carruthaa01e662012-01-11 09:35:00 +00001556 // Try to swap the mask and shift to place shifts which can be done as
1557 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001558 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001559 return false;
1560 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001561 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001562 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001563
Sanjay Patel85030aa2015-10-13 16:23:00 +00001564 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001565}
1566
Sanjay Patelb5723d02015-10-13 15:12:27 +00001567/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001568/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001569bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001570 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001571 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001572 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001573 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001574 AM.IndexReg = N;
1575 AM.Scale = 1;
1576 return false;
1577 }
1578
1579 // Otherwise, we cannot select it.
1580 return true;
1581 }
1582
1583 // Default, generate it as a register.
1584 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001585 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001586 return false;
1587}
1588
Craig Topperc314f462017-11-13 17:53:59 +00001589/// Helper for selectVectorAddr. Handles things that can be folded into a
1590/// gather scatter address. The index register and scale should have already
1591/// been handled.
1592bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1593 // TODO: Support other operations.
1594 switch (N.getOpcode()) {
Craig Topperaf4eb172018-01-10 19:16:05 +00001595 case ISD::Constant: {
1596 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
1597 if (!foldOffsetIntoAddress(Val, AM))
1598 return false;
1599 break;
1600 }
Craig Topperc314f462017-11-13 17:53:59 +00001601 case X86ISD::Wrapper:
1602 if (!matchWrapper(N, AM))
1603 return false;
1604 break;
1605 }
1606
1607 return matchAddressBase(N, AM);
1608}
1609
Craig Topperbb001c6d2017-11-10 19:26:04 +00001610bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1611 SDValue &Scale, SDValue &Index,
1612 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001613 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001614 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1615 AM.IndexReg = Mgs->getIndex();
Craig Topperaf4eb172018-01-10 19:16:05 +00001616 AM.Scale = cast<ConstantSDNode>(Mgs->getScale())->getZExtValue();
Craig Topperbb001c6d2017-11-10 19:26:04 +00001617
Craig Topperbb001c6d2017-11-10 19:26:04 +00001618 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001619 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001620 if (AddrSpace == 256)
1621 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1622 if (AddrSpace == 257)
1623 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001624 if (AddrSpace == 258)
1625 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001626
Craig Topperaf4eb172018-01-10 19:16:05 +00001627 // Try to match into the base and displacement fields.
1628 if (matchVectorAddress(N, AM))
Craig Topperc314f462017-11-13 17:53:59 +00001629 return false;
1630
1631 MVT VT = N.getSimpleValueType();
1632 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1633 if (!AM.Base_Reg.getNode())
1634 AM.Base_Reg = CurDAG->getRegister(0, VT);
1635 }
1636
1637 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001638 return true;
1639}
1640
Sanjay Patelb5723d02015-10-13 15:12:27 +00001641/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001642/// It returns the operands which make up the maximal addressing mode it can
1643/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001644///
1645/// Parent is the parent node of the addr operand that is being matched. It
1646/// is always a load, store, atomic node, or null. It is only null when
1647/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001648bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001649 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001650 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001651 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001652
Chris Lattner8a236b62010-09-22 04:39:11 +00001653 if (Parent &&
1654 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1655 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001656 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001657 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001658 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1659 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1660 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001661 unsigned AddrSpace =
1662 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001663 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001664 if (AddrSpace == 256)
1665 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1666 if (AddrSpace == 257)
1667 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001668 if (AddrSpace == 258)
1669 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001670 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001671
Sanjay Patel85030aa2015-10-13 16:23:00 +00001672 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001673 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001674
Craig Topper83e042a2013-08-15 05:57:07 +00001675 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001676 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001677 if (!AM.Base_Reg.getNode())
1678 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001679 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001680
Gabor Greiff304a7a2008-08-28 21:40:38 +00001681 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001682 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001683
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001684 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001685 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001686}
1687
Craig Topper8078dd22017-08-21 16:04:04 +00001688// We can only fold a load if all nodes between it and the root node have a
1689// single use. If there are additional uses, we could end up duplicating the
1690// load.
Craig Topperb0e986f2018-06-17 16:29:46 +00001691static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *User) {
Craig Topper8078dd22017-08-21 16:04:04 +00001692 while (User != Root) {
1693 if (!User->hasOneUse())
1694 return false;
1695 User = *User->use_begin();
1696 }
1697
1698 return true;
1699}
1700
Sanjay Patelb5723d02015-10-13 15:12:27 +00001701/// Match a scalar SSE load. In particular, we want to match a load whose top
1702/// elements are either undef or zeros. The load flavor is derived from the
1703/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001704///
1705/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001706/// PatternChainNode: this is the matched node that has a chain input and
1707/// output.
Craig Topperb0e986f2018-06-17 16:29:46 +00001708bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root, SDNode *Parent,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001709 SDValue N, SDValue &Base,
1710 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001711 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001712 SDValue &PatternNodeWithChain) {
Craig Topperb0e986f2018-06-17 16:29:46 +00001713 if (!hasSingleUsesFromRoot(Root, Parent))
1714 return false;
1715
Craig Topper36ecce92016-12-12 07:57:24 +00001716 // We can allow a full vector load here since narrowing a load is ok.
1717 if (ISD::isNON_EXTLoad(N.getNode())) {
1718 PatternNodeWithChain = N;
1719 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001720 IsLegalToFold(PatternNodeWithChain, Parent, Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001721 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1722 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1723 Segment);
1724 }
1725 }
1726
1727 // We can also match the special zero extended load opcode.
1728 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1729 PatternNodeWithChain = N;
1730 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001731 IsLegalToFold(PatternNodeWithChain, Parent, Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001732 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1733 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1734 Segment);
1735 }
1736 }
1737
Craig Topper991d1ca2016-11-26 17:29:25 +00001738 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1739 // once. Otherwise the load might get duplicated and the chain output of the
1740 // duplicate load will not be observed by all dependencies.
1741 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001742 PatternNodeWithChain = N.getOperand(0);
1743 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001744 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001745 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001746 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001747 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1748 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001749 }
1750 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001751
1752 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001753 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001754 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001755 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001756 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001757 N.getOperand(0).getNode()->hasOneUse()) {
1758 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1759 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001760 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topperb0e986f2018-06-17 16:29:46 +00001761 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Craig Toppere266e122016-11-26 18:43:24 +00001762 // Okay, this is a zero extending load. Fold it.
1763 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1764 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1765 Segment);
1766 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001767 }
Craig Toppere266e122016-11-26 18:43:24 +00001768
Chris Lattner398195e2006-10-07 21:55:32 +00001769 return false;
1770}
1771
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001772
Sanjay Patel85030aa2015-10-13 16:23:00 +00001773bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001774 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1775 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001776 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001777 return false;
1778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001779 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001780 return true;
1781 }
1782
1783 // In static codegen with small code model, we can get the address of a label
Simon Pilgrim3d141582018-06-06 10:52:10 +00001784 // into a register with 'movl'
1785 if (N->getOpcode() != X86ISD::Wrapper)
1786 return false;
1787
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001788 N = N.getOperand(0);
1789
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001790 // At least GNU as does not accept 'movl' for TPOFF relocations.
1791 // FIXME: We could use 'movl' when we know we are targeting MC.
1792 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001793 return false;
1794
1795 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001796 if (N->getOpcode() != ISD::TargetGlobalAddress)
1797 return TM.getCodeModel() == CodeModel::Small;
1798
1799 Optional<ConstantRange> CR =
1800 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1801 if (!CR)
1802 return TM.getCodeModel() == CodeModel::Small;
1803
1804 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001805}
1806
Sanjay Patel85030aa2015-10-13 16:23:00 +00001807bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001808 SDValue &Scale, SDValue &Index,
1809 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001810 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1811 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001812
Sanjay Patel85030aa2015-10-13 16:23:00 +00001813 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001814 return false;
1815
Tim Northover6833e3f2013-06-10 20:43:49 +00001816 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1817 if (RN && RN->getReg() == 0)
1818 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001819 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001820 // Base could already be %rip, particularly in the x32 ABI.
1821 Base = SDValue(CurDAG->getMachineNode(
1822 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001823 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001824 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001825 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001826 0);
1827 }
1828
1829 RN = dyn_cast<RegisterSDNode>(Index);
1830 if (RN && RN->getReg() == 0)
1831 Index = CurDAG->getRegister(0, MVT::i64);
1832 else {
1833 assert(Index.getValueType() == MVT::i32 &&
1834 "Expect to be extending 32-bit registers for use in LEA");
1835 Index = SDValue(CurDAG->getMachineNode(
1836 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001837 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001838 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001839 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1840 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001841 0);
1842 }
1843
1844 return true;
1845}
1846
Sanjay Patelb5723d02015-10-13 15:12:27 +00001847/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001848/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001849bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001850 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001851 SDValue &Index, SDValue &Disp,
1852 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001853 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001854
Justin Bogner32ad24d2016-04-12 21:34:24 +00001855 // Save the DL and VT before calling matchAddress, it can invalidate N.
1856 SDLoc DL(N);
1857 MVT VT = N.getSimpleValueType();
1858
Rafael Espindolabb834f02009-04-10 10:09:34 +00001859 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1860 // segments.
1861 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001862 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001863 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001864 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001865 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001866 assert (T == AM.Segment);
1867 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001868
Evan Cheng77d86ff2006-02-25 10:09:08 +00001869 unsigned Complexity = 0;
1870 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001871 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001872 Complexity = 1;
1873 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001874 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001875 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1876 Complexity = 4;
1877
Gabor Greiff304a7a2008-08-28 21:40:38 +00001878 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001879 Complexity++;
1880 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001881 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001882
Chris Lattner3e1d9172007-03-20 06:08:29 +00001883 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1884 // a simple shift.
1885 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001886 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001887
1888 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001889 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001890 // optimal (especially for code size consideration). LEA is nice because of
1891 // its three-address nature. Tweak the cost function again when we can run
1892 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001893 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001894 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001895 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001896 Complexity = 4;
1897 else
1898 Complexity += 2;
1899 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001900
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001901 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001902 Complexity++;
1903
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001904 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001905 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001906 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001907
Justin Bogner32ad24d2016-04-12 21:34:24 +00001908 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001909 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001910}
1911
Sanjay Patelb5723d02015-10-13 15:12:27 +00001912/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001913bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001914 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001915 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001916 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1917 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001918
Chris Lattner7d2b0492009-06-20 20:38:48 +00001919 X86ISelAddressMode AM;
1920 AM.GV = GA->getGlobal();
1921 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001922 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001923 AM.SymbolFlags = GA->getTargetFlags();
1924
Owen Anderson9f944592009-08-11 20:47:22 +00001925 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001926 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001927 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001928 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001929 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001930 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001931
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001932 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001933 return true;
1934}
1935
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001936bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1937 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1938 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1939 N.getValueType());
1940 return true;
1941 }
1942
Peter Collingbourne235c2752016-12-08 19:01:00 +00001943 // Keep track of the original value type and whether this value was
1944 // truncated. If we see a truncation from pointer type to VT that truncates
1945 // bits that are known to be zero, we can use a narrow reference.
1946 EVT VT = N.getValueType();
1947 bool WasTruncated = false;
1948 if (N.getOpcode() == ISD::TRUNCATE) {
1949 WasTruncated = true;
1950 N = N.getOperand(0);
1951 }
1952
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001953 if (N.getOpcode() != X86ISD::Wrapper)
1954 return false;
1955
Peter Collingbourne235c2752016-12-08 19:01:00 +00001956 // We can only use non-GlobalValues as immediates if they were not truncated,
1957 // as we do not have any range information. If we have a GlobalValue and the
1958 // address was not truncated, we can select it as an operand directly.
1959 unsigned Opc = N.getOperand(0)->getOpcode();
1960 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1961 Op = N.getOperand(0);
1962 // We can only select the operand directly if we didn't have to look past a
1963 // truncate.
1964 return !WasTruncated;
1965 }
1966
1967 // Check that the global's range fits into VT.
1968 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1969 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1970 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1971 return false;
1972
1973 // Okay, we can use a narrow reference.
1974 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1975 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001976 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001977}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001978
Craig Topper78a77042017-11-08 20:17:33 +00001979bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001980 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001981 SDValue &Index, SDValue &Disp,
1982 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001983 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00001984 !IsProfitableToFold(N, P, Root) ||
1985 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001986 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001987
Sanjay Patel85030aa2015-10-13 16:23:00 +00001988 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001989 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001990}
1991
Craig Topperd6564102018-04-27 22:15:33 +00001992bool X86DAGToDAGISel::tryFoldVecLoad(SDNode *Root, SDNode *P, SDValue N,
1993 SDValue &Base, SDValue &Scale,
1994 SDValue &Index, SDValue &Disp,
1995 SDValue &Segment) {
1996 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1997 useNonTemporalLoad(cast<LoadSDNode>(N)) ||
1998 !IsProfitableToFold(N, P, Root) ||
1999 !IsLegalToFold(N, P, Root, OptLevel))
2000 return false;
2001
2002 return selectAddr(N.getNode(),
2003 N.getOperand(1), Base, Scale, Index, Disp, Segment);
2004}
2005
Sanjay Patelb5723d02015-10-13 15:12:27 +00002006/// Return an SDNode that returns the value of the global base register.
2007/// Output instructions required to initialize the global base register,
2008/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00002009SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00002010 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00002011 auto &DL = MF->getDataLayout();
2012 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00002013}
2014
Peter Collingbourneef089bd2017-02-09 22:02:28 +00002015bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
2016 if (N->getOpcode() == ISD::TRUNCATE)
2017 N = N->getOperand(0).getNode();
2018 if (N->getOpcode() != X86ISD::Wrapper)
2019 return false;
2020
2021 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
2022 if (!GA)
2023 return false;
2024
2025 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
2026 return CR && CR->getSignedMin().sge(-1ull << Width) &&
2027 CR->getSignedMax().slt(1ull << Width);
2028}
2029
Sanjay Patelb5723d02015-10-13 15:12:27 +00002030/// Test whether the given X86ISD::CMP node has any uses which require the SF
2031/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00002032static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002033 // Examine each user of the node.
2034 for (SDNode::use_iterator UI = N->use_begin(),
2035 UE = N->use_end(); UI != UE; ++UI) {
2036 // Only examine CopyToReg uses.
2037 if (UI->getOpcode() != ISD::CopyToReg)
2038 return false;
2039 // Only examine CopyToReg uses that copy to EFLAGS.
2040 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
2041 X86::EFLAGS)
2042 return false;
2043 // Examine each user of the CopyToReg use.
2044 for (SDNode::use_iterator FlagUI = UI->use_begin(),
2045 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
2046 // Only examine the Flag result.
2047 if (FlagUI.getUse().getResNo() != 1) continue;
2048 // Anything unusual: assume conservatively.
2049 if (!FlagUI->isMachineOpcode()) return false;
2050 // Examine the opcode of the user.
2051 switch (FlagUI->getMachineOpcode()) {
2052 // These comparisons don't treat the most significant bit specially.
2053 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
2054 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
2055 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
2056 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00002057 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
2058 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002059 case X86::CMOVA16rr: case X86::CMOVA16rm:
2060 case X86::CMOVA32rr: case X86::CMOVA32rm:
2061 case X86::CMOVA64rr: case X86::CMOVA64rm:
2062 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
2063 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
2064 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
2065 case X86::CMOVB16rr: case X86::CMOVB16rm:
2066 case X86::CMOVB32rr: case X86::CMOVB32rm:
2067 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00002068 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
2069 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
2070 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002071 case X86::CMOVE16rr: case X86::CMOVE16rm:
2072 case X86::CMOVE32rr: case X86::CMOVE32rm:
2073 case X86::CMOVE64rr: case X86::CMOVE64rm:
2074 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
2075 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
2076 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
2077 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
2078 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
2079 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
2080 case X86::CMOVP16rr: case X86::CMOVP16rm:
2081 case X86::CMOVP32rr: case X86::CMOVP32rm:
2082 case X86::CMOVP64rr: case X86::CMOVP64rm:
2083 continue;
2084 // Anything else: assume conservatively.
2085 default: return false;
2086 }
2087 }
2088 }
2089 return true;
2090}
2091
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002092/// Test whether the given node which sets flags has any uses which require the
2093/// CF flag to be accurate.
2094static bool hasNoCarryFlagUses(SDNode *N) {
2095 // Examine each user of the node.
2096 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2097 ++UI) {
2098 // Only check things that use the flags.
2099 if (UI.getUse().getResNo() != 1)
2100 continue;
2101 // Only examine CopyToReg uses.
2102 if (UI->getOpcode() != ISD::CopyToReg)
2103 return false;
2104 // Only examine CopyToReg uses that copy to EFLAGS.
2105 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2106 return false;
2107 // Examine each user of the CopyToReg use.
2108 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2109 FlagUI != FlagUE; ++FlagUI) {
2110 // Only examine the Flag result.
2111 if (FlagUI.getUse().getResNo() != 1)
2112 continue;
2113 // Anything unusual: assume conservatively.
2114 if (!FlagUI->isMachineOpcode())
2115 return false;
2116 // Examine the opcode of the user.
2117 switch (FlagUI->getMachineOpcode()) {
2118 // Comparisons which don't examine the CF flag.
2119 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2120 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2121 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2122 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2123 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2124 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2125 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2126 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2127 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2128 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2129 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2130 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2131 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2132 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2133 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2134 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2135 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2136 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2137 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2138 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2139 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2140 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2141 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2142 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2143 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2144 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2145 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2146 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2147 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2148 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2149 continue;
2150 // Anything else: assume conservatively.
2151 default:
2152 return false;
2153 }
2154 }
2155 }
2156 return true;
2157}
2158
Sanjay Patelb5723d02015-10-13 15:12:27 +00002159/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002160/// the {load; op; store} to modify transformation.
2161static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2162 SDValue StoredVal, SelectionDAG *CurDAG,
2163 LoadSDNode *&LoadNode,
2164 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002165 // is the stored value result 0 of the load?
2166 if (StoredVal.getResNo() != 0) return false;
2167
2168 // are there other uses of the loaded value than the inc or dec?
2169 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2170
Joel Jones68d59e82012-03-29 05:45:48 +00002171 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002172 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002173 return false;
2174
Evan Cheng3e869f02012-04-12 19:14:21 +00002175 SDValue Load = StoredVal->getOperand(0);
2176 // Is the stored value a non-extending and non-indexed load?
2177 if (!ISD::isNormalLoad(Load.getNode())) return false;
2178
2179 // Return LoadNode by reference.
2180 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002181
2182 // Is store the only read of the loaded value?
2183 if (!Load.hasOneUse())
2184 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002185
Evan Cheng3e869f02012-04-12 19:14:21 +00002186 // Is the address of the store the same as the load?
2187 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2188 LoadNode->getOffset() != StoreNode->getOffset())
2189 return false;
2190
Nirav Dave3264c1b2018-03-19 20:19:46 +00002191 bool FoundLoad = false;
2192 SmallVector<SDValue, 4> ChainOps;
2193 SmallVector<const SDNode *, 4> LoopWorklist;
2194 SmallPtrSet<const SDNode *, 16> Visited;
2195 const unsigned int Max = 1024;
2196
2197 // Visualization of Load-Op-Store fusion:
2198 // -------------------------
2199 // Legend:
2200 // *-lines = Chain operand dependencies.
2201 // |-lines = Normal operand dependencies.
2202 // Dependencies flow down and right. n-suffix references multiple nodes.
2203 //
2204 // C Xn C
2205 // * * *
2206 // * * *
2207 // Xn A-LD Yn TF Yn
2208 // * * \ | * |
2209 // * * \ | * |
2210 // * * \ | => A--LD_OP_ST
2211 // * * \| \
2212 // TF OP \
2213 // * | \ Zn
2214 // * | \
2215 // A-ST Zn
2216 //
2217
2218 // This merge induced dependences from: #1: Xn -> LD, OP, Zn
2219 // #2: Yn -> LD
2220 // #3: ST -> Zn
2221
2222 // Ensure the transform is safe by checking for the dual
2223 // dependencies to make sure we do not induce a loop.
2224
2225 // As LD is a predecessor to both OP and ST we can do this by checking:
2226 // a). if LD is a predecessor to a member of Xn or Yn.
2227 // b). if a Zn is a predecessor to ST.
2228
2229 // However, (b) can only occur through being a chain predecessor to
2230 // ST, which is the same as Zn being a member or predecessor of Xn,
2231 // which is a subset of LD being a predecessor of Xn. So it's
2232 // subsumed by check (a).
2233
Evan Cheng3e869f02012-04-12 19:14:21 +00002234 SDValue Chain = StoreNode->getChain();
2235
Nirav Dave3264c1b2018-03-19 20:19:46 +00002236 // Gather X elements in ChainOps.
Evan Cheng3e869f02012-04-12 19:14:21 +00002237 if (Chain == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002238 FoundLoad = true;
2239 ChainOps.push_back(Load.getOperand(0));
Nirav Dave0fab4172018-03-09 20:58:07 +00002240 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Evan Cheng3e869f02012-04-12 19:14:21 +00002241 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2242 SDValue Op = Chain.getOperand(i);
2243 if (Op == Load.getValue(1)) {
Nirav Dave3264c1b2018-03-19 20:19:46 +00002244 FoundLoad = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002245 // Drop Load, but keep its chain. No cycle check necessary.
2246 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002247 continue;
2248 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002249 LoopWorklist.push_back(Op.getNode());
Evan Cheng3e869f02012-04-12 19:14:21 +00002250 ChainOps.push_back(Op);
2251 }
Nirav Daved668f692018-03-09 20:57:42 +00002252 }
Nirav Dave3264c1b2018-03-19 20:19:46 +00002253
2254 if (!FoundLoad)
Nirav Dave0fab4172018-03-09 20:58:07 +00002255 return false;
2256
Nirav Dave3264c1b2018-03-19 20:19:46 +00002257 // Worklist is currently Xn. Add Yn to worklist.
2258 for (SDValue Op : StoredVal->ops())
2259 if (Op.getNode() != LoadNode)
2260 LoopWorklist.push_back(Op.getNode());
2261
2262 // Check (a) if Load is a predecessor to Xn + Yn
2263 if (SDNode::hasPredecessorHelper(Load.getNode(), Visited, LoopWorklist, Max,
2264 true))
2265 return false;
2266
2267 InputChain =
2268 CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ChainOps);
Nirav Dave0fab4172018-03-09 20:58:07 +00002269 return true;
Nirav Dave042678b2018-03-10 02:16:15 +00002270}
Joel Jones68d59e82012-03-29 05:45:48 +00002271
Chandler Carruth4b611a82017-08-25 22:50:52 +00002272// Change a chain of {load; op; store} of the same value into a simple op
2273// through memory of that value, if the uses of the modified value and its
2274// address are suitable.
2275//
2276// The tablegen pattern memory operand pattern is currently not able to match
2277// the case where the EFLAGS on the original operation are used.
2278//
2279// To move this to tablegen, we'll need to improve tablegen to allow flags to
2280// be transferred from a node in the pattern to the result node, probably with
2281// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002282// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2283// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2284// (implicit EFLAGS)]>;
2285// but maybe need something like this
2286// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2287// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2288// (transferrable EFLAGS)]>;
2289//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002290// Until then, we manually fold these and instruction select the operation
2291// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002292bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2293 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2294 SDValue StoredVal = StoreNode->getOperand(1);
2295 unsigned Opc = StoredVal->getOpcode();
2296
Chandler Carruth4b611a82017-08-25 22:50:52 +00002297 // Before we try to select anything, make sure this is memory operand size
2298 // and opcode we can handle. Note that this must match the code below that
2299 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002300 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002301 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2302 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002303 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002304 switch (Opc) {
2305 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002306 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002307 case X86ISD::INC:
2308 case X86ISD::DEC:
2309 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002310 case X86ISD::ADC:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002311 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002312 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002313 case X86ISD::AND:
2314 case X86ISD::OR:
2315 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002316 break;
2317 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002318
Chandler Carruth03258f22017-08-25 02:04:03 +00002319 LoadSDNode *LoadNode = nullptr;
2320 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002321 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2322 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002323 return false;
2324
2325 SDValue Base, Scale, Index, Disp, Segment;
2326 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2327 Segment))
2328 return false;
2329
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002330 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002331 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002332 switch (MemVT.getSimpleVT().SimpleTy) {
2333 case MVT::i64:
2334 return Opc64;
2335 case MVT::i32:
2336 return Opc32;
2337 case MVT::i16:
2338 return Opc16;
2339 case MVT::i8:
2340 return Opc8;
2341 default:
2342 llvm_unreachable("Invalid size!");
2343 }
2344 };
2345
2346 MachineSDNode *Result;
2347 switch (Opc) {
2348 case X86ISD::INC:
2349 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002350 unsigned NewOpc =
2351 Opc == X86ISD::INC
2352 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2353 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002354 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2355 Result =
2356 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2357 break;
2358 }
2359 case X86ISD::ADD:
Nirav Dave72d32f22018-01-19 15:37:57 +00002360 case X86ISD::ADC:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002361 case X86ISD::SUB:
Nirav Dave72d32f22018-01-19 15:37:57 +00002362 case X86ISD::SBB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002363 case X86ISD::AND:
2364 case X86ISD::OR:
2365 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002366 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2367 switch (Opc) {
2368 case X86ISD::ADD:
2369 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2370 X86::ADD8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002371 case X86ISD::ADC:
2372 return SelectOpcode(X86::ADC64mr, X86::ADC32mr, X86::ADC16mr,
2373 X86::ADC8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002374 case X86ISD::SUB:
2375 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2376 X86::SUB8mr);
Nirav Dave72d32f22018-01-19 15:37:57 +00002377 case X86ISD::SBB:
2378 return SelectOpcode(X86::SBB64mr, X86::SBB32mr, X86::SBB16mr,
2379 X86::SBB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002380 case X86ISD::AND:
2381 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2382 X86::AND8mr);
2383 case X86ISD::OR:
2384 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2385 case X86ISD::XOR:
2386 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2387 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002388 default:
2389 llvm_unreachable("Invalid opcode!");
2390 }
2391 };
2392 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2393 switch (Opc) {
2394 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002395 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002396 case X86ISD::ADC:
2397 return SelectOpcode(X86::ADC64mi8, X86::ADC32mi8, X86::ADC16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002398 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002399 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Nirav Dave72d32f22018-01-19 15:37:57 +00002400 case X86ISD::SBB:
2401 return SelectOpcode(X86::SBB64mi8, X86::SBB32mi8, X86::SBB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002402 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002403 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002404 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002405 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002406 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002407 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002408 default:
2409 llvm_unreachable("Invalid opcode!");
2410 }
2411 };
2412 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2413 switch (Opc) {
2414 case X86ISD::ADD:
2415 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2416 X86::ADD8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002417 case X86ISD::ADC:
2418 return SelectOpcode(X86::ADC64mi32, X86::ADC32mi, X86::ADC16mi,
2419 X86::ADC8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002420 case X86ISD::SUB:
2421 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2422 X86::SUB8mi);
Nirav Dave72d32f22018-01-19 15:37:57 +00002423 case X86ISD::SBB:
2424 return SelectOpcode(X86::SBB64mi32, X86::SBB32mi, X86::SBB16mi,
2425 X86::SBB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002426 case X86ISD::AND:
2427 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2428 X86::AND8mi);
2429 case X86ISD::OR:
2430 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2431 X86::OR8mi);
2432 case X86ISD::XOR:
2433 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2434 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002435 default:
2436 llvm_unreachable("Invalid opcode!");
2437 }
2438 };
2439
2440 unsigned NewOpc = SelectRegOpcode(Opc);
2441 SDValue Operand = StoredVal->getOperand(1);
2442
2443 // See if the operand is a constant that we can fold into an immediate
2444 // operand.
2445 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2446 auto OperandV = OperandC->getAPIntValue();
2447
2448 // Check if we can shrink the operand enough to fit in an immediate (or
2449 // fit into a smaller immediate) by negating it and switching the
2450 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002451 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2452 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002453 (-OperandV).getMinSignedBits() <= 8) ||
2454 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2455 (-OperandV).getMinSignedBits() <= 32)) &&
2456 hasNoCarryFlagUses(StoredVal.getNode())) {
2457 OperandV = -OperandV;
2458 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2459 }
2460
2461 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2462 // the larger immediate operand.
2463 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2464 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2465 NewOpc = SelectImm8Opcode(Opc);
2466 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2467 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2468 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2469 NewOpc = SelectImmOpcode(Opc);
2470 }
2471 }
2472
Nirav Dave72d32f22018-01-19 15:37:57 +00002473 if (Opc == X86ISD::ADC || Opc == X86ISD::SBB) {
2474 SDValue CopyTo =
2475 CurDAG->getCopyToReg(InputChain, SDLoc(Node), X86::EFLAGS,
2476 StoredVal.getOperand(2), SDValue());
2477
2478 const SDValue Ops[] = {Base, Scale, Index, Disp,
2479 Segment, Operand, CopyTo, CopyTo.getValue(1)};
2480 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2481 Ops);
2482 } else {
2483 const SDValue Ops[] = {Base, Scale, Index, Disp,
2484 Segment, Operand, InputChain};
2485 Result = CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other,
2486 Ops);
2487 }
Chandler Carruth4b611a82017-08-25 22:50:52 +00002488 break;
2489 }
2490 default:
2491 llvm_unreachable("Invalid opcode!");
2492 }
2493
Chandler Carruth03258f22017-08-25 02:04:03 +00002494 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2495 MemOp[0] = StoreNode->getMemOperand();
2496 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002497 Result->setMemRefs(MemOp, MemOp + 2);
2498
Nirav Dave3264c1b2018-03-19 20:19:46 +00002499 // Update Load Chain uses as well.
2500 ReplaceUses(SDValue(LoadNode, 1), SDValue(Result, 1));
Chandler Carruth03258f22017-08-25 02:04:03 +00002501 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2502 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2503 CurDAG->RemoveDeadNode(Node);
2504 return true;
2505}
2506
Craig Topper958106d2017-09-12 17:40:25 +00002507// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2508bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2509 MVT NVT = Node->getSimpleValueType(0);
2510 SDLoc dl(Node);
2511
2512 SDValue N0 = Node->getOperand(0);
2513 SDValue N1 = Node->getOperand(1);
2514
2515 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2516 return false;
2517
2518 // Must have a shift right.
2519 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2520 return false;
2521
2522 // Shift can't have additional users.
2523 if (!N0->hasOneUse())
2524 return false;
2525
2526 // Only supported for 32 and 64 bits.
2527 if (NVT != MVT::i32 && NVT != MVT::i64)
2528 return false;
2529
2530 // Shift amount and RHS of and must be constant.
2531 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2532 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2533 if (!MaskCst || !ShiftCst)
2534 return false;
2535
2536 // And RHS must be a mask.
2537 uint64_t Mask = MaskCst->getZExtValue();
2538 if (!isMask_64(Mask))
2539 return false;
2540
2541 uint64_t Shift = ShiftCst->getZExtValue();
2542 uint64_t MaskSize = countPopulation(Mask);
2543
2544 // Don't interfere with something that can be handled by extracting AH.
2545 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2546 if (Shift == 8 && MaskSize == 8)
2547 return false;
2548
2549 // Make sure we are only using bits that were in the original value, not
2550 // shifted in.
2551 if (Shift + MaskSize > NVT.getSizeInBits())
2552 return false;
2553
Craig Topper88939fe2018-02-12 21:18:11 +00002554 // Create a BEXTR node and run it through selection.
2555 SDValue C = CurDAG->getConstant(Shift | (MaskSize << 8), dl, NVT);
2556 SDValue New = CurDAG->getNode(X86ISD::BEXTR, dl, NVT,
2557 N0->getOperand(0), C);
2558 ReplaceNode(Node, New.getNode());
2559 SelectCode(New.getNode());
Craig Topper958106d2017-09-12 17:40:25 +00002560 return true;
2561}
2562
Craig Topperd6564102018-04-27 22:15:33 +00002563// Emit a PCMISTR(I/M) instruction.
2564MachineSDNode *X86DAGToDAGISel::emitPCMPISTR(unsigned ROpc, unsigned MOpc,
2565 bool MayFoldLoad, const SDLoc &dl,
2566 MVT VT, SDNode *Node) {
2567 SDValue N0 = Node->getOperand(0);
2568 SDValue N1 = Node->getOperand(1);
2569 SDValue Imm = Node->getOperand(2);
2570 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2571 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2572
2573 // If there is a load, it will be behind a bitcast. We don't need to check
2574 // alignment on this load.
2575 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2576 if (MayFoldLoad && N1->getOpcode() == ISD::BITCAST && N1->hasOneUse() &&
2577 tryFoldVecLoad(Node, N1.getNode(), N1.getOperand(0), Tmp0, Tmp1, Tmp2,
2578 Tmp3, Tmp4)) {
2579 SDValue Load = N1.getOperand(0);
2580 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2581 Load.getOperand(0) };
2582 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other);
2583 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2584 // Update the chain.
2585 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2586 // Record the mem-refs
2587 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2588 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2589 CNode->setMemRefs(MemOp, MemOp + 1);
2590 return CNode;
2591 }
2592
2593 SDValue Ops[] = { N0, N1, Imm };
2594 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32);
2595 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2596 return CNode;
2597}
2598
2599// Emit a PCMESTR(I/M) instruction. Also return the Glue result in case we need
2600// to emit a second instruction after this one. This is needed since we have two
2601// copyToReg nodes glued before this and we need to continue that glue through.
2602MachineSDNode *X86DAGToDAGISel::emitPCMPESTR(unsigned ROpc, unsigned MOpc,
2603 bool MayFoldLoad, const SDLoc &dl,
2604 MVT VT, SDNode *Node,
2605 SDValue &InFlag) {
2606 SDValue N0 = Node->getOperand(0);
2607 SDValue N2 = Node->getOperand(2);
2608 SDValue Imm = Node->getOperand(4);
2609 const ConstantInt *Val = cast<ConstantSDNode>(Imm)->getConstantIntValue();
2610 Imm = CurDAG->getTargetConstant(*Val, SDLoc(Node), Imm.getValueType());
2611
2612 // If there is a load, it will be behind a bitcast. We don't need to check
2613 // alignment on this load.
2614 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
2615 if (MayFoldLoad && N2->getOpcode() == ISD::BITCAST && N2->hasOneUse() &&
2616 tryFoldVecLoad(Node, N2.getNode(), N2.getOperand(0), Tmp0, Tmp1, Tmp2,
2617 Tmp3, Tmp4)) {
2618 SDValue Load = N2.getOperand(0);
2619 SDValue Ops[] = { N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Imm,
2620 Load.getOperand(0), InFlag };
2621 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Other, MVT::Glue);
2622 MachineSDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2623 InFlag = SDValue(CNode, 3);
2624 // Update the chain.
2625 ReplaceUses(Load.getValue(1), SDValue(CNode, 2));
2626 // Record the mem-refs
2627 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2628 MemOp[0] = cast<LoadSDNode>(Load)->getMemOperand();
2629 CNode->setMemRefs(MemOp, MemOp + 1);
2630 return CNode;
2631 }
2632
2633 SDValue Ops[] = { N0, N2, Imm, InFlag };
2634 SDVTList VTs = CurDAG->getVTList(VT, MVT::i32, MVT::Glue);
2635 MachineSDNode *CNode = CurDAG->getMachineNode(ROpc, dl, VTs, Ops);
2636 InFlag = SDValue(CNode, 2);
2637 return CNode;
2638}
2639
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002640/// If the high bits of an 'and' operand are known zero, try setting the
2641/// high bits of an 'and' constant operand to produce a smaller encoding by
2642/// creating a small, sign-extended negative immediate rather than a large
2643/// positive one. This reverses a transform in SimplifyDemandedBits that
2644/// shrinks mask constants by clearing bits. There is also a possibility that
2645/// the 'and' mask can be made -1, so the 'and' itself is unnecessary. In that
2646/// case, just replace the 'and'. Return 'true' if the node is replaced.
2647bool X86DAGToDAGISel::shrinkAndImmediate(SDNode *And) {
2648 // i8 is unshrinkable, i16 should be promoted to i32, and vector ops don't
2649 // have immediate operands.
2650 MVT VT = And->getSimpleValueType(0);
2651 if (VT != MVT::i32 && VT != MVT::i64)
2652 return false;
2653
2654 auto *And1C = dyn_cast<ConstantSDNode>(And->getOperand(1));
2655 if (!And1C)
2656 return false;
2657
Craig Topper57e06432018-02-05 16:54:07 +00002658 // Bail out if the mask constant is already negative. It's can't shrink more.
2659 // If the upper 32 bits of a 64 bit mask are all zeros, we have special isel
2660 // patterns to use a 32-bit and instead of a 64-bit and by relying on the
2661 // implicit zeroing of 32 bit ops. So we should check if the lower 32 bits
2662 // are negative too.
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002663 APInt MaskVal = And1C->getAPIntValue();
2664 unsigned MaskLZ = MaskVal.countLeadingZeros();
Craig Topper57e06432018-02-05 16:54:07 +00002665 if (!MaskLZ || (VT == MVT::i64 && MaskLZ == 32))
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002666 return false;
2667
Craig Topper57e06432018-02-05 16:54:07 +00002668 // Don't extend into the upper 32 bits of a 64 bit mask.
2669 if (VT == MVT::i64 && MaskLZ >= 32) {
2670 MaskLZ -= 32;
2671 MaskVal = MaskVal.trunc(32);
2672 }
2673
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002674 SDValue And0 = And->getOperand(0);
Craig Topper57e06432018-02-05 16:54:07 +00002675 APInt HighZeros = APInt::getHighBitsSet(MaskVal.getBitWidth(), MaskLZ);
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002676 APInt NegMaskVal = MaskVal | HighZeros;
2677
2678 // If a negative constant would not allow a smaller encoding, there's no need
2679 // to continue. Only change the constant when we know it's a win.
2680 unsigned MinWidth = NegMaskVal.getMinSignedBits();
2681 if (MinWidth > 32 || (MinWidth > 8 && MaskVal.getMinSignedBits() <= 32))
2682 return false;
2683
Craig Topper57e06432018-02-05 16:54:07 +00002684 // Extend masks if we truncated above.
2685 if (VT == MVT::i64 && MaskVal.getBitWidth() < 64) {
2686 NegMaskVal = NegMaskVal.zext(64);
2687 HighZeros = HighZeros.zext(64);
2688 }
2689
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002690 // The variable operand must be all zeros in the top bits to allow using the
2691 // new, negative constant as the mask.
2692 if (!CurDAG->MaskedValueIsZero(And0, HighZeros))
2693 return false;
2694
2695 // Check if the mask is -1. In that case, this is an unnecessary instruction
2696 // that escaped earlier analysis.
2697 if (NegMaskVal.isAllOnesValue()) {
2698 ReplaceNode(And, And0.getNode());
2699 return true;
2700 }
2701
2702 // A negative mask allows a smaller encoding. Create a new 'and' node.
2703 SDValue NewMask = CurDAG->getConstant(NegMaskVal, SDLoc(And), VT);
2704 SDValue NewAnd = CurDAG->getNode(ISD::AND, SDLoc(And), VT, And0, NewMask);
2705 ReplaceNode(And, NewAnd.getNode());
2706 SelectCode(NewAnd.getNode());
2707 return true;
2708}
2709
Justin Bogner593741d2016-05-10 23:55:37 +00002710void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002711 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002712 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002713 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002714
Dan Gohman17059682008-07-17 19:10:17 +00002715 if (Node->isMachineOpcode()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002716 LLVM_DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002717 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002718 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002719 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002720
Evan Cheng10d27902006-01-06 20:36:21 +00002721 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002722 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002723 case ISD::BRIND: {
2724 if (Subtarget->isTargetNaCl())
2725 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2726 // leave the instruction alone.
2727 break;
2728 if (Subtarget->isTarget64BitILP32()) {
2729 // Converts a 32-bit register to a 64-bit, zero-extended version of
2730 // it. This is needed because x86-64 can do many things, but jmp %r32
2731 // ain't one of them.
2732 const SDValue &Target = Node->getOperand(1);
2733 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2734 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2735 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2736 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002737 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002738 SelectCode(ZextTarget.getNode());
2739 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002740 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002741 }
2742 break;
2743 }
Dan Gohman757eee82009-08-02 16:10:52 +00002744 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002745 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002746 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002747
Craig Topper75370b92017-09-19 17:19:45 +00002748 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002749 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002750 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002751 SDValue VSelect = CurDAG->getNode(
2752 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2753 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002754 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002755 SelectCode(VSelect.getNode());
2756 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002757 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002758 }
Craig Topper3af251d2012-07-01 02:55:34 +00002759
Tobias Grosser85508e82015-08-19 11:35:10 +00002760 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002761 if (matchBEXTRFromAnd(Node))
2762 return;
Sanjay Patel74a1eef2018-01-19 16:37:25 +00002763 if (shrinkAndImmediate(Node))
2764 return;
Craig Topper958106d2017-09-12 17:40:25 +00002765
2766 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002767 case ISD::OR:
2768 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002769
Benjamin Kramer4c816242011-04-22 15:30:40 +00002770 // For operations of the form (x << C1) op C2, check if we can use a smaller
2771 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2772 SDValue N0 = Node->getOperand(0);
2773 SDValue N1 = Node->getOperand(1);
2774
2775 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2776 break;
2777
2778 // i8 is unshrinkable, i16 should be promoted to i32.
2779 if (NVT != MVT::i32 && NVT != MVT::i64)
2780 break;
2781
2782 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2783 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2784 if (!Cst || !ShlCst)
2785 break;
2786
2787 int64_t Val = Cst->getSExtValue();
2788 uint64_t ShlVal = ShlCst->getZExtValue();
2789
2790 // Make sure that we don't change the operation by removing bits.
2791 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002792 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2793 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002794 break;
2795
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002796 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002797 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002798
2799 // Check the minimum bitwidth for the new constant.
2800 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2801 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2802 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2803 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2804 CstVT = MVT::i8;
2805 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2806 CstVT = MVT::i32;
2807
2808 // Bail if there is no smaller encoding.
2809 if (NVT == CstVT)
2810 break;
2811
Craig Topper83e042a2013-08-15 05:57:07 +00002812 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002813 default: llvm_unreachable("Unsupported VT!");
2814 case MVT::i32:
2815 assert(CstVT == MVT::i8);
2816 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002817 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002818
2819 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002820 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002821 case ISD::AND: Op = X86::AND32ri8; break;
2822 case ISD::OR: Op = X86::OR32ri8; break;
2823 case ISD::XOR: Op = X86::XOR32ri8; break;
2824 }
2825 break;
2826 case MVT::i64:
2827 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2828 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002829 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002830
2831 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002832 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002833 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2834 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2835 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2836 }
2837 break;
2838 }
2839
2840 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002841 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002842 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002843 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002844 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2845 SDValue(New, 0));
2846 else
2847 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2848 getI8Imm(ShlVal, dl));
2849 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002850 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002851 case X86ISD::UMUL8:
2852 case X86ISD::SMUL8: {
2853 SDValue N0 = Node->getOperand(0);
2854 SDValue N1 = Node->getOperand(1);
2855
Craig Topper3efdb7c2018-06-11 20:50:58 +00002856 unsigned Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002857
2858 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2859 N0, SDValue()).getValue(1);
2860
2861 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2862 SDValue Ops[] = {N1, InFlag};
2863 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2864
Justin Bogner31d7da32016-05-11 21:13:17 +00002865 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002866 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002867 }
2868
Chris Lattner364bb0a2010-12-05 07:30:36 +00002869 case X86ISD::UMUL: {
2870 SDValue N0 = Node->getOperand(0);
2871 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002872
Craig Topper3efdb7c2018-06-11 20:50:58 +00002873 unsigned LoReg, Opc;
Craig Topper83e042a2013-08-15 05:57:07 +00002874 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002875 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002876 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002877 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2878 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2879 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002880 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002881
Chris Lattner364bb0a2010-12-05 07:30:36 +00002882 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2883 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002884
Chris Lattner364bb0a2010-12-05 07:30:36 +00002885 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2886 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002887 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002888
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002889 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002890 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002891 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002892
Dan Gohman757eee82009-08-02 16:10:52 +00002893 case ISD::SMUL_LOHI:
2894 case ISD::UMUL_LOHI: {
2895 SDValue N0 = Node->getOperand(0);
2896 SDValue N1 = Node->getOperand(1);
2897
Craig Topper3efdb7c2018-06-11 20:50:58 +00002898 unsigned Opc, MOpc;
Dan Gohman757eee82009-08-02 16:10:52 +00002899 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002900 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002901 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002902 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002903 default: llvm_unreachable("Unsupported VT!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002904 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2905 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2906 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2907 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002908 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002909 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002910 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002911 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002912 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2913 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002914 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002915 }
Dan Gohman757eee82009-08-02 16:10:52 +00002916
Michael Liaof9f7b552012-09-26 08:22:37 +00002917 unsigned SrcReg, LoReg, HiReg;
2918 switch (Opc) {
2919 default: llvm_unreachable("Unknown MUL opcode!");
Michael Liaof9f7b552012-09-26 08:22:37 +00002920 case X86::IMUL32r:
2921 case X86::MUL32r:
2922 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2923 break;
2924 case X86::IMUL64r:
2925 case X86::MUL64r:
2926 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2927 break;
2928 case X86::MULX32rr:
2929 SrcReg = X86::EDX; LoReg = HiReg = 0;
2930 break;
2931 case X86::MULX64rr:
2932 SrcReg = X86::RDX; LoReg = HiReg = 0;
2933 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002934 }
2935
2936 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002937 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002938 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002939 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002940 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002941 if (foldedLoad)
2942 std::swap(N0, N1);
2943 }
2944
Michael Liaof9f7b552012-09-26 08:22:37 +00002945 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002946 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002947 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002948
2949 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002950 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002951 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002952 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2953 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002954 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2955 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002956 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002957 ResHi = SDValue(CNode, 0);
2958 ResLo = SDValue(CNode, 1);
2959 Chain = SDValue(CNode, 2);
2960 InFlag = SDValue(CNode, 3);
2961 } else {
2962 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002963 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002964 Chain = SDValue(CNode, 0);
2965 InFlag = SDValue(CNode, 1);
2966 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002967
Dan Gohman757eee82009-08-02 16:10:52 +00002968 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002969 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002970 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002971 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2972 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2973 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002974 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002975 SDValue Ops[] = { N1, InFlag };
2976 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2977 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002978 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002979 ResHi = SDValue(CNode, 0);
2980 ResLo = SDValue(CNode, 1);
2981 InFlag = SDValue(CNode, 2);
2982 } else {
2983 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002984 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002985 InFlag = SDValue(CNode, 0);
2986 }
Dan Gohman757eee82009-08-02 16:10:52 +00002987 }
2988
2989 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002990 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002991 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002992 assert(LoReg && "Register for low half is not defined!");
2993 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2994 InFlag);
2995 InFlag = ResLo.getValue(2);
2996 }
2997 ReplaceUses(SDValue(Node, 0), ResLo);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002998 LLVM_DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG);
2999 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003000 }
3001 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003002 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00003003 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00003004 assert(HiReg && "Register for high half is not defined!");
3005 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
3006 InFlag);
3007 InFlag = ResHi.getValue(2);
3008 }
3009 ReplaceUses(SDValue(Node, 1), ResHi);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003010 LLVM_DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG);
3011 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003012 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003013
Craig Topper6bed9de2017-09-09 05:57:20 +00003014 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003015 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003016 }
3017
3018 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003019 case ISD::UDIVREM:
3020 case X86ISD::SDIVREM8_SEXT_HREG:
3021 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00003022 SDValue N0 = Node->getOperand(0);
3023 SDValue N1 = Node->getOperand(1);
3024
Craig Topper3efdb7c2018-06-11 20:50:58 +00003025 unsigned Opc, MOpc;
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003026 bool isSigned = (Opcode == ISD::SDIVREM ||
3027 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003028 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00003029 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003030 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003031 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
3032 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
3033 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
3034 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003035 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003036 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00003037 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003038 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003039 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
3040 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
3041 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
3042 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00003043 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00003044 }
Dan Gohman757eee82009-08-02 16:10:52 +00003045
Chris Lattner518b0372009-12-23 01:45:04 +00003046 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003047 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00003048 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00003049 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00003050 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00003051 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00003052 SExtOpcode = X86::CBW;
3053 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003054 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00003055 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00003056 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00003057 SExtOpcode = X86::CWD;
3058 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003059 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00003060 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003061 SExtOpcode = X86::CDQ;
3062 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003063 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00003064 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00003065 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00003066 break;
3067 }
3068
Dan Gohman757eee82009-08-02 16:10:52 +00003069 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003070 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00003071 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00003072
Dan Gohman757eee82009-08-02 16:10:52 +00003073 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00003074 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003075 // Special case for div8, just use a move with zero extension to AX to
3076 // clear the upper 8 bits (AH).
3077 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00003078 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00003079 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
3080 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003081 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00003082 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003083 Chain = Move.getValue(1);
3084 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00003085 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00003086 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00003087 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003088 Chain = CurDAG->getEntryNode();
3089 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00003090 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00003091 InFlag = Chain.getValue(1);
3092 } else {
3093 InFlag =
3094 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
3095 LoReg, N0, SDValue()).getValue(1);
3096 if (isSigned && !signBitIsZero) {
3097 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00003098 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003099 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00003100 } else {
3101 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00003102 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00003103 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00003104 case MVT::i16:
3105 ClrNode =
3106 SDValue(CurDAG->getMachineNode(
3107 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003108 CurDAG->getTargetConstant(X86::sub_16bit, dl,
3109 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003110 0);
3111 break;
3112 case MVT::i32:
3113 break;
3114 case MVT::i64:
3115 ClrNode =
3116 SDValue(CurDAG->getMachineNode(
3117 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003118 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
3119 CurDAG->getTargetConstant(X86::sub_32bit, dl,
3120 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00003121 0);
3122 break;
3123 default:
3124 llvm_unreachable("Unexpected division source");
3125 }
3126
Chris Lattner518b0372009-12-23 01:45:04 +00003127 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00003128 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00003129 }
Evan Cheng92e27972006-01-06 23:19:29 +00003130 }
Dan Gohmana1603612007-10-08 18:33:35 +00003131
Dan Gohman757eee82009-08-02 16:10:52 +00003132 if (foldedLoad) {
3133 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
3134 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00003135 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00003136 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00003137 InFlag = SDValue(CNode, 1);
3138 // Update the chain.
3139 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00003140 // Record the mem-refs
3141 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3142 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
3143 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00003144 } else {
3145 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003146 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00003147 }
Evan Cheng92e27972006-01-06 23:19:29 +00003148
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003149 // Prevent use of AH in a REX instruction by explicitly copying it to
3150 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00003151 //
3152 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003153 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00003154 // the allocator and/or the backend get enhanced to be more robust in
3155 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003156 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
3157 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
3158 unsigned AHExtOpcode =
Craig Topperad7c6852018-03-20 05:00:20 +00003159 isSigned ? X86::MOVSX32rr8_NOREX : X86::MOVZX32rr8_NOREX;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003160
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003161 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
3162 MVT::Glue, AHCopy, InFlag);
3163 SDValue Result(RNode, 0);
3164 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003165
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003166 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
3167 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00003168 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00003169 } else {
3170 Result =
3171 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
3172 }
3173 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003174 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3175 dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003176 }
Dan Gohman757eee82009-08-02 16:10:52 +00003177 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003178 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00003179 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3180 LoReg, NVT, InFlag);
3181 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003182 ReplaceUses(SDValue(Node, 0), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003183 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3184 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003185 }
3186 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003187 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00003188 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3189 HiReg, NVT, InFlag);
3190 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003191 ReplaceUses(SDValue(Node, 1), Result);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00003192 LLVM_DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG);
3193 dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00003194 }
Craig Topper6bed9de2017-09-09 05:57:20 +00003195 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003196 return;
Dan Gohman757eee82009-08-02 16:10:52 +00003197 }
3198
Craig Topperb424faf2018-02-12 03:02:02 +00003199 case X86ISD::CMP: {
Dan Gohmanac33a902009-08-19 18:16:17 +00003200 SDValue N0 = Node->getOperand(0);
3201 SDValue N1 = Node->getOperand(1);
3202
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003203 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00003204 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003205 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00003206
Dan Gohmanac33a902009-08-19 18:16:17 +00003207 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
3208 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00003209 // Look past the truncate if CMP is the only use of it.
Craig Topper3ccbd3f2018-02-12 03:02:01 +00003210 if (N0.getOpcode() == ISD::AND &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00003211 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00003212 N0.getValueType() != MVT::i8 &&
3213 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00003214 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00003215 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00003216 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00003217
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003218 MVT VT;
3219 int SubRegOp;
3220 unsigned Op;
3221
Craig Topperfc53dc22017-08-25 05:04:34 +00003222 if (isUInt<8>(Mask) &&
3223 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003224 // For example, convert "testl %eax, $8" to "testb %al, $8"
3225 VT = MVT::i8;
3226 SubRegOp = X86::sub_8bit;
3227 Op = X86::TEST8ri;
3228 } else if (OptForMinSize && isUInt<16>(Mask) &&
3229 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3230 // For example, "testl %eax, $32776" to "testw %ax, $32776".
3231 // NOTE: We only want to form TESTW instructions if optimizing for
3232 // min size. Otherwise we only save one byte and possibly get a length
3233 // changing prefix penalty in the decoders.
3234 VT = MVT::i16;
3235 SubRegOp = X86::sub_16bit;
3236 Op = X86::TEST16ri;
3237 } else if (isUInt<32>(Mask) && N0.getValueType() != MVT::i16 &&
3238 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3239 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
3240 // NOTE: We only want to run that transform if N0 is 32 or 64 bits.
3241 // Otherwize, we find ourselves in a position where we have to do
3242 // promotion. If previous passes did not promote the and, we assume
3243 // they had a good reason not to and do not promote here.
3244 VT = MVT::i32;
3245 SubRegOp = X86::sub_32bit;
3246 Op = X86::TEST32ri;
3247 } else {
3248 // No eligible transformation was found.
3249 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00003250 }
3251
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003252 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, VT);
3253 SDValue Reg = N0.getOperand(0);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003254
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003255 // Extract the subregister if necessary.
3256 if (N0.getValueType() != VT)
3257 Reg = CurDAG->getTargetExtractSubreg(SubRegOp, dl, VT, Reg);
Eric Liu0b69b5e2018-01-30 14:18:33 +00003258
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003259 // Emit a testl or testw.
3260 SDNode *NewNode = CurDAG->getMachineNode(Op, dl, MVT::i32, Reg, Imm);
Craig Topperb424faf2018-02-12 03:02:02 +00003261 // Replace CMP with TEST.
Nirav Dave3264c1b2018-03-19 20:19:46 +00003262 ReplaceNode(Node, NewNode);
Amaury Sechetf9a9e9a2018-01-31 19:20:06 +00003263 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003264 }
3265 break;
3266 }
Craig Topperd6564102018-04-27 22:15:33 +00003267 case X86ISD::PCMPISTR: {
3268 if (!Subtarget->hasSSE42())
3269 break;
3270
3271 bool NeedIndex = !SDValue(Node, 0).use_empty();
3272 bool NeedMask = !SDValue(Node, 1).use_empty();
3273 // We can't fold a load if we are going to make two instructions.
3274 bool MayFoldLoad = !NeedIndex || !NeedMask;
3275
3276 MachineSDNode *CNode;
3277 if (NeedMask) {
3278 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrr : X86::PCMPISTRMrr;
3279 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRMrm : X86::PCMPISTRMrm;
3280 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node);
3281 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3282 }
3283 if (NeedIndex || !NeedMask) {
3284 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrr : X86::PCMPISTRIrr;
3285 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPISTRIrm : X86::PCMPISTRIrm;
3286 CNode = emitPCMPISTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node);
3287 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3288 }
3289
3290 // Connect the flag usage to the last instruction created.
3291 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 0));
3292 CurDAG->RemoveDeadNode(Node);
3293 return;
3294 }
3295 case X86ISD::PCMPESTR: {
3296 if (!Subtarget->hasSSE42())
3297 break;
3298
3299 // Copy the two implicit register inputs.
3300 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EAX,
3301 Node->getOperand(1),
3302 SDValue()).getValue(1);
3303 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EDX,
3304 Node->getOperand(3), InFlag).getValue(1);
3305
3306 bool NeedIndex = !SDValue(Node, 0).use_empty();
3307 bool NeedMask = !SDValue(Node, 1).use_empty();
3308 // We can't fold a load if we are going to make two instructions.
3309 bool MayFoldLoad = !NeedIndex || !NeedMask;
3310
3311 MachineSDNode *CNode;
3312 if (NeedMask) {
3313 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrr : X86::PCMPESTRMrr;
3314 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRMrm : X86::PCMPESTRMrm;
3315 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::v16i8, Node,
3316 InFlag);
3317 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 0));
3318 }
3319 if (NeedIndex || !NeedMask) {
3320 unsigned ROpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrr : X86::PCMPESTRIrr;
3321 unsigned MOpc = Subtarget->hasAVX() ? X86::VPCMPESTRIrm : X86::PCMPESTRIrm;
3322 CNode = emitPCMPESTR(ROpc, MOpc, MayFoldLoad, dl, MVT::i32, Node, InFlag);
3323 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
3324 }
3325 // Connect the flag usage to the last instruction created.
3326 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 1));
3327 CurDAG->RemoveDeadNode(Node);
3328 return;
3329 }
3330
Chandler Carruth03258f22017-08-25 02:04:03 +00003331 case ISD::STORE:
3332 if (foldLoadStoreIntoMemOperand(Node))
3333 return;
3334 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003335 }
3336
Justin Bogner593741d2016-05-10 23:55:37 +00003337 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003338}
3339
Chris Lattnerba1ed582006-06-08 18:03:49 +00003340bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003341SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003342 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003343 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003344 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003345 default:
3346 llvm_unreachable("Unexpected asm memory constraint");
3347 case InlineAsm::Constraint_i:
3348 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3349 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003350 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003351 case InlineAsm::Constraint_o: // offsetable ??
3352 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003353 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003354 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003355 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003356 return true;
3357 break;
3358 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003359
Evan Cheng2d487222006-08-26 01:05:16 +00003360 OutOps.push_back(Op0);
3361 OutOps.push_back(Op1);
3362 OutOps.push_back(Op2);
3363 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003364 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003365 return false;
3366}
3367
Sanjay Patelb5723d02015-10-13 15:12:27 +00003368/// This pass converts a legalized DAG into a X86-specific DAG,
3369/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003370FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003371 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003372 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003373}