blob: e50bbc195156a74e1b3bc54215517b67c541334b [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000026#include "llvm/BinaryFormat/COFF.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000044#include "llvm/Support/ARMBuildAttributes.h"
Devang Patela52ddc42010-08-04 22:39:39 +000045#include "llvm/Support/Debug.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000046#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000047#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000048#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "asm-printer"
54
David Blaikie94598322015-01-18 20:29:04 +000055ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
56 std::unique_ptr<MCStreamer> Streamer)
57 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000058 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000059
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000066 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000067}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000071 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
72 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000073 } else {
74 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000075 }
Lang Hames9ff69c82015-04-24 19:11:51 +000076 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077}
78
Mehdi Aminibd7287e2015-07-16 06:11:10 +000079void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
80 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Jim Grosbach13760bd2015-05-30 01:25:56 +000086 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000087 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
Lang Hames9ff69c82015-04-24 19:11:51 +000093 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000094}
95
James Molloy9abb2fa2016-09-26 07:26:24 +000096void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
97 if (PromotedGlobals.count(GV))
98 // The global was promoted into a constant pool. It should not be emitted.
99 return;
100 AsmPrinter::EmitGlobalVariable(GV);
101}
102
Jim Grosbach080fdf42010-09-30 01:57:53 +0000103/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000104/// method to print assembly for each instruction.
105///
106bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000107 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000108 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000109 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000110
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000111 SetupMachineFunction(MF);
Matthias Braunf1caa282017-12-15 22:22:58 +0000112 const Function &F = MF.getFunction();
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000113 const TargetMachine& TM = MF.getTarget();
114
James Molloy9abb2fa2016-09-26 07:26:24 +0000115 // Collect all globals that had their storage promoted to a constant pool.
116 // Functions are emitted before variables, so this accumulates promoted
117 // globals from all functions in PromotedGlobals.
118 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
119 PromotedGlobals.insert(GV);
120
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000121 // Calculate this function's optimization goal.
122 unsigned OptimizationGoal;
Matthias Braunf1caa282017-12-15 22:22:58 +0000123 if (F.hasFnAttribute(Attribute::OptimizeNone))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000124 // For best debugging illusion, speed and small size sacrificed
125 OptimizationGoal = 6;
Matthias Braunf1caa282017-12-15 22:22:58 +0000126 else if (F.optForMinSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000127 // Aggressively for small size, speed and debug illusion sacrificed
128 OptimizationGoal = 4;
Matthias Braunf1caa282017-12-15 22:22:58 +0000129 else if (F.optForSize())
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000130 // For small size, but speed and debugging illusion preserved
131 OptimizationGoal = 3;
132 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
133 // Aggressively for speed, small size and debug illusion sacrificed
134 OptimizationGoal = 2;
135 else if (TM.getOptLevel() > CodeGenOpt::None)
136 // For speed, but small size and good debug illusion preserved
137 OptimizationGoal = 1;
138 else // TM.getOptLevel() == CodeGenOpt::None
139 // For good debugging, but speed and small size preserved
140 OptimizationGoal = 5;
141
142 // Combine a new optimization goal with existing ones.
143 if (OptimizationGoals == -1) // uninitialized goals
144 OptimizationGoals = OptimizationGoal;
145 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
146 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000147
148 if (Subtarget->isTargetCOFF()) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000149 bool Internal = F.hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
151 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
152 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
153
Lang Hames9ff69c82015-04-24 19:11:51 +0000154 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
155 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
156 OutStreamer->EmitCOFFSymbolType(Type);
157 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000158 }
159
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000160 // Emit the rest of the function body.
161 EmitFunctionBody();
162
Serge Rogatchf83d2a22017-01-19 20:24:23 +0000163 // Emit the XRay table for this function.
164 emitXRayTable();
165
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000166 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
167 // These are created per function, rather than per TU, since it's
168 // relatively easy to exceed the thumb branch range within a TU.
169 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000170 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000171 EmitAlignment(1);
Javed Absar5766b8e2017-08-29 10:04:18 +0000172 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
173 OutStreamer->EmitLabel(TIP.second);
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Javed Absar5766b8e2017-08-29 10:04:18 +0000175 .addReg(TIP.first)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000176 // Add predicate operands.
177 .addImm(ARMCC::AL)
178 .addReg(0));
179 }
180 ThumbIndirectPads.clear();
181 }
182
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000183 // We didn't modify anything.
184 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000185}
186
Evan Chengb23b50d2009-06-29 07:51:04 +0000187void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000188 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000189 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000190 unsigned TF = MO.getTargetFlags();
191
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000192 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000193 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000194 case MachineOperand::MO_Register: {
195 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000196 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000197 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000198 if(ARM::GPRPairRegClass.contains(Reg)) {
199 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000200 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000201 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
202 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000203 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000204 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000205 }
Evan Cheng10043e22007-01-19 07:51:42 +0000206 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000207 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000208 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000209 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000210 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000211 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000212 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000213 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000214 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000215 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000216 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000217 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000219 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000220 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000221 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000222 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000223 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000224 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000225 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000226
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000227 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000228 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000229 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000230 case MachineOperand::MO_ConstantPoolIndex:
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000231 if (Subtarget->genExecuteOnly())
232 llvm_unreachable("execute-only should not generate constant pools");
Matt Arsenault8b643552015-06-09 00:31:39 +0000233 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000235 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000236}
237
Evan Chengb23b50d2009-06-29 07:51:04 +0000238//===--------------------------------------------------------------------===//
239
Chris Lattner68d64aa2010-01-25 19:51:38 +0000240MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000241GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000242 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000243 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000244 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000245 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000246 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000247}
248
Evan Chengb23b50d2009-06-29 07:51:04 +0000249bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000250 unsigned AsmVariant, const char *ExtraCode,
251 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000252 // Does this asm operand have a single letter operand modifier?
253 if (ExtraCode && ExtraCode[0]) {
254 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000255
Evan Cheng10043e22007-01-19 07:51:42 +0000256 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000257 default:
258 // See if this is a generic print operand
259 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000260 case 'a': // Print as a memory address.
261 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000262 O << "["
263 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
264 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000265 return false;
266 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000267 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000268 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000269 if (!MI->getOperand(OpNum).isImm())
270 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000271 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000272 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000273 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000274 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000275 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000276 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000277 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000278 if (MI->getOperand(OpNum).isReg()) {
279 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000280 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000281 // Find the 'd' register that has this 's' register as a sub-register,
282 // and determine the lane number.
283 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
284 if (!ARM::DPRRegClass.contains(*SR))
285 continue;
286 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
287 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
288 return false;
289 }
Eric Christopher76178832011-05-24 22:10:34 +0000290 }
Eric Christopher1b724942011-05-24 23:27:13 +0000291 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000292 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000293 if (!MI->getOperand(OpNum).isImm())
294 return true;
295 O << ~(MI->getOperand(OpNum).getImm());
296 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000297 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000298 if (!MI->getOperand(OpNum).isImm())
299 return true;
300 O << (MI->getOperand(OpNum).getImm() & 0xffff);
301 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000302 case 'M': { // A register range suitable for LDM/STM.
303 if (!MI->getOperand(OpNum).isReg())
304 return true;
305 const MachineOperand &MO = MI->getOperand(OpNum);
306 unsigned RegBegin = MO.getReg();
307 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
308 // already got the operands in registers that are operands to the
309 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000310 O << "{";
311 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000312 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000313 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000314 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000315 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
316 }
317 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000318
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000319 // FIXME: The register allocator not only may not have given us the
320 // registers in sequence, but may not be in ascending registers. This
321 // will require changes in the register allocator that'll need to be
322 // propagated down here if the operands change.
323 unsigned RegOps = OpNum + 1;
324 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000325 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000326 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
327 RegOps++;
328 }
329
330 O << "}";
331
332 return false;
333 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000334 case 'R': // The most significant register of a pair.
335 case 'Q': { // The least significant register of a pair.
336 if (OpNum == 0)
337 return true;
338 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
339 if (!FlagsOP.isImm())
340 return true;
341 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000342
343 // This operand may not be the one that actually provides the register. If
344 // it's tied to a previous one then we should refer instead to that one
345 // for registers and their classes.
346 unsigned TiedIdx;
347 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
348 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
349 unsigned OpFlags = MI->getOperand(OpNum).getImm();
350 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
351 }
352 Flags = MI->getOperand(OpNum).getImm();
353
354 // Later code expects OpNum to be pointing at the register rather than
355 // the flags.
356 OpNum += 1;
357 }
358
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000359 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000360 unsigned RC;
361 InlineAsm::hasRegClassConstraint(Flags, RC);
362 if (RC == ARM::GPRPairRegClassID) {
363 if (NumVals != 1)
364 return true;
365 const MachineOperand &MO = MI->getOperand(OpNum);
366 if (!MO.isReg())
367 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000368 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000369 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
370 ARM::gsub_0 : ARM::gsub_1);
371 O << ARMInstPrinter::getRegisterName(Reg);
372 return false;
373 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000374 if (NumVals != 2)
375 return true;
376 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
377 if (RegOp >= MI->getNumOperands())
378 return true;
379 const MachineOperand &MO = MI->getOperand(RegOp);
380 if (!MO.isReg())
381 return true;
382 unsigned Reg = MO.getReg();
383 O << ARMInstPrinter::getRegisterName(Reg);
384 return false;
385 }
386
Eric Christopherd4562562011-05-24 22:27:43 +0000387 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000388 case 'f': { // The high doubleword register of a NEON quad register.
389 if (!MI->getOperand(OpNum).isReg())
390 return true;
391 unsigned Reg = MI->getOperand(OpNum).getReg();
392 if (!ARM::QPRRegClass.contains(Reg))
393 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000394 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000395 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
396 ARM::dsub_0 : ARM::dsub_1);
397 O << ARMInstPrinter::getRegisterName(SubReg);
398 return false;
399 }
400
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000401 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000402 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000403 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000404 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000405 const MachineOperand &MO = MI->getOperand(OpNum);
406 if (!MO.isReg())
407 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000408 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000409 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000410 unsigned Reg = MO.getReg();
411 if(!ARM::GPRPairRegClass.contains(Reg))
412 return false;
413 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000414 O << ARMInstPrinter::getRegisterName(Reg);
415 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000416 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000417 }
Evan Cheng10043e22007-01-19 07:51:42 +0000418 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000419
Chris Lattner76c564b2010-04-04 04:47:45 +0000420 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000421 return false;
422}
423
Bob Wilsona2c462b2009-05-19 05:53:42 +0000424bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000425 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000426 const char *ExtraCode,
427 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000428 // Does this asm operand have a single letter operand modifier?
429 if (ExtraCode && ExtraCode[0]) {
430 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000431
Eric Christopher8c5e4192011-05-25 20:51:58 +0000432 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000433 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000434 default: return true; // Unknown modifier.
435 case 'm': // The base register of a memory operand.
436 if (!MI->getOperand(OpNum).isReg())
437 return true;
438 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
439 return false;
440 }
441 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000442
Bob Wilson3b515602009-10-13 20:50:28 +0000443 const MachineOperand &MO = MI->getOperand(OpNum);
444 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000445 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000446 return false;
447}
448
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000449static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000450 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000451}
452
453void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000454 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000455 // If either end mode is unknown (EndInfo == NULL) or different than
456 // the start mode, then restore the start mode.
457 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000458 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000459 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000460 }
461}
462
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000463void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000464 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000465 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000466 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000467
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000468 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000469 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000470 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000471
Eric Christophera49d68e2015-02-17 20:02:32 +0000472 // Use the triple's architecture and subarchitecture to determine
473 // if we're thumb for the purposes of the top level code16 assembler
474 // flag.
Florian Hahna5ba4ee2017-08-12 17:40:18 +0000475 if (!M.getModuleInlineAsm().empty() && TT.isThumb())
Lang Hames9ff69c82015-04-24 19:11:51 +0000476 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000477}
478
Tim Northover23723012014-04-29 10:06:05 +0000479static void
480emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
481 MachineModuleInfoImpl::StubValueTy &MCSym) {
482 // L_foo$stub:
483 OutStreamer.EmitLabel(StubLabel);
484 // .indirect_symbol _foo
485 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
486
487 if (MCSym.getInt())
488 // External to current translation unit.
489 OutStreamer.EmitIntValue(0, 4/*size*/);
490 else
491 // Internal to current translation unit.
492 //
493 // When we place the LSDA into the TEXT section, the type info
494 // pointers need to be indirect and pc-rel. We accomplish this by
495 // using NLPs; however, sometimes the types are local to the file.
496 // We need to fill in the value for the NLP in those cases.
497 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000498 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000499 4 /*size*/);
500}
501
Anton Korobeynikov04083522008-08-07 09:54:23 +0000502
Chris Lattneree9399a2009-10-19 17:59:19 +0000503void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000504 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000505 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000506 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000507 const TargetLoweringObjectFileMachO &TLOFMacho =
508 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000509 MachineModuleInfoMachO &MMIMacho =
510 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000511
Evan Cheng10043e22007-01-19 07:51:42 +0000512 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000513 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000514
Chris Lattner6462adc2009-10-19 18:38:33 +0000515 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000516 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000517 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000518 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000519
Tim Northover23723012014-04-29 10:06:05 +0000520 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000521 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000522
523 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000524 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000525 }
526
Tim Northover5c3140f2016-04-25 21:12:04 +0000527 Stubs = MMIMacho.GetThreadLocalGVStubList();
528 if (!Stubs.empty()) {
529 // Switch with ".non_lazy_symbol_pointer" directive.
530 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
531 EmitAlignment(2);
532
533 for (auto &Stub : Stubs)
534 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
535
536 Stubs.clear();
537 OutStreamer->AddBlankLine();
538 }
539
Evan Cheng10043e22007-01-19 07:51:42 +0000540 // Funny Darwin hack: This flag tells the linker that no global symbols
541 // contain code that falls through to other global symbols (e.g. the obvious
542 // implementation of multiple entry points). If this doesn't occur, the
543 // linker can safely perform dead code stripping. Since LLVM never
544 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000545 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000546 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000547
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000548 if (TT.isOSBinFormatCOFF()) {
549 const auto &TLOF =
550 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
551
552 std::string Flags;
553 raw_string_ostream OS(Flags);
554
555 for (const auto &Function : M)
Eric Christopher4367c7f2016-09-16 07:33:15 +0000556 TLOF.emitLinkerFlagsForGlobal(OS, &Function);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000557 for (const auto &Global : M.globals())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000558 TLOF.emitLinkerFlagsForGlobal(OS, &Global);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000559 for (const auto &Alias : M.aliases())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000560 TLOF.emitLinkerFlagsForGlobal(OS, &Alias);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000561
562 OS.flush();
563
564 // Output collected flags
565 if (!Flags.empty()) {
566 OutStreamer->SwitchSection(TLOF.getDrectveSection());
567 OutStreamer->EmitBytes(Flags);
568 }
569 }
570
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000571 // The last attribute to be emitted is ABI_optimization_goals
572 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
573 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
574
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000575 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000576 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
577 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000578 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
579 OptimizationGoals = -1;
580
581 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000582}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000583
Chris Lattner71eb0772009-10-19 20:20:46 +0000584//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000585// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
586// FIXME:
587// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000588// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000589// Instead of subclassing the MCELFStreamer, we do the work here.
590
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000591// Returns true if all functions have the same function attribute value.
592// It also returns true when the module has no functions.
593static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
594 StringRef Value) {
595 return !any_of(M, [&](const Function &F) {
596 return F.getFnAttribute(Attr).getValueAsString() != Value;
597 });
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000598}
599
Jason W Kimbff84d42010-10-06 22:36:46 +0000600void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000601 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000602 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000603
Charlie Turner8b2caa42015-01-05 13:12:17 +0000604 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
605
Logan Chien8cbb80d2013-10-28 17:51:12 +0000606 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000607
Eric Christophera49d68e2015-02-17 20:02:32 +0000608 // Compute ARM ELF Attributes based on the default subtarget that
609 // we'd have constructed. The existing ARM behavior isn't LTO clean
610 // anyhow.
611 // FIXME: For ifunc related functions we could iterate over and look
612 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000613 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000614 StringRef CPU = TM.getTargetCPU();
615 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000616 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000617 if (!FS.empty()) {
618 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000619 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000620 else
621 ArchFS = FS;
622 }
623 const ARMBaseTargetMachine &ATM =
624 static_cast<const ARMBaseTargetMachine &>(TM);
625 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
626
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000627 // Emit build attributes for the available hardware.
628 ATS.emitTargetAttributes(STI);
Jason W Kimbff84d42010-10-06 22:36:46 +0000629
Oliver Stannard8331aae2016-08-08 15:28:31 +0000630 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000631 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000632 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
633 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000634 } else if (STI.isRWPI()) {
635 // RWPI specific attributes.
636 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
637 ARMBuildAttrs::AddressRWSBRel);
638 }
639
640 // RO data addressing.
641 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000642 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
643 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000644 }
645
646 // GOT use.
647 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000648 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
649 ARMBuildAttrs::AddressGOT);
650 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000651 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
652 ARMBuildAttrs::AddressDirect);
653 }
654
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000655 // Set FP Denormals.
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000656 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
657 "denormal-fp-math",
658 "preserve-sign") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000659 TM.Options.FPDenormalMode == FPDenormal::PreserveSign)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000660 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
661 ARMBuildAttrs::PreserveFPSign);
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000662 else if (checkFunctionsAttributeConsistency(*MMI->getModule(),
663 "denormal-fp-math",
664 "positive-zero") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000665 TM.Options.FPDenormalMode == FPDenormal::PositiveZero)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000666 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
667 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000668 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000669 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
670 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000671 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000672 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000673 // When the target doesn't have an FPU (by design or
674 // intention), the assumptions made on the software support
675 // mirror that of the equivalent hardware support *if it
676 // existed*. For v7 and better we indicate that denormals are
677 // flushed preserving sign, and for V6 we indicate that
678 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000679 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000680 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
681 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000682 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000683 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
684 // the sign bit of the zero matches the sign bit of the input or
685 // result that is being flushed to zero.
686 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
687 ARMBuildAttrs::PreserveFPSign);
688 }
689 // For VFPv2 implementations it is implementation defined as
690 // to whether denormals are flushed to positive zero or to
691 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
692 // LLVM has chosen to flush this to positive zero (most likely for
693 // GCC compatibility), so that's the chosen value here (the
694 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000695 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000696
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000697 // Set FP exceptions and rounding
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000698 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
699 "no-trapping-math", "true") ||
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000700 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000701 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
702 ARMBuildAttrs::Not_Allowed);
703 else if (!TM.Options.UnsafeFPMath) {
704 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
705
706 // If the user has permitted this code to choose the IEEE 754
707 // rounding at run-time, emit the rounding attribute.
708 if (TM.Options.HonorSignDependentRoundingFPMathOption)
709 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
710 }
711
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000712 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
713 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000714 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000715 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
716 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000717 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000718 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
Sam Parkerdf7c6ef2017-01-18 13:52:12 +0000719 ARMBuildAttrs::AllowIEEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000720
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000721 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000722 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000723 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
724 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000725
726 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000727 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000728 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
729
Charlie Turner1a539962014-12-12 11:59:18 +0000730 // FIXME: To support emitting this build attribute as GCC does, the
731 // -mfp16-format option and associated plumbing must be
732 // supported. For now the __fp16 type is exposed by default, so this
733 // attribute should be emitted with value 1.
734 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
735 ARMBuildAttrs::FP16FormatIEEE);
736
Oliver Stannard5dc29342014-06-20 10:08:11 +0000737 if (MMI) {
738 if (const Module *SourceModule = MMI->getModule()) {
739 // ABI_PCS_wchar_t to indicate wchar_t width
740 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000741 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000742 SourceModule->getModuleFlag("wchar_size"))) {
743 int WCharWidth = WCharWidthValue->getZExtValue();
744 assert((WCharWidth == 2 || WCharWidth == 4) &&
745 "wchar_t width must be 2 or 4 bytes");
746 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
747 }
748
749 // ABI_enum_size to indicate enum width
750 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
751 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000752 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000753 SourceModule->getModuleFlag("min_enum_size"))) {
754 int EnumWidth = EnumWidthValue->getZExtValue();
755 assert((EnumWidth == 1 || EnumWidth == 4) &&
756 "Minimum enum width must be 1 or 4 bytes");
757 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
758 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
759 }
760 }
761 }
762
Oliver Stannard8331aae2016-08-08 15:28:31 +0000763 // We currently do not support using R9 as the TLS pointer.
764 if (STI.isRWPI())
765 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
766 ARMBuildAttrs::R9IsSB);
767 else if (STI.isR9Reserved())
768 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
769 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000770 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000771 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
772 ARMBuildAttrs::R9IsGPR);
Jason W Kimbff84d42010-10-06 22:36:46 +0000773}
774
Jason W Kimbff84d42010-10-06 22:36:46 +0000775//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000776
Mehdi Amini48878ae2016-10-01 05:57:55 +0000777static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000778 unsigned LabelId, MCContext &Ctx) {
779
Jim Grosbach6f482002015-05-18 18:43:14 +0000780 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000781 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
782 return Label;
783}
784
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000785static MCSymbolRefExpr::VariantKind
786getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
787 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000788 case ARMCP::no_modifier:
789 return MCSymbolRefExpr::VK_None;
790 case ARMCP::TLSGD:
791 return MCSymbolRefExpr::VK_TLSGD;
792 case ARMCP::TPOFF:
793 return MCSymbolRefExpr::VK_TPOFF;
794 case ARMCP::GOTTPOFF:
795 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000796 case ARMCP::SBREL:
797 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000798 case ARMCP::GOT_PREL:
799 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000800 case ARMCP::SECREL:
801 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000802 }
David Blaikie46a9f012012-01-20 21:51:11 +0000803 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000804}
805
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000806MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
807 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000808 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000809 bool IsIndirect =
810 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000811
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000812 if (!IsIndirect)
813 return getSymbol(GV);
814
815 // FIXME: Remove this when Darwin transition to @GOT like syntax.
816 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
817 MachineModuleInfoMachO &MMIMachO =
818 MMI->getObjFileInfo<MachineModuleInfoMachO>();
819 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000820 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
821 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000822
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000823 if (!StubSym.getPointer())
824 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
825 !GV->hasInternalLinkage());
826 return MCSym;
827 } else if (Subtarget->isTargetCOFF()) {
828 assert(Subtarget->isTargetWindows() &&
829 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000830
831 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
832 if (!IsIndirect)
833 return getSymbol(GV);
834
835 SmallString<128> Name;
836 Name = "__imp_";
837 getNameWithPrefix(Name, GV);
838
839 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000840 } else if (Subtarget->isTargetELF()) {
841 return getSymbol(GV);
842 }
843 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000844}
845
Jim Grosbach38f8e762010-11-09 18:45:04 +0000846void ARMAsmPrinter::
847EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000848 const DataLayout &DL = getDataLayout();
849 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000850
851 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000852
James Molloy9abb2fa2016-09-26 07:26:24 +0000853 if (ACPV->isPromotedGlobal()) {
854 // This constant pool entry is actually a global whose storage has been
855 // promoted into the constant pool. This global may be referenced still
856 // by debug information, and due to the way AsmPrinter is set up, the debug
857 // info is immutable by the time we decide to promote globals to constant
858 // pools. Because of this, we need to ensure we emit a symbol for the global
859 // with private linkage (the default) so debug info can refer to it.
860 //
861 // However, if this global is promoted into several functions we must ensure
862 // we don't try and emit duplicate symbols!
863 auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
Saleem Abdulrasool5fba8ba2017-09-07 04:00:13 +0000864 for (const auto *GV : ACPC->promotedGlobals()) {
865 if (!EmittedPromotedGlobalLabels.count(GV)) {
866 MCSymbol *GVSym = getSymbol(GV);
867 OutStreamer->EmitLabel(GVSym);
868 EmittedPromotedGlobalLabels.insert(GV);
869 }
James Molloy9abb2fa2016-09-26 07:26:24 +0000870 }
871 return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
872 }
873
Jim Grosbachca21cd72010-11-10 17:59:10 +0000874 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000875 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000876 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000877 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000878 const BlockAddress *BA =
879 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
880 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000881 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000882 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000883
884 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
885 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000886 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000887 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000888 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000889 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000890 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000891 } else {
892 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Mehdi Amini5b007702016-10-05 01:41:06 +0000893 auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
Bill Wendlingc214cb02011-10-01 08:58:29 +0000894 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000895 }
896
897 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000898 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000899 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000900 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000901
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000902 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000903 MCSymbol *PCLabel =
904 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
905 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000906 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000907 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000908 MCBinaryExpr::createAdd(PCRelExpr,
909 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000910 OutContext),
911 OutContext);
912 if (ACPV->mustAddCurrentAddress()) {
913 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
914 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000915 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000916 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000917 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
918 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000919 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000920 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000921 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000922 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000923}
924
Tim Northovera603c402015-05-31 19:22:07 +0000925void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
926 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +0000927 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +0000928
Tim Northovera603c402015-05-31 19:22:07 +0000929 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
930 // ARM mode tables.
931 EmitAlignment(2);
932
Jim Grosbach284eebc2010-09-22 17:39:48 +0000933 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000934 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000935 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000936
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000937 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000938 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000939
Jim Grosbach284eebc2010-09-22 17:39:48 +0000940 // Emit each entry of the table.
941 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
942 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
943 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
944
Javed Absar5766b8e2017-08-29 10:04:18 +0000945 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach284eebc2010-09-22 17:39:48 +0000946 // Construct an MCExpr for the entry. We want a value of the form:
947 // (BasicBlockAddr - TableBeginAddr)
948 //
949 // For example, a table with entries jumping to basic blocks BB0 and BB1
950 // would look like:
951 // LJTI_0_0:
952 // .word (LBB0 - LJTI_0_0)
953 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000954 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000955
Oliver Stannard8331aae2016-08-08 15:28:31 +0000956 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000957 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +0000958 OutContext),
959 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000960 // If we're generating a table of Thumb addresses in static relocation
961 // model, we need to add one to keep interworking correctly.
962 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000963 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +0000964 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000965 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000966 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000967 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +0000968 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000969}
970
Tim Northovera603c402015-05-31 19:22:07 +0000971void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
972 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000973 unsigned JTI = MO1.getIndex();
974
Sanne Wouda490d4a62017-02-13 14:07:45 +0000975 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
976 // ARM mode tables.
977 EmitAlignment(2);
978
979 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +0000980 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000981 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000982
983 // Emit each entry of the table.
984 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
985 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
986 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000987
Javed Absar5766b8e2017-08-29 10:04:18 +0000988 for (MachineBasicBlock *MBB : JTBBs) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000989 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000990 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000991 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +0000992 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000993 .addExpr(MBBSymbolExpr)
994 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000995 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +0000996 }
997}
998
999void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1000 unsigned OffsetWidth) {
1001 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1002 const MachineOperand &MO1 = MI->getOperand(1);
1003 unsigned JTI = MO1.getIndex();
1004
James Molloy70a3d6d2016-11-01 13:37:41 +00001005 if (Subtarget->isThumb1Only())
1006 EmitAlignment(2);
1007
Tim Northovera603c402015-05-31 19:22:07 +00001008 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1009 OutStreamer->EmitLabel(JTISymbol);
1010
1011 // Emit each entry of the table.
1012 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1013 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1014 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1015
1016 // Mark the jump table as data-in-code.
1017 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1018 : MCDR_DataRegionJT16);
1019
1020 for (auto MBB : JTBBs) {
1021 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1022 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001023 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001024 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001025 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001026 //
1027 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1028 // would look like:
1029 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001030 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1031 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1032 // where LCPI0_0 is a label defined just before the TBB instruction using
1033 // this table.
1034 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1035 const MCExpr *Expr = MCBinaryExpr::createAdd(
1036 MCSymbolRefExpr::create(TBInstPC, OutContext),
1037 MCConstantExpr::create(4, OutContext), OutContext);
1038 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001039 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001040 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001041 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001042 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001043 // Mark the end of jump table data-in-code region. 32-bit offsets use
1044 // actual branch instructions here, so we don't mark those as a data-region
1045 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001046 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1047
1048 // Make sure the next instruction is 2-byte aligned.
1049 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001050}
1051
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001052void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1053 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1054 "Only instruction which are involved into frame setup code are allowed");
1055
Lang Hames9ff69c82015-04-24 19:11:51 +00001056 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001057 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001058 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001059 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001060 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001061
1062 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001063 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001064 unsigned SrcReg, DstReg;
1065
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001066 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1067 // Two special cases:
1068 // 1) tPUSH does not have src/dst regs.
1069 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1070 // load. Yes, this is pretty fragile, but for now I don't see better
1071 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001072 SrcReg = DstReg = ARM::SP;
1073 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001074 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001075 DstReg = MI->getOperand(0).getReg();
1076 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001077
1078 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001079 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001080 // Register saves.
1081 assert(DstReg == ARM::SP &&
1082 "Only stack pointer as a destination reg is supported");
1083
1084 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001085 // Skip src & dst reg, and pred ops.
1086 unsigned StartOp = 2 + 2;
1087 // Use all the operands.
1088 unsigned NumOffset = 0;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001089 // Amount of SP adjustment folded into a push.
1090 unsigned Pad = 0;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001091
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001092 switch (Opc) {
1093 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001094 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001095 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001096 case ARM::tPUSH:
1097 // Special case here: no src & dst reg, but two extra imp ops.
1098 StartOp = 2; NumOffset = 2;
Simon Pilgrime2d84d92017-07-08 18:42:04 +00001099 LLVM_FALLTHROUGH;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001100 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001101 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001102 case ARM::VSTMDDB_UPD:
1103 assert(SrcReg == ARM::SP &&
1104 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001105 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001106 i != NumOps; ++i) {
1107 const MachineOperand &MO = MI->getOperand(i);
1108 // Actually, there should never be any impdef stuff here. Skip it
1109 // temporary to workaround PR11902.
1110 if (MO.isImplicit())
1111 continue;
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001112 // Registers, pushed as a part of folding an SP update into the
1113 // push instruction are marked as undef and should not be
1114 // restored when unwinding, because the function can modify the
1115 // corresponding stack slots.
1116 if (MO.isUndef()) {
1117 assert(RegList.empty() &&
1118 "Pad registers must come before restored ones");
1119 Pad += 4;
1120 continue;
1121 }
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001122 RegList.push_back(MO.getReg());
1123 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001124 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001125 case ARM::STR_PRE_IMM:
1126 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001127 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001128 assert(MI->getOperand(2).getReg() == ARM::SP &&
1129 "Only stack pointer as a source reg is supported");
1130 RegList.push_back(SrcReg);
1131 break;
1132 }
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001133 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001134 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Momchil Velikovac7c5c12018-01-08 14:47:19 +00001135 // Account for the SP adjustment, folded into the push.
1136 if (Pad)
1137 ATS.emitPad(Pad);
1138 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001139 } else {
1140 // Changes of stack / frame pointer.
1141 if (SrcReg == ARM::SP) {
1142 int64_t Offset = 0;
1143 switch (Opc) {
1144 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001145 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001146 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001147 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001148 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001149 Offset = 0;
1150 break;
1151 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001152 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001153 Offset = -MI->getOperand(2).getImm();
1154 break;
1155 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001156 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001157 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001158 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001159 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001160 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001161 break;
1162 case ARM::tADDspi:
1163 case ARM::tADDrSPi:
1164 Offset = -MI->getOperand(2).getImm()*4;
1165 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001166 case ARM::tLDRpci: {
1167 // Grab the constpool index and check, whether it corresponds to
1168 // original or cloned constpool entry.
1169 unsigned CPI = MI->getOperand(1).getIndex();
1170 const MachineConstantPool *MCP = MF.getConstantPool();
1171 if (CPI >= MCP->getConstants().size())
1172 CPI = AFI.getOriginalCPIdx(CPI);
1173 assert(CPI != -1U && "Invalid constpool index");
1174
1175 // Derive the actual offset.
1176 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1177 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1178 // FIXME: Check for user, it should be "add" instruction!
1179 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001180 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001181 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001182 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001183
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001184 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1185 if (DstReg == FramePtr && FramePtr != ARM::SP)
1186 // Set-up of the frame pointer. Positive values correspond to "add"
1187 // instruction.
1188 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1189 else if (DstReg == ARM::SP) {
1190 // Change of SP by an offset. Positive values correspond to "sub"
1191 // instruction.
1192 ATS.emitPad(Offset);
1193 } else {
1194 // Move of SP to a register. Positive values correspond to an "add"
1195 // instruction.
1196 ATS.emitMovSP(DstReg, -Offset);
1197 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001198 }
1199 } else if (DstReg == ARM::SP) {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001200 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001201 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001202 }
1203 else {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001204 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001205 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001206 }
1207 }
1208}
1209
Jim Grosbach95dee402011-07-08 17:40:42 +00001210// Simple pseudo-instructions have their lowering (with expansion to real
1211// instructions) auto-generated.
1212#include "ARMGenMCPseudoLowering.inc"
1213
Jim Grosbach05eccf02010-09-29 15:23:40 +00001214void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001215 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001216 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1217 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001218
Martin Storsjod6218cc2017-09-28 19:04:30 +00001219 const MachineFunction &MF = *MI->getParent()->getParent();
1220 const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>();
1221 unsigned FramePtr = STI.useR7AsFramePointer() ? ARM::R7 : ARM::R11;
1222
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001223 // If we just ended a constant pool, mark it as such.
1224 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001225 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001226 InConstantPool = false;
1227 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001228
Jim Grosbach51b55422011-08-23 21:32:34 +00001229 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001230 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001231 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001232 EmitUnwindingInstruction(MI);
1233
Jim Grosbach95dee402011-07-08 17:40:42 +00001234 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001235 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001236 return;
1237
Andrew Trick924123a2011-09-21 02:20:46 +00001238 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1239 "Pseudo flag setting opcode should be expanded early");
1240
Jim Grosbach95dee402011-07-08 17:40:42 +00001241 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001242 unsigned Opc = MI->getOpcode();
1243 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001244 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001245 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001246 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001247 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001248 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001249 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001250 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001251 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1252 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1254 : ARM::ADR))
1255 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001256 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001257 // Add predicate operands.
1258 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001259 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001260 return;
1261 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001262 case ARM::LEApcrelJT:
1263 case ARM::tLEApcrelJT:
1264 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001265 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001266 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001267 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1268 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001269 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1270 : ARM::ADR))
1271 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001272 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001273 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001274 .addImm(MI->getOperand(2).getImm())
1275 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001276 return;
1277 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001278 // Darwin call instructions are just normal call instructions with different
1279 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001280 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001281 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001282 .addReg(ARM::LR)
1283 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001284 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001285 .addImm(ARMCC::AL)
1286 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001287 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001288 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001289
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001290 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001291 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001292 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001293 return;
1294 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001295 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001296 if (Subtarget->hasV5TOps())
1297 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001298
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001299 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1300 // that the saved lr has its LSB set correctly (the arch doesn't
1301 // have blx).
1302 // So here we generate a bl to a small jump pad that does bx rN.
1303 // The jump pads are emitted after the function body.
1304
1305 unsigned TReg = MI->getOperand(0).getReg();
1306 MCSymbol *TRegSym = nullptr;
Javed Absar5766b8e2017-08-29 10:04:18 +00001307 for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) {
1308 if (TIP.first == TReg) {
1309 TRegSym = TIP.second;
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001310 break;
1311 }
1312 }
1313
1314 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001315 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001316 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1317 }
1318
1319 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001320 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001321 // Predicate comes first here.
1322 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001323 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001324 return;
1325 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001326 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001327 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001328 .addReg(ARM::LR)
1329 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001330 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001331 .addImm(ARMCC::AL)
1332 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001333 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001334 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001335
Lang Hames9ff69c82015-04-24 19:11:51 +00001336 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001337 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001338 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001339 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001340 .addImm(ARMCC::AL)
1341 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001342 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001343 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001344 return;
1345 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001346 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001347 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 .addReg(ARM::LR)
1349 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001350 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001351 .addImm(ARMCC::AL)
1352 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001353 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001354 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001355
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001356 const MachineOperand &Op = MI->getOperand(0);
1357 const GlobalValue *GV = Op.getGlobal();
1358 const unsigned TF = Op.getTargetFlags();
1359 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001360 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001361 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001362 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001363 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001364 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001365 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001366 return;
1367 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001368 case ARM::MOVi16_ga_pcrel:
1369 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001370 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001371 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001372 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001373
Evan Cheng2f2435d2011-01-21 18:55:51 +00001374 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001375 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001376 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001377 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001378
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001379 MCSymbol *LabelSym =
1380 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1381 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001382 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001383 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1384 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001385 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1386 MCBinaryExpr::createAdd(LabelSymExpr,
1387 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001388 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001389 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001390
Evan Chengdfce83c2011-01-17 08:03:18 +00001391 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001392 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1393 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001394 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001395 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001396 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001397 return;
1398 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001399 case ARM::MOVTi16_ga_pcrel:
1400 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001401 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001402 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1403 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001404 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1405 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001406
Evan Cheng2f2435d2011-01-21 18:55:51 +00001407 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001408 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001409 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001410 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001411
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001412 MCSymbol *LabelSym =
1413 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1414 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001415 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001416 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1417 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001418 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1419 MCBinaryExpr::createAdd(LabelSymExpr,
1420 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001421 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001422 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001423 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001424 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1425 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001426 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001427 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001428 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001429 return;
1430 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001431 case ARM::tPICADD: {
1432 // This is a pseudo op for a label + instruction sequence, which looks like:
1433 // LPC0:
1434 // add r0, pc
1435 // This adds the address of LPC0 to r0.
1436
1437 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001438 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001439 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001440 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001441
1442 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001443 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001444 .addReg(MI->getOperand(0).getReg())
1445 .addReg(MI->getOperand(0).getReg())
1446 .addReg(ARM::PC)
1447 // Add predicate operands.
1448 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001449 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001450 return;
1451 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001452 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001453 // This is a pseudo op for a label + instruction sequence, which looks like:
1454 // LPC0:
1455 // add r0, pc, r0
1456 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001457
Chris Lattneradd57492009-10-19 22:23:04 +00001458 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001459 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001460 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001461 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001462
Jim Grosbach7ae94222010-09-14 21:05:34 +00001463 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001464 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001465 .addReg(MI->getOperand(0).getReg())
1466 .addReg(ARM::PC)
1467 .addReg(MI->getOperand(1).getReg())
1468 // Add predicate operands.
1469 .addImm(MI->getOperand(3).getImm())
1470 .addReg(MI->getOperand(4).getReg())
1471 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001472 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001473 return;
1474 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001475 case ARM::PICSTR:
1476 case ARM::PICSTRB:
1477 case ARM::PICSTRH:
1478 case ARM::PICLDR:
1479 case ARM::PICLDRB:
1480 case ARM::PICLDRH:
1481 case ARM::PICLDRSB:
1482 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001483 // This is a pseudo op for a label + instruction sequence, which looks like:
1484 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001485 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001486 // The LCP0 label is referenced by a constant pool entry in order to get
1487 // a PC-relative address at the ldr instruction.
1488
1489 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001490 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001491 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001492 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001493
1494 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001495 unsigned Opcode;
1496 switch (MI->getOpcode()) {
1497 default:
1498 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001499 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1500 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001501 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001502 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001503 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001504 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1505 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1506 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1507 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001508 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001509 .addReg(MI->getOperand(0).getReg())
1510 .addReg(ARM::PC)
1511 .addReg(MI->getOperand(1).getReg())
1512 .addImm(0)
1513 // Add predicate operands.
1514 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001515 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001516
1517 return;
1518 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001519 case ARM::CONSTPOOL_ENTRY: {
Alexandros Lamprineas2b2b4202017-06-20 07:20:52 +00001520 if (Subtarget->genExecuteOnly())
1521 llvm_unreachable("execute-only should not generate constant pools");
1522
Chris Lattner186c6b02009-10-19 22:33:05 +00001523 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1524 /// in the function. The first operand is the ID# for this instruction, the
1525 /// second is the index into the MachineConstantPool that this is, the third
1526 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001527 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001528 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1529 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1530
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001531 // If this is the first entry of the pool, mark it.
1532 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001533 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001534 InConstantPool = true;
1535 }
1536
Lang Hames9ff69c82015-04-24 19:11:51 +00001537 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001538
1539 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1540 if (MCPE.isMachineConstantPoolEntry())
1541 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1542 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001543 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001544 return;
1545 }
Tim Northovera603c402015-05-31 19:22:07 +00001546 case ARM::JUMPTABLE_ADDRS:
1547 EmitJumpTableAddrs(MI);
1548 return;
1549 case ARM::JUMPTABLE_INSTS:
1550 EmitJumpTableInsts(MI);
1551 return;
1552 case ARM::JUMPTABLE_TBB:
1553 case ARM::JUMPTABLE_TBH:
1554 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1555 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001556 case ARM::t2BR_JT: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001557 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001558 .addReg(ARM::PC)
1559 .addReg(MI->getOperand(0).getReg())
1560 // Add predicate operands.
1561 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001562 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001563 return;
1564 }
Tim Northovera603c402015-05-31 19:22:07 +00001565 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001566 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001567 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1568 // Lower and emit the PC label, then the instruction itself.
1569 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1570 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1571 .addReg(MI->getOperand(0).getReg())
1572 .addReg(MI->getOperand(1).getReg())
1573 // Add predicate operands.
1574 .addImm(ARMCC::AL)
1575 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001576 return;
1577 }
James Molloy70a3d6d2016-11-01 13:37:41 +00001578 case ARM::tTBB_JT:
1579 case ARM::tTBH_JT: {
1580
1581 bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
1582 unsigned Base = MI->getOperand(0).getReg();
1583 unsigned Idx = MI->getOperand(1).getReg();
1584 assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
1585
1586 // Multiply up idx if necessary.
1587 if (!Is8Bit)
1588 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1589 .addReg(Idx)
1590 .addReg(ARM::CPSR)
1591 .addReg(Idx)
1592 .addImm(1)
1593 // Add predicate operands.
1594 .addImm(ARMCC::AL)
1595 .addReg(0));
1596
1597 if (Base == ARM::PC) {
1598 // TBB [base, idx] =
1599 // ADDS idx, idx, base
1600 // LDRB idx, [idx, #4] ; or LDRH if TBH
1601 // LSLS idx, #1
1602 // ADDS pc, pc, idx
1603
James Molloyb03e0872016-11-07 13:38:21 +00001604 // When using PC as the base, it's important that there is no padding
1605 // between the last ADDS and the start of the jump table. The jump table
1606 // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
1607 //
1608 // FIXME: Ideally we could vary the LDRB index based on the padding
1609 // between the sequence and jump table, however that relies on MCExprs
1610 // for load indexes which are currently not supported.
1611 OutStreamer->EmitCodeAlignment(4);
James Molloy70a3d6d2016-11-01 13:37:41 +00001612 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1613 .addReg(Idx)
1614 .addReg(Idx)
1615 .addReg(Base)
1616 // Add predicate operands.
1617 .addImm(ARMCC::AL)
1618 .addReg(0));
1619
1620 unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
1621 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1622 .addReg(Idx)
1623 .addReg(Idx)
1624 .addImm(Is8Bit ? 4 : 2)
1625 // Add predicate operands.
1626 .addImm(ARMCC::AL)
1627 .addReg(0));
1628 } else {
1629 // TBB [base, idx] =
1630 // LDRB idx, [base, idx] ; or LDRH if TBH
1631 // LSLS idx, #1
1632 // ADDS pc, pc, idx
1633
1634 unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
1635 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1636 .addReg(Idx)
1637 .addReg(Base)
1638 .addReg(Idx)
1639 // Add predicate operands.
1640 .addImm(ARMCC::AL)
1641 .addReg(0));
1642 }
1643
1644 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1645 .addReg(Idx)
1646 .addReg(ARM::CPSR)
1647 .addReg(Idx)
1648 .addImm(1)
1649 // Add predicate operands.
1650 .addImm(ARMCC::AL)
1651 .addReg(0));
1652
1653 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1654 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1655 .addReg(ARM::PC)
1656 .addReg(ARM::PC)
1657 .addReg(Idx)
1658 // Add predicate operands.
1659 .addImm(ARMCC::AL)
1660 .addReg(0));
1661 return;
1662 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001663 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001664 case ARM::BR_JTr: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001665 // mov pc, target
1666 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001667 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001668 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001669 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001670 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1671 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001672 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001673 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1674 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001675 // Add 's' bit operand (always reg0 for this)
1676 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001677 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001678 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001679 return;
1680 }
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001681 case ARM::BR_JTm_i12: {
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001682 // ldr pc, target
1683 MCInst TmpInst;
Momchil Velikov4a91fb92017-11-15 12:02:55 +00001684 TmpInst.setOpcode(ARM::LDRi12);
1685 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1686 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1687 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
1688 // Add predicate operands.
1689 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1690 TmpInst.addOperand(MCOperand::createReg(0));
1691 EmitToStreamer(*OutStreamer, TmpInst);
1692 return;
1693 }
1694 case ARM::BR_JTm_rs: {
1695 // ldr pc, target
1696 MCInst TmpInst;
1697 TmpInst.setOpcode(ARM::LDRrs);
1698 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1699 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1700 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1701 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001702 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001703 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1704 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001705 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001706 return;
1707 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001708 case ARM::BR_JTadd: {
Jim Grosbach08c562b2010-11-17 21:05:55 +00001709 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001710 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001711 .addReg(ARM::PC)
1712 .addReg(MI->getOperand(0).getReg())
1713 .addReg(MI->getOperand(1).getReg())
1714 // Add predicate operands.
1715 .addImm(ARMCC::AL)
1716 .addReg(0)
1717 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001718 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001719 return;
1720 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001721 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001722 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001723 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001724 case ARM::TRAP: {
1725 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1726 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001727 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001728 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001729 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001730 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001731 return;
1732 }
1733 break;
1734 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001735 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001736 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001737 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001738 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001739 return;
1740 }
Jim Grosbach85030542010-09-23 18:05:37 +00001741 case ARM::tTRAP: {
1742 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1743 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001744 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001745 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001746 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001747 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001748 return;
1749 }
1750 break;
1751 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001752 case ARM::t2Int_eh_sjlj_setjmp:
1753 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001754 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001755 // Two incoming args: GPR:$src, GPR:$val
1756 // mov $val, pc
1757 // adds $val, #7
1758 // str $val, [$src, #4]
1759 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001760 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001761 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001762 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001763 unsigned SrcReg = MI->getOperand(0).getReg();
1764 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001765 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001766 OutStreamer->AddComment("eh_setjmp begin");
1767 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768 .addReg(ValReg)
1769 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001770 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001772 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773
Lang Hames9ff69c82015-04-24 19:11:51 +00001774 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001776 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addReg(ARM::CPSR)
1778 .addReg(ValReg)
1779 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001780 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001782 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783
Lang Hames9ff69c82015-04-24 19:11:51 +00001784 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785 .addReg(ValReg)
1786 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001787 // The offset immediate is #4. The operand value is scaled by 4 for the
1788 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001792 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793
Lang Hames9ff69c82015-04-24 19:11:51 +00001794 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addReg(ARM::R0)
1796 .addReg(ARM::CPSR)
1797 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001798 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001799 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001800 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001801
Jim Grosbach13760bd2015-05-30 01:25:56 +00001802 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001803 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addExpr(SymbolExpr)
1805 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001806 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001807
Lang Hames9ff69c82015-04-24 19:11:51 +00001808 OutStreamer->AddComment("eh_setjmp end");
1809 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 .addReg(ARM::R0)
1811 .addReg(ARM::CPSR)
1812 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001813 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001814 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001815 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816
Lang Hames9ff69c82015-04-24 19:11:51 +00001817 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001818 return;
1819 }
1820
Jim Grosbachc0aed712010-09-23 23:33:56 +00001821 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001822 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001823 // Two incoming args: GPR:$src, GPR:$val
1824 // add $val, pc, #8
1825 // str $val, [$src, #+4]
1826 // mov r0, #0
1827 // add pc, pc, #0
1828 // mov r0, #1
1829 unsigned SrcReg = MI->getOperand(0).getReg();
1830 unsigned ValReg = MI->getOperand(1).getReg();
1831
Lang Hames9ff69c82015-04-24 19:11:51 +00001832 OutStreamer->AddComment("eh_setjmp begin");
1833 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834 .addReg(ValReg)
1835 .addReg(ARM::PC)
1836 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001837 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838 .addImm(ARMCC::AL)
1839 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001840 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001841 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001842
Lang Hames9ff69c82015-04-24 19:11:51 +00001843 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001844 .addReg(ValReg)
1845 .addReg(SrcReg)
1846 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001847 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001848 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001849 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001850
Lang Hames9ff69c82015-04-24 19:11:51 +00001851 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addReg(ARM::R0)
1853 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001854 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001855 .addImm(ARMCC::AL)
1856 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001857 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001858 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001859
Lang Hames9ff69c82015-04-24 19:11:51 +00001860 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001861 .addReg(ARM::PC)
1862 .addReg(ARM::PC)
1863 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001864 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001865 .addImm(ARMCC::AL)
1866 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001867 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001868 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869
Lang Hames9ff69c82015-04-24 19:11:51 +00001870 OutStreamer->AddComment("eh_setjmp end");
1871 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001872 .addReg(ARM::R0)
1873 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
1876 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001877 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001878 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001879 return;
1880 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001881 case ARM::Int_eh_sjlj_longjmp: {
1882 // ldr sp, [$src, #8]
1883 // ldr $scratch, [$src, #4]
1884 // ldr r7, [$src]
1885 // bx $scratch
1886 unsigned SrcReg = MI->getOperand(0).getReg();
1887 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001888 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001889 .addReg(ARM::SP)
1890 .addReg(SrcReg)
1891 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001892 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001893 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001894 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001895
Lang Hames9ff69c82015-04-24 19:11:51 +00001896 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001897 .addReg(ScratchReg)
1898 .addReg(SrcReg)
1899 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001900 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001901 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001902 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001903
Martin Storsjod6218cc2017-09-28 19:04:30 +00001904 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1905 // These platforms always use the same frame register
1906 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1907 .addReg(FramePtr)
1908 .addReg(SrcReg)
1909 .addImm(0)
1910 // Predicate.
1911 .addImm(ARMCC::AL)
1912 .addReg(0));
1913 } else {
1914 // If the calling code might use either R7 or R11 as
1915 // frame pointer register, restore it into both.
1916 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1917 .addReg(ARM::R7)
1918 .addReg(SrcReg)
1919 .addImm(0)
1920 // Predicate.
1921 .addImm(ARMCC::AL)
1922 .addReg(0));
1923 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
1924 .addReg(ARM::R11)
1925 .addReg(SrcReg)
1926 .addImm(0)
1927 // Predicate.
1928 .addImm(ARMCC::AL)
1929 .addReg(0));
1930 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001931
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001932 assert(Subtarget->hasV4TOps());
Lang Hames9ff69c82015-04-24 19:11:51 +00001933 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001934 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001935 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001936 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001937 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001938 return;
1939 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001940 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001941 // ldr $scratch, [$src, #8]
1942 // mov sp, $scratch
1943 // ldr $scratch, [$src, #4]
1944 // ldr r7, [$src]
1945 // bx $scratch
1946 unsigned SrcReg = MI->getOperand(0).getReg();
1947 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001948
Lang Hames9ff69c82015-04-24 19:11:51 +00001949 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001950 .addReg(ScratchReg)
1951 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001952 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001953 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001954 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001955 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001956 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001957 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001958
Lang Hames9ff69c82015-04-24 19:11:51 +00001959 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001960 .addReg(ARM::SP)
1961 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001962 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001963 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001964 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001965
Lang Hames9ff69c82015-04-24 19:11:51 +00001966 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001967 .addReg(ScratchReg)
1968 .addReg(SrcReg)
1969 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001970 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001971 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001972 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001973
Martin Storsjod6218cc2017-09-28 19:04:30 +00001974 if (STI.isTargetDarwin() || STI.isTargetWindows()) {
1975 // These platforms always use the same frame register
1976 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1977 .addReg(FramePtr)
1978 .addReg(SrcReg)
1979 .addImm(0)
1980 // Predicate.
1981 .addImm(ARMCC::AL)
1982 .addReg(0));
1983 } else {
1984 // If the calling code might use either R7 or R11 as
1985 // frame pointer register, restore it into both.
1986 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1987 .addReg(ARM::R7)
1988 .addReg(SrcReg)
1989 .addImm(0)
1990 // Predicate.
1991 .addImm(ARMCC::AL)
1992 .addReg(0));
1993 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
1994 .addReg(ARM::R11)
1995 .addReg(SrcReg)
1996 .addImm(0)
1997 // Predicate.
1998 .addImm(ARMCC::AL)
1999 .addReg(0));
2000 }
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002001
Lang Hames9ff69c82015-04-24 19:11:51 +00002002 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002003 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00002004 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002005 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002006 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00002007 return;
2008 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00002009 case ARM::tInt_WIN_eh_sjlj_longjmp: {
2010 // ldr.w r11, [$src, #0]
2011 // ldr.w sp, [$src, #8]
2012 // ldr.w pc, [$src, #4]
2013
2014 unsigned SrcReg = MI->getOperand(0).getReg();
2015
2016 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2017 .addReg(ARM::R11)
2018 .addReg(SrcReg)
2019 .addImm(0)
2020 // Predicate
2021 .addImm(ARMCC::AL)
2022 .addReg(0));
2023 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2024 .addReg(ARM::SP)
2025 .addReg(SrcReg)
2026 .addImm(8)
2027 // Predicate
2028 .addImm(ARMCC::AL)
2029 .addReg(0));
2030 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2031 .addReg(ARM::PC)
2032 .addReg(SrcReg)
2033 .addImm(4)
2034 // Predicate
2035 .addImm(ARMCC::AL)
2036 .addReg(0));
2037 return;
2038 }
Dean Michael Berris464015442016-09-19 00:54:35 +00002039 case ARM::PATCHABLE_FUNCTION_ENTER:
2040 LowerPATCHABLE_FUNCTION_ENTER(*MI);
2041 return;
2042 case ARM::PATCHABLE_FUNCTION_EXIT:
2043 LowerPATCHABLE_FUNCTION_EXIT(*MI);
2044 return;
Dean Michael Berris156f6ca2016-10-18 05:54:15 +00002045 case ARM::PATCHABLE_TAIL_CALL:
2046 LowerPATCHABLE_TAIL_CALL(*MI);
2047 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00002048 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002049
Chris Lattner71eb0772009-10-19 20:20:46 +00002050 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002051 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002052
Lang Hames9ff69c82015-04-24 19:11:51 +00002053 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002054}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002055
2056//===----------------------------------------------------------------------===//
2057// Target Registry Stuff
2058//===----------------------------------------------------------------------===//
2059
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002060// Force static initialization.
2061extern "C" void LLVMInitializeARMAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00002062 RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
2063 RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
2064 RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
2065 RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002066}