blob: d77717e3ba2624f008ef226d3dffc37cc734b00d [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000077 } else {
78 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
Mehdi Aminibd7287e2015-07-16 06:11:10 +000083void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
84 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Jim Grosbach13760bd2015-05-30 01:25:56 +000090 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
James Molloy9abb2fa2016-09-26 07:26:24 +0000100void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
101 if (PromotedGlobals.count(GV))
102 // The global was promoted into a constant pool. It should not be emitted.
103 return;
104 AsmPrinter::EmitGlobalVariable(GV);
105}
106
Jim Grosbach080fdf42010-09-30 01:57:53 +0000107/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000108/// method to print assembly for each instruction.
109///
110bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000111 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000112 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000113 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000114
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000115 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000116 const Function* F = MF.getFunction();
117 const TargetMachine& TM = MF.getTarget();
118
James Molloy9abb2fa2016-09-26 07:26:24 +0000119 // Collect all globals that had their storage promoted to a constant pool.
120 // Functions are emitted before variables, so this accumulates promoted
121 // globals from all functions in PromotedGlobals.
122 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
123 PromotedGlobals.insert(GV);
124
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000125 // Calculate this function's optimization goal.
126 unsigned OptimizationGoal;
127 if (F->hasFnAttribute(Attribute::OptimizeNone))
128 // For best debugging illusion, speed and small size sacrificed
129 OptimizationGoal = 6;
130 else if (F->optForMinSize())
131 // Aggressively for small size, speed and debug illusion sacrificed
132 OptimizationGoal = 4;
133 else if (F->optForSize())
134 // For small size, but speed and debugging illusion preserved
135 OptimizationGoal = 3;
136 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
137 // Aggressively for speed, small size and debug illusion sacrificed
138 OptimizationGoal = 2;
139 else if (TM.getOptLevel() > CodeGenOpt::None)
140 // For speed, but small size and good debug illusion preserved
141 OptimizationGoal = 1;
142 else // TM.getOptLevel() == CodeGenOpt::None
143 // For good debugging, but speed and small size preserved
144 OptimizationGoal = 5;
145
146 // Combine a new optimization goal with existing ones.
147 if (OptimizationGoals == -1) // uninitialized goals
148 OptimizationGoals = OptimizationGoal;
149 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
150 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000151
152 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000153 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000154 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
155 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
156 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
157
Lang Hames9ff69c82015-04-24 19:11:51 +0000158 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
159 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
160 OutStreamer->EmitCOFFSymbolType(Type);
161 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000162 }
163
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000164 // Emit the rest of the function body.
165 EmitFunctionBody();
166
Serge Rogatchf83d2a22017-01-19 20:24:23 +0000167 // Emit the XRay table for this function.
168 emitXRayTable();
169
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000170 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
171 // These are created per function, rather than per TU, since it's
172 // relatively easy to exceed the thumb branch range within a TU.
173 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000175 EmitAlignment(1);
176 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000177 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
178 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000179 .addReg(ThumbIndirectPads[i].first)
180 // Add predicate operands.
181 .addImm(ARMCC::AL)
182 .addReg(0));
183 }
184 ThumbIndirectPads.clear();
185 }
186
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000187 // We didn't modify anything.
188 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000189}
190
Evan Chengb23b50d2009-06-29 07:51:04 +0000191void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000192 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000193 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000194 unsigned TF = MO.getTargetFlags();
195
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000197 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000198 case MachineOperand::MO_Register: {
199 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000200 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000201 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000202 if(ARM::GPRPairRegClass.contains(Reg)) {
203 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000204 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000205 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
206 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000207 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000208 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000209 }
Evan Cheng10043e22007-01-19 07:51:42 +0000210 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000211 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000212 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000213 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000214 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000215 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000216 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000217 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000219 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000220 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000221 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000223 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000224 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000225 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000226 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000227 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000228 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000229 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000230
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000231 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000232 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000233 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 case MachineOperand::MO_ConstantPoolIndex:
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000235 if (Subtarget->genExecuteOnly())
236 llvm_unreachable("execute-only should not generate constant pools");
Matt Arsenault8b643552015-06-09 00:31:39 +0000237 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000238 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000239 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000240}
241
Evan Chengb23b50d2009-06-29 07:51:04 +0000242//===--------------------------------------------------------------------===//
243
Chris Lattner68d64aa2010-01-25 19:51:38 +0000244MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000245GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000246 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000247 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000248 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000249 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000250 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000251}
252
Evan Chengb23b50d2009-06-29 07:51:04 +0000253bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000254 unsigned AsmVariant, const char *ExtraCode,
255 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000256 // Does this asm operand have a single letter operand modifier?
257 if (ExtraCode && ExtraCode[0]) {
258 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000259
Evan Cheng10043e22007-01-19 07:51:42 +0000260 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000261 default:
262 // See if this is a generic print operand
263 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000264 case 'a': // Print as a memory address.
265 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000266 O << "["
267 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
268 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000269 return false;
270 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000271 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000272 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000273 if (!MI->getOperand(OpNum).isImm())
274 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000275 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000276 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000277 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000278 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000279 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000280 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000281 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000282 if (MI->getOperand(OpNum).isReg()) {
283 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000284 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000285 // Find the 'd' register that has this 's' register as a sub-register,
286 // and determine the lane number.
287 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
288 if (!ARM::DPRRegClass.contains(*SR))
289 continue;
290 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
291 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
292 return false;
293 }
Eric Christopher76178832011-05-24 22:10:34 +0000294 }
Eric Christopher1b724942011-05-24 23:27:13 +0000295 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000296 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000297 if (!MI->getOperand(OpNum).isImm())
298 return true;
299 O << ~(MI->getOperand(OpNum).getImm());
300 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000301 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000302 if (!MI->getOperand(OpNum).isImm())
303 return true;
304 O << (MI->getOperand(OpNum).getImm() & 0xffff);
305 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000306 case 'M': { // A register range suitable for LDM/STM.
307 if (!MI->getOperand(OpNum).isReg())
308 return true;
309 const MachineOperand &MO = MI->getOperand(OpNum);
310 unsigned RegBegin = MO.getReg();
311 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
312 // already got the operands in registers that are operands to the
313 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000314 O << "{";
315 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000316 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000317 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000318 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000319 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
320 }
321 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000322
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000323 // FIXME: The register allocator not only may not have given us the
324 // registers in sequence, but may not be in ascending registers. This
325 // will require changes in the register allocator that'll need to be
326 // propagated down here if the operands change.
327 unsigned RegOps = OpNum + 1;
328 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000329 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000330 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
331 RegOps++;
332 }
333
334 O << "}";
335
336 return false;
337 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000338 case 'R': // The most significant register of a pair.
339 case 'Q': { // The least significant register of a pair.
340 if (OpNum == 0)
341 return true;
342 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
343 if (!FlagsOP.isImm())
344 return true;
345 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000346
347 // This operand may not be the one that actually provides the register. If
348 // it's tied to a previous one then we should refer instead to that one
349 // for registers and their classes.
350 unsigned TiedIdx;
351 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
352 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
353 unsigned OpFlags = MI->getOperand(OpNum).getImm();
354 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
355 }
356 Flags = MI->getOperand(OpNum).getImm();
357
358 // Later code expects OpNum to be pointing at the register rather than
359 // the flags.
360 OpNum += 1;
361 }
362
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000363 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000364 unsigned RC;
365 InlineAsm::hasRegClassConstraint(Flags, RC);
366 if (RC == ARM::GPRPairRegClassID) {
367 if (NumVals != 1)
368 return true;
369 const MachineOperand &MO = MI->getOperand(OpNum);
370 if (!MO.isReg())
371 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000372 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000373 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
374 ARM::gsub_0 : ARM::gsub_1);
375 O << ARMInstPrinter::getRegisterName(Reg);
376 return false;
377 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000378 if (NumVals != 2)
379 return true;
380 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
381 if (RegOp >= MI->getNumOperands())
382 return true;
383 const MachineOperand &MO = MI->getOperand(RegOp);
384 if (!MO.isReg())
385 return true;
386 unsigned Reg = MO.getReg();
387 O << ARMInstPrinter::getRegisterName(Reg);
388 return false;
389 }
390
Eric Christopherd4562562011-05-24 22:27:43 +0000391 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000392 case 'f': { // The high doubleword register of a NEON quad register.
393 if (!MI->getOperand(OpNum).isReg())
394 return true;
395 unsigned Reg = MI->getOperand(OpNum).getReg();
396 if (!ARM::QPRRegClass.contains(Reg))
397 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000398 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000399 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
400 ARM::dsub_0 : ARM::dsub_1);
401 O << ARMInstPrinter::getRegisterName(SubReg);
402 return false;
403 }
404
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000405 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000406 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000407 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000408 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000409 const MachineOperand &MO = MI->getOperand(OpNum);
410 if (!MO.isReg())
411 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000412 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000413 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000414 unsigned Reg = MO.getReg();
415 if(!ARM::GPRPairRegClass.contains(Reg))
416 return false;
417 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000418 O << ARMInstPrinter::getRegisterName(Reg);
419 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000420 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000421 }
Evan Cheng10043e22007-01-19 07:51:42 +0000422 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000423
Chris Lattner76c564b2010-04-04 04:47:45 +0000424 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000425 return false;
426}
427
Bob Wilsona2c462b2009-05-19 05:53:42 +0000428bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000429 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000430 const char *ExtraCode,
431 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000432 // Does this asm operand have a single letter operand modifier?
433 if (ExtraCode && ExtraCode[0]) {
434 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000435
Eric Christopher8c5e4192011-05-25 20:51:58 +0000436 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000437 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000438 default: return true; // Unknown modifier.
439 case 'm': // The base register of a memory operand.
440 if (!MI->getOperand(OpNum).isReg())
441 return true;
442 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
443 return false;
444 }
445 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000446
Bob Wilson3b515602009-10-13 20:50:28 +0000447 const MachineOperand &MO = MI->getOperand(OpNum);
448 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000449 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000450 return false;
451}
452
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000453static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000454 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000455}
456
457void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000458 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000459 // If either end mode is unknown (EndInfo == NULL) or different than
460 // the start mode, then restore the start mode.
461 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000462 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000463 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000464 }
465}
466
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000467void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000468 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000469 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000470 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000471
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000472 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000473 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000474 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000475
Eric Christophera49d68e2015-02-17 20:02:32 +0000476 // Use the triple's architecture and subarchitecture to determine
477 // if we're thumb for the purposes of the top level code16 assembler
478 // flag.
479 bool isThumb = TT.getArch() == Triple::thumb ||
480 TT.getArch() == Triple::thumbeb ||
481 TT.getSubArch() == Triple::ARMSubArch_v7m ||
482 TT.getSubArch() == Triple::ARMSubArch_v6m;
483 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000484 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000485}
486
Tim Northover23723012014-04-29 10:06:05 +0000487static void
488emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
489 MachineModuleInfoImpl::StubValueTy &MCSym) {
490 // L_foo$stub:
491 OutStreamer.EmitLabel(StubLabel);
492 // .indirect_symbol _foo
493 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
494
495 if (MCSym.getInt())
496 // External to current translation unit.
497 OutStreamer.EmitIntValue(0, 4/*size*/);
498 else
499 // Internal to current translation unit.
500 //
501 // When we place the LSDA into the TEXT section, the type info
502 // pointers need to be indirect and pc-rel. We accomplish this by
503 // using NLPs; however, sometimes the types are local to the file.
504 // We need to fill in the value for the NLP in those cases.
505 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000506 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000507 4 /*size*/);
508}
509
Anton Korobeynikov04083522008-08-07 09:54:23 +0000510
Chris Lattneree9399a2009-10-19 17:59:19 +0000511void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000512 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000513 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000514 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000515 const TargetLoweringObjectFileMachO &TLOFMacho =
516 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000517 MachineModuleInfoMachO &MMIMacho =
518 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000519
Evan Cheng10043e22007-01-19 07:51:42 +0000520 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000521 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000522
Chris Lattner6462adc2009-10-19 18:38:33 +0000523 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000524 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000525 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000526 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000527
Tim Northover23723012014-04-29 10:06:05 +0000528 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000529 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000530
531 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000532 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000533 }
534
Tim Northover5c3140f2016-04-25 21:12:04 +0000535 Stubs = MMIMacho.GetThreadLocalGVStubList();
536 if (!Stubs.empty()) {
537 // Switch with ".non_lazy_symbol_pointer" directive.
538 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
539 EmitAlignment(2);
540
541 for (auto &Stub : Stubs)
542 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
543
544 Stubs.clear();
545 OutStreamer->AddBlankLine();
546 }
547
Evan Cheng10043e22007-01-19 07:51:42 +0000548 // Funny Darwin hack: This flag tells the linker that no global symbols
549 // contain code that falls through to other global symbols (e.g. the obvious
550 // implementation of multiple entry points). If this doesn't occur, the
551 // linker can safely perform dead code stripping. Since LLVM never
552 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000553 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000554 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000555
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000556 if (TT.isOSBinFormatCOFF()) {
557 const auto &TLOF =
558 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
559
560 std::string Flags;
561 raw_string_ostream OS(Flags);
562
563 for (const auto &Function : M)
Eric Christopher4367c7f2016-09-16 07:33:15 +0000564 TLOF.emitLinkerFlagsForGlobal(OS, &Function);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000565 for (const auto &Global : M.globals())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000566 TLOF.emitLinkerFlagsForGlobal(OS, &Global);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000567 for (const auto &Alias : M.aliases())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000568 TLOF.emitLinkerFlagsForGlobal(OS, &Alias);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000569
570 OS.flush();
571
572 // Output collected flags
573 if (!Flags.empty()) {
574 OutStreamer->SwitchSection(TLOF.getDrectveSection());
575 OutStreamer->EmitBytes(Flags);
576 }
577 }
578
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000579 // The last attribute to be emitted is ABI_optimization_goals
580 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
581 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
582
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000583 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000584 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
585 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000586 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
587 OptimizationGoals = -1;
588
589 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000590}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000591
Bradley Smithe26f7992016-01-15 10:24:39 +0000592static bool isV8M(const ARMSubtarget *Subtarget) {
593 // Note that v8M Baseline is a subset of v6T2!
594 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
595 Subtarget->hasV8MMainlineOps();
596}
597
Chris Lattner71eb0772009-10-19 20:20:46 +0000598//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000599// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
600// FIXME:
601// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000602// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000603// Instead of subclassing the MCELFStreamer, we do the work here.
604
Amara Emerson5035ee02013-10-07 16:55:23 +0000605static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
606 const ARMSubtarget *Subtarget) {
607 if (CPU == "xscale")
608 return ARMBuildAttrs::v5TEJ;
609
Javed Absarfb4b6e82016-10-07 12:06:40 +0000610 if (Subtarget->hasV8Ops()) {
611 if (Subtarget->isRClass())
612 return ARMBuildAttrs::v8_R;
Bradley Smithe26f7992016-01-15 10:24:39 +0000613 return ARMBuildAttrs::v8_A;
Javed Absarfb4b6e82016-10-07 12:06:40 +0000614 } else if (Subtarget->hasV8MMainlineOps())
Bradley Smithe26f7992016-01-15 10:24:39 +0000615 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000616 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000617 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000618 return ARMBuildAttrs::v7E_M;
619 return ARMBuildAttrs::v7;
620 } else if (Subtarget->hasV6T2Ops())
621 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000622 else if (Subtarget->hasV8MBaselineOps())
623 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000624 else if (Subtarget->hasV6MOps())
625 return ARMBuildAttrs::v6S_M;
626 else if (Subtarget->hasV6Ops())
627 return ARMBuildAttrs::v6;
628 else if (Subtarget->hasV5TEOps())
629 return ARMBuildAttrs::v5TE;
630 else if (Subtarget->hasV5TOps())
631 return ARMBuildAttrs::v5T;
632 else if (Subtarget->hasV4TOps())
633 return ARMBuildAttrs::v4T;
634 else
635 return ARMBuildAttrs::v4;
636}
637
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000638// Returns true if all functions have the same function attribute value.
639// It also returns true when the module has no functions.
640static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr,
641 StringRef Value) {
642 return !any_of(M, [&](const Function &F) {
643 return F.getFnAttribute(Attr).getValueAsString() != Value;
644 });
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000645}
646
Jason W Kimbff84d42010-10-06 22:36:46 +0000647void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000648 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000649 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000650
Charlie Turner8b2caa42015-01-05 13:12:17 +0000651 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
652
Logan Chien8cbb80d2013-10-28 17:51:12 +0000653 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000654
Eric Christophera49d68e2015-02-17 20:02:32 +0000655 // Compute ARM ELF Attributes based on the default subtarget that
656 // we'd have constructed. The existing ARM behavior isn't LTO clean
657 // anyhow.
658 // FIXME: For ifunc related functions we could iterate over and look
659 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000660 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000661 StringRef CPU = TM.getTargetCPU();
662 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000663 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000664 if (!FS.empty()) {
665 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000666 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000667 else
668 ArchFS = FS;
669 }
670 const ARMBaseTargetMachine &ATM =
671 static_cast<const ARMBaseTargetMachine &>(TM);
672 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
673
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000674 const std::string &CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000675
Benjamin Kramerf6f815b2016-05-27 16:54:57 +0000676 if (!StringRef(CPUString).startswith("generic")) {
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000677 // FIXME: remove krait check when GNU tools support krait cpu
678 if (STI.isKrait()) {
679 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
680 // We consider krait as a "cortex-a9" + hwdiv CPU
681 // Enable hwdiv through ".arch_extension idiv"
682 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000683 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000684 } else
685 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
686 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000687
Eric Christophera49d68e2015-02-17 20:02:32 +0000688 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000689
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000690 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000691 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000692 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000693 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000694 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
695 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000696 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000697 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
698 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000699 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000700 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
701 ARMBuildAttrs::MicroControllerProfile);
702 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000703 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000704
Eric Christophera49d68e2015-02-17 20:02:32 +0000705 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
706 STI.hasARMOps() ? ARMBuildAttrs::Allowed
707 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000708 if (isV8M(&STI)) {
709 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
710 ARMBuildAttrs::AllowThumbDerived);
711 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000712 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
713 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000714 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
715 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000716 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000717
Eric Christophera49d68e2015-02-17 20:02:32 +0000718 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000719 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000720 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000721 if (STI.hasFPARMv8()) {
722 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000723 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000724 else
Renato Golin35de35d2015-05-12 10:33:58 +0000725 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000726 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000727 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000728 else
Javed Absard5526302015-06-29 09:32:29 +0000729 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000730 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000731 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000732 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000733 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
734 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000735 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000736 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000737 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
738 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000739 ATS.emitFPU(STI.hasD16()
740 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
741 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000742 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000743 ATS.emitFPU(STI.hasD16()
744 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
745 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000746 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000747 ATS.emitFPU(STI.hasD16()
748 // +d16
749 ? (STI.isFPOnlySP()
750 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
751 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
752 // -d16
753 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000754 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000755 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000756 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000757
Oliver Stannard8331aae2016-08-08 15:28:31 +0000758 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000759 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000760 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
761 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000762 } else if (STI.isRWPI()) {
763 // RWPI specific attributes.
764 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
765 ARMBuildAttrs::AddressRWSBRel);
766 }
767
768 // RO data addressing.
769 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000770 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
771 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000772 }
773
774 // GOT use.
775 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000776 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
777 ARMBuildAttrs::AddressGOT);
778 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000779 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
780 ARMBuildAttrs::AddressDirect);
781 }
782
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000783 // Set FP Denormals.
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000784 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
785 "denormal-fp-math",
786 "preserve-sign") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000787 TM.Options.FPDenormalMode == FPDenormal::PreserveSign)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000788 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
789 ARMBuildAttrs::PreserveFPSign);
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000790 else if (checkFunctionsAttributeConsistency(*MMI->getModule(),
791 "denormal-fp-math",
792 "positive-zero") ||
Sjoerd Meijer535529b2016-10-04 08:03:36 +0000793 TM.Options.FPDenormalMode == FPDenormal::PositiveZero)
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000794 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
795 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000796 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000797 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
798 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000799 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000800 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000801 // When the target doesn't have an FPU (by design or
802 // intention), the assumptions made on the software support
803 // mirror that of the equivalent hardware support *if it
804 // existed*. For v7 and better we indicate that denormals are
805 // flushed preserving sign, and for V6 we indicate that
806 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000807 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000808 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
809 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000810 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000811 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
812 // the sign bit of the zero matches the sign bit of the input or
813 // result that is being flushed to zero.
814 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
815 ARMBuildAttrs::PreserveFPSign);
816 }
817 // For VFPv2 implementations it is implementation defined as
818 // to whether denormals are flushed to positive zero or to
819 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
820 // LLVM has chosen to flush this to positive zero (most likely for
821 // GCC compatibility), so that's the chosen value here (the
822 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000823 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000824
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000825 // Set FP exceptions and rounding
Sjoerd Meijer2fc4cb62016-10-19 13:43:02 +0000826 if (checkFunctionsAttributeConsistency(*MMI->getModule(),
827 "no-trapping-math", "true") ||
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000828 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000829 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
830 ARMBuildAttrs::Not_Allowed);
831 else if (!TM.Options.UnsafeFPMath) {
832 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
833
834 // If the user has permitted this code to choose the IEEE 754
835 // rounding at run-time, emit the rounding attribute.
836 if (TM.Options.HonorSignDependentRoundingFPMathOption)
837 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
838 }
839
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000840 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
841 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000842 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000843 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
844 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000845 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000846 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
Sam Parkerdf7c6ef2017-01-18 13:52:12 +0000847 ARMBuildAttrs::AllowIEEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000848
Eric Christophera49d68e2015-02-17 20:02:32 +0000849 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000850 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
851 ARMBuildAttrs::Allowed);
852 else
853 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
854 ARMBuildAttrs::Not_Allowed);
855
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000856 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000857 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000858 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
859 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000860
Bradley Smithc848beb2013-11-01 11:21:16 +0000861 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000862 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000863 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
864 ARMBuildAttrs::HardFPSinglePrecision);
865
Jason W Kimbff84d42010-10-06 22:36:46 +0000866 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000867 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000868 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
869
Jason W Kimbff84d42010-10-06 22:36:46 +0000870 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000871
Eric Christophera49d68e2015-02-17 20:02:32 +0000872 if (STI.hasFP16())
873 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000874
Charlie Turner1a539962014-12-12 11:59:18 +0000875 // FIXME: To support emitting this build attribute as GCC does, the
876 // -mfp16-format option and associated plumbing must be
877 // supported. For now the __fp16 type is exposed by default, so this
878 // attribute should be emitted with value 1.
879 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
880 ARMBuildAttrs::FP16FormatIEEE);
881
Eric Christophera49d68e2015-02-17 20:02:32 +0000882 if (STI.hasMPExtension())
883 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000884
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000885 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
886 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
887 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
888 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
889 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
890 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000891 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
892 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000893
Bradley Smithd27a6a72016-01-25 11:26:11 +0000894 if (STI.hasDSP() && isV8M(&STI))
895 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
896
Oliver Stannard5dc29342014-06-20 10:08:11 +0000897 if (MMI) {
898 if (const Module *SourceModule = MMI->getModule()) {
899 // ABI_PCS_wchar_t to indicate wchar_t width
900 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000901 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000902 SourceModule->getModuleFlag("wchar_size"))) {
903 int WCharWidth = WCharWidthValue->getZExtValue();
904 assert((WCharWidth == 2 || WCharWidth == 4) &&
905 "wchar_t width must be 2 or 4 bytes");
906 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
907 }
908
909 // ABI_enum_size to indicate enum width
910 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
911 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000912 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000913 SourceModule->getModuleFlag("min_enum_size"))) {
914 int EnumWidth = EnumWidthValue->getZExtValue();
915 assert((EnumWidth == 1 || EnumWidth == 4) &&
916 "Minimum enum width must be 1 or 4 bytes");
917 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
918 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
919 }
920 }
921 }
922
Oliver Stannard8331aae2016-08-08 15:28:31 +0000923 // We currently do not support using R9 as the TLS pointer.
924 if (STI.isRWPI())
925 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
926 ARMBuildAttrs::R9IsSB);
927 else if (STI.isR9Reserved())
928 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
929 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000930 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000931 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
932 ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000933
Eric Christophera49d68e2015-02-17 20:02:32 +0000934 if (STI.hasTrustZone() && STI.hasVirtualization())
935 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
936 ARMBuildAttrs::AllowTZVirtualization);
937 else if (STI.hasTrustZone())
938 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
939 ARMBuildAttrs::AllowTZ);
940 else if (STI.hasVirtualization())
941 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
942 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000943}
944
Jason W Kimbff84d42010-10-06 22:36:46 +0000945//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000946
Mehdi Amini48878ae2016-10-01 05:57:55 +0000947static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber,
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000948 unsigned LabelId, MCContext &Ctx) {
949
Jim Grosbach6f482002015-05-18 18:43:14 +0000950 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000951 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
952 return Label;
953}
954
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000955static MCSymbolRefExpr::VariantKind
956getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
957 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000958 case ARMCP::no_modifier:
959 return MCSymbolRefExpr::VK_None;
960 case ARMCP::TLSGD:
961 return MCSymbolRefExpr::VK_TLSGD;
962 case ARMCP::TPOFF:
963 return MCSymbolRefExpr::VK_TPOFF;
964 case ARMCP::GOTTPOFF:
965 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000966 case ARMCP::SBREL:
967 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000968 case ARMCP::GOT_PREL:
969 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000970 case ARMCP::SECREL:
971 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000972 }
David Blaikie46a9f012012-01-20 21:51:11 +0000973 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000974}
975
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000976MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
977 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000978 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000979 bool IsIndirect =
980 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000981
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000982 if (!IsIndirect)
983 return getSymbol(GV);
984
985 // FIXME: Remove this when Darwin transition to @GOT like syntax.
986 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
987 MachineModuleInfoMachO &MMIMachO =
988 MMI->getObjFileInfo<MachineModuleInfoMachO>();
989 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000990 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
991 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000992
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000993 if (!StubSym.getPointer())
994 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
995 !GV->hasInternalLinkage());
996 return MCSym;
997 } else if (Subtarget->isTargetCOFF()) {
998 assert(Subtarget->isTargetWindows() &&
999 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +00001000
1001 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
1002 if (!IsIndirect)
1003 return getSymbol(GV);
1004
1005 SmallString<128> Name;
1006 Name = "__imp_";
1007 getNameWithPrefix(Name, GV);
1008
1009 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +00001010 } else if (Subtarget->isTargetELF()) {
1011 return getSymbol(GV);
1012 }
1013 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +00001014}
1015
Jim Grosbach38f8e762010-11-09 18:45:04 +00001016void ARMAsmPrinter::
1017EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001018 const DataLayout &DL = getDataLayout();
1019 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +00001020
1021 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001022
James Molloy9abb2fa2016-09-26 07:26:24 +00001023 if (ACPV->isPromotedGlobal()) {
1024 // This constant pool entry is actually a global whose storage has been
1025 // promoted into the constant pool. This global may be referenced still
1026 // by debug information, and due to the way AsmPrinter is set up, the debug
1027 // info is immutable by the time we decide to promote globals to constant
1028 // pools. Because of this, we need to ensure we emit a symbol for the global
1029 // with private linkage (the default) so debug info can refer to it.
1030 //
1031 // However, if this global is promoted into several functions we must ensure
1032 // we don't try and emit duplicate symbols!
1033 auto *ACPC = cast<ARMConstantPoolConstant>(ACPV);
1034 auto *GV = ACPC->getPromotedGlobal();
1035 if (!EmittedPromotedGlobalLabels.count(GV)) {
1036 MCSymbol *GVSym = getSymbol(GV);
1037 OutStreamer->EmitLabel(GVSym);
1038 EmittedPromotedGlobalLabels.insert(GV);
1039 }
1040 return EmitGlobalConstant(DL, ACPC->getPromotedGlobalInit());
1041 }
1042
Jim Grosbachca21cd72010-11-10 17:59:10 +00001043 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +00001044 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +00001045 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001046 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001047 const BlockAddress *BA =
1048 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
1049 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001050 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001051 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001052
1053 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
1054 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001055 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +00001056 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +00001057 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +00001058 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +00001059 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001060 } else {
1061 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Mehdi Amini5b007702016-10-05 01:41:06 +00001062 auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001063 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001064 }
1065
1066 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001067 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001068 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001069 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001070
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001071 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001072 MCSymbol *PCLabel =
1073 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1074 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001075 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001076 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001077 MCBinaryExpr::createAdd(PCRelExpr,
1078 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001079 OutContext),
1080 OutContext);
1081 if (ACPV->mustAddCurrentAddress()) {
1082 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
1083 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +00001084 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001085 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001086 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
1087 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001088 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001089 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001090 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001091 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001092}
1093
Tim Northovera603c402015-05-31 19:22:07 +00001094void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
1095 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +00001096 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +00001097
Tim Northovera603c402015-05-31 19:22:07 +00001098 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
1099 // ARM mode tables.
1100 EmitAlignment(2);
1101
Jim Grosbach284eebc2010-09-22 17:39:48 +00001102 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001103 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001104 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001105
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001106 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001107 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001108
Jim Grosbach284eebc2010-09-22 17:39:48 +00001109 // Emit each entry of the table.
1110 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1111 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1112 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1113
1114 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1115 MachineBasicBlock *MBB = JTBBs[i];
1116 // Construct an MCExpr for the entry. We want a value of the form:
1117 // (BasicBlockAddr - TableBeginAddr)
1118 //
1119 // For example, a table with entries jumping to basic blocks BB0 and BB1
1120 // would look like:
1121 // LJTI_0_0:
1122 // .word (LBB0 - LJTI_0_0)
1123 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001124 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001125
Oliver Stannard8331aae2016-08-08 15:28:31 +00001126 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001127 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001128 OutContext),
1129 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001130 // If we're generating a table of Thumb addresses in static relocation
1131 // model, we need to add one to keep interworking correctly.
1132 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001133 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001134 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001135 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001136 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001137 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001138 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001139}
1140
Tim Northovera603c402015-05-31 19:22:07 +00001141void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1142 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001143 unsigned JTI = MO1.getIndex();
1144
Tim Northover4998a472015-05-13 20:28:38 +00001145 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001146 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001147
1148 // Emit each entry of the table.
1149 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1150 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1151 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001152
1153 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1154 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001155 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001156 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001157 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001158 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001159 .addExpr(MBBSymbolExpr)
1160 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001161 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001162 }
1163}
1164
1165void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1166 unsigned OffsetWidth) {
1167 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1168 const MachineOperand &MO1 = MI->getOperand(1);
1169 unsigned JTI = MO1.getIndex();
1170
James Molloy70a3d6d2016-11-01 13:37:41 +00001171 if (Subtarget->isThumb1Only())
1172 EmitAlignment(2);
1173
Tim Northovera603c402015-05-31 19:22:07 +00001174 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1175 OutStreamer->EmitLabel(JTISymbol);
1176
1177 // Emit each entry of the table.
1178 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1179 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1180 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1181
1182 // Mark the jump table as data-in-code.
1183 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1184 : MCDR_DataRegionJT16);
1185
1186 for (auto MBB : JTBBs) {
1187 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1188 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001189 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001190 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001191 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001192 //
1193 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1194 // would look like:
1195 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001196 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1197 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1198 // where LCPI0_0 is a label defined just before the TBB instruction using
1199 // this table.
1200 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1201 const MCExpr *Expr = MCBinaryExpr::createAdd(
1202 MCSymbolRefExpr::create(TBInstPC, OutContext),
1203 MCConstantExpr::create(4, OutContext), OutContext);
1204 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001205 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001206 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001207 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001208 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001209 // Mark the end of jump table data-in-code region. 32-bit offsets use
1210 // actual branch instructions here, so we don't mark those as a data-region
1211 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001212 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1213
1214 // Make sure the next instruction is 2-byte aligned.
1215 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001216}
1217
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001218void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1219 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1220 "Only instruction which are involved into frame setup code are allowed");
1221
Lang Hames9ff69c82015-04-24 19:11:51 +00001222 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001223 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001224 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001225 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001226 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001227
1228 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001229 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001230 unsigned SrcReg, DstReg;
1231
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001232 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1233 // Two special cases:
1234 // 1) tPUSH does not have src/dst regs.
1235 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1236 // load. Yes, this is pretty fragile, but for now I don't see better
1237 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001238 SrcReg = DstReg = ARM::SP;
1239 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001240 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001241 DstReg = MI->getOperand(0).getReg();
1242 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001243
1244 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001245 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001246 // Register saves.
1247 assert(DstReg == ARM::SP &&
1248 "Only stack pointer as a destination reg is supported");
1249
1250 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001251 // Skip src & dst reg, and pred ops.
1252 unsigned StartOp = 2 + 2;
1253 // Use all the operands.
1254 unsigned NumOffset = 0;
1255
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001256 switch (Opc) {
1257 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001258 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001259 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001260 case ARM::tPUSH:
1261 // Special case here: no src & dst reg, but two extra imp ops.
1262 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001263 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001264 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001265 case ARM::VSTMDDB_UPD:
1266 assert(SrcReg == ARM::SP &&
1267 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001268 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001269 i != NumOps; ++i) {
1270 const MachineOperand &MO = MI->getOperand(i);
1271 // Actually, there should never be any impdef stuff here. Skip it
1272 // temporary to workaround PR11902.
1273 if (MO.isImplicit())
1274 continue;
1275 RegList.push_back(MO.getReg());
1276 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001277 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001278 case ARM::STR_PRE_IMM:
1279 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001280 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001281 assert(MI->getOperand(2).getReg() == ARM::SP &&
1282 "Only stack pointer as a source reg is supported");
1283 RegList.push_back(SrcReg);
1284 break;
1285 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001286 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1287 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001288 } else {
1289 // Changes of stack / frame pointer.
1290 if (SrcReg == ARM::SP) {
1291 int64_t Offset = 0;
1292 switch (Opc) {
1293 default:
Matthias Braun8c209aa2017-01-28 02:02:38 +00001294 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001295 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001296 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001297 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001298 Offset = 0;
1299 break;
1300 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001301 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001302 Offset = -MI->getOperand(2).getImm();
1303 break;
1304 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001305 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001306 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001307 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001308 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001309 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001310 break;
1311 case ARM::tADDspi:
1312 case ARM::tADDrSPi:
1313 Offset = -MI->getOperand(2).getImm()*4;
1314 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001315 case ARM::tLDRpci: {
1316 // Grab the constpool index and check, whether it corresponds to
1317 // original or cloned constpool entry.
1318 unsigned CPI = MI->getOperand(1).getIndex();
1319 const MachineConstantPool *MCP = MF.getConstantPool();
1320 if (CPI >= MCP->getConstants().size())
1321 CPI = AFI.getOriginalCPIdx(CPI);
1322 assert(CPI != -1U && "Invalid constpool index");
1323
1324 // Derive the actual offset.
1325 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1326 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1327 // FIXME: Check for user, it should be "add" instruction!
1328 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001329 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001330 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001331 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001332
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001333 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1334 if (DstReg == FramePtr && FramePtr != ARM::SP)
1335 // Set-up of the frame pointer. Positive values correspond to "add"
1336 // instruction.
1337 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1338 else if (DstReg == ARM::SP) {
1339 // Change of SP by an offset. Positive values correspond to "sub"
1340 // instruction.
1341 ATS.emitPad(Offset);
1342 } else {
1343 // Move of SP to a register. Positive values correspond to an "add"
1344 // instruction.
1345 ATS.emitMovSP(DstReg, -Offset);
1346 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001347 }
1348 } else if (DstReg == ARM::SP) {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001349 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001350 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001351 }
1352 else {
Matthias Braun8c209aa2017-01-28 02:02:38 +00001353 MI->print(errs());
Craig Toppere55c5562012-02-07 02:50:20 +00001354 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001355 }
1356 }
1357}
1358
Jim Grosbach95dee402011-07-08 17:40:42 +00001359// Simple pseudo-instructions have their lowering (with expansion to real
1360// instructions) auto-generated.
1361#include "ARMGenMCPseudoLowering.inc"
1362
Jim Grosbach05eccf02010-09-29 15:23:40 +00001363void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001364 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001365 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1366 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001367
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001368 // If we just ended a constant pool, mark it as such.
1369 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001370 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001371 InConstantPool = false;
1372 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001373
Jim Grosbach51b55422011-08-23 21:32:34 +00001374 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001375 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001376 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001377 EmitUnwindingInstruction(MI);
1378
Jim Grosbach95dee402011-07-08 17:40:42 +00001379 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001380 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001381 return;
1382
Andrew Trick924123a2011-09-21 02:20:46 +00001383 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1384 "Pseudo flag setting opcode should be expanded early");
1385
Jim Grosbach95dee402011-07-08 17:40:42 +00001386 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001387 unsigned Opc = MI->getOpcode();
1388 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001389 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001390 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001391 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001392 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001393 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001394 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001395 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001396 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1397 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001398 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1399 : ARM::ADR))
1400 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001401 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001402 // Add predicate operands.
1403 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001404 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001405 return;
1406 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001407 case ARM::LEApcrelJT:
1408 case ARM::tLEApcrelJT:
1409 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001410 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001411 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001412 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1413 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001414 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1415 : ARM::ADR))
1416 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001417 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001418 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001419 .addImm(MI->getOperand(2).getImm())
1420 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001421 return;
1422 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001423 // Darwin call instructions are just normal call instructions with different
1424 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001425 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001426 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001427 .addReg(ARM::LR)
1428 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001429 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001430 .addImm(ARMCC::AL)
1431 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001432 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001433 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001434
Lang Hames9ff69c82015-04-24 19:11:51 +00001435 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001436 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001437 return;
1438 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001439 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001440 if (Subtarget->hasV5TOps())
1441 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001442
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001443 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1444 // that the saved lr has its LSB set correctly (the arch doesn't
1445 // have blx).
1446 // So here we generate a bl to a small jump pad that does bx rN.
1447 // The jump pads are emitted after the function body.
1448
1449 unsigned TReg = MI->getOperand(0).getReg();
1450 MCSymbol *TRegSym = nullptr;
1451 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1452 if (ThumbIndirectPads[i].first == TReg) {
1453 TRegSym = ThumbIndirectPads[i].second;
1454 break;
1455 }
1456 }
1457
1458 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001459 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001460 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1461 }
1462
1463 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001464 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001465 // Predicate comes first here.
1466 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001467 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001468 return;
1469 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001470 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001471 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001472 .addReg(ARM::LR)
1473 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001474 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001475 .addImm(ARMCC::AL)
1476 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001477 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001478 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001479
Lang Hames9ff69c82015-04-24 19:11:51 +00001480 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001481 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001482 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001483 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001484 .addImm(ARMCC::AL)
1485 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001486 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001487 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001488 return;
1489 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001490 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001491 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001492 .addReg(ARM::LR)
1493 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001494 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001495 .addImm(ARMCC::AL)
1496 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001497 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001498 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001499
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001500 const MachineOperand &Op = MI->getOperand(0);
1501 const GlobalValue *GV = Op.getGlobal();
1502 const unsigned TF = Op.getTargetFlags();
1503 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001504 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001505 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001506 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001507 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001508 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001509 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001510 return;
1511 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001512 case ARM::MOVi16_ga_pcrel:
1513 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001514 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001515 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001516 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001517
Evan Cheng2f2435d2011-01-21 18:55:51 +00001518 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001519 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001520 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001521 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001522
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001523 MCSymbol *LabelSym =
1524 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1525 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001526 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001527 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1528 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001529 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1530 MCBinaryExpr::createAdd(LabelSymExpr,
1531 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001532 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001533 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001534
Evan Chengdfce83c2011-01-17 08:03:18 +00001535 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001536 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1537 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001538 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001539 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001540 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001541 return;
1542 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001543 case ARM::MOVTi16_ga_pcrel:
1544 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001545 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001546 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1547 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001548 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1549 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001550
Evan Cheng2f2435d2011-01-21 18:55:51 +00001551 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001552 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001553 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001554 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001555
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001556 MCSymbol *LabelSym =
1557 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1558 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001559 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001560 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1561 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001562 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1563 MCBinaryExpr::createAdd(LabelSymExpr,
1564 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001565 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001566 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001567 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001568 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1569 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001570 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001571 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001572 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001573 return;
1574 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001575 case ARM::tPICADD: {
1576 // This is a pseudo op for a label + instruction sequence, which looks like:
1577 // LPC0:
1578 // add r0, pc
1579 // This adds the address of LPC0 to r0.
1580
1581 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001582 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001583 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001584 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001585
1586 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001587 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001588 .addReg(MI->getOperand(0).getReg())
1589 .addReg(MI->getOperand(0).getReg())
1590 .addReg(ARM::PC)
1591 // Add predicate operands.
1592 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001593 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001594 return;
1595 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001596 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001597 // This is a pseudo op for a label + instruction sequence, which looks like:
1598 // LPC0:
1599 // add r0, pc, r0
1600 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001601
Chris Lattneradd57492009-10-19 22:23:04 +00001602 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001603 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001604 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001605 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001606
Jim Grosbach7ae94222010-09-14 21:05:34 +00001607 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001608 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001609 .addReg(MI->getOperand(0).getReg())
1610 .addReg(ARM::PC)
1611 .addReg(MI->getOperand(1).getReg())
1612 // Add predicate operands.
1613 .addImm(MI->getOperand(3).getImm())
1614 .addReg(MI->getOperand(4).getReg())
1615 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001616 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001617 return;
1618 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001619 case ARM::PICSTR:
1620 case ARM::PICSTRB:
1621 case ARM::PICSTRH:
1622 case ARM::PICLDR:
1623 case ARM::PICLDRB:
1624 case ARM::PICLDRH:
1625 case ARM::PICLDRSB:
1626 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001627 // This is a pseudo op for a label + instruction sequence, which looks like:
1628 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001629 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001630 // The LCP0 label is referenced by a constant pool entry in order to get
1631 // a PC-relative address at the ldr instruction.
1632
1633 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001634 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001635 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001636 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001637
1638 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001639 unsigned Opcode;
1640 switch (MI->getOpcode()) {
1641 default:
1642 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001643 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1644 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001645 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001646 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001647 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001648 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1649 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1650 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1651 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001652 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001653 .addReg(MI->getOperand(0).getReg())
1654 .addReg(ARM::PC)
1655 .addReg(MI->getOperand(1).getReg())
1656 .addImm(0)
1657 // Add predicate operands.
1658 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001659 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001660
1661 return;
1662 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001663 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001664 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1665 /// in the function. The first operand is the ID# for this instruction, the
1666 /// second is the index into the MachineConstantPool that this is, the third
1667 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001668 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001669 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1670 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1671
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001672 // If this is the first entry of the pool, mark it.
1673 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001674 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001675 InConstantPool = true;
1676 }
1677
Lang Hames9ff69c82015-04-24 19:11:51 +00001678 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001679
1680 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1681 if (MCPE.isMachineConstantPoolEntry())
1682 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1683 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001684 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001685 return;
1686 }
Tim Northovera603c402015-05-31 19:22:07 +00001687 case ARM::JUMPTABLE_ADDRS:
1688 EmitJumpTableAddrs(MI);
1689 return;
1690 case ARM::JUMPTABLE_INSTS:
1691 EmitJumpTableInsts(MI);
1692 return;
1693 case ARM::JUMPTABLE_TBB:
1694 case ARM::JUMPTABLE_TBH:
1695 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1696 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001697 case ARM::t2BR_JT: {
1698 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001699 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001700 .addReg(ARM::PC)
1701 .addReg(MI->getOperand(0).getReg())
1702 // Add predicate operands.
1703 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001704 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001705 return;
1706 }
Tim Northovera603c402015-05-31 19:22:07 +00001707 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001708 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001709 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1710 // Lower and emit the PC label, then the instruction itself.
1711 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1712 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1713 .addReg(MI->getOperand(0).getReg())
1714 .addReg(MI->getOperand(1).getReg())
1715 // Add predicate operands.
1716 .addImm(ARMCC::AL)
1717 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001718 return;
1719 }
James Molloy70a3d6d2016-11-01 13:37:41 +00001720 case ARM::tTBB_JT:
1721 case ARM::tTBH_JT: {
1722
1723 bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT;
1724 unsigned Base = MI->getOperand(0).getReg();
1725 unsigned Idx = MI->getOperand(1).getReg();
1726 assert(MI->getOperand(1).isKill() && "We need the index register as scratch!");
1727
1728 // Multiply up idx if necessary.
1729 if (!Is8Bit)
1730 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1731 .addReg(Idx)
1732 .addReg(ARM::CPSR)
1733 .addReg(Idx)
1734 .addImm(1)
1735 // Add predicate operands.
1736 .addImm(ARMCC::AL)
1737 .addReg(0));
1738
1739 if (Base == ARM::PC) {
1740 // TBB [base, idx] =
1741 // ADDS idx, idx, base
1742 // LDRB idx, [idx, #4] ; or LDRH if TBH
1743 // LSLS idx, #1
1744 // ADDS pc, pc, idx
1745
James Molloyb03e0872016-11-07 13:38:21 +00001746 // When using PC as the base, it's important that there is no padding
1747 // between the last ADDS and the start of the jump table. The jump table
1748 // is 4-byte aligned, so we ensure we're 4 byte aligned here too.
1749 //
1750 // FIXME: Ideally we could vary the LDRB index based on the padding
1751 // between the sequence and jump table, however that relies on MCExprs
1752 // for load indexes which are currently not supported.
1753 OutStreamer->EmitCodeAlignment(4);
James Molloy70a3d6d2016-11-01 13:37:41 +00001754 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1755 .addReg(Idx)
1756 .addReg(Idx)
1757 .addReg(Base)
1758 // Add predicate operands.
1759 .addImm(ARMCC::AL)
1760 .addReg(0));
1761
1762 unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi;
1763 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1764 .addReg(Idx)
1765 .addReg(Idx)
1766 .addImm(Is8Bit ? 4 : 2)
1767 // Add predicate operands.
1768 .addImm(ARMCC::AL)
1769 .addReg(0));
1770 } else {
1771 // TBB [base, idx] =
1772 // LDRB idx, [base, idx] ; or LDRH if TBH
1773 // LSLS idx, #1
1774 // ADDS pc, pc, idx
1775
1776 unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr;
1777 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1778 .addReg(Idx)
1779 .addReg(Base)
1780 .addReg(Idx)
1781 // Add predicate operands.
1782 .addImm(ARMCC::AL)
1783 .addReg(0));
1784 }
1785
1786 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri)
1787 .addReg(Idx)
1788 .addReg(ARM::CPSR)
1789 .addReg(Idx)
1790 .addImm(1)
1791 // Add predicate operands.
1792 .addImm(ARMCC::AL)
1793 .addReg(0));
1794
1795 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1796 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
1797 .addReg(ARM::PC)
1798 .addReg(ARM::PC)
1799 .addReg(Idx)
1800 // Add predicate operands.
1801 .addImm(ARMCC::AL)
1802 .addReg(0));
1803 return;
1804 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001805 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001806 case ARM::BR_JTr: {
1807 // Lower and emit the instruction itself, then the jump table following it.
1808 // mov pc, target
1809 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001810 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001811 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001812 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001813 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1814 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001815 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001816 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1817 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001818 // Add 's' bit operand (always reg0 for this)
1819 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001820 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001821 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001822 return;
1823 }
1824 case ARM::BR_JTm: {
1825 // Lower and emit the instruction itself, then the jump table following it.
1826 // ldr pc, target
1827 MCInst TmpInst;
1828 if (MI->getOperand(1).getReg() == 0) {
1829 // literal offset
1830 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001831 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1832 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1833 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001834 } else {
1835 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001836 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1837 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1838 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1839 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001840 }
1841 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001842 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1843 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001844 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001845 return;
1846 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001847 case ARM::BR_JTadd: {
1848 // Lower and emit the instruction itself, then the jump table following it.
1849 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001850 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001851 .addReg(ARM::PC)
1852 .addReg(MI->getOperand(0).getReg())
1853 .addReg(MI->getOperand(1).getReg())
1854 // Add predicate operands.
1855 .addImm(ARMCC::AL)
1856 .addReg(0)
1857 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001858 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001859 return;
1860 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001861 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001862 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001863 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001864 case ARM::TRAP: {
1865 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1866 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001867 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001868 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001869 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001870 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001871 return;
1872 }
1873 break;
1874 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001875 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001876 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001877 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001878 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001879 return;
1880 }
Jim Grosbach85030542010-09-23 18:05:37 +00001881 case ARM::tTRAP: {
1882 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1883 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001884 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001885 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001886 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001887 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001888 return;
1889 }
1890 break;
1891 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001892 case ARM::t2Int_eh_sjlj_setjmp:
1893 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001894 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001895 // Two incoming args: GPR:$src, GPR:$val
1896 // mov $val, pc
1897 // adds $val, #7
1898 // str $val, [$src, #4]
1899 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001900 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001901 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001902 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001903 unsigned SrcReg = MI->getOperand(0).getReg();
1904 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001905 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001906 OutStreamer->AddComment("eh_setjmp begin");
1907 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001908 .addReg(ValReg)
1909 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001910 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001911 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001912 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001913
Lang Hames9ff69c82015-04-24 19:11:51 +00001914 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001915 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001916 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001917 .addReg(ARM::CPSR)
1918 .addReg(ValReg)
1919 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001920 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001921 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001922 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001923
Lang Hames9ff69c82015-04-24 19:11:51 +00001924 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001925 .addReg(ValReg)
1926 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001927 // The offset immediate is #4. The operand value is scaled by 4 for the
1928 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001929 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001930 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001931 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001932 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001933
Lang Hames9ff69c82015-04-24 19:11:51 +00001934 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001935 .addReg(ARM::R0)
1936 .addReg(ARM::CPSR)
1937 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001938 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001939 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001940 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001941
Jim Grosbach13760bd2015-05-30 01:25:56 +00001942 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001943 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001944 .addExpr(SymbolExpr)
1945 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001946 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001947
Lang Hames9ff69c82015-04-24 19:11:51 +00001948 OutStreamer->AddComment("eh_setjmp end");
1949 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001950 .addReg(ARM::R0)
1951 .addReg(ARM::CPSR)
1952 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001953 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001954 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001955 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001956
Lang Hames9ff69c82015-04-24 19:11:51 +00001957 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001958 return;
1959 }
1960
Jim Grosbachc0aed712010-09-23 23:33:56 +00001961 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001962 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001963 // Two incoming args: GPR:$src, GPR:$val
1964 // add $val, pc, #8
1965 // str $val, [$src, #+4]
1966 // mov r0, #0
1967 // add pc, pc, #0
1968 // mov r0, #1
1969 unsigned SrcReg = MI->getOperand(0).getReg();
1970 unsigned ValReg = MI->getOperand(1).getReg();
1971
Lang Hames9ff69c82015-04-24 19:11:51 +00001972 OutStreamer->AddComment("eh_setjmp begin");
1973 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001974 .addReg(ValReg)
1975 .addReg(ARM::PC)
1976 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001977 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001978 .addImm(ARMCC::AL)
1979 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001980 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001981 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001982
Lang Hames9ff69c82015-04-24 19:11:51 +00001983 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001984 .addReg(ValReg)
1985 .addReg(SrcReg)
1986 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001987 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001988 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001989 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001990
Lang Hames9ff69c82015-04-24 19:11:51 +00001991 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001992 .addReg(ARM::R0)
1993 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001994 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001995 .addImm(ARMCC::AL)
1996 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001997 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001998 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001999
Lang Hames9ff69c82015-04-24 19:11:51 +00002000 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002001 .addReg(ARM::PC)
2002 .addReg(ARM::PC)
2003 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00002004 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002005 .addImm(ARMCC::AL)
2006 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00002007 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002008 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002009
Lang Hames9ff69c82015-04-24 19:11:51 +00002010 OutStreamer->AddComment("eh_setjmp end");
2011 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002012 .addReg(ARM::R0)
2013 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00002014 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002015 .addImm(ARMCC::AL)
2016 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00002017 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002018 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00002019 return;
2020 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002021 case ARM::Int_eh_sjlj_longjmp: {
2022 // ldr sp, [$src, #8]
2023 // ldr $scratch, [$src, #4]
2024 // ldr r7, [$src]
2025 // bx $scratch
2026 unsigned SrcReg = MI->getOperand(0).getReg();
2027 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00002028 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002029 .addReg(ARM::SP)
2030 .addReg(SrcReg)
2031 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002032 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002033 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002034 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002035
Lang Hames9ff69c82015-04-24 19:11:51 +00002036 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002037 .addReg(ScratchReg)
2038 .addReg(SrcReg)
2039 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002040 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002041 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002042 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002043
Lang Hames9ff69c82015-04-24 19:11:51 +00002044 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002045 .addReg(ARM::R7)
2046 .addReg(SrcReg)
2047 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002048 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002049 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002050 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002051
Lang Hames9ff69c82015-04-24 19:11:51 +00002052 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002053 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002054 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002055 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002056 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00002057 return;
2058 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00002059 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00002060 // ldr $scratch, [$src, #8]
2061 // mov sp, $scratch
2062 // ldr $scratch, [$src, #4]
2063 // ldr r7, [$src]
2064 // bx $scratch
2065 unsigned SrcReg = MI->getOperand(0).getReg();
2066 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00002067
Lang Hames9ff69c82015-04-24 19:11:51 +00002068 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002069 .addReg(ScratchReg)
2070 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00002071 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00002072 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002073 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00002074 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002075 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002076 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002077
Lang Hames9ff69c82015-04-24 19:11:51 +00002078 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002079 .addReg(ARM::SP)
2080 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00002081 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002082 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002083 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002084
Lang Hames9ff69c82015-04-24 19:11:51 +00002085 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002086 .addReg(ScratchReg)
2087 .addReg(SrcReg)
2088 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00002089 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002090 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002091 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002092
Lang Hames9ff69c82015-04-24 19:11:51 +00002093 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00002094 .addReg(ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002095 .addReg(SrcReg)
2096 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00002097 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002098 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002099 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002100
Lang Hames9ff69c82015-04-24 19:11:51 +00002101 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002102 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00002103 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00002104 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00002105 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00002106 return;
2107 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00002108 case ARM::tInt_WIN_eh_sjlj_longjmp: {
2109 // ldr.w r11, [$src, #0]
2110 // ldr.w sp, [$src, #8]
2111 // ldr.w pc, [$src, #4]
2112
2113 unsigned SrcReg = MI->getOperand(0).getReg();
2114
2115 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2116 .addReg(ARM::R11)
2117 .addReg(SrcReg)
2118 .addImm(0)
2119 // Predicate
2120 .addImm(ARMCC::AL)
2121 .addReg(0));
2122 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2123 .addReg(ARM::SP)
2124 .addReg(SrcReg)
2125 .addImm(8)
2126 // Predicate
2127 .addImm(ARMCC::AL)
2128 .addReg(0));
2129 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2130 .addReg(ARM::PC)
2131 .addReg(SrcReg)
2132 .addImm(4)
2133 // Predicate
2134 .addImm(ARMCC::AL)
2135 .addReg(0));
2136 return;
2137 }
Dean Michael Berris464015442016-09-19 00:54:35 +00002138 case ARM::PATCHABLE_FUNCTION_ENTER:
2139 LowerPATCHABLE_FUNCTION_ENTER(*MI);
2140 return;
2141 case ARM::PATCHABLE_FUNCTION_EXIT:
2142 LowerPATCHABLE_FUNCTION_EXIT(*MI);
2143 return;
Dean Michael Berris156f6ca2016-10-18 05:54:15 +00002144 case ARM::PATCHABLE_TAIL_CALL:
2145 LowerPATCHABLE_TAIL_CALL(*MI);
2146 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00002147 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002148
Chris Lattner71eb0772009-10-19 20:20:46 +00002149 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002150 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002151
Lang Hames9ff69c82015-04-24 19:11:51 +00002152 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002153}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002154
2155//===----------------------------------------------------------------------===//
2156// Target Registry Stuff
2157//===----------------------------------------------------------------------===//
2158
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002159// Force static initialization.
2160extern "C" void LLVMInitializeARMAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00002161 RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget());
2162 RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget());
2163 RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget());
2164 RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget());
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002165}