blob: 80e2f0a6feae149d844c92cfc5645acdaee1d314 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Pablo Barriobb6984d2016-09-13 12:18:15 +000077 } else {
78 OutStreamer->EmitAssemblerFlag(MCAF_Code32);
Chris Lattner56db8c32010-01-27 23:58:11 +000079 }
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
Mehdi Aminibd7287e2015-07-16 06:11:10 +000083void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
84 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Jim Grosbach13760bd2015-05-30 01:25:56 +000090 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000091 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
James Molloy0dc47082016-09-16 10:17:04 +0000100void ARMAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
101 if (PromotedGlobals.count(GV))
102 // The global was promoted into a constant pool. It should not be emitted.
103 return;
104 AsmPrinter::EmitGlobalVariable(GV);
105}
106
Jim Grosbach080fdf42010-09-30 01:57:53 +0000107/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000108/// method to print assembly for each instruction.
109///
110bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000111 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000112 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000113 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000114
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000115 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000116 const Function* F = MF.getFunction();
117 const TargetMachine& TM = MF.getTarget();
118
James Molloy0dc47082016-09-16 10:17:04 +0000119 // Collect all globals that had their storage promoted to a constant pool.
120 // Functions are emitted before variables, so this accumulates promoted
121 // globals from all functions in PromotedGlobals.
122 for (auto *GV : AFI->getGlobalsPromotedToConstantPool())
123 PromotedGlobals.insert(GV);
124
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000125 // Calculate this function's optimization goal.
126 unsigned OptimizationGoal;
127 if (F->hasFnAttribute(Attribute::OptimizeNone))
128 // For best debugging illusion, speed and small size sacrificed
129 OptimizationGoal = 6;
130 else if (F->optForMinSize())
131 // Aggressively for small size, speed and debug illusion sacrificed
132 OptimizationGoal = 4;
133 else if (F->optForSize())
134 // For small size, but speed and debugging illusion preserved
135 OptimizationGoal = 3;
136 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
137 // Aggressively for speed, small size and debug illusion sacrificed
138 OptimizationGoal = 2;
139 else if (TM.getOptLevel() > CodeGenOpt::None)
140 // For speed, but small size and good debug illusion preserved
141 OptimizationGoal = 1;
142 else // TM.getOptLevel() == CodeGenOpt::None
143 // For good debugging, but speed and small size preserved
144 OptimizationGoal = 5;
145
146 // Combine a new optimization goal with existing ones.
147 if (OptimizationGoals == -1) // uninitialized goals
148 OptimizationGoals = OptimizationGoal;
149 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
150 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000151
152 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000153 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000154 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
155 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
156 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
157
Lang Hames9ff69c82015-04-24 19:11:51 +0000158 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
159 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
160 OutStreamer->EmitCOFFSymbolType(Type);
161 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000162 }
163
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000164 // Emit the rest of the function body.
165 EmitFunctionBody();
166
Dean Michael Berris464015442016-09-19 00:54:35 +0000167 // Emit the XRay table for this function.
168 EmitXRayTable();
169
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000170 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
171 // These are created per function, rather than per TU, since it's
172 // relatively easy to exceed the thumb branch range within a TU.
173 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000174 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000175 EmitAlignment(1);
176 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000177 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
178 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000179 .addReg(ThumbIndirectPads[i].first)
180 // Add predicate operands.
181 .addImm(ARMCC::AL)
182 .addReg(0));
183 }
184 ThumbIndirectPads.clear();
185 }
186
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000187 // We didn't modify anything.
188 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000189}
190
Evan Chengb23b50d2009-06-29 07:51:04 +0000191void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000192 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000193 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000194 unsigned TF = MO.getTargetFlags();
195
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000197 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000198 case MachineOperand::MO_Register: {
199 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000200 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000201 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000202 if(ARM::GPRPairRegClass.contains(Reg)) {
203 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000204 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000205 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
206 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000207 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000208 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000209 }
Evan Cheng10043e22007-01-19 07:51:42 +0000210 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000211 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000212 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000213 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000214 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000215 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000216 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000217 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000218 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000219 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000220 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000221 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000222 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000223 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000224 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000225 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000226 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000227 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000228 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000229 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000230
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000231 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000232 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000233 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000234 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000235 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000236 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000237 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000238}
239
Evan Chengb23b50d2009-06-29 07:51:04 +0000240//===--------------------------------------------------------------------===//
241
Chris Lattner68d64aa2010-01-25 19:51:38 +0000242MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000243GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000244 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000245 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000246 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000247 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000248 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000249}
250
Evan Chengb23b50d2009-06-29 07:51:04 +0000251bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000252 unsigned AsmVariant, const char *ExtraCode,
253 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000254 // Does this asm operand have a single letter operand modifier?
255 if (ExtraCode && ExtraCode[0]) {
256 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000257
Evan Cheng10043e22007-01-19 07:51:42 +0000258 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000259 default:
260 // See if this is a generic print operand
261 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000262 case 'a': // Print as a memory address.
263 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000264 O << "["
265 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
266 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000267 return false;
268 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000269 LLVM_FALLTHROUGH;
Bob Wilson9ce44e22009-07-09 23:54:51 +0000270 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000271 if (!MI->getOperand(OpNum).isImm())
272 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000273 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000274 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000275 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000276 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000277 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000278 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000279 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000280 if (MI->getOperand(OpNum).isReg()) {
281 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000282 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000283 // Find the 'd' register that has this 's' register as a sub-register,
284 // and determine the lane number.
285 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
286 if (!ARM::DPRRegClass.contains(*SR))
287 continue;
288 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
289 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
290 return false;
291 }
Eric Christopher76178832011-05-24 22:10:34 +0000292 }
Eric Christopher1b724942011-05-24 23:27:13 +0000293 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000294 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000295 if (!MI->getOperand(OpNum).isImm())
296 return true;
297 O << ~(MI->getOperand(OpNum).getImm());
298 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000299 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000300 if (!MI->getOperand(OpNum).isImm())
301 return true;
302 O << (MI->getOperand(OpNum).getImm() & 0xffff);
303 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000304 case 'M': { // A register range suitable for LDM/STM.
305 if (!MI->getOperand(OpNum).isReg())
306 return true;
307 const MachineOperand &MO = MI->getOperand(OpNum);
308 unsigned RegBegin = MO.getReg();
309 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
310 // already got the operands in registers that are operands to the
311 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000312 O << "{";
313 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000314 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000315 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000316 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000317 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
318 }
319 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000320
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000321 // FIXME: The register allocator not only may not have given us the
322 // registers in sequence, but may not be in ascending registers. This
323 // will require changes in the register allocator that'll need to be
324 // propagated down here if the operands change.
325 unsigned RegOps = OpNum + 1;
326 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000327 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000328 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
329 RegOps++;
330 }
331
332 O << "}";
333
334 return false;
335 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000336 case 'R': // The most significant register of a pair.
337 case 'Q': { // The least significant register of a pair.
338 if (OpNum == 0)
339 return true;
340 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
341 if (!FlagsOP.isImm())
342 return true;
343 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000344
345 // This operand may not be the one that actually provides the register. If
346 // it's tied to a previous one then we should refer instead to that one
347 // for registers and their classes.
348 unsigned TiedIdx;
349 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
350 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
351 unsigned OpFlags = MI->getOperand(OpNum).getImm();
352 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
353 }
354 Flags = MI->getOperand(OpNum).getImm();
355
356 // Later code expects OpNum to be pointing at the register rather than
357 // the flags.
358 OpNum += 1;
359 }
360
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000361 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000362 unsigned RC;
363 InlineAsm::hasRegClassConstraint(Flags, RC);
364 if (RC == ARM::GPRPairRegClassID) {
365 if (NumVals != 1)
366 return true;
367 const MachineOperand &MO = MI->getOperand(OpNum);
368 if (!MO.isReg())
369 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000370 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000371 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
372 ARM::gsub_0 : ARM::gsub_1);
373 O << ARMInstPrinter::getRegisterName(Reg);
374 return false;
375 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000376 if (NumVals != 2)
377 return true;
378 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
379 if (RegOp >= MI->getNumOperands())
380 return true;
381 const MachineOperand &MO = MI->getOperand(RegOp);
382 if (!MO.isReg())
383 return true;
384 unsigned Reg = MO.getReg();
385 O << ARMInstPrinter::getRegisterName(Reg);
386 return false;
387 }
388
Eric Christopherd4562562011-05-24 22:27:43 +0000389 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000390 case 'f': { // The high doubleword register of a NEON quad register.
391 if (!MI->getOperand(OpNum).isReg())
392 return true;
393 unsigned Reg = MI->getOperand(OpNum).getReg();
394 if (!ARM::QPRRegClass.contains(Reg))
395 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000396 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000397 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
398 ARM::dsub_0 : ARM::dsub_1);
399 O << ARMInstPrinter::getRegisterName(SubReg);
400 return false;
401 }
402
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000403 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000404 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000405 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000406 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000407 const MachineOperand &MO = MI->getOperand(OpNum);
408 if (!MO.isReg())
409 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000410 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000411 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000412 unsigned Reg = MO.getReg();
413 if(!ARM::GPRPairRegClass.contains(Reg))
414 return false;
415 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000416 O << ARMInstPrinter::getRegisterName(Reg);
417 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000418 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000419 }
Evan Cheng10043e22007-01-19 07:51:42 +0000420 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000421
Chris Lattner76c564b2010-04-04 04:47:45 +0000422 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000423 return false;
424}
425
Bob Wilsona2c462b2009-05-19 05:53:42 +0000426bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000427 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000428 const char *ExtraCode,
429 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000430 // Does this asm operand have a single letter operand modifier?
431 if (ExtraCode && ExtraCode[0]) {
432 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000433
Eric Christopher8c5e4192011-05-25 20:51:58 +0000434 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000435 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000436 default: return true; // Unknown modifier.
437 case 'm': // The base register of a memory operand.
438 if (!MI->getOperand(OpNum).isReg())
439 return true;
440 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
441 return false;
442 }
443 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000444
Bob Wilson3b515602009-10-13 20:50:28 +0000445 const MachineOperand &MO = MI->getOperand(OpNum);
446 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000447 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000448 return false;
449}
450
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000451static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000452 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000453}
454
455void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000456 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000457 // If either end mode is unknown (EndInfo == NULL) or different than
458 // the start mode, then restore the start mode.
459 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000460 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000461 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000462 }
463}
464
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000465void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000466 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000467 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000468 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000469
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000470 // Emit ARM Build Attributes
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000471 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000472 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000473
Eric Christophera49d68e2015-02-17 20:02:32 +0000474 // Use the triple's architecture and subarchitecture to determine
475 // if we're thumb for the purposes of the top level code16 assembler
476 // flag.
477 bool isThumb = TT.getArch() == Triple::thumb ||
478 TT.getArch() == Triple::thumbeb ||
479 TT.getSubArch() == Triple::ARMSubArch_v7m ||
480 TT.getSubArch() == Triple::ARMSubArch_v6m;
481 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000482 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000483}
484
Tim Northover23723012014-04-29 10:06:05 +0000485static void
486emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
487 MachineModuleInfoImpl::StubValueTy &MCSym) {
488 // L_foo$stub:
489 OutStreamer.EmitLabel(StubLabel);
490 // .indirect_symbol _foo
491 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
492
493 if (MCSym.getInt())
494 // External to current translation unit.
495 OutStreamer.EmitIntValue(0, 4/*size*/);
496 else
497 // Internal to current translation unit.
498 //
499 // When we place the LSDA into the TEXT section, the type info
500 // pointers need to be indirect and pc-rel. We accomplish this by
501 // using NLPs; however, sometimes the types are local to the file.
502 // We need to fill in the value for the NLP in those cases.
503 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000504 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000505 4 /*size*/);
506}
507
Anton Korobeynikov04083522008-08-07 09:54:23 +0000508
Chris Lattneree9399a2009-10-19 17:59:19 +0000509void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000510 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000511 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000512 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000513 const TargetLoweringObjectFileMachO &TLOFMacho =
514 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000515 MachineModuleInfoMachO &MMIMacho =
516 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000517
Evan Cheng10043e22007-01-19 07:51:42 +0000518 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000519 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000520
Chris Lattner6462adc2009-10-19 18:38:33 +0000521 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000522 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000523 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000524 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000525
Tim Northover23723012014-04-29 10:06:05 +0000526 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000527 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000528
529 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000530 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000531 }
532
Tim Northover5c3140f2016-04-25 21:12:04 +0000533 Stubs = MMIMacho.GetThreadLocalGVStubList();
534 if (!Stubs.empty()) {
535 // Switch with ".non_lazy_symbol_pointer" directive.
536 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
537 EmitAlignment(2);
538
539 for (auto &Stub : Stubs)
540 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
541
542 Stubs.clear();
543 OutStreamer->AddBlankLine();
544 }
545
Evan Cheng10043e22007-01-19 07:51:42 +0000546 // Funny Darwin hack: This flag tells the linker that no global symbols
547 // contain code that falls through to other global symbols (e.g. the obvious
548 // implementation of multiple entry points). If this doesn't occur, the
549 // linker can safely perform dead code stripping. Since LLVM never
550 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000551 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000552 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000553
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000554 if (TT.isOSBinFormatCOFF()) {
555 const auto &TLOF =
556 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
557
558 std::string Flags;
559 raw_string_ostream OS(Flags);
560
561 for (const auto &Function : M)
Eric Christopher4367c7f2016-09-16 07:33:15 +0000562 TLOF.emitLinkerFlagsForGlobal(OS, &Function);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000563 for (const auto &Global : M.globals())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000564 TLOF.emitLinkerFlagsForGlobal(OS, &Global);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000565 for (const auto &Alias : M.aliases())
Eric Christopher4367c7f2016-09-16 07:33:15 +0000566 TLOF.emitLinkerFlagsForGlobal(OS, &Alias);
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000567
568 OS.flush();
569
570 // Output collected flags
571 if (!Flags.empty()) {
572 OutStreamer->SwitchSection(TLOF.getDrectveSection());
573 OutStreamer->EmitBytes(Flags);
574 }
575 }
576
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000577 // The last attribute to be emitted is ABI_optimization_goals
578 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
579 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
580
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000581 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000582 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
583 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000584 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
585 OptimizationGoals = -1;
586
587 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000588}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000589
Bradley Smithe26f7992016-01-15 10:24:39 +0000590static bool isV8M(const ARMSubtarget *Subtarget) {
591 // Note that v8M Baseline is a subset of v6T2!
592 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
593 Subtarget->hasV8MMainlineOps();
594}
595
Chris Lattner71eb0772009-10-19 20:20:46 +0000596//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000597// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
598// FIXME:
599// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000600// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000601// Instead of subclassing the MCELFStreamer, we do the work here.
602
Amara Emerson5035ee02013-10-07 16:55:23 +0000603static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
604 const ARMSubtarget *Subtarget) {
605 if (CPU == "xscale")
606 return ARMBuildAttrs::v5TEJ;
607
608 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000609 return ARMBuildAttrs::v8_A;
610 else if (Subtarget->hasV8MMainlineOps())
611 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000612 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000613 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000614 return ARMBuildAttrs::v7E_M;
615 return ARMBuildAttrs::v7;
616 } else if (Subtarget->hasV6T2Ops())
617 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000618 else if (Subtarget->hasV8MBaselineOps())
619 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000620 else if (Subtarget->hasV6MOps())
621 return ARMBuildAttrs::v6S_M;
622 else if (Subtarget->hasV6Ops())
623 return ARMBuildAttrs::v6;
624 else if (Subtarget->hasV5TEOps())
625 return ARMBuildAttrs::v5TE;
626 else if (Subtarget->hasV5TOps())
627 return ARMBuildAttrs::v5T;
628 else if (Subtarget->hasV4TOps())
629 return ARMBuildAttrs::v4T;
630 else
631 return ARMBuildAttrs::v4;
632}
633
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000634// Returns true if all functions have the same function attribute value
635static bool haveAllFunctionsAttribute(const Module &M, StringRef Attr,
636 StringRef Value) {
637 for (auto &F : M)
638 if (F.getFnAttribute(Attr).getValueAsString() != Value)
639 return false;
640
641 return true;
642}
643
644
Jason W Kimbff84d42010-10-06 22:36:46 +0000645void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000646 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000647 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000648
Charlie Turner8b2caa42015-01-05 13:12:17 +0000649 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
650
Logan Chien8cbb80d2013-10-28 17:51:12 +0000651 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000652
Eric Christophera49d68e2015-02-17 20:02:32 +0000653 // Compute ARM ELF Attributes based on the default subtarget that
654 // we'd have constructed. The existing ARM behavior isn't LTO clean
655 // anyhow.
656 // FIXME: For ifunc related functions we could iterate over and look
657 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000658 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000659 StringRef CPU = TM.getTargetCPU();
660 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000661 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000662 if (!FS.empty()) {
663 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000664 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000665 else
666 ArchFS = FS;
667 }
668 const ARMBaseTargetMachine &ATM =
669 static_cast<const ARMBaseTargetMachine &>(TM);
670 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
671
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000672 const std::string &CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000673
Benjamin Kramerf6f815b2016-05-27 16:54:57 +0000674 if (!StringRef(CPUString).startswith("generic")) {
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000675 // FIXME: remove krait check when GNU tools support krait cpu
676 if (STI.isKrait()) {
677 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
678 // We consider krait as a "cortex-a9" + hwdiv CPU
679 // Enable hwdiv through ".arch_extension idiv"
680 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000681 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000682 } else
683 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
684 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000685
Eric Christophera49d68e2015-02-17 20:02:32 +0000686 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000687
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000688 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000689 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000690 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000691 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000692 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
693 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000694 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000695 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
696 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000697 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000698 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
699 ARMBuildAttrs::MicroControllerProfile);
700 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000701 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000702
Eric Christophera49d68e2015-02-17 20:02:32 +0000703 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
704 STI.hasARMOps() ? ARMBuildAttrs::Allowed
705 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000706 if (isV8M(&STI)) {
707 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
708 ARMBuildAttrs::AllowThumbDerived);
709 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000710 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
711 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000712 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
713 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000714 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000715
Eric Christophera49d68e2015-02-17 20:02:32 +0000716 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000717 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000718 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000719 if (STI.hasFPARMv8()) {
720 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000721 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000722 else
Renato Golin35de35d2015-05-12 10:33:58 +0000723 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000724 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000725 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000726 else
Javed Absard5526302015-06-29 09:32:29 +0000727 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000728 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000729 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000730 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000731 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
732 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000733 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000734 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000735 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
736 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000737 ATS.emitFPU(STI.hasD16()
738 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
739 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000740 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000741 ATS.emitFPU(STI.hasD16()
742 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
743 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000744 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000745 ATS.emitFPU(STI.hasD16()
746 // +d16
747 ? (STI.isFPOnlySP()
748 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
749 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
750 // -d16
751 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000752 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000753 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000754 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000755
Oliver Stannard8331aae2016-08-08 15:28:31 +0000756 // RW data addressing.
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000757 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000758 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
759 ARMBuildAttrs::AddressRWPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000760 } else if (STI.isRWPI()) {
761 // RWPI specific attributes.
762 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
763 ARMBuildAttrs::AddressRWSBRel);
764 }
765
766 // RO data addressing.
767 if (isPositionIndependent() || STI.isROPI()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000768 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
769 ARMBuildAttrs::AddressROPCRel);
Oliver Stannard8331aae2016-08-08 15:28:31 +0000770 }
771
772 // GOT use.
773 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000774 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
775 ARMBuildAttrs::AddressGOT);
776 } else {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000777 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
778 ARMBuildAttrs::AddressDirect);
779 }
780
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000781 // Set FP Denormals.
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000782 if (haveAllFunctionsAttribute(*MMI->getModule(), "denormal-fp-math",
783 "preserve-sign") ||
784 TM.Options.FPDenormalType == FPDenormal::PreserveSign)
785 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
786 ARMBuildAttrs::PreserveFPSign);
787 else if (haveAllFunctionsAttribute(*MMI->getModule(), "denormal-fp-math",
788 "positive-zero") ||
789 TM.Options.FPDenormalType == FPDenormal::PositiveZero)
790 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
791 ARMBuildAttrs::PositiveZero);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000792 else if (!TM.Options.UnsafeFPMath)
Charlie Turner15f91c52014-12-02 08:22:29 +0000793 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
794 ARMBuildAttrs::IEEEDenormals);
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000795 else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000796 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000797 // When the target doesn't have an FPU (by design or
798 // intention), the assumptions made on the software support
799 // mirror that of the equivalent hardware support *if it
800 // existed*. For v7 and better we indicate that denormals are
801 // flushed preserving sign, and for V6 we indicate that
802 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000803 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000804 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
805 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000806 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000807 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
808 // the sign bit of the zero matches the sign bit of the input or
809 // result that is being flushed to zero.
810 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
811 ARMBuildAttrs::PreserveFPSign);
812 }
813 // For VFPv2 implementations it is implementation defined as
814 // to whether denormals are flushed to positive zero or to
815 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
816 // LLVM has chosen to flush this to positive zero (most likely for
817 // GCC compatibility), so that's the chosen value here (the
818 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000819 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000820
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000821 // Set FP exceptions and rounding
Sjoerd Meijer6c4140b2016-09-02 19:51:34 +0000822 if (haveAllFunctionsAttribute(*MMI->getModule(), "no-trapping-math", "true") ||
823 TM.Options.NoTrappingFPMath)
Sjoerd Meijer46b5b882016-08-31 14:17:38 +0000824 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
825 ARMBuildAttrs::Not_Allowed);
826 else if (!TM.Options.UnsafeFPMath) {
827 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
828
829 // If the user has permitted this code to choose the IEEE 754
830 // rounding at run-time, emit the rounding attribute.
831 if (TM.Options.HonorSignDependentRoundingFPMathOption)
832 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
833 }
834
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000835 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
836 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000837 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000838 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
839 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000840 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000841 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
842 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000843
Eric Christophera49d68e2015-02-17 20:02:32 +0000844 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000845 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
846 ARMBuildAttrs::Allowed);
847 else
848 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
849 ARMBuildAttrs::Not_Allowed);
850
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000851 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000852 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000853 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
854 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000855
Bradley Smithc848beb2013-11-01 11:21:16 +0000856 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000857 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000858 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
859 ARMBuildAttrs::HardFPSinglePrecision);
860
Jason W Kimbff84d42010-10-06 22:36:46 +0000861 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000862 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000863 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
864
Jason W Kimbff84d42010-10-06 22:36:46 +0000865 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000866
Eric Christophera49d68e2015-02-17 20:02:32 +0000867 if (STI.hasFP16())
868 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000869
Charlie Turner1a539962014-12-12 11:59:18 +0000870 // FIXME: To support emitting this build attribute as GCC does, the
871 // -mfp16-format option and associated plumbing must be
872 // supported. For now the __fp16 type is exposed by default, so this
873 // attribute should be emitted with value 1.
874 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
875 ARMBuildAttrs::FP16FormatIEEE);
876
Eric Christophera49d68e2015-02-17 20:02:32 +0000877 if (STI.hasMPExtension())
878 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000879
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000880 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
881 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
882 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
883 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
884 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
885 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000886 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
887 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000888
Bradley Smithd27a6a72016-01-25 11:26:11 +0000889 if (STI.hasDSP() && isV8M(&STI))
890 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
891
Oliver Stannard5dc29342014-06-20 10:08:11 +0000892 if (MMI) {
893 if (const Module *SourceModule = MMI->getModule()) {
894 // ABI_PCS_wchar_t to indicate wchar_t width
895 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000896 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000897 SourceModule->getModuleFlag("wchar_size"))) {
898 int WCharWidth = WCharWidthValue->getZExtValue();
899 assert((WCharWidth == 2 || WCharWidth == 4) &&
900 "wchar_t width must be 2 or 4 bytes");
901 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
902 }
903
904 // ABI_enum_size to indicate enum width
905 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
906 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000907 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000908 SourceModule->getModuleFlag("min_enum_size"))) {
909 int EnumWidth = EnumWidthValue->getZExtValue();
910 assert((EnumWidth == 1 || EnumWidth == 4) &&
911 "Minimum enum width must be 1 or 4 bytes");
912 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
913 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
914 }
915 }
916 }
917
Oliver Stannard8331aae2016-08-08 15:28:31 +0000918 // We currently do not support using R9 as the TLS pointer.
919 if (STI.isRWPI())
920 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
921 ARMBuildAttrs::R9IsSB);
922 else if (STI.isR9Reserved())
923 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
924 ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000925 else
Oliver Stannard8331aae2016-08-08 15:28:31 +0000926 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
927 ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000928
Eric Christophera49d68e2015-02-17 20:02:32 +0000929 if (STI.hasTrustZone() && STI.hasVirtualization())
930 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
931 ARMBuildAttrs::AllowTZVirtualization);
932 else if (STI.hasTrustZone())
933 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
934 ARMBuildAttrs::AllowTZ);
935 else if (STI.hasVirtualization())
936 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
937 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000938}
939
Jason W Kimbff84d42010-10-06 22:36:46 +0000940//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000941
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000942static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
943 unsigned LabelId, MCContext &Ctx) {
944
Jim Grosbach6f482002015-05-18 18:43:14 +0000945 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000946 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
947 return Label;
948}
949
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000950static MCSymbolRefExpr::VariantKind
951getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
952 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000953 case ARMCP::no_modifier:
954 return MCSymbolRefExpr::VK_None;
955 case ARMCP::TLSGD:
956 return MCSymbolRefExpr::VK_TLSGD;
957 case ARMCP::TPOFF:
958 return MCSymbolRefExpr::VK_TPOFF;
959 case ARMCP::GOTTPOFF:
960 return MCSymbolRefExpr::VK_GOTTPOFF;
Oliver Stannard8331aae2016-08-08 15:28:31 +0000961 case ARMCP::SBREL:
962 return MCSymbolRefExpr::VK_ARM_SBREL;
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000963 case ARMCP::GOT_PREL:
964 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000965 case ARMCP::SECREL:
966 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000967 }
David Blaikie46a9f012012-01-20 21:51:11 +0000968 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000969}
970
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000971MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
972 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000973 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000974 bool IsIndirect =
975 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000976
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000977 if (!IsIndirect)
978 return getSymbol(GV);
979
980 // FIXME: Remove this when Darwin transition to @GOT like syntax.
981 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
982 MachineModuleInfoMachO &MMIMachO =
983 MMI->getObjFileInfo<MachineModuleInfoMachO>();
984 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000985 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
986 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000987
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000988 if (!StubSym.getPointer())
989 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
990 !GV->hasInternalLinkage());
991 return MCSym;
992 } else if (Subtarget->isTargetCOFF()) {
993 assert(Subtarget->isTargetWindows() &&
994 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000995
996 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
997 if (!IsIndirect)
998 return getSymbol(GV);
999
1000 SmallString<128> Name;
1001 Name = "__imp_";
1002 getNameWithPrefix(Name, GV);
1003
1004 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +00001005 } else if (Subtarget->isTargetELF()) {
1006 return getSymbol(GV);
1007 }
1008 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +00001009}
1010
Jim Grosbach38f8e762010-11-09 18:45:04 +00001011void ARMAsmPrinter::
1012EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001013 const DataLayout &DL = getDataLayout();
1014 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +00001015
1016 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001017
Jim Grosbachca21cd72010-11-10 17:59:10 +00001018 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +00001019 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +00001020 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001021 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001022 const BlockAddress *BA =
1023 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
1024 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001025 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +00001026 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001027
1028 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
1029 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001030 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +00001031 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +00001032 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +00001033 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +00001034 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +00001035 } else {
1036 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +00001037 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
1038 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001039 }
1040
1041 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001042 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001043 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001044 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001045
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001046 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001047 MCSymbol *PCLabel =
1048 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1049 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001050 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001051 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001052 MCBinaryExpr::createAdd(PCRelExpr,
1053 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +00001054 OutContext),
1055 OutContext);
1056 if (ACPV->mustAddCurrentAddress()) {
1057 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
1058 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +00001059 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001060 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001061 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
1062 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001063 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001064 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001065 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001066 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001067}
1068
Tim Northovera603c402015-05-31 19:22:07 +00001069void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
1070 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +00001071 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +00001072
Tim Northovera603c402015-05-31 19:22:07 +00001073 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
1074 // ARM mode tables.
1075 EmitAlignment(2);
1076
Jim Grosbach284eebc2010-09-22 17:39:48 +00001077 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001078 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001079 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001080
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001081 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001082 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001083
Jim Grosbach284eebc2010-09-22 17:39:48 +00001084 // Emit each entry of the table.
1085 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1086 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1087 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1088
1089 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1090 MachineBasicBlock *MBB = JTBBs[i];
1091 // Construct an MCExpr for the entry. We want a value of the form:
1092 // (BasicBlockAddr - TableBeginAddr)
1093 //
1094 // For example, a table with entries jumping to basic blocks BB0 and BB1
1095 // would look like:
1096 // LJTI_0_0:
1097 // .word (LBB0 - LJTI_0_0)
1098 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001099 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001100
Oliver Stannard8331aae2016-08-08 15:28:31 +00001101 if (isPositionIndependent() || Subtarget->isROPI())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001102 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001103 OutContext),
1104 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001105 // If we're generating a table of Thumb addresses in static relocation
1106 // model, we need to add one to keep interworking correctly.
1107 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001108 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001109 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001110 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001111 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001112 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001113 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001114}
1115
Tim Northovera603c402015-05-31 19:22:07 +00001116void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1117 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001118 unsigned JTI = MO1.getIndex();
1119
Tim Northover4998a472015-05-13 20:28:38 +00001120 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001121 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001122
1123 // Emit each entry of the table.
1124 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1125 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1126 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001127
1128 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1129 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001130 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001131 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001132 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001133 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001134 .addExpr(MBBSymbolExpr)
1135 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001136 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001137 }
1138}
1139
1140void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1141 unsigned OffsetWidth) {
1142 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1143 const MachineOperand &MO1 = MI->getOperand(1);
1144 unsigned JTI = MO1.getIndex();
1145
1146 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1147 OutStreamer->EmitLabel(JTISymbol);
1148
1149 // Emit each entry of the table.
1150 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1151 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1152 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1153
1154 // Mark the jump table as data-in-code.
1155 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1156 : MCDR_DataRegionJT16);
1157
1158 for (auto MBB : JTBBs) {
1159 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1160 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001161 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001162 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001163 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001164 //
1165 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1166 // would look like:
1167 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001168 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1169 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1170 // where LCPI0_0 is a label defined just before the TBB instruction using
1171 // this table.
1172 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1173 const MCExpr *Expr = MCBinaryExpr::createAdd(
1174 MCSymbolRefExpr::create(TBInstPC, OutContext),
1175 MCConstantExpr::create(4, OutContext), OutContext);
1176 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001177 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001178 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001179 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001180 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001181 // Mark the end of jump table data-in-code region. 32-bit offsets use
1182 // actual branch instructions here, so we don't mark those as a data-region
1183 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001184 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1185
1186 // Make sure the next instruction is 2-byte aligned.
1187 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001188}
1189
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001190void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1191 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1192 "Only instruction which are involved into frame setup code are allowed");
1193
Lang Hames9ff69c82015-04-24 19:11:51 +00001194 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001195 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001196 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001197 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001198 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001199
1200 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001201 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001202 unsigned SrcReg, DstReg;
1203
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001204 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1205 // Two special cases:
1206 // 1) tPUSH does not have src/dst regs.
1207 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1208 // load. Yes, this is pretty fragile, but for now I don't see better
1209 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001210 SrcReg = DstReg = ARM::SP;
1211 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001212 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001213 DstReg = MI->getOperand(0).getReg();
1214 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001215
1216 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001217 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001218 // Register saves.
1219 assert(DstReg == ARM::SP &&
1220 "Only stack pointer as a destination reg is supported");
1221
1222 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001223 // Skip src & dst reg, and pred ops.
1224 unsigned StartOp = 2 + 2;
1225 // Use all the operands.
1226 unsigned NumOffset = 0;
1227
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001228 switch (Opc) {
1229 default:
1230 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001231 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001232 case ARM::tPUSH:
1233 // Special case here: no src & dst reg, but two extra imp ops.
1234 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001235 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001236 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001237 case ARM::VSTMDDB_UPD:
1238 assert(SrcReg == ARM::SP &&
1239 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001240 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001241 i != NumOps; ++i) {
1242 const MachineOperand &MO = MI->getOperand(i);
1243 // Actually, there should never be any impdef stuff here. Skip it
1244 // temporary to workaround PR11902.
1245 if (MO.isImplicit())
1246 continue;
1247 RegList.push_back(MO.getReg());
1248 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001249 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001250 case ARM::STR_PRE_IMM:
1251 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001252 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001253 assert(MI->getOperand(2).getReg() == ARM::SP &&
1254 "Only stack pointer as a source reg is supported");
1255 RegList.push_back(SrcReg);
1256 break;
1257 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001258 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1259 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001260 } else {
1261 // Changes of stack / frame pointer.
1262 if (SrcReg == ARM::SP) {
1263 int64_t Offset = 0;
1264 switch (Opc) {
1265 default:
1266 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001267 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001268 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001269 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001270 Offset = 0;
1271 break;
1272 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001273 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001274 Offset = -MI->getOperand(2).getImm();
1275 break;
1276 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001277 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001278 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001279 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001280 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001281 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001282 break;
1283 case ARM::tADDspi:
1284 case ARM::tADDrSPi:
1285 Offset = -MI->getOperand(2).getImm()*4;
1286 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001287 case ARM::tLDRpci: {
1288 // Grab the constpool index and check, whether it corresponds to
1289 // original or cloned constpool entry.
1290 unsigned CPI = MI->getOperand(1).getIndex();
1291 const MachineConstantPool *MCP = MF.getConstantPool();
1292 if (CPI >= MCP->getConstants().size())
1293 CPI = AFI.getOriginalCPIdx(CPI);
1294 assert(CPI != -1U && "Invalid constpool index");
1295
1296 // Derive the actual offset.
1297 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1298 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1299 // FIXME: Check for user, it should be "add" instruction!
1300 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001301 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001302 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001303 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001304
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001305 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1306 if (DstReg == FramePtr && FramePtr != ARM::SP)
1307 // Set-up of the frame pointer. Positive values correspond to "add"
1308 // instruction.
1309 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1310 else if (DstReg == ARM::SP) {
1311 // Change of SP by an offset. Positive values correspond to "sub"
1312 // instruction.
1313 ATS.emitPad(Offset);
1314 } else {
1315 // Move of SP to a register. Positive values correspond to an "add"
1316 // instruction.
1317 ATS.emitMovSP(DstReg, -Offset);
1318 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001319 }
1320 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001321 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001322 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001323 }
1324 else {
1325 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001326 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001327 }
1328 }
1329}
1330
Jim Grosbach95dee402011-07-08 17:40:42 +00001331// Simple pseudo-instructions have their lowering (with expansion to real
1332// instructions) auto-generated.
1333#include "ARMGenMCPseudoLowering.inc"
1334
Jim Grosbach05eccf02010-09-29 15:23:40 +00001335void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001336 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001337 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1338 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001339
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001340 // If we just ended a constant pool, mark it as such.
1341 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001342 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001343 InConstantPool = false;
1344 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001345
Jim Grosbach51b55422011-08-23 21:32:34 +00001346 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001347 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001348 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001349 EmitUnwindingInstruction(MI);
1350
Jim Grosbach95dee402011-07-08 17:40:42 +00001351 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001352 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001353 return;
1354
Andrew Trick924123a2011-09-21 02:20:46 +00001355 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1356 "Pseudo flag setting opcode should be expanded early");
1357
Jim Grosbach95dee402011-07-08 17:40:42 +00001358 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001359 unsigned Opc = MI->getOpcode();
1360 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001361 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001362 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001363 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001364 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001365 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001366 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001367 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001368 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1369 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001370 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1371 : ARM::ADR))
1372 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001373 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001374 // Add predicate operands.
1375 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001376 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001377 return;
1378 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001379 case ARM::LEApcrelJT:
1380 case ARM::tLEApcrelJT:
1381 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001382 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001383 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001384 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1385 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001386 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1387 : ARM::ADR))
1388 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001389 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001390 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001391 .addImm(MI->getOperand(2).getImm())
1392 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001393 return;
1394 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001395 // Darwin call instructions are just normal call instructions with different
1396 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001397 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001398 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001399 .addReg(ARM::LR)
1400 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001401 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001402 .addImm(ARMCC::AL)
1403 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001404 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001405 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001406
Lang Hames9ff69c82015-04-24 19:11:51 +00001407 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001408 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001409 return;
1410 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001411 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001412 if (Subtarget->hasV5TOps())
1413 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001414
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001415 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1416 // that the saved lr has its LSB set correctly (the arch doesn't
1417 // have blx).
1418 // So here we generate a bl to a small jump pad that does bx rN.
1419 // The jump pads are emitted after the function body.
1420
1421 unsigned TReg = MI->getOperand(0).getReg();
1422 MCSymbol *TRegSym = nullptr;
1423 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1424 if (ThumbIndirectPads[i].first == TReg) {
1425 TRegSym = ThumbIndirectPads[i].second;
1426 break;
1427 }
1428 }
1429
1430 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001431 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001432 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1433 }
1434
1435 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001436 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001437 // Predicate comes first here.
1438 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001439 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001440 return;
1441 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001442 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001443 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001444 .addReg(ARM::LR)
1445 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001446 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001447 .addImm(ARMCC::AL)
1448 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001449 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001450 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001451
Lang Hames9ff69c82015-04-24 19:11:51 +00001452 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001453 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001454 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001455 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001456 .addImm(ARMCC::AL)
1457 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001458 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001459 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001460 return;
1461 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001462 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001463 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001464 .addReg(ARM::LR)
1465 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001466 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001467 .addImm(ARMCC::AL)
1468 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001469 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001470 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001471
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001472 const MachineOperand &Op = MI->getOperand(0);
1473 const GlobalValue *GV = Op.getGlobal();
1474 const unsigned TF = Op.getTargetFlags();
1475 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001476 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001477 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001478 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001479 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001480 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001481 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001482 return;
1483 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001484 case ARM::MOVi16_ga_pcrel:
1485 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001486 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001487 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001488 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001489
Evan Cheng2f2435d2011-01-21 18:55:51 +00001490 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001491 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001492 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001493 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001494
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001495 MCSymbol *LabelSym =
1496 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1497 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001498 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001499 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1500 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001501 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1502 MCBinaryExpr::createAdd(LabelSymExpr,
1503 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001504 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001505 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001506
Evan Chengdfce83c2011-01-17 08:03:18 +00001507 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001508 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1509 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001510 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001511 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001512 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001513 return;
1514 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001515 case ARM::MOVTi16_ga_pcrel:
1516 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001517 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001518 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1519 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001520 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1521 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001522
Evan Cheng2f2435d2011-01-21 18:55:51 +00001523 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001524 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001525 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001526 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001527
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001528 MCSymbol *LabelSym =
1529 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1530 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001531 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001532 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1533 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001534 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1535 MCBinaryExpr::createAdd(LabelSymExpr,
1536 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001537 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001538 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001539 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001540 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1541 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001542 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001543 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001544 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001545 return;
1546 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001547 case ARM::tPICADD: {
1548 // This is a pseudo op for a label + instruction sequence, which looks like:
1549 // LPC0:
1550 // add r0, pc
1551 // This adds the address of LPC0 to r0.
1552
1553 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001554 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001555 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001556 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001557
1558 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001559 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001560 .addReg(MI->getOperand(0).getReg())
1561 .addReg(MI->getOperand(0).getReg())
1562 .addReg(ARM::PC)
1563 // Add predicate operands.
1564 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001565 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001566 return;
1567 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001568 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001569 // This is a pseudo op for a label + instruction sequence, which looks like:
1570 // LPC0:
1571 // add r0, pc, r0
1572 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001573
Chris Lattneradd57492009-10-19 22:23:04 +00001574 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001575 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001576 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001577 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001578
Jim Grosbach7ae94222010-09-14 21:05:34 +00001579 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001580 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001581 .addReg(MI->getOperand(0).getReg())
1582 .addReg(ARM::PC)
1583 .addReg(MI->getOperand(1).getReg())
1584 // Add predicate operands.
1585 .addImm(MI->getOperand(3).getImm())
1586 .addReg(MI->getOperand(4).getReg())
1587 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001588 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001589 return;
1590 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001591 case ARM::PICSTR:
1592 case ARM::PICSTRB:
1593 case ARM::PICSTRH:
1594 case ARM::PICLDR:
1595 case ARM::PICLDRB:
1596 case ARM::PICLDRH:
1597 case ARM::PICLDRSB:
1598 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001599 // This is a pseudo op for a label + instruction sequence, which looks like:
1600 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001601 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001602 // The LCP0 label is referenced by a constant pool entry in order to get
1603 // a PC-relative address at the ldr instruction.
1604
1605 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001606 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001607 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001608 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001609
1610 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001611 unsigned Opcode;
1612 switch (MI->getOpcode()) {
1613 default:
1614 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001615 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1616 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001617 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001618 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001619 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001620 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1621 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1622 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1623 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001624 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001625 .addReg(MI->getOperand(0).getReg())
1626 .addReg(ARM::PC)
1627 .addReg(MI->getOperand(1).getReg())
1628 .addImm(0)
1629 // Add predicate operands.
1630 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001631 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001632
1633 return;
1634 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001635 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001636 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1637 /// in the function. The first operand is the ID# for this instruction, the
1638 /// second is the index into the MachineConstantPool that this is, the third
1639 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001640 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001641 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1642 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1643
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001644 // If this is the first entry of the pool, mark it.
1645 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001646 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001647 InConstantPool = true;
1648 }
1649
Lang Hames9ff69c82015-04-24 19:11:51 +00001650 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001651
1652 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1653 if (MCPE.isMachineConstantPoolEntry())
1654 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1655 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001656 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001657 return;
1658 }
Tim Northovera603c402015-05-31 19:22:07 +00001659 case ARM::JUMPTABLE_ADDRS:
1660 EmitJumpTableAddrs(MI);
1661 return;
1662 case ARM::JUMPTABLE_INSTS:
1663 EmitJumpTableInsts(MI);
1664 return;
1665 case ARM::JUMPTABLE_TBB:
1666 case ARM::JUMPTABLE_TBH:
1667 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1668 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001669 case ARM::t2BR_JT: {
1670 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001671 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001672 .addReg(ARM::PC)
1673 .addReg(MI->getOperand(0).getReg())
1674 // Add predicate operands.
1675 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001676 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001677 return;
1678 }
Tim Northovera603c402015-05-31 19:22:07 +00001679 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001680 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001681 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1682 // Lower and emit the PC label, then the instruction itself.
1683 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1684 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1685 .addReg(MI->getOperand(0).getReg())
1686 .addReg(MI->getOperand(1).getReg())
1687 // Add predicate operands.
1688 .addImm(ARMCC::AL)
1689 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001690 return;
1691 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001692 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001693 case ARM::BR_JTr: {
1694 // Lower and emit the instruction itself, then the jump table following it.
1695 // mov pc, target
1696 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001697 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001698 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001699 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001700 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1701 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001702 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001703 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1704 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001705 // Add 's' bit operand (always reg0 for this)
1706 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001707 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001708 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001709 return;
1710 }
1711 case ARM::BR_JTm: {
1712 // Lower and emit the instruction itself, then the jump table following it.
1713 // ldr pc, target
1714 MCInst TmpInst;
1715 if (MI->getOperand(1).getReg() == 0) {
1716 // literal offset
1717 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001718 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1719 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1720 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001721 } else {
1722 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001723 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1724 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1725 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1726 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001727 }
1728 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001729 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1730 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001731 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001732 return;
1733 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001734 case ARM::BR_JTadd: {
1735 // Lower and emit the instruction itself, then the jump table following it.
1736 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001737 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001738 .addReg(ARM::PC)
1739 .addReg(MI->getOperand(0).getReg())
1740 .addReg(MI->getOperand(1).getReg())
1741 // Add predicate operands.
1742 .addImm(ARMCC::AL)
1743 .addReg(0)
1744 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001745 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001746 return;
1747 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001748 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001749 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001750 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001751 case ARM::TRAP: {
1752 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1753 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001754 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001755 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001756 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001757 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001758 return;
1759 }
1760 break;
1761 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001762 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001763 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001764 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001765 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001766 return;
1767 }
Jim Grosbach85030542010-09-23 18:05:37 +00001768 case ARM::tTRAP: {
1769 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1770 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001771 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001772 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001773 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001774 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001775 return;
1776 }
1777 break;
1778 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001779 case ARM::t2Int_eh_sjlj_setjmp:
1780 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001781 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001782 // Two incoming args: GPR:$src, GPR:$val
1783 // mov $val, pc
1784 // adds $val, #7
1785 // str $val, [$src, #4]
1786 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001787 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001788 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001789 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001790 unsigned SrcReg = MI->getOperand(0).getReg();
1791 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001792 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001793 OutStreamer->AddComment("eh_setjmp begin");
1794 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addReg(ValReg)
1796 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001799 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800
Lang Hames9ff69c82015-04-24 19:11:51 +00001801 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001802 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001803 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addReg(ARM::CPSR)
1805 .addReg(ValReg)
1806 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001807 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001809 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810
Lang Hames9ff69c82015-04-24 19:11:51 +00001811 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ValReg)
1813 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001814 // The offset immediate is #4. The operand value is scaled by 4 for the
1815 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001817 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001819 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001820
Lang Hames9ff69c82015-04-24 19:11:51 +00001821 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001822 .addReg(ARM::R0)
1823 .addReg(ARM::CPSR)
1824 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001825 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001826 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001827 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001828
Jim Grosbach13760bd2015-05-30 01:25:56 +00001829 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001830 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addExpr(SymbolExpr)
1832 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001833 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001834
Lang Hames9ff69c82015-04-24 19:11:51 +00001835 OutStreamer->AddComment("eh_setjmp end");
1836 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addReg(ARM::R0)
1838 .addReg(ARM::CPSR)
1839 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001840 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001842 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001843
Lang Hames9ff69c82015-04-24 19:11:51 +00001844 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001845 return;
1846 }
1847
Jim Grosbachc0aed712010-09-23 23:33:56 +00001848 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001849 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001850 // Two incoming args: GPR:$src, GPR:$val
1851 // add $val, pc, #8
1852 // str $val, [$src, #+4]
1853 // mov r0, #0
1854 // add pc, pc, #0
1855 // mov r0, #1
1856 unsigned SrcReg = MI->getOperand(0).getReg();
1857 unsigned ValReg = MI->getOperand(1).getReg();
1858
Lang Hames9ff69c82015-04-24 19:11:51 +00001859 OutStreamer->AddComment("eh_setjmp begin");
1860 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001861 .addReg(ValReg)
1862 .addReg(ARM::PC)
1863 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001864 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001865 .addImm(ARMCC::AL)
1866 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001867 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001868 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869
Lang Hames9ff69c82015-04-24 19:11:51 +00001870 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addReg(ValReg)
1872 .addReg(SrcReg)
1873 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877
Lang Hames9ff69c82015-04-24 19:11:51 +00001878 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addReg(ARM::R0)
1880 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001881 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001882 .addImm(ARMCC::AL)
1883 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001884 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001885 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001886
Lang Hames9ff69c82015-04-24 19:11:51 +00001887 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001888 .addReg(ARM::PC)
1889 .addReg(ARM::PC)
1890 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001891 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001892 .addImm(ARMCC::AL)
1893 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001894 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001895 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896
Lang Hames9ff69c82015-04-24 19:11:51 +00001897 OutStreamer->AddComment("eh_setjmp end");
1898 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001899 .addReg(ARM::R0)
1900 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001901 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001902 .addImm(ARMCC::AL)
1903 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001904 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001905 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001906 return;
1907 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001908 case ARM::Int_eh_sjlj_longjmp: {
1909 // ldr sp, [$src, #8]
1910 // ldr $scratch, [$src, #4]
1911 // ldr r7, [$src]
1912 // bx $scratch
1913 unsigned SrcReg = MI->getOperand(0).getReg();
1914 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001915 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addReg(ARM::SP)
1917 .addReg(SrcReg)
1918 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001919 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001920 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001921 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001922
Lang Hames9ff69c82015-04-24 19:11:51 +00001923 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001924 .addReg(ScratchReg)
1925 .addReg(SrcReg)
1926 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001927 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001928 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001929 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001930
Lang Hames9ff69c82015-04-24 19:11:51 +00001931 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001932 .addReg(ARM::R7)
1933 .addReg(SrcReg)
1934 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001935 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001936 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001937 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001938
Lang Hames9ff69c82015-04-24 19:11:51 +00001939 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001940 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001941 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001942 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001943 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001944 return;
1945 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001946 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001947 // ldr $scratch, [$src, #8]
1948 // mov sp, $scratch
1949 // ldr $scratch, [$src, #4]
1950 // ldr r7, [$src]
1951 // bx $scratch
1952 unsigned SrcReg = MI->getOperand(0).getReg();
1953 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001954
Lang Hames9ff69c82015-04-24 19:11:51 +00001955 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001956 .addReg(ScratchReg)
1957 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001958 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001959 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001960 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001961 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001962 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001963 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001964
Lang Hames9ff69c82015-04-24 19:11:51 +00001965 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001966 .addReg(ARM::SP)
1967 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001968 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001969 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001970 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001971
Lang Hames9ff69c82015-04-24 19:11:51 +00001972 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001973 .addReg(ScratchReg)
1974 .addReg(SrcReg)
1975 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001976 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001977 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001978 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001979
Lang Hames9ff69c82015-04-24 19:11:51 +00001980 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001981 .addReg(ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001982 .addReg(SrcReg)
1983 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001984 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001985 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001986 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001987
Lang Hames9ff69c82015-04-24 19:11:51 +00001988 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001989 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001990 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001991 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001992 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001993 return;
1994 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001995 case ARM::tInt_WIN_eh_sjlj_longjmp: {
1996 // ldr.w r11, [$src, #0]
1997 // ldr.w sp, [$src, #8]
1998 // ldr.w pc, [$src, #4]
1999
2000 unsigned SrcReg = MI->getOperand(0).getReg();
2001
2002 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2003 .addReg(ARM::R11)
2004 .addReg(SrcReg)
2005 .addImm(0)
2006 // Predicate
2007 .addImm(ARMCC::AL)
2008 .addReg(0));
2009 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2010 .addReg(ARM::SP)
2011 .addReg(SrcReg)
2012 .addImm(8)
2013 // Predicate
2014 .addImm(ARMCC::AL)
2015 .addReg(0));
2016 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
2017 .addReg(ARM::PC)
2018 .addReg(SrcReg)
2019 .addImm(4)
2020 // Predicate
2021 .addImm(ARMCC::AL)
2022 .addReg(0));
2023 return;
2024 }
Dean Michael Berris464015442016-09-19 00:54:35 +00002025 case ARM::PATCHABLE_FUNCTION_ENTER:
2026 LowerPATCHABLE_FUNCTION_ENTER(*MI);
2027 return;
2028 case ARM::PATCHABLE_FUNCTION_EXIT:
2029 LowerPATCHABLE_FUNCTION_EXIT(*MI);
2030 return;
Chris Lattner71eb0772009-10-19 20:20:46 +00002031 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00002032
Chris Lattner71eb0772009-10-19 20:20:46 +00002033 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00002034 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00002035
Lang Hames9ff69c82015-04-24 19:11:51 +00002036 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00002037}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002038
2039//===----------------------------------------------------------------------===//
2040// Target Registry Stuff
2041//===----------------------------------------------------------------------===//
2042
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002043// Force static initialization.
2044extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00002045 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
2046 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
2047 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
2048 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00002049}