blob: 2626acad23a3f19c1f6a523a37faad4f6b368204 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// Interface definition of the TargetLowering class that is common
Tom Stellard75aadc22012-12-11 21:25:42 +000011/// to all AMD GPUs.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000018#include "AMDGPU.h"
Matt Arsenaulte622dc32017-04-11 22:29:24 +000019#include "llvm/CodeGen/CallingConvLower.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021
22namespace llvm {
23
Tom Stellardc026e8b2013-06-28 15:47:08 +000024class AMDGPUMachineFunction;
Tom Stellard5bfbae52018-07-11 20:59:01 +000025class AMDGPUSubtarget;
Matt Arsenault8623e8d2017-08-03 23:00:29 +000026struct ArgDescriptor;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28class AMDGPUTargetLowering : public TargetLowering {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000029private:
Tom Stellard5bfbae52018-07-11 20:59:01 +000030 const AMDGPUSubtarget *Subtarget;
Tom Stellardc5a154d2018-06-28 23:47:12 +000031
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000032 /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been
33 /// legalized from a smaller type VT. Need to match pre-legalized type because
34 /// the generic legalization inserts the add/sub between the select and
35 /// compare.
Wei Ding5676aca2017-10-12 19:37:14 +000036 SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const;
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000037
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000038public:
Matt Arsenault4f6318f2017-11-06 17:04:37 +000039 static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG);
40 static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG);
Matt Arsenault64ecca92019-09-09 17:13:44 +000041 static bool hasDefinedInitializer(const GlobalValue *GV);
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000042
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000043protected:
Tom Stellardd86003e2013-08-14 23:25:00 +000044 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
45 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000046 /// Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000047 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000048
Matt Arsenault16e31332014-09-10 21:44:27 +000049 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000050 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
51 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000052 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000053 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000054
Matt Arsenaultb5d23272017-03-24 20:04:18 +000055 SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000056 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
57 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000058 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000059 SDValue LowerFLOG(SDValue Op, SelectionDAG &DAG,
Vedran Mileticad21f262017-11-27 13:26:38 +000060 double Log2BaseInverted) const;
Matt Arsenault7121bed2018-08-16 17:07:52 +000061 SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000062
Wei Ding5676aca2017-10-12 19:37:14 +000063 SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf058d672016-01-11 16:50:29 +000064
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000065 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000066 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000067 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000068 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000069
Matt Arsenaultc9961752014-10-03 23:54:56 +000070 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard94c21bc2016-11-01 16:31:48 +000071 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultc9961752014-10-03 23:54:56 +000072 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
73 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
74
Matt Arsenault14d46452014-06-15 20:23:38 +000075 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
76
Matt Arsenault6e3a4512016-01-18 22:01:13 +000077protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000078 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000079 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000080 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultb3463552017-07-15 05:52:59 +000081 SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault0a656492019-08-27 00:18:09 +000082 SDValue performIntrinsicWOChainCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000083
84 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
85 unsigned Opc, SDValue LHS,
86 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000087 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000088 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000089 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault762d4982018-05-09 18:37:39 +000090 SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000091 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000092 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
93 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
94 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Wei Ding5676aca2017-10-12 19:37:14 +000095 SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000096 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000097 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000098
99 bool isConstantCostlierToNegate(SDValue N) const;
Matt Arsenault2529fba2017-01-12 00:09:34 +0000100 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +0000101 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000102 SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +0000103
Matt Arsenaultc9df7942014-06-11 03:29:54 +0000104 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000105
Tom Stellard067c8152014-07-21 14:01:14 +0000106 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
107 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000108
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000109 /// Return 64-bit value Op as two 32-bit integers.
110 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
111 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000112 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
113 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000114
Tim Renouf361b5b22019-03-21 12:01:21 +0000115 /// Split a vector type into two parts. The first part is a power of two
116 /// vector. The second part is whatever is left over, and is a scalar if it
117 /// would otherwise be a 1-vector.
118 std::pair<EVT, EVT> getSplitDestVTs(const EVT &VT, SelectionDAG &DAG) const;
119
120 /// Split a vector value into two parts of types LoVT and HiVT. HiVT could be
121 /// scalar.
122 std::pair<SDValue, SDValue> splitVector(const SDValue &N, const SDLoc &DL,
123 const EVT &LoVT, const EVT &HighVT,
124 SelectionDAG &DAG) const;
125
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000126 /// Split a vector load into 2 loads of half the vector.
Matt Arsenault83e60582014-07-24 17:10:35 +0000127 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
128
Tim Renouf361b5b22019-03-21 12:01:21 +0000129 /// Widen a vector load from vec3 to vec4.
130 SDValue WidenVectorLoad(SDValue Op, SelectionDAG &DAG) const;
131
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000132 /// Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000133 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000134
Tom Stellard2ffc3302013-08-26 15:05:44 +0000135 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000136 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000137 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000138 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000139 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
140 SmallVectorImpl<SDValue> &Results) const;
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000141
142 void analyzeFormalArgumentsCompute(
143 CCState &State,
144 const SmallVectorImpl<ISD::InputArg> &Ins) const;
145
Tom Stellard75aadc22012-12-11 21:25:42 +0000146public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000147 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000149 bool mayIgnoreSignedZero(SDValue Op) const {
Matt Arsenault74a576e2017-01-25 06:27:02 +0000150 if (getTargetMachine().Options.NoSignedZerosFPMath)
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000151 return true;
152
Amara Emersond28f0cd42017-05-01 15:17:51 +0000153 const auto Flags = Op.getNode()->getFlags();
154 if (Flags.isDefined())
155 return Flags.hasNoSignedZeros();
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000156
157 return false;
158 }
159
Matt Arsenault67a98152018-05-16 11:47:30 +0000160 static inline SDValue stripBitcast(SDValue Val) {
161 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
162 }
163
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000164 static bool allUsesHaveSourceMods(const SDNode *N,
165 unsigned CostThreshold = 4);
Craig Topper5656db42014-04-29 07:57:24 +0000166 bool isFAbsFree(EVT VT) const override;
167 bool isFNegFree(EVT VT) const override;
168 bool isTruncateFree(EVT Src, EVT Dest) const override;
169 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000170
Craig Topper5656db42014-04-29 07:57:24 +0000171 bool isZExtFree(Type *Src, Type *Dest) const override;
172 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000173 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000174
Craig Topper5656db42014-04-29 07:57:24 +0000175 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000176
Mehdi Amini44ede332015-07-09 02:09:04 +0000177 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000178 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000179
Adhemerval Zanella664c1ef2019-03-18 18:40:07 +0000180 bool isFPImmLegal(const APFloat &Imm, EVT VT,
181 bool ForCodeSize) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000182 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000183 bool shouldReduceLoadWidth(SDNode *Load,
184 ISD::LoadExtType ExtType,
185 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000186
Craig Topper84a1f072019-07-09 19:55:28 +0000187 bool isLoadBitCastBeneficial(EVT, EVT, const SelectionDAG &DAG,
188 const MachineMemOperand &MMO) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000189
190 bool storeOfVectorConstantIsCheap(EVT MemVT,
191 unsigned NumElem,
192 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000193 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000194 bool isCheapToSpeculateCttz() const override;
195 bool isCheapToSpeculateCtlz() const override;
196
Matt Arsenault4cc0b852018-03-05 16:25:10 +0000197 bool isSDNodeAlwaysUniform(const SDNode *N) const override;
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000198 static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000199 static CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg);
200
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000201 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000202 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000203 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
204 SelectionDAG &DAG) const override;
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000205
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000206 SDValue addTokenForArgument(SDValue Chain,
207 SelectionDAG &DAG,
208 MachineFrameInfo &MFI,
209 int ClobberedFI) const;
210
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000211 SDValue lowerUnhandledCall(CallLoweringInfo &CLI,
212 SmallVectorImpl<SDValue> &InVals,
213 StringRef Reason) const;
Craig Topper5656db42014-04-29 07:57:24 +0000214 SDValue LowerCall(CallLoweringInfo &CLI,
215 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000216
Matt Arsenault19c54882015-08-26 18:37:13 +0000217 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
218 SelectionDAG &DAG) const;
219
Craig Topper5656db42014-04-29 07:57:24 +0000220 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000221 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000222 void ReplaceNodeResults(SDNode * N,
223 SmallVectorImpl<SDValue> &Results,
224 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000225
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000226 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000227 SDValue RHS, SDValue True, SDValue False,
228 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000229
Craig Topper5656db42014-04-29 07:57:24 +0000230 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000231
James Y Knight5d71fc52019-01-29 16:37:27 +0000232 // FIXME: Turn off MergeConsecutiveStores() before Instruction Selection for
233 // AMDGPU. Commit r319036,
234 // (https://github.com/llvm/llvm-project/commit/db77e57ea86d941a4262ef60261692f4cb6893e6)
235 // turned on MergeConsecutiveStores() before Instruction Selection for all
236 // targets. Enough AMDGPU compiles go into an infinite loop (
237 // MergeConsecutiveStores() merges two stores; LegalizeStoreOps() un-merges;
238 // MergeConsecutiveStores() re-merges, etc. ) to warrant turning it off for
239 // now.
Sanjay Patel1e63dd02019-06-04 15:15:59 +0000240 bool mergeStoresAfterLegalization(EVT) const override { return false; }
Mark Searlese4f067e2017-12-19 19:26:23 +0000241
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000242 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
243 return true;
244 }
Evandro Menezes21f9ce12016-11-10 23:31:06 +0000245 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
246 int &RefinementSteps, bool &UseOneConstNR,
247 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +0000248 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
249 int &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000250
Craig Topper5656db42014-04-29 07:57:24 +0000251 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000252 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000253
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000254 /// Determine which of the bits specified in \p Mask are known to be
Tom Stellard75aadc22012-12-11 21:25:42 +0000255 /// either zero or one and return them in the \p KnownZero and \p KnownOne
256 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000257 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000258 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000259 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000260 const SelectionDAG &DAG,
261 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000262
Simon Pilgrim3c81c34d2017-03-31 13:54:09 +0000263 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
264 const SelectionDAG &DAG,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000265 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000266
Matt Arsenaultc3dc8e62018-08-03 18:27:52 +0000267 bool isKnownNeverNaNForTargetNode(SDValue Op,
268 const SelectionDAG &DAG,
269 bool SNaN = false,
270 unsigned Depth = 0) const override;
271
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000272 /// Helper function that adds Reg to the LiveIn list of the DAG's
Tom Stellardb02094e2014-07-21 15:45:01 +0000273 /// MachineFunction.
274 ///
Matt Arsenaulte0e68a72017-06-19 21:52:45 +0000275 /// \returns a RegisterSDNode representing Reg if \p RawReg is true, otherwise
276 /// a copy from the register.
277 SDValue CreateLiveInRegister(SelectionDAG &DAG,
278 const TargetRegisterClass *RC,
279 unsigned Reg, EVT VT,
280 const SDLoc &SL,
281 bool RawReg = false) const;
282 SDValue CreateLiveInRegister(SelectionDAG &DAG,
283 const TargetRegisterClass *RC,
284 unsigned Reg, EVT VT) const {
285 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()));
286 }
287
288 // Returns the raw live in register rather than a copy from it.
289 SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG,
290 const TargetRegisterClass *RC,
291 unsigned Reg, EVT VT) const {
292 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()), true);
293 }
Tom Stellarddcb9f092015-07-09 21:20:37 +0000294
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000295 /// Similar to CreateLiveInRegister, except value maybe loaded from a stack
296 /// slot rather than passed in a register.
297 SDValue loadStackInputValue(SelectionDAG &DAG,
298 EVT VT,
299 const SDLoc &SL,
300 int64_t Offset) const;
301
302 SDValue storeStackInputValue(SelectionDAG &DAG,
303 const SDLoc &SL,
304 SDValue Chain,
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000305 SDValue ArgVal,
306 int64_t Offset) const;
307
308 SDValue loadInputValue(SelectionDAG &DAG,
309 const TargetRegisterClass *RC,
310 EVT VT, const SDLoc &SL,
311 const ArgDescriptor &Arg) const;
312
Tom Stellarddcb9f092015-07-09 21:20:37 +0000313 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000314 FIRST_IMPLICIT,
315 GRID_DIM = FIRST_IMPLICIT,
316 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000317 };
318
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000319 /// Helper function that returns the byte offset of the given
Tom Stellarddcb9f092015-07-09 21:20:37 +0000320 /// type of implicit parameter.
Matt Arsenault75e71922018-06-28 10:18:55 +0000321 uint32_t getImplicitParameterOffset(const MachineFunction &MF,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000322 const ImplicitParameter Param) const;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000323
Yaxun Liufd23a0c2017-04-24 18:26:27 +0000324 MVT getFenceOperandTy(const DataLayout &DL) const override {
325 return MVT::i32;
326 }
Matt Arsenaultab411932018-10-02 03:50:56 +0000327
328 AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *) const override;
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000329
330 bool SelectFlatOffset(bool IsSigned, SelectionDAG &DAG, SDNode *N,
331 SDValue Addr, SDValue &VAddr, SDValue &Offset,
332 SDValue &SLC) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333};
334
335namespace AMDGPUISD {
336
Matthias Braund04893f2015-05-07 21:33:59 +0000337enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000338 // AMDIL ISD Opcodes
339 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000340 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000341 BRANCH_COND,
342 // End AMDIL ISD Opcodes
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000343
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000344 // Function call.
345 CALL,
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000346 TC_RETURN,
Matt Arsenault3e025382017-04-24 17:49:13 +0000347 TRAP,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000348
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000349 // Masked control flow nodes.
350 IF,
351 ELSE,
352 LOOP,
353
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000354 // A uniform kernel return that terminates the wavefront.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000355 ENDPGM,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000356
357 // Return to a shader part's epilog code.
358 RETURN_TO_EPILOG,
359
360 // Return with values from a non-entry function.
361 RET_FLAG,
362
Tom Stellard75aadc22012-12-11 21:25:42 +0000363 DWORDADDR,
364 FRACT,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000365
366 /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output
367 /// modifier behavior with dx10_enable.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000368 CLAMP,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000369
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000370 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000371 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000372 SETCC,
Tom Stellard8485fa02016-12-07 02:42:15 +0000373 SETREG,
Austin Kerbowa05c3842019-08-06 02:16:11 +0000374
375 DENORM_MODE,
376
Tom Stellard8485fa02016-12-07 02:42:15 +0000377 // FP ops with input and output chain.
378 FMA_W_CHAIN,
379 FMUL_W_CHAIN,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000380
381 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
382 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000383 COS_HW,
384 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000385 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000386 FMIN_LEGACY,
Matt Arsenault687ec752018-10-22 16:27:27 +0000387
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000388 FMAX3,
389 SMAX3,
390 UMAX3,
391 FMIN3,
392 SMIN3,
393 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000394 FMED3,
395 SMED3,
396 UMED3,
Farhana Aleenc370d7b2018-07-16 18:19:59 +0000397 FDOT2,
Tom Stellard75aadc22012-12-11 21:25:42 +0000398 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000399 DIV_SCALE,
400 DIV_FMAS,
401 DIV_FIXUP,
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000402 // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is
403 // treated as an illegal operation.
404 FMAD_FTZ,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000405 TRIG_PREOP, // 1 ULP max error for f64
406
407 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
408 // For f64, max error 2^29 ULP, handles denormals.
409 RCP,
410 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000411 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000412 RSQ_LEGACY,
Stanislav Mekhanoshin1a1687f2018-06-27 15:33:33 +0000413 RCP_IFLAG,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000414 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000415 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000416 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000417 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000418 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000419 CARRY,
420 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000421 BFE_U32, // Extract range of bits with zero extension to 32-bits.
422 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000423 BFI, // (src0 & src1) | (~src0 & src2)
424 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000425 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000426 FFBH_I32,
Wei Ding5676aca2017-10-12 19:37:14 +0000427 FFBL_B32, // cttz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000428 MUL_U24,
429 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000430 MULHI_U24,
431 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000432 MAD_U24,
433 MAD_I24,
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000434 MAD_U64_U32,
435 MAD_I64_I32,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000436 MUL_LOHI_I24,
437 MUL_LOHI_U24,
Stanislav Mekhanoshin8fd3c4e2018-06-12 23:50:37 +0000438 PERM,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000439 TEXTURE_FETCH,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000440 EXPORT, // exp on SI+
441 EXPORT_DONE, // exp on SI+ with done bit set
442 R600_EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000443 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000444 REGISTER_LOAD,
445 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000446 SAMPLE,
447 SAMPLEB,
448 SAMPLED,
449 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000450
451 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
452 CVT_F32_UBYTE0,
453 CVT_F32_UBYTE1,
454 CVT_F32_UBYTE2,
455 CVT_F32_UBYTE3,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000456
457 // Convert two float 32 numbers into a single register holding two packed f16
458 // with round to zero.
459 CVT_PKRTZ_F16_F32,
Marek Olsak13e47412018-01-31 20:18:04 +0000460 CVT_PKNORM_I16_F32,
461 CVT_PKNORM_U16_F32,
462 CVT_PK_I16_I32,
463 CVT_PK_U16_U32,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000464
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000465 // Same as the standard node, except the high bits of the resulting integer
466 // are known 0.
467 FP_TO_FP16,
468
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000469 // Wrapper around fp16 results that are known to zero the high bits.
470 FP16_ZEXT,
471
Tom Stellard880a80a2014-06-17 16:53:14 +0000472 /// This node is for VLIW targets and it is used to represent a vector
473 /// that is stored in consecutive registers with the same channel.
474 /// For example:
475 /// |X |Y|Z|W|
476 /// T0|v.x| | | |
477 /// T1|v.y| | | |
478 /// T2|v.z| | | |
479 /// T3|v.w| | | |
480 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000481 /// Pointer to the start of the shader's constant data.
482 CONST_DATA_PTR,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000483 INTERP_MOV,
484 INTERP_P1,
485 INTERP_P2,
Tim Corringham824ca3f2019-01-28 13:48:59 +0000486 INTERP_P1LL_F16,
487 INTERP_P1LV_F16,
488 INTERP_P2_F16,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000489 PC_ADD_REL_OFFSET,
Nicolai Haehnle27101712019-06-25 11:52:30 +0000490 LDS,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000491 KILL,
Jan Veselyf1705042017-01-20 21:24:26 +0000492 DUMMY_CHAIN,
Tom Stellard9fa17912013-08-14 23:24:45 +0000493 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000494 LOAD_D16_HI,
495 LOAD_D16_LO,
496 LOAD_D16_HI_I8,
497 LOAD_D16_HI_U8,
498 LOAD_D16_LO_I8,
499 LOAD_D16_LO_U8,
500
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000501 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000502 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000503 TBUFFER_STORE_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000504 TBUFFER_STORE_FORMAT_D16,
David Stuttard70e8bc12017-06-22 16:29:22 +0000505 TBUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000506 TBUFFER_LOAD_FORMAT_D16,
Marek Olsakc5cec5e2019-01-16 15:43:53 +0000507 DS_ORDERED_COUNT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000508 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000509 ATOMIC_INC,
510 ATOMIC_DEC,
Daniil Fukalovd5fca552018-01-17 14:05:05 +0000511 ATOMIC_LOAD_FMIN,
512 ATOMIC_LOAD_FMAX,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000513 BUFFER_LOAD,
Ryan Taylor00e063a2019-03-19 16:07:00 +0000514 BUFFER_LOAD_UBYTE,
515 BUFFER_LOAD_USHORT,
516 BUFFER_LOAD_BYTE,
517 BUFFER_LOAD_SHORT,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000518 BUFFER_LOAD_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000519 BUFFER_LOAD_FORMAT_D16,
Tim Renouf904343f2018-08-25 14:53:17 +0000520 SBUFFER_LOAD,
Marek Olsak5cec6412017-11-09 01:52:48 +0000521 BUFFER_STORE,
Ryan Taylor00e063a2019-03-19 16:07:00 +0000522 BUFFER_STORE_BYTE,
523 BUFFER_STORE_SHORT,
Marek Olsak5cec6412017-11-09 01:52:48 +0000524 BUFFER_STORE_FORMAT,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000525 BUFFER_STORE_FORMAT_D16,
Marek Olsak5cec6412017-11-09 01:52:48 +0000526 BUFFER_ATOMIC_SWAP,
527 BUFFER_ATOMIC_ADD,
528 BUFFER_ATOMIC_SUB,
529 BUFFER_ATOMIC_SMIN,
530 BUFFER_ATOMIC_UMIN,
531 BUFFER_ATOMIC_SMAX,
532 BUFFER_ATOMIC_UMAX,
533 BUFFER_ATOMIC_AND,
534 BUFFER_ATOMIC_OR,
535 BUFFER_ATOMIC_XOR,
Nicolai Haehnlee2047862019-08-05 09:36:06 +0000536 BUFFER_ATOMIC_INC,
537 BUFFER_ATOMIC_DEC,
Marek Olsak5cec6412017-11-09 01:52:48 +0000538 BUFFER_ATOMIC_CMPSWAP,
Stanislav Mekhanoshine93279f2019-07-11 00:10:17 +0000539 BUFFER_ATOMIC_FADD,
540 BUFFER_ATOMIC_PK_FADD,
541 ATOMIC_FADD,
542 ATOMIC_PK_FADD,
Changpeng Fang4737e892018-01-18 22:08:53 +0000543
Tom Stellard75aadc22012-12-11 21:25:42 +0000544 LAST_AMDGPU_ISD_NUMBER
545};
546
547
548} // End namespace AMDGPUISD
549
Tom Stellard75aadc22012-12-11 21:25:42 +0000550} // End namespace llvm
551
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000552#endif