blob: 1adbb5f989354e5b6a06958015dc00fd225406f8 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
48 return getELFRelocationTypeName(elf::Config->EMachine, Type);
49}
50
Rafael Espindola01205f72015-09-22 18:19:46 +000051namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000052namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000053
Rui Ueyamac1c282a2016-02-11 21:18:01 +000054TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000055
Rafael Espindolae7e57b22015-11-09 21:43:00 +000056static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000057static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000058
Rui Ueyama6e3595d2016-12-21 00:05:39 +000059template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
60 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
61 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
62 if (!IS || !IS->OutSec)
63 continue;
64
65 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
66 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
67 return IS->getLocation(Loc - ISLoc) + ": ";
68 }
69 return "";
70}
71
72static std::string getErrorLocation(uint8_t *Loc) {
73 switch (Config->EKind) {
74 case ELF32LEKind:
75 return getErrorLoc<ELF32LE>(Loc);
76 case ELF32BEKind:
77 return getErrorLoc<ELF32BE>(Loc);
78 case ELF64LEKind:
79 return getErrorLoc<ELF64LE>(Loc);
80 case ELF64BEKind:
81 return getErrorLoc<ELF64BE>(Loc);
82 default:
83 llvm_unreachable("unknown ELF type");
84 }
85}
86
Eugene Leviant84569e62016-11-29 08:05:44 +000087template <unsigned N>
88static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000089 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000090 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
91 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000092}
93
Eugene Leviant84569e62016-11-29 08:05:44 +000094template <unsigned N>
95static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000096 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000097 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
98 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000099}
100
Eugene Leviant84569e62016-11-29 08:05:44 +0000101template <unsigned N>
102static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000103 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000104 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
105 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000106}
107
Eugene Leviant84569e62016-11-29 08:05:44 +0000108template <unsigned N>
109static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000110 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000111 error(getErrorLocation(Loc) + "improper alignment for relocation " +
112 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000113}
114
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000115namespace {
116class X86TargetInfo final : public TargetInfo {
117public:
118 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000119 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000120 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000121 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000122 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000123 bool isTlsLocalDynamicRel(uint32_t Type) const override;
124 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
125 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000126 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000127 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000128 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000129 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
130 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000131 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000132
Rafael Espindola69f54022016-06-04 23:22:34 +0000133 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
134 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
136 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
137 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
138 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139};
140
Rui Ueyama46626e12016-07-12 23:28:31 +0000141template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142public:
143 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000145 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000146 bool isTlsLocalDynamicRel(uint32_t Type) const override;
147 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
148 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000149 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000150 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000151 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000152 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
153 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000154 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000155
Rafael Espindola5c66b822016-06-04 22:58:54 +0000156 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
157 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000158 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
160 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
161 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
162 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000163
164private:
165 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
166 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000167};
168
Davide Italiano8c3444362016-01-11 19:45:33 +0000169class PPCTargetInfo final : public TargetInfo {
170public:
171 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000173 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000174};
175
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000176class PPC64TargetInfo final : public TargetInfo {
177public:
178 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000180 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
181 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000183};
184
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000185class AArch64TargetInfo final : public TargetInfo {
186public:
187 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000188 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000189 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000190 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000191 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000192 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000193 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
194 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000195 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000196 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000197 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
198 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000201 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202};
203
Tom Stellard80efb162016-01-07 03:59:08 +0000204class AMDGPUTargetInfo final : public TargetInfo {
205public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000206 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000207 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
208 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000209};
210
Peter Smith8646ced2016-06-07 09:31:52 +0000211class ARMTargetInfo final : public TargetInfo {
212public:
213 ARMTargetInfo();
214 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000215 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000216 uint32_t getDynRel(uint32_t Type) const override;
217 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000218 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000219 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
220 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000221 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000222 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000223 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000224 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
225 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000226 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000227 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000228 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
229};
230
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000231template <class ELFT> class MipsTargetInfo final : public TargetInfo {
232public:
233 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000234 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000235 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000236 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000237 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000238 bool isTlsLocalDynamicRel(uint32_t Type) const override;
239 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000240 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000241 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000242 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
243 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000244 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000245 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000246 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000247 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000248};
249} // anonymous namespace
250
Rui Ueyama91004392015-10-13 16:08:15 +0000251TargetInfo *createTarget() {
252 switch (Config->EMachine) {
253 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000254 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000255 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000256 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000257 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000258 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000259 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000260 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000261 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000262 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000263 switch (Config->EKind) {
264 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000265 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000266 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000267 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000268 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000269 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000270 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000271 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000272 default:
George Rimar777f9632016-03-12 08:31:34 +0000273 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000274 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000275 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000277 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000278 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000279 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000280 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<X86_64TargetInfo<ELF32LE>>();
282 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000283 }
George Rimar777f9632016-03-12 08:31:34 +0000284 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000285}
286
Rafael Espindola01205f72015-09-22 18:19:46 +0000287TargetInfo::~TargetInfo() {}
288
Rafael Espindola666625b2016-04-01 14:36:09 +0000289uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
290 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000291 return 0;
292}
293
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000294bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000295
Peter Smithfb05cd92016-07-08 16:10:27 +0000296RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
297 const InputFile &File,
298 const SymbolBody &S) const {
299 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000300}
301
George Rimar98b060d2016-03-06 06:01:07 +0000302bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000303
George Rimar98b060d2016-03-06 06:01:07 +0000304bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000305
George Rimara4c7e742016-10-20 08:36:42 +0000306bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000307
Peter Smith4b360292016-12-09 09:59:54 +0000308void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
309 writeGotPlt(Buf, S);
310}
311
Rafael Espindola5c66b822016-06-04 22:58:54 +0000312RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
313 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000314 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000315}
316
317void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
318 llvm_unreachable("Should not have claimed to be relaxable");
319}
320
Rafael Espindola22ef9562016-04-13 01:40:19 +0000321void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
322 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000323 llvm_unreachable("Should not have claimed to be relaxable");
324}
325
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
327 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000328 llvm_unreachable("Should not have claimed to be relaxable");
329}
330
Rafael Espindola22ef9562016-04-13 01:40:19 +0000331void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
332 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000333 llvm_unreachable("Should not have claimed to be relaxable");
334}
335
Rafael Espindola22ef9562016-04-13 01:40:19 +0000336void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
337 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000338 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000339}
George Rimar77d1cb12015-11-24 09:00:06 +0000340
Rafael Espindola7f074422015-09-22 21:35:51 +0000341X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000342 CopyRel = R_386_COPY;
343 GotRel = R_386_GLOB_DAT;
344 PltRel = R_386_JUMP_SLOT;
345 IRelativeRel = R_386_IRELATIVE;
346 RelativeRel = R_386_RELATIVE;
347 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000348 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
349 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000350 GotEntrySize = 4;
351 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000352 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000353 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000354 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000355}
356
357RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
358 switch (Type) {
George Rimar57b0e6a2017-01-11 08:29:52 +0000359 case R_386_16:
360 case R_386_32:
361 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000362 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000363 case R_386_TLS_GD:
364 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000365 case R_386_TLS_LDM:
366 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000367 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000368 return R_PLT_PC;
George Rimar1b3d34a2016-12-03 07:30:30 +0000369 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000370 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000371 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000372 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000373 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000374 case R_386_TLS_IE:
375 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000376 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000377 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000378 case R_386_TLS_GOTIE:
379 return R_GOT_FROM_END;
380 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000381 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000382 case R_386_TLS_LE:
383 return R_TLS;
384 case R_386_TLS_LE_32:
385 return R_NEG_TLS;
George Rimar7fa220f2017-01-11 14:20:13 +0000386 case R_386_NONE:
387 return R_HINT;
George Rimar57b0e6a2017-01-11 08:29:52 +0000388 default:
George Rimar1743e552017-01-12 09:09:15 +0000389 error("do not know how to handle relocation '" + toString(Type) + "' (" +
George Rimar57b0e6a2017-01-11 08:29:52 +0000390 Twine(Type) + ")");
391 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000392 }
George Rimar77b77792015-11-25 22:15:01 +0000393}
394
Rafael Espindola69f54022016-06-04 23:22:34 +0000395RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
396 RelExpr Expr) const {
397 switch (Expr) {
398 default:
399 return Expr;
400 case R_RELAX_TLS_GD_TO_IE:
401 return R_RELAX_TLS_GD_TO_IE_END;
402 case R_RELAX_TLS_GD_TO_LE:
403 return R_RELAX_TLS_GD_TO_LE_NEG;
404 }
405}
406
Rui Ueyamac516ae12016-01-29 02:33:45 +0000407void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000408 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000409}
410
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000411void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000412 // Entries in .got.plt initially points back to the corresponding
413 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000414 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000415}
Rafael Espindola01205f72015-09-22 18:19:46 +0000416
Peter Smith4b360292016-12-09 09:59:54 +0000417void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
418 // An x86 entry is the address of the ifunc resolver function.
419 write32le(Buf, S.getVA<ELF32LE>());
420}
421
George Rimar98b060d2016-03-06 06:01:07 +0000422uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000423 if (Type == R_386_TLS_LE)
424 return R_386_TLS_TPOFF;
425 if (Type == R_386_TLS_LE_32)
426 return R_386_TLS_TPOFF32;
427 return Type;
428}
429
George Rimar98b060d2016-03-06 06:01:07 +0000430bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000431 return Type == R_386_TLS_GD;
432}
433
George Rimar98b060d2016-03-06 06:01:07 +0000434bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000435 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
436}
437
George Rimar98b060d2016-03-06 06:01:07 +0000438bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000439 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
440}
441
Rui Ueyama4a90f572016-06-16 16:28:50 +0000442void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000443 // Executable files and shared object files have
444 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000445 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000446 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000447 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000448 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
449 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000450 };
451 memcpy(Buf, V, sizeof(V));
452 return;
453 }
George Rimar648a2c32015-10-20 08:54:27 +0000454
George Rimar77b77792015-11-25 22:15:01 +0000455 const uint8_t PltData[] = {
456 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000457 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
458 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000459 };
460 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000461 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000462 write32le(Buf + 2, Got + 4);
463 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000464}
465
Rui Ueyama9398f862016-01-29 04:15:02 +0000466void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
467 uint64_t PltEntryAddr, int32_t Index,
468 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000469 const uint8_t Inst[] = {
470 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
471 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
472 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
473 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000474 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000475
George Rimar77b77792015-11-25 22:15:01 +0000476 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000477 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000478 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000479 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000480 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000481 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000482}
483
Rafael Espindola666625b2016-04-01 14:36:09 +0000484uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
485 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000486 switch (Type) {
487 default:
488 return 0;
George Rimar1b3d34a2016-12-03 07:30:30 +0000489 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000490 case R_386_PC16:
491 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000492 case R_386_32:
493 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000494 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000495 case R_386_GOTOFF:
496 case R_386_GOTPC:
497 case R_386_PC32:
498 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000499 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000500 return read32le(Buf);
501 }
502}
503
Rafael Espindola22ef9562016-04-13 01:40:19 +0000504void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
505 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000506 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000507
508 // R_386_PC16 and R_386_16 are not part of the current i386 psABI. They are
509 // used by 16-bit x86 objects, like boot loaders.
510 if (Type == R_386_16 || Type == R_386_PC16) {
511 write16le(Loc, Val);
512 return;
513 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000514 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000515}
516
Rafael Espindola22ef9562016-04-13 01:40:19 +0000517void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
518 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000519 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000520 // leal x@tlsgd(, %ebx, 1),
521 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000522 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000524 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000525 const uint8_t Inst[] = {
526 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
527 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
528 };
529 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000530 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000531}
532
Rafael Espindola22ef9562016-04-13 01:40:19 +0000533void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
534 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000535 // Convert
536 // leal x@tlsgd(, %ebx, 1),
537 // call __tls_get_addr@plt
538 // to
539 // movl %gs:0, %eax
540 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000541 const uint8_t Inst[] = {
542 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
543 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
544 };
545 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000546 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000547}
548
George Rimar6f17e092015-12-17 09:32:21 +0000549// In some conditions, relocations can be optimized to avoid using GOT.
550// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000551void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
552 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000553 // Ulrich's document section 6.2 says that @gotntpoff can
554 // be used with MOVL or ADDL instructions.
555 // @indntpoff is similar to @gotntpoff, but for use in
556 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000557 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000558
George Rimar6f17e092015-12-17 09:32:21 +0000559 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000560 if (Loc[-1] == 0xa1) {
561 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
562 // This case is different from the generic case below because
563 // this is a 5 byte instruction while below is 6 bytes.
564 Loc[-1] = 0xb8;
565 } else if (Loc[-2] == 0x8b) {
566 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
567 Loc[-2] = 0xc7;
568 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000569 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000570 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
571 Loc[-2] = 0x81;
572 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000573 }
574 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000575 assert(Type == R_386_TLS_GOTIE);
576 if (Loc[-2] == 0x8b) {
577 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
578 Loc[-2] = 0xc7;
579 Loc[-1] = 0xc0 | Reg;
580 } else {
581 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
582 Loc[-2] = 0x8d;
583 Loc[-1] = 0x80 | (Reg << 3) | Reg;
584 }
George Rimar6f17e092015-12-17 09:32:21 +0000585 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000586 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000587}
588
Rafael Espindola22ef9562016-04-13 01:40:19 +0000589void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
590 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000591 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000592 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000593 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000594 }
595
Rui Ueyama55274e32016-04-23 01:10:15 +0000596 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000597 // leal foo(%reg),%eax
598 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000599 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000600 // movl %gs:0,%eax
601 // nop
602 // leal 0(%esi,1),%esi
603 const uint8_t Inst[] = {
604 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
605 0x90, // nop
606 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
607 };
608 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000609}
610
Rui Ueyama46626e12016-07-12 23:28:31 +0000611template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000612 CopyRel = R_X86_64_COPY;
613 GotRel = R_X86_64_GLOB_DAT;
614 PltRel = R_X86_64_JUMP_SLOT;
615 RelativeRel = R_X86_64_RELATIVE;
616 IRelativeRel = R_X86_64_IRELATIVE;
617 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000618 TlsModuleIndexRel = R_X86_64_DTPMOD64;
619 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000620 GotEntrySize = 8;
621 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000622 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000623 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000624 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000625 // Align to the large page size (known as a superpage or huge page).
626 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000627 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000628}
629
Rui Ueyama46626e12016-07-12 23:28:31 +0000630template <class ELFT>
631RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
632 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000633 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000634 case R_X86_64_8:
George Rimar66666362017-01-12 09:00:17 +0000635 case R_X86_64_32:
636 case R_X86_64_32S:
637 case R_X86_64_64:
638 case R_X86_64_DTPOFF32:
639 case R_X86_64_DTPOFF64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000640 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000641 case R_X86_64_TPOFF32:
642 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000643 case R_X86_64_TLSLD:
644 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000645 case R_X86_64_TLSGD:
646 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000647 case R_X86_64_SIZE32:
648 case R_X86_64_SIZE64:
649 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000650 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000651 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000652 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000653 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000654 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000655 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000656 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000657 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000658 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000659 case R_X86_64_GOTPCRELX:
660 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000661 case R_X86_64_GOTTPOFF:
662 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000663 case R_X86_64_NONE:
664 return R_HINT;
George Rimar66666362017-01-12 09:00:17 +0000665 default:
666 error("do not know how to handle relocation '" + toString(Type) + "' (" +
667 Twine(Type) + ")");
668 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000669 }
George Rimar648a2c32015-10-20 08:54:27 +0000670}
671
Rui Ueyama46626e12016-07-12 23:28:31 +0000672template <class ELFT>
673void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000674 // The first entry holds the value of _DYNAMIC. It is not clear why that is
675 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000676 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000677 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000678 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000679}
680
Rui Ueyama46626e12016-07-12 23:28:31 +0000681template <class ELFT>
682void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
683 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000684 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000685 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000686}
687
Rui Ueyama46626e12016-07-12 23:28:31 +0000688template <class ELFT>
689void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000690 const uint8_t PltData[] = {
691 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
692 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
693 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
694 };
695 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000696 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000697 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000698 write32le(Buf + 2, Got - Plt + 2); // GOT+8
699 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000700}
Rafael Espindola01205f72015-09-22 18:19:46 +0000701
Rui Ueyama46626e12016-07-12 23:28:31 +0000702template <class ELFT>
703void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
704 uint64_t PltEntryAddr, int32_t Index,
705 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000706 const uint8_t Inst[] = {
707 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
708 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
709 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
710 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000711 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000712
George Rimar648a2c32015-10-20 08:54:27 +0000713 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
714 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000715 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000716}
717
Rui Ueyama46626e12016-07-12 23:28:31 +0000718template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000719bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
720 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000721}
722
Rui Ueyama46626e12016-07-12 23:28:31 +0000723template <class ELFT>
724bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000725 return Type == R_X86_64_GOTTPOFF;
726}
727
Rui Ueyama46626e12016-07-12 23:28:31 +0000728template <class ELFT>
729bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000730 return Type == R_X86_64_TLSGD;
731}
732
Rui Ueyama46626e12016-07-12 23:28:31 +0000733template <class ELFT>
734bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000735 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
736 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000737}
738
Rui Ueyama46626e12016-07-12 23:28:31 +0000739template <class ELFT>
740void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
741 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000742 // Convert
743 // .byte 0x66
744 // leaq x@tlsgd(%rip), %rdi
745 // .word 0x6666
746 // rex64
747 // call __tls_get_addr@plt
748 // to
749 // mov %fs:0x0,%rax
750 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000751 const uint8_t Inst[] = {
752 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
753 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
754 };
755 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000756 // The original code used a pc relative relocation and so we have to
757 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000758 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000759}
760
Rui Ueyama46626e12016-07-12 23:28:31 +0000761template <class ELFT>
762void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
763 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000764 // Convert
765 // .byte 0x66
766 // leaq x@tlsgd(%rip), %rdi
767 // .word 0x6666
768 // rex64
769 // call __tls_get_addr@plt
770 // to
771 // mov %fs:0x0,%rax
772 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000773 const uint8_t Inst[] = {
774 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
775 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
776 };
777 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000778 // Both code sequences are PC relatives, but since we are moving the constant
779 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000780 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000781}
782
George Rimar77d1cb12015-11-24 09:00:06 +0000783// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000784// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000785template <class ELFT>
786void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
787 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000788 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000789 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000790 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000791
Rui Ueyama73575c42016-06-21 05:09:39 +0000792 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000793 // because LEA with these registers needs 4 bytes to encode and thus
794 // wouldn't fit the space.
795
796 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
797 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
798 memcpy(Inst, "\x48\x81\xc4", 3);
799 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
800 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
801 memcpy(Inst, "\x49\x81\xc4", 3);
802 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
803 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
804 memcpy(Inst, "\x4d\x8d", 2);
805 *RegSlot = 0x80 | (Reg << 3) | Reg;
806 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
807 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
808 memcpy(Inst, "\x48\x8d", 2);
809 *RegSlot = 0x80 | (Reg << 3) | Reg;
810 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
811 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
812 memcpy(Inst, "\x49\xc7", 2);
813 *RegSlot = 0xc0 | Reg;
814 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
815 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
816 memcpy(Inst, "\x48\xc7", 2);
817 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000818 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000819 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000820 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000821 }
822
823 // The original code used a PC relative relocation.
824 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000825 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000826}
827
Rui Ueyama46626e12016-07-12 23:28:31 +0000828template <class ELFT>
829void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
830 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000831 // Convert
832 // leaq bar@tlsld(%rip), %rdi
833 // callq __tls_get_addr@PLT
834 // leaq bar@dtpoff(%rax), %rcx
835 // to
836 // .word 0x6666
837 // .byte 0x66
838 // mov %fs:0,%rax
839 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000840 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000841 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000842 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000843 }
844 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000845 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000846 return;
George Rimar25411f252015-12-04 11:20:13 +0000847 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000848
849 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000850 0x66, 0x66, // .word 0x6666
851 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000852 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
853 };
854 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000855}
856
Rui Ueyama46626e12016-07-12 23:28:31 +0000857template <class ELFT>
858void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
859 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000860 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000861 case R_X86_64_8:
862 checkUInt<8>(Loc, Val, Type);
863 *Loc = Val;
864 break;
Rui Ueyama3835b492015-10-23 16:13:27 +0000865 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000866 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000867 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000868 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000869 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000870 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000871 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000872 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000873 case R_X86_64_GOTPCRELX:
874 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000875 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000876 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000877 case R_X86_64_PLT32:
878 case R_X86_64_TLSGD:
879 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000880 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000881 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000882 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000883 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000884 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000885 case R_X86_64_64:
886 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000887 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000888 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000889 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000890 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000891 write64le(Loc, Val);
892 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000893 default:
George Rimar66666362017-01-12 09:00:17 +0000894 llvm_unreachable("unexpected relocation");
Rafael Espindolac4010882015-09-22 20:54:08 +0000895 }
896}
897
Rui Ueyama46626e12016-07-12 23:28:31 +0000898template <class ELFT>
899RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
900 const uint8_t *Data,
901 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000902 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000903 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000904 const uint8_t Op = Data[-2];
905 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000906 // FIXME: When PIC is disabled and foo is defined locally in the
907 // lower 32 bit address space, memory operand in mov can be converted into
908 // immediate operand. Otherwise, mov must be changed to lea. We support only
909 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000910 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000911 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000912 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000913 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
914 return R_RELAX_GOT_PC;
915
916 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
917 // If PIC then no relaxation is available.
918 // We also don't relax test/binop instructions without REX byte,
919 // they are 32bit operations and not common to have.
920 assert(Type == R_X86_64_REX_GOTPCRELX);
921 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000922}
923
George Rimarb7204302016-06-02 09:22:00 +0000924// A subset of relaxations can only be applied for no-PIC. This method
925// handles such relaxations. Instructions encoding information was taken from:
926// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
927// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
928// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000929template <class ELFT>
930void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
931 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000932 const uint8_t Rex = Loc[-3];
933 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
934 if (Op == 0x85) {
935 // See "TEST-Logical Compare" (4-428 Vol. 2B),
936 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
937
938 // ModR/M byte has form XX YYY ZZZ, where
939 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
940 // XX has different meanings:
941 // 00: The operand's memory address is in reg1.
942 // 01: The operand's memory address is reg1 + a byte-sized displacement.
943 // 10: The operand's memory address is reg1 + a word-sized displacement.
944 // 11: The operand is reg1 itself.
945 // If an instruction requires only one operand, the unused reg2 field
946 // holds extra opcode bits rather than a register code
947 // 0xC0 == 11 000 000 binary.
948 // 0x38 == 00 111 000 binary.
949 // We transfer reg2 to reg1 here as operand.
950 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000951 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000952
953 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
954 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000955 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000956
957 // Move R bit to the B bit in REX byte.
958 // REX byte is encoded as 0100WRXB, where
959 // 0100 is 4bit fixed pattern.
960 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
961 // default operand size is used (which is 32-bit for most but not all
962 // instructions).
963 // REX.R This 1-bit value is an extension to the MODRM.reg field.
964 // REX.X This 1-bit value is an extension to the SIB.index field.
965 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
966 // SIB.base field.
967 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000968 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000969 relocateOne(Loc, R_X86_64_PC32, Val);
970 return;
971 }
972
973 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
974 // or xor operations.
975
976 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
977 // Logic is close to one for test instruction above, but we also
978 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000979 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000980
981 // Primary opcode is 0x81, opcode extension is one of:
982 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
983 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
984 // This value was wrote to MODRM.reg in a line above.
985 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
986 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
987 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000988 Loc[-2] = 0x81;
989 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000990 relocateOne(Loc, R_X86_64_PC32, Val);
991}
992
Rui Ueyama46626e12016-07-12 23:28:31 +0000993template <class ELFT>
994void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000995 const uint8_t Op = Loc[-2];
996 const uint8_t ModRm = Loc[-1];
997
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000998 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000999 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001000 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +00001001 relocateOne(Loc, R_X86_64_PC32, Val);
1002 return;
1003 }
1004
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001005 if (Op != 0xff) {
1006 // We are relaxing a rip relative to an absolute, so compensate
1007 // for the old -4 addend.
1008 assert(!Config->Pic);
1009 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
1010 return;
1011 }
1012
George Rimarb7204302016-06-02 09:22:00 +00001013 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001014 if (ModRm == 0x15) {
1015 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1016 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1017 // prefix. That makes result expression to be a single instruction.
1018 Loc[-2] = 0x67; // addr32 prefix
1019 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001020 relocateOne(Loc, R_X86_64_PC32, Val);
1021 return;
1022 }
1023
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001024 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1025 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1026 assert(ModRm == 0x25);
1027 Loc[-2] = 0xe9; // jmp
1028 Loc[3] = 0x90; // nop
1029 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001030}
1031
Hal Finkel3c8cc672015-10-12 20:56:18 +00001032// Relocation masks following the #lo(value), #hi(value), #ha(value),
1033// #higher(value), #highera(value), #highest(value), and #highesta(value)
1034// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1035// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001036static uint16_t applyPPCLo(uint64_t V) { return V; }
1037static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1038static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1039static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1040static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001041static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001042static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1043
Davide Italiano8c3444362016-01-11 19:45:33 +00001044PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001045
Rafael Espindola22ef9562016-04-13 01:40:19 +00001046void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1047 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001048 switch (Type) {
1049 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001050 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001051 break;
1052 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001053 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001054 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001055 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001056 case R_PPC_REL32:
1057 write32be(Loc, Val);
1058 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001059 case R_PPC_REL24:
1060 or32be(Loc, Val & 0x3FFFFFC);
1061 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001062 default:
George Rimardcf5b722016-12-21 08:21:34 +00001063 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001064 }
1065}
1066
Rafael Espindola22ef9562016-04-13 01:40:19 +00001067RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001068 switch (Type) {
1069 case R_PPC_REL24:
1070 case R_PPC_REL32:
1071 return R_PC;
1072 default:
1073 return R_ABS;
1074 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001075}
1076
Rafael Espindolac4010882015-09-22 20:54:08 +00001077PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001078 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001079 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001080 GotEntrySize = 8;
1081 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001082 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001083 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001084
1085 // We need 64K pages (at least under glibc/Linux, the loader won't
1086 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001087 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001088
1089 // The PPC64 ELF ABI v1 spec, says:
1090 //
1091 // It is normally desirable to put segments with different characteristics
1092 // in separate 256 Mbyte portions of the address space, to give the
1093 // operating system full paging flexibility in the 64-bit address space.
1094 //
1095 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1096 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001097 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001098}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001099
Rafael Espindola15cec292016-04-27 12:25:22 +00001100static uint64_t PPC64TocOffset = 0x8000;
1101
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001102uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001103 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1104 // TOC starts where the first of these sections starts. We always create a
1105 // .got when we see a relocation that uses it, so for us the start is always
1106 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001107 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001108
1109 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1110 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1111 // code (crt1.o) assumes that you can get from the TOC base to the
1112 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001113 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001114}
1115
Rafael Espindola22ef9562016-04-13 01:40:19 +00001116RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1117 switch (Type) {
1118 default:
1119 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001120 case R_PPC64_TOC16:
1121 case R_PPC64_TOC16_DS:
1122 case R_PPC64_TOC16_HA:
1123 case R_PPC64_TOC16_HI:
1124 case R_PPC64_TOC16_LO:
1125 case R_PPC64_TOC16_LO_DS:
1126 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001127 case R_PPC64_TOC:
1128 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001129 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001130 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001131 }
1132}
1133
Rui Ueyama9398f862016-01-29 04:15:02 +00001134void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1135 uint64_t PltEntryAddr, int32_t Index,
1136 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001137 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1138
1139 // FIXME: What we should do, in theory, is get the offset of the function
1140 // descriptor in the .opd section, and use that as the offset from %r2 (the
1141 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1142 // be a pointer to the function descriptor in the .opd section. Using
1143 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1144
George Rimara4c7e742016-10-20 08:36:42 +00001145 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1146 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1147 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1148 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1149 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1150 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1151 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1152 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001153}
1154
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001155static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1156 uint64_t V = Val - PPC64TocOffset;
1157 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001158 case R_PPC64_TOC16:
1159 return {R_PPC64_ADDR16, V};
1160 case R_PPC64_TOC16_DS:
1161 return {R_PPC64_ADDR16_DS, V};
1162 case R_PPC64_TOC16_HA:
1163 return {R_PPC64_ADDR16_HA, V};
1164 case R_PPC64_TOC16_HI:
1165 return {R_PPC64_ADDR16_HI, V};
1166 case R_PPC64_TOC16_LO:
1167 return {R_PPC64_ADDR16_LO, V};
1168 case R_PPC64_TOC16_LO_DS:
1169 return {R_PPC64_ADDR16_LO_DS, V};
1170 default:
1171 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001172 }
1173}
1174
Rafael Espindola22ef9562016-04-13 01:40:19 +00001175void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1176 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001177 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001178 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001179 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001180
Hal Finkel3c8cc672015-10-12 20:56:18 +00001181 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001182 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001183 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001184 // Preserve the AA/LK bits in the branch instruction
1185 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001186 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001187 break;
1188 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001189 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001190 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001191 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001192 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001193 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001194 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001195 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001196 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001197 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001198 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001199 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001200 break;
1201 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001202 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001204 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001205 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001206 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001207 break;
1208 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001209 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001210 break;
1211 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001212 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001213 break;
1214 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001215 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001216 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001217 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001218 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001219 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001220 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001221 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001222 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001223 break;
1224 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001225 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001226 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001227 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001228 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001229 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001230 case R_PPC64_REL64:
1231 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001232 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001233 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001234 case R_PPC64_REL24: {
1235 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001236 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001237 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001238 break;
1239 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001240 default:
George Rimardcf5b722016-12-21 08:21:34 +00001241 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001242 }
1243}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001244
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001245AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001246 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001247 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001248 IRelativeRel = R_AARCH64_IRELATIVE;
1249 GotRel = R_AARCH64_GLOB_DAT;
1250 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001251 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001252 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001253 GotEntrySize = 8;
1254 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001255 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001256 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001257 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001258
1259 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1260 // 1 of the tls structures and the tcb size is 16.
1261 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001262}
George Rimar648a2c32015-10-20 08:54:27 +00001263
Rafael Espindola22ef9562016-04-13 01:40:19 +00001264RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1265 const SymbolBody &S) const {
1266 switch (Type) {
1267 default:
1268 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001269 case R_AARCH64_TLSDESC_ADR_PAGE21:
1270 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001271 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1272 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1273 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001274 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001275 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001276 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1277 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1278 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001279 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001280 case R_AARCH64_CONDBR19:
1281 case R_AARCH64_JUMP26:
1282 case R_AARCH64_TSTBR14:
1283 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001284 case R_AARCH64_PREL16:
1285 case R_AARCH64_PREL32:
1286 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001287 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001288 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001289 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001290 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001291 case R_AARCH64_LD64_GOT_LO12_NC:
1292 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1293 return R_GOT;
1294 case R_AARCH64_ADR_GOT_PAGE:
1295 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1296 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001297 }
1298}
1299
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001300RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1301 RelExpr Expr) const {
1302 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1303 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1304 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1305 return R_RELAX_TLS_GD_TO_IE_ABS;
1306 }
1307 return Expr;
1308}
1309
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001310bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001311 switch (Type) {
1312 default:
1313 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001314 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001315 case R_AARCH64_LD64_GOT_LO12_NC:
1316 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001317 case R_AARCH64_LDST16_ABS_LO12_NC:
1318 case R_AARCH64_LDST32_ABS_LO12_NC:
1319 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001320 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001321 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1322 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001323 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001324 return true;
1325 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001326}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001327
George Rimar98b060d2016-03-06 06:01:07 +00001328bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001329 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1330 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1331}
1332
Eugene Leviantab024a32016-11-25 08:56:36 +00001333bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1334 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001335}
1336
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001337void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001338 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001339}
1340
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001341// Page(Expr) is the page address of the expression Expr, defined
1342// as (Expr & ~0xFFF). (This applies even if the machine page size
1343// supported by the platform has a different value.)
1344uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001345 return Expr & (~static_cast<uint64_t>(0xFFF));
1346}
1347
Rui Ueyama4a90f572016-06-16 16:28:50 +00001348void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001349 const uint8_t PltData[] = {
1350 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1351 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1352 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1353 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1354 0x20, 0x02, 0x1f, 0xd6, // br x17
1355 0x1f, 0x20, 0x03, 0xd5, // nop
1356 0x1f, 0x20, 0x03, 0xd5, // nop
1357 0x1f, 0x20, 0x03, 0xd5 // nop
1358 };
1359 memcpy(Buf, PltData, sizeof(PltData));
1360
Eugene Leviant41ca3272016-11-10 09:48:29 +00001361 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001362 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001363 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1364 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1365 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1366 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001367}
1368
Rui Ueyama9398f862016-01-29 04:15:02 +00001369void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1370 uint64_t PltEntryAddr, int32_t Index,
1371 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001372 const uint8_t Inst[] = {
1373 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1374 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1375 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1376 0x20, 0x02, 0x1f, 0xd6 // br x17
1377 };
1378 memcpy(Buf, Inst, sizeof(Inst));
1379
Rafael Espindola22ef9562016-04-13 01:40:19 +00001380 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1381 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1382 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1383 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001384}
1385
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001386static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001387 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001388 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1389 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001390 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001391}
1392
Rui Ueyama248e4a32016-12-08 17:04:18 +00001393// Return the bits [Start, End] from Val shifted Start bits.
1394// For instance, getBits(0xF0, 4, 8) returns 0xF.
1395static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001396 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1397 return (Val >> Start) & Mask;
1398}
1399
Rui Ueyama8cb62832016-12-08 17:18:09 +00001400// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001401static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001402 or32le(L, (Imm & 0xFFF) << 10);
1403}
1404
Rafael Espindola22ef9562016-04-13 01:40:19 +00001405void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1406 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001407 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001408 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001409 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001410 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001411 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001412 break;
1413 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001414 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001415 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001416 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001417 break;
1418 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001419 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001420 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001421 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001422 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001423 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001424 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001425 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001426 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001427 case R_AARCH64_ADR_PREL_PG_HI21:
1428 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001429 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001430 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001431 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001432 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001433 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001434 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001435 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001436 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001437 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001438 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001439 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001440 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001441 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001442 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001443 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001444 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001445 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001446 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001447 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001448 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001449 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001450 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001451 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001452 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001453 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001454 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001455 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001456 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001457 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001458 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001459 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001460 break;
1461 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001462 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001463 break;
1464 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001465 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001466 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001467 case R_AARCH64_MOVW_UABS_G0_NC:
1468 or32le(Loc, (Val & 0xFFFF) << 5);
1469 break;
1470 case R_AARCH64_MOVW_UABS_G1_NC:
1471 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1472 break;
1473 case R_AARCH64_MOVW_UABS_G2_NC:
1474 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1475 break;
1476 case R_AARCH64_MOVW_UABS_G3:
1477 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1478 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001479 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001480 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001481 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001482 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001483 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001484 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001485 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001486 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001487 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001488 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001489 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001490 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001491 default:
George Rimardcf5b722016-12-21 08:21:34 +00001492 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001493 }
1494}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001495
Rafael Espindola22ef9562016-04-13 01:40:19 +00001496void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1497 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001498 // TLSDESC Global-Dynamic relocation are in the form:
1499 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1500 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1501 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1502 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001503 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001504 // And it can optimized to:
1505 // movz x0, #0x0, lsl #16
1506 // movk x0, #0x10
1507 // nop
1508 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001509 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001510
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001511 switch (Type) {
1512 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1513 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001514 write32le(Loc, 0xd503201f); // nop
1515 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001516 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001517 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1518 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001519 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001520 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1521 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001522 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001523 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001524 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001525}
1526
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001527void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1528 uint64_t Val) const {
1529 // TLSDESC Global-Dynamic relocation are in the form:
1530 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1531 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1532 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1533 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1534 // blr x1
1535 // And it can optimized to:
1536 // adrp x0, :gottprel:v
1537 // ldr x0, [x0, :gottprel_lo12:v]
1538 // nop
1539 // nop
1540
1541 switch (Type) {
1542 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1543 case R_AARCH64_TLSDESC_CALL:
1544 write32le(Loc, 0xd503201f); // nop
1545 break;
1546 case R_AARCH64_TLSDESC_ADR_PAGE21:
1547 write32le(Loc, 0x90000000); // adrp
1548 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1549 break;
1550 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1551 write32le(Loc, 0xf9400000); // ldr
1552 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1553 break;
1554 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001555 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001556 }
1557}
1558
Rafael Espindola22ef9562016-04-13 01:40:19 +00001559void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1560 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001561 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001562
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001563 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001564 // Generate MOVZ.
1565 uint32_t RegNo = read32le(Loc) & 0x1f;
1566 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1567 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001568 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001569 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1570 // Generate MOVK.
1571 uint32_t RegNo = read32le(Loc) & 0x1f;
1572 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1573 return;
1574 }
1575 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001576}
1577
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001578AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001579 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001580 GotRel = R_AMDGPU_ABS64;
1581 GotEntrySize = 8;
1582}
Tom Stellard391e3a82016-07-04 19:19:07 +00001583
Rafael Espindola22ef9562016-04-13 01:40:19 +00001584void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1585 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001586 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001587 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001588 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001589 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001590 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001591 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001592 write32le(Loc, Val);
1593 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001594 case R_AMDGPU_ABS64:
1595 write64le(Loc, Val);
1596 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001597 case R_AMDGPU_GOTPCREL32_HI:
1598 case R_AMDGPU_REL32_HI:
1599 write32le(Loc, Val >> 32);
1600 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001601 default:
George Rimardcf5b722016-12-21 08:21:34 +00001602 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001603 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001604}
1605
1606RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001607 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001608 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001609 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001610 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001611 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001612 case R_AMDGPU_REL32_LO:
1613 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001614 return R_PC;
1615 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001616 case R_AMDGPU_GOTPCREL32_LO:
1617 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001618 return R_GOT_PC;
1619 default:
1620 fatal("do not know how to handle relocation " + Twine(Type));
1621 }
Tom Stellard80efb162016-01-07 03:59:08 +00001622}
1623
Peter Smith8646ced2016-06-07 09:31:52 +00001624ARMTargetInfo::ARMTargetInfo() {
1625 CopyRel = R_ARM_COPY;
1626 RelativeRel = R_ARM_RELATIVE;
1627 IRelativeRel = R_ARM_IRELATIVE;
1628 GotRel = R_ARM_GLOB_DAT;
1629 PltRel = R_ARM_JUMP_SLOT;
1630 TlsGotRel = R_ARM_TLS_TPOFF32;
1631 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1632 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001633 GotEntrySize = 4;
1634 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001635 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001636 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001637 // ARM uses Variant 1 TLS
1638 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001639 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001640}
1641
1642RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1643 switch (Type) {
1644 default:
1645 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001646 case R_ARM_THM_JUMP11:
1647 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001648 case R_ARM_CALL:
1649 case R_ARM_JUMP24:
1650 case R_ARM_PC24:
1651 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001652 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001653 case R_ARM_THM_JUMP19:
1654 case R_ARM_THM_JUMP24:
1655 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001656 return R_PLT_PC;
1657 case R_ARM_GOTOFF32:
1658 // (S + A) - GOT_ORG
1659 return R_GOTREL;
1660 case R_ARM_GOT_BREL:
1661 // GOT(S) + A - GOT_ORG
1662 return R_GOT_OFF;
1663 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001664 case R_ARM_TLS_IE32:
1665 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001666 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001667 case R_ARM_TARGET1:
1668 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001669 case R_ARM_TARGET2:
1670 if (Config->Target2 == Target2Policy::Rel)
1671 return R_PC;
1672 if (Config->Target2 == Target2Policy::Abs)
1673 return R_ABS;
1674 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001675 case R_ARM_TLS_GD32:
1676 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001677 case R_ARM_TLS_LDM32:
1678 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001679 case R_ARM_BASE_PREL:
1680 // B(S) + A - P
1681 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1682 // platforms.
1683 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001684 case R_ARM_MOVW_PREL_NC:
1685 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001686 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001687 case R_ARM_THM_MOVW_PREL_NC:
1688 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001689 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001690 case R_ARM_NONE:
1691 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001692 case R_ARM_TLS_LE32:
1693 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001694 }
1695}
1696
Eugene Leviantab024a32016-11-25 08:56:36 +00001697bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1698 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1699 (Type == R_ARM_ABS32);
1700}
1701
Peter Smith8646ced2016-06-07 09:31:52 +00001702uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001703 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1704 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001705 if (Type == R_ARM_ABS32)
1706 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001707 // Keep it going with a dummy value so that we can find more reloc errors.
1708 return R_ARM_ABS32;
1709}
1710
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001711void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001712 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001713}
1714
Peter Smith4b360292016-12-09 09:59:54 +00001715void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1716 // An ARM entry is the address of the ifunc resolver function.
1717 write32le(Buf, S.getVA<ELF32LE>());
1718}
1719
Rui Ueyama4a90f572016-06-16 16:28:50 +00001720void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001721 const uint8_t PltData[] = {
1722 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1723 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1724 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1725 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1726 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1727 };
1728 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001729 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001730 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001731 write32le(Buf + 16, GotPlt - L1 - 8);
1732}
1733
1734void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1735 uint64_t PltEntryAddr, int32_t Index,
1736 unsigned RelOff) const {
1737 // FIXME: Using simple code sequence with simple relocations.
1738 // There is a more optimal sequence but it requires support for the group
1739 // relocations. See ELF for the ARM Architecture Appendix A.3
1740 const uint8_t PltData[] = {
1741 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1742 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1743 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1744 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1745 };
1746 memcpy(Buf, PltData, sizeof(PltData));
1747 uint64_t L1 = PltEntryAddr + 4;
1748 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1749}
1750
Peter Smithfb05cd92016-07-08 16:10:27 +00001751RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1752 const InputFile &File,
1753 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001754 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1755 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1756 // which may need a thunk.
1757 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak()
1758 && !Config->Shared)
Peter Smith2227c7f2016-11-03 11:49:23 +00001759 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001760 // A state change from ARM to Thumb and vice versa must go through an
1761 // interworking thunk if the relocation type is not R_ARM_CALL or
1762 // R_ARM_THM_CALL.
1763 switch (RelocType) {
1764 case R_ARM_PC24:
1765 case R_ARM_PLT32:
1766 case R_ARM_JUMP24:
1767 // Source is ARM, all PLT entries are ARM so no interworking required.
1768 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1769 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1770 return R_THUNK_PC;
1771 break;
1772 case R_ARM_THM_JUMP19:
1773 case R_ARM_THM_JUMP24:
1774 // Source is Thumb, all PLT entries are ARM so interworking is required.
1775 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1776 if (Expr == R_PLT_PC)
1777 return R_THUNK_PLT_PC;
1778 if ((S.getVA<ELF32LE>() & 1) == 0)
1779 return R_THUNK_PC;
1780 break;
1781 }
1782 return Expr;
1783}
1784
Peter Smith8646ced2016-06-07 09:31:52 +00001785void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1786 uint64_t Val) const {
1787 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001788 case R_ARM_ABS32:
1789 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001790 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001791 case R_ARM_GOTOFF32:
1792 case R_ARM_GOT_BREL:
1793 case R_ARM_GOT_PREL:
1794 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001795 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001796 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001797 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001798 case R_ARM_TLS_GD32:
1799 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001800 case R_ARM_TLS_LDM32:
1801 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001802 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001803 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001804 write32le(Loc, Val);
1805 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001806 case R_ARM_TLS_DTPMOD32:
1807 write32le(Loc, 1);
1808 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001809 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001810 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001811 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1812 break;
1813 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001814 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1815 // value of bit 0 of Val, we must select a BL or BLX instruction
1816 if (Val & 1) {
1817 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1818 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001819 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001820 write32le(Loc, 0xfa000000 | // opcode
1821 ((Val & 2) << 23) | // H
1822 ((Val >> 2) & 0x00ffffff)); // imm24
1823 break;
1824 }
1825 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1826 // BLX (always unconditional) instruction to an ARM Target, select an
1827 // unconditional BL.
1828 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001829 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001830 case R_ARM_JUMP24:
1831 case R_ARM_PC24:
1832 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001833 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001834 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1835 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001836 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001837 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001838 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1839 break;
1840 case R_ARM_THM_JUMP19:
1841 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001842 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001843 write16le(Loc,
1844 (read16le(Loc) & 0xfbc0) | // opcode cond
1845 ((Val >> 10) & 0x0400) | // S
1846 ((Val >> 12) & 0x003f)); // imm6
1847 write16le(Loc + 2,
1848 0x8000 | // opcode
1849 ((Val >> 8) & 0x0800) | // J2
1850 ((Val >> 5) & 0x2000) | // J1
1851 ((Val >> 1) & 0x07ff)); // imm11
1852 break;
1853 case R_ARM_THM_CALL:
1854 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1855 // value of bit 0 of Val, we must select a BL or BLX instruction
1856 if ((Val & 1) == 0) {
1857 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1858 // only be two byte aligned. This must be done before overflow check
1859 Val = alignTo(Val, 4);
1860 }
1861 // Bit 12 is 0 for BLX, 1 for BL
1862 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001863 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001864 case R_ARM_THM_JUMP24:
1865 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1866 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001867 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001868 write16le(Loc,
1869 0xf000 | // opcode
1870 ((Val >> 14) & 0x0400) | // S
1871 ((Val >> 12) & 0x03ff)); // imm10
1872 write16le(Loc + 2,
1873 (read16le(Loc + 2) & 0xd000) | // opcode
1874 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1875 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1876 ((Val >> 1) & 0x07ff)); // imm11
1877 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001878 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001879 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001880 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1881 (Val & 0x0fff));
1882 break;
1883 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001884 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001885 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001886 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1887 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1888 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001889 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001890 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001891 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001892 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001893 write16le(Loc,
1894 0xf2c0 | // opcode
1895 ((Val >> 17) & 0x0400) | // i
1896 ((Val >> 28) & 0x000f)); // imm4
1897 write16le(Loc + 2,
1898 (read16le(Loc + 2) & 0x8f00) | // opcode
1899 ((Val >> 12) & 0x7000) | // imm3
1900 ((Val >> 16) & 0x00ff)); // imm8
1901 break;
1902 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001903 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001904 // Encoding T3: A = imm4:i:imm3:imm8
1905 write16le(Loc,
1906 0xf240 | // opcode
1907 ((Val >> 1) & 0x0400) | // i
1908 ((Val >> 12) & 0x000f)); // imm4
1909 write16le(Loc + 2,
1910 (read16le(Loc + 2) & 0x8f00) | // opcode
1911 ((Val << 4) & 0x7000) | // imm3
1912 (Val & 0x00ff)); // imm8
1913 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001914 default:
George Rimardcf5b722016-12-21 08:21:34 +00001915 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001916 }
1917}
1918
1919uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1920 uint32_t Type) const {
1921 switch (Type) {
1922 default:
1923 return 0;
1924 case R_ARM_ABS32:
1925 case R_ARM_BASE_PREL:
1926 case R_ARM_GOTOFF32:
1927 case R_ARM_GOT_BREL:
1928 case R_ARM_GOT_PREL:
1929 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001930 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001931 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001932 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001933 case R_ARM_TLS_LDM32:
1934 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001935 case R_ARM_TLS_IE32:
1936 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001937 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001938 case R_ARM_PREL31:
1939 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001940 case R_ARM_CALL:
1941 case R_ARM_JUMP24:
1942 case R_ARM_PC24:
1943 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001944 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001945 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001946 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001947 case R_ARM_THM_JUMP19: {
1948 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1949 uint16_t Hi = read16le(Buf);
1950 uint16_t Lo = read16le(Buf + 2);
1951 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1952 ((Lo & 0x0800) << 8) | // J2
1953 ((Lo & 0x2000) << 5) | // J1
1954 ((Hi & 0x003f) << 12) | // imm6
1955 ((Lo & 0x07ff) << 1)); // imm11:0
1956 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001957 case R_ARM_THM_CALL:
1958 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001959 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1960 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1961 // FIXME: I1 and I2 require v6T2ops
1962 uint16_t Hi = read16le(Buf);
1963 uint16_t Lo = read16le(Buf + 2);
1964 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1965 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1966 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1967 ((Hi & 0x003ff) << 12) | // imm0
1968 ((Lo & 0x007ff) << 1)); // imm11:0
1969 }
1970 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1971 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001972 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001973 case R_ARM_MOVT_ABS:
1974 case R_ARM_MOVW_PREL_NC:
1975 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001976 uint64_t Val = read32le(Buf) & 0x000f0fff;
1977 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1978 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001979 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001980 case R_ARM_THM_MOVT_ABS:
1981 case R_ARM_THM_MOVW_PREL_NC:
1982 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001983 // Encoding T3: A = imm4:i:imm3:imm8
1984 uint16_t Hi = read16le(Buf);
1985 uint16_t Lo = read16le(Buf + 2);
1986 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1987 ((Hi & 0x0400) << 1) | // i
1988 ((Lo & 0x7000) >> 4) | // imm3
1989 (Lo & 0x00ff)); // imm8
1990 }
Peter Smith8646ced2016-06-07 09:31:52 +00001991 }
1992}
1993
Peter Smith441cf5d2016-07-20 14:56:26 +00001994bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1995 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1996}
1997
Peter Smith9d450252016-07-20 08:52:27 +00001998bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1999 return Type == R_ARM_TLS_GD32;
2000}
2001
2002bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
2003 return Type == R_ARM_TLS_IE32;
2004}
2005
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00002006template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002007 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00002008 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00002009 GotEntrySize = sizeof(typename ELFT::uint);
2010 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002011 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00002012 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00002013 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002014 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002015 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002016 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002017 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002018 TlsGotRel = R_MIPS_TLS_TPREL64;
2019 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2020 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2021 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002022 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002023 TlsGotRel = R_MIPS_TLS_TPREL32;
2024 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2025 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2026 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002027}
2028
2029template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002030RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2031 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002032 // See comment in the calculateMipsRelChain.
2033 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002034 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002035 switch (Type) {
2036 default:
2037 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002038 case R_MIPS_JALR:
2039 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002040 case R_MIPS_GPREL16:
2041 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002042 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002043 case R_MIPS_26:
2044 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002045 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002046 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002047 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002048 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2049 // offset between start of function and 'gp' value which by default
2050 // equal to the start of .got section. In that case we consider these
2051 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002052 if (&S == ElfSym<ELFT>::MipsGpDisp)
2053 return R_PC;
2054 return R_ABS;
2055 case R_MIPS_PC32:
2056 case R_MIPS_PC16:
2057 case R_MIPS_PC19_S2:
2058 case R_MIPS_PC21_S2:
2059 case R_MIPS_PC26_S2:
2060 case R_MIPS_PCHI16:
2061 case R_MIPS_PCLO16:
2062 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002063 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002064 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002065 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002066 // fallthrough
2067 case R_MIPS_CALL16:
2068 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002069 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002070 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002071 case R_MIPS_CALL_HI16:
2072 case R_MIPS_CALL_LO16:
2073 case R_MIPS_GOT_HI16:
2074 case R_MIPS_GOT_LO16:
2075 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002076 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002077 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002078 case R_MIPS_TLS_GD:
2079 return R_MIPS_TLSGD;
2080 case R_MIPS_TLS_LDM:
2081 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002082 }
2083}
2084
Eugene Leviantab024a32016-11-25 08:56:36 +00002085template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2086 return Type == R_MIPS_32 || Type == R_MIPS_64;
2087}
2088
Rafael Espindola22ef9562016-04-13 01:40:19 +00002089template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002090uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002091 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002092}
2093
2094template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002095bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2096 return Type == R_MIPS_TLS_LDM;
2097}
2098
2099template <class ELFT>
2100bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2101 return Type == R_MIPS_TLS_GD;
2102}
2103
2104template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002105void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002106 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002107}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002108
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002109template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002110static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002111 uint32_t Instr = read32<E>(Loc);
2112 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2113 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2114}
2115
2116template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002117static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002118 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002119 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002120 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002121 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2122 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002123 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002124}
2125
George Rimara4c7e742016-10-20 08:36:42 +00002126template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002127 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002128 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2129 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002130}
2131
George Rimara4c7e742016-10-20 08:36:42 +00002132template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002133 uint32_t Instr = read32<E>(Loc);
2134 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2135 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2136}
2137
George Rimara4c7e742016-10-20 08:36:42 +00002138template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002139 uint32_t Instr = read32<E>(Loc);
2140 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2141 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2142}
2143
George Rimara4c7e742016-10-20 08:36:42 +00002144template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002145 uint32_t Instr = read32<E>(Loc);
2146 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2147}
2148
Simon Atanasyana088bce2016-07-20 20:15:33 +00002149template <class ELFT> static bool isMipsR6() {
2150 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2151 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2152 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2153}
2154
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002155template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002156void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002157 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002158 if (Config->MipsN32Abi) {
2159 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2160 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2161 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2162 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2163 } else {
2164 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2165 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2166 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2167 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2168 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002169 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2170 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2171 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2172 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002173 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002174 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002175 writeMipsLo16<E>(Buf + 4, Got);
2176 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002177}
2178
2179template <class ELFT>
2180void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2181 uint64_t PltEntryAddr, int32_t Index,
2182 unsigned RelOff) const {
2183 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002184 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2185 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2186 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002187 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002188 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002189 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002190 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2191 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002192}
2193
2194template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002195RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2196 const InputFile &File,
2197 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002198 // Any MIPS PIC code function is invoked with its address in register $t9.
2199 // So if we have a branch instruction from non-PIC code to the PIC one
2200 // we cannot make the jump directly and need to create a small stubs
2201 // to save the target function address.
2202 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2203 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002204 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002205 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2206 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002207 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002208 // If current file has PIC code, LA25 stub is not required.
2209 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002210 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002211 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002212 // LA25 is required if target file has PIC code
2213 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002214 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002215}
2216
2217template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002218uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002219 uint32_t Type) const {
2220 const endianness E = ELFT::TargetEndianness;
2221 switch (Type) {
2222 default:
2223 return 0;
2224 case R_MIPS_32:
2225 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002226 case R_MIPS_TLS_DTPREL32:
2227 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002228 return read32<E>(Buf);
2229 case R_MIPS_26:
2230 // FIXME (simon): If the relocation target symbol is not a PLT entry
2231 // we should use another expression for calculation:
2232 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002233 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002234 case R_MIPS_GPREL16:
2235 case R_MIPS_LO16:
2236 case R_MIPS_PCLO16:
2237 case R_MIPS_TLS_DTPREL_HI16:
2238 case R_MIPS_TLS_DTPREL_LO16:
2239 case R_MIPS_TLS_TPREL_HI16:
2240 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002241 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002242 case R_MIPS_PC16:
2243 return getPcRelocAddend<E, 16, 2>(Buf);
2244 case R_MIPS_PC19_S2:
2245 return getPcRelocAddend<E, 19, 2>(Buf);
2246 case R_MIPS_PC21_S2:
2247 return getPcRelocAddend<E, 21, 2>(Buf);
2248 case R_MIPS_PC26_S2:
2249 return getPcRelocAddend<E, 26, 2>(Buf);
2250 case R_MIPS_PC32:
2251 return getPcRelocAddend<E, 32, 0>(Buf);
2252 }
2253}
2254
Eugene Leviant84569e62016-11-29 08:05:44 +00002255static std::pair<uint32_t, uint64_t>
2256calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002257 // MIPS N64 ABI packs multiple relocations into the single relocation
2258 // record. In general, all up to three relocations can have arbitrary
2259 // types. In fact, Clang and GCC uses only a few combinations. For now,
2260 // we support two of them. That is allow to pass at least all LLVM
2261 // test suite cases.
2262 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2263 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2264 // The first relocation is a 'real' relocation which is calculated
2265 // using the corresponding symbol's value. The second and the third
2266 // relocations used to modify result of the first one: extend it to
2267 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2268 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2269 uint32_t Type2 = (Type >> 8) & 0xff;
2270 uint32_t Type3 = (Type >> 16) & 0xff;
2271 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2272 return std::make_pair(Type, Val);
2273 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2274 return std::make_pair(Type2, Val);
2275 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2276 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002277 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2278 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002279 return std::make_pair(Type & 0xff, Val);
2280}
2281
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002282template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002283void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2284 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002285 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002286 // Thread pointer and DRP offsets from the start of TLS data area.
2287 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002288 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002289 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002290 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002291 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002292 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002293 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002294 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002295 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002296 switch (Type) {
2297 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002298 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002299 case R_MIPS_TLS_DTPREL32:
2300 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002301 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002302 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002303 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002304 case R_MIPS_TLS_DTPREL64:
2305 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002306 write64<E>(Loc, Val);
2307 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002308 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002309 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002310 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002311 case R_MIPS_GOT_DISP:
2312 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002313 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002314 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002315 case R_MIPS_TLS_GD:
2316 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002317 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002318 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002319 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002320 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002321 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002322 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002323 case R_MIPS_LO16:
2324 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002325 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002326 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002327 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002328 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002329 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002330 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002331 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002332 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002333 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002334 case R_MIPS_TLS_DTPREL_HI16:
2335 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002336 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002337 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002338 case R_MIPS_HIGHER:
2339 writeMipsHigher<E>(Loc, Val);
2340 break;
2341 case R_MIPS_HIGHEST:
2342 writeMipsHighest<E>(Loc, Val);
2343 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002344 case R_MIPS_JALR:
2345 // Ignore this optimization relocation for now
2346 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002347 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002348 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002349 break;
2350 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002351 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002352 break;
2353 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002354 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002355 break;
2356 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002357 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002358 break;
2359 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002360 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002361 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002362 default:
George Rimardcf5b722016-12-21 08:21:34 +00002363 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002364 }
2365}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002366
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002367template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002368bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002369 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002370}
Rafael Espindola01205f72015-09-22 18:19:46 +00002371}
2372}