blob: 73f3308775667523a432b89dedbd0a146d39fd46 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000023#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
34#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000035#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/MC/MCStreamer.h"
37#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000038#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000039#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Renato Golinf5f373f2015-05-08 21:04:27 +000042#include "llvm/Support/TargetParser.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000043#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000260 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000261 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000262 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000263 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000265 }
James Molloy21efa7d2011-09-28 14:21:38 +0000266 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000267 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000268 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000269 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000271 }
Tim Northovera2292d02013-06-10 23:20:58 +0000272 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000273 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000274 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000275 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000276 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000277 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000278 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000279 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000280 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000281 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000282 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000283 }
Tim Northovera2292d02013-06-10 23:20:58 +0000284
Evan Cheng284b4672011-07-08 22:36:29 +0000285 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000286 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000287 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000288 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000289 }
James Molloy21efa7d2011-09-28 14:21:38 +0000290 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000291 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000292 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000293
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000294 /// @name Auto-generated Match Functions
295 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000296
Chris Lattner3e4582a2010-09-06 19:11:01 +0000297#define GET_ASSEMBLER_HEADER
298#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000299
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000300 /// }
301
David Blaikie960ea3f2014-06-08 16:18:35 +0000302 OperandMatchResultTy parseITCondCode(OperandVector &);
303 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
304 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
305 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
306 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
307 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
308 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
309 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000310 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000311 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
312 int High);
313 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000314 return parsePKHImm(O, "lsl", 0, 31);
315 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000316 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000317 return parsePKHImm(O, "asr", 1, 32);
318 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000319 OperandMatchResultTy parseSetEndImm(OperandVector &);
320 OperandMatchResultTy parseShifterImm(OperandVector &);
321 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000322 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000323 OperandMatchResultTy parseBitfield(OperandVector &);
324 OperandMatchResultTy parsePostIdxReg(OperandVector &);
325 OperandMatchResultTy parseAM3Offset(OperandVector &);
326 OperandMatchResultTy parseFPImm(OperandVector &);
327 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000328 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
329 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000330
331 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000332 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
333 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000334
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000336 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000337 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
338 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
339
Kevin Enderbyccab3172009-09-15 00:27:25 +0000340public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000341 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000342 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000343 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000344 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000345 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000346 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000347#define GET_OPERAND_DIAGNOSTIC_TYPES
348#include "ARMGenAsmMatcher.inc"
349
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000350 };
351
Akira Hatanakab11ef082015-11-14 06:35:56 +0000352 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000353 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000354 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000355 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000356
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000357 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000358 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000359
Evan Cheng4d1ca962011-07-08 01:53:10 +0000360 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000361 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000362
363 // Not in an ITBlock to start with.
364 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000365
366 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000367 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000368
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000369 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000370 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000371 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
372 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000373 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000374
David Blaikie960ea3f2014-06-08 16:18:35 +0000375 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000376 unsigned Kind) override;
377 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000378
Chad Rosier49963552012-10-13 00:26:04 +0000379 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000380 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000381 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000382 bool MatchingInlineAsm) override;
383 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000384};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000385} // end anonymous namespace
386
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000387namespace {
388
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000389/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000390/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000391class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000392 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000393 k_CondCode,
394 k_CCOut,
395 k_ITCondMask,
396 k_CoprocNum,
397 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000398 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000399 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000400 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000401 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000402 k_Memory,
403 k_PostIndexRegister,
404 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000405 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000406 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000407 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000408 k_Register,
409 k_RegisterList,
410 k_DPRRegisterList,
411 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000412 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000413 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000414 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000415 k_ShiftedRegister,
416 k_ShiftedImmediate,
417 k_ShifterImmediate,
418 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000419 k_ModifiedImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000420 k_BitfieldDescriptor,
421 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000422 } Kind;
423
Kevin Enderby488f20b2014-04-10 20:18:58 +0000424 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000425 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000426
Eric Christopher8996c5d2013-03-15 00:42:55 +0000427 struct CCOp {
428 ARMCC::CondCodes Val;
429 };
430
431 struct CopOp {
432 unsigned Val;
433 };
434
435 struct CoprocOptionOp {
436 unsigned Val;
437 };
438
439 struct ITMaskOp {
440 unsigned Mask:4;
441 };
442
443 struct MBOptOp {
444 ARM_MB::MemBOpt Val;
445 };
446
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000447 struct ISBOptOp {
448 ARM_ISB::InstSyncBOpt Val;
449 };
450
Eric Christopher8996c5d2013-03-15 00:42:55 +0000451 struct IFlagsOp {
452 ARM_PROC::IFlags Val;
453 };
454
455 struct MMaskOp {
456 unsigned Val;
457 };
458
Tim Northoveree843ef2014-08-15 10:47:12 +0000459 struct BankedRegOp {
460 unsigned Val;
461 };
462
Eric Christopher8996c5d2013-03-15 00:42:55 +0000463 struct TokOp {
464 const char *Data;
465 unsigned Length;
466 };
467
468 struct RegOp {
469 unsigned RegNum;
470 };
471
472 // A vector register list is a sequential list of 1 to 4 registers.
473 struct VectorListOp {
474 unsigned RegNum;
475 unsigned Count;
476 unsigned LaneIndex;
477 bool isDoubleSpaced;
478 };
479
480 struct VectorIndexOp {
481 unsigned Val;
482 };
483
484 struct ImmOp {
485 const MCExpr *Val;
486 };
487
488 /// Combined record for all forms of ARM address expressions.
489 struct MemoryOp {
490 unsigned BaseRegNum;
491 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
492 // was specified.
493 const MCConstantExpr *OffsetImm; // Offset immediate value
494 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
495 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
496 unsigned ShiftImm; // shift for OffsetReg.
497 unsigned Alignment; // 0 = no alignment specified
498 // n = alignment in bytes (2, 4, 8, 16, or 32)
499 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
500 };
501
502 struct PostIdxRegOp {
503 unsigned RegNum;
504 bool isAdd;
505 ARM_AM::ShiftOpc ShiftTy;
506 unsigned ShiftImm;
507 };
508
509 struct ShifterImmOp {
510 bool isASR;
511 unsigned Imm;
512 };
513
514 struct RegShiftedRegOp {
515 ARM_AM::ShiftOpc ShiftTy;
516 unsigned SrcReg;
517 unsigned ShiftReg;
518 unsigned ShiftImm;
519 };
520
521 struct RegShiftedImmOp {
522 ARM_AM::ShiftOpc ShiftTy;
523 unsigned SrcReg;
524 unsigned ShiftImm;
525 };
526
527 struct RotImmOp {
528 unsigned Imm;
529 };
530
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000531 struct ModImmOp {
532 unsigned Bits;
533 unsigned Rot;
534 };
535
Eric Christopher8996c5d2013-03-15 00:42:55 +0000536 struct BitfieldOp {
537 unsigned LSB;
538 unsigned Width;
539 };
540
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000541 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000542 struct CCOp CC;
543 struct CopOp Cop;
544 struct CoprocOptionOp CoprocOption;
545 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000546 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000547 struct ITMaskOp ITMask;
548 struct IFlagsOp IFlags;
549 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000550 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000551 struct TokOp Tok;
552 struct RegOp Reg;
553 struct VectorListOp VectorList;
554 struct VectorIndexOp VectorIndex;
555 struct ImmOp Imm;
556 struct MemoryOp Memory;
557 struct PostIdxRegOp PostIdxReg;
558 struct ShifterImmOp ShifterImm;
559 struct RegShiftedRegOp RegShiftedReg;
560 struct RegShiftedImmOp RegShiftedImm;
561 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000562 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000563 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000564 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000565
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000566public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000567 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000568
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000569 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000570 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000571 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000572 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000573 /// getLocRange - Get the range between the first and last token of this
574 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000575 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
576
Kevin Enderby488f20b2014-04-10 20:18:58 +0000577 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
578 SMLoc getAlignmentLoc() const {
579 assert(Kind == k_Memory && "Invalid access!");
580 return AlignmentLoc;
581 }
582
Daniel Dunbard8042b72010-08-11 06:36:53 +0000583 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000584 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000585 return CC.Val;
586 }
587
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000588 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000589 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000590 return Cop.Val;
591 }
592
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000593 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000594 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000595 return StringRef(Tok.Data, Tok.Length);
596 }
597
Craig Topperca7e3e52014-03-10 03:19:03 +0000598 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000599 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000600 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000601 }
602
Bill Wendlingbed94652010-11-09 23:28:44 +0000603 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000604 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
605 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000606 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000607 }
608
Kevin Enderbyf5079942009-10-13 22:19:02 +0000609 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000610 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000611 return Imm.Val;
612 }
613
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000614 unsigned getVectorIndex() const {
615 assert(Kind == k_VectorIndex && "Invalid access!");
616 return VectorIndex.Val;
617 }
618
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000619 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000620 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000621 return MBOpt.Val;
622 }
623
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000624 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
625 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
626 return ISBOpt.Val;
627 }
628
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000629 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000630 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000631 return IFlags.Val;
632 }
633
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000634 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000635 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000636 return MMask.Val;
637 }
638
Tim Northoveree843ef2014-08-15 10:47:12 +0000639 unsigned getBankedReg() const {
640 assert(Kind == k_BankedReg && "Invalid access!");
641 return BankedReg.Val;
642 }
643
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000644 bool isCoprocNum() const { return Kind == k_CoprocNum; }
645 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000646 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 bool isCondCode() const { return Kind == k_CondCode; }
648 bool isCCOut() const { return Kind == k_CCOut; }
649 bool isITMask() const { return Kind == k_ITCondMask; }
650 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000651 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000652 // checks whether this operand is an unsigned offset which fits is a field
653 // of specified width and scaled by a specific number of bits
654 template<unsigned width, unsigned scale>
655 bool isUnsignedOffset() const {
656 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000657 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000658 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
659 int64_t Val = CE->getValue();
660 int64_t Align = 1LL << scale;
661 int64_t Max = Align * ((1LL << width) - 1);
662 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
663 }
664 return false;
665 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000666 // checks whether this operand is an signed offset which fits is a field
667 // of specified width and scaled by a specific number of bits
668 template<unsigned width, unsigned scale>
669 bool isSignedOffset() const {
670 if (!isImm()) return false;
671 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
672 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
673 int64_t Val = CE->getValue();
674 int64_t Align = 1LL << scale;
675 int64_t Max = Align * ((1LL << (width-1)) - 1);
676 int64_t Min = -Align * (1LL << (width-1));
677 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
678 }
679 return false;
680 }
681
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000682 // checks whether this operand is a memory operand computed as an offset
683 // applied to PC. the offset may have 8 bits of magnitude and is represented
684 // with two bits of shift. textually it may be either [pc, #imm], #imm or
685 // relocable expression...
686 bool isThumbMemPC() const {
687 int64_t Val = 0;
688 if (isImm()) {
689 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
690 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
691 if (!CE) return false;
692 Val = CE->getValue();
693 }
694 else if (isMem()) {
695 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
696 if(Memory.BaseRegNum != ARM::PC) return false;
697 Val = Memory.OffsetImm->getValue();
698 }
699 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000700 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000701 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000702 bool isFPImm() const {
703 if (!isImm()) return false;
704 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
705 if (!CE) return false;
706 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
707 return Val != -1;
708 }
Jim Grosbachea231912011-12-22 22:19:05 +0000709 bool isFBits16() const {
710 if (!isImm()) return false;
711 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
712 if (!CE) return false;
713 int64_t Value = CE->getValue();
714 return Value >= 0 && Value <= 16;
715 }
716 bool isFBits32() const {
717 if (!isImm()) return false;
718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
719 if (!CE) return false;
720 int64_t Value = CE->getValue();
721 return Value >= 1 && Value <= 32;
722 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000723 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000724 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000725 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
726 if (!CE) return false;
727 int64_t Value = CE->getValue();
728 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
729 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000730 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000731 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000732 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
733 if (!CE) return false;
734 int64_t Value = CE->getValue();
735 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
736 }
737 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000738 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000739 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
740 if (!CE) return false;
741 int64_t Value = CE->getValue();
742 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
743 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000744 bool isImm0_508s4Neg() const {
745 if (!isImm()) return false;
746 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
747 if (!CE) return false;
748 int64_t Value = -CE->getValue();
749 // explicitly exclude zero. we want that to use the normal 0_508 version.
750 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
751 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000752 bool isImm0_239() const {
753 if (!isImm()) return false;
754 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
755 if (!CE) return false;
756 int64_t Value = CE->getValue();
757 return Value >= 0 && Value < 240;
758 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000759 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000760 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000761 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
762 if (!CE) return false;
763 int64_t Value = CE->getValue();
764 return Value >= 0 && Value < 256;
765 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000766 bool isImm0_4095() const {
767 if (!isImm()) return false;
768 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
769 if (!CE) return false;
770 int64_t Value = CE->getValue();
771 return Value >= 0 && Value < 4096;
772 }
773 bool isImm0_4095Neg() const {
774 if (!isImm()) return false;
775 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
776 if (!CE) return false;
777 int64_t Value = -CE->getValue();
778 return Value > 0 && Value < 4096;
779 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000780 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000781 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000782 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
783 if (!CE) return false;
784 int64_t Value = CE->getValue();
785 return Value >= 0 && Value < 2;
786 }
787 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000788 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000789 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
790 if (!CE) return false;
791 int64_t Value = CE->getValue();
792 return Value >= 0 && Value < 4;
793 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000794 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000795 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
797 if (!CE) return false;
798 int64_t Value = CE->getValue();
799 return Value >= 0 && Value < 8;
800 }
801 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000802 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000803 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
804 if (!CE) return false;
805 int64_t Value = CE->getValue();
806 return Value >= 0 && Value < 16;
807 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000808 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000809 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000810 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
811 if (!CE) return false;
812 int64_t Value = CE->getValue();
813 return Value >= 0 && Value < 32;
814 }
Jim Grosbach00326402011-12-08 01:30:04 +0000815 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000816 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000817 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
818 if (!CE) return false;
819 int64_t Value = CE->getValue();
820 return Value >= 0 && Value < 64;
821 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000822 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000823 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000824 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
825 if (!CE) return false;
826 int64_t Value = CE->getValue();
827 return Value == 8;
828 }
829 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000830 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000831 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
832 if (!CE) return false;
833 int64_t Value = CE->getValue();
834 return Value == 16;
835 }
836 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000837 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
839 if (!CE) return false;
840 int64_t Value = CE->getValue();
841 return Value == 32;
842 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000843 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000844 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
846 if (!CE) return false;
847 int64_t Value = CE->getValue();
848 return Value > 0 && Value <= 8;
849 }
850 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000851 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000852 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
853 if (!CE) return false;
854 int64_t Value = CE->getValue();
855 return Value > 0 && Value <= 16;
856 }
857 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000858 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000859 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
860 if (!CE) return false;
861 int64_t Value = CE->getValue();
862 return Value > 0 && Value <= 32;
863 }
864 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000865 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000866 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
867 if (!CE) return false;
868 int64_t Value = CE->getValue();
869 return Value > 0 && Value <= 64;
870 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000871 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000872 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000873 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
874 if (!CE) return false;
875 int64_t Value = CE->getValue();
876 return Value > 0 && Value < 8;
877 }
878 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000879 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000880 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
881 if (!CE) return false;
882 int64_t Value = CE->getValue();
883 return Value > 0 && Value < 16;
884 }
885 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000886 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000887 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
888 if (!CE) return false;
889 int64_t Value = CE->getValue();
890 return Value > 0 && Value < 32;
891 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000892 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000893 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
895 if (!CE) return false;
896 int64_t Value = CE->getValue();
897 return Value > 0 && Value < 17;
898 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000899 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000900 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000901 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
902 if (!CE) return false;
903 int64_t Value = CE->getValue();
904 return Value > 0 && Value < 33;
905 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000906 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000907 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
909 if (!CE) return false;
910 int64_t Value = CE->getValue();
911 return Value >= 0 && Value < 33;
912 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000913 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000914 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000915 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
916 if (!CE) return false;
917 int64_t Value = CE->getValue();
918 return Value >= 0 && Value < 65536;
919 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000920 bool isImm256_65535Expr() const {
921 if (!isImm()) return false;
922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
923 // If it's not a constant expression, it'll generate a fixup and be
924 // handled later.
925 if (!CE) return true;
926 int64_t Value = CE->getValue();
927 return Value >= 256 && Value < 65536;
928 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000929 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000930 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000931 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
932 // If it's not a constant expression, it'll generate a fixup and be
933 // handled later.
934 if (!CE) return true;
935 int64_t Value = CE->getValue();
936 return Value >= 0 && Value < 65536;
937 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000938 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000939 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
941 if (!CE) return false;
942 int64_t Value = CE->getValue();
943 return Value >= 0 && Value <= 0xffffff;
944 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000945 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000946 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 if (!CE) return false;
949 int64_t Value = CE->getValue();
950 return Value > 0 && Value < 33;
951 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000952 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000953 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000954 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
955 if (!CE) return false;
956 int64_t Value = CE->getValue();
957 return Value >= 0 && Value < 32;
958 }
959 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000960 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
962 if (!CE) return false;
963 int64_t Value = CE->getValue();
964 return Value > 0 && Value <= 32;
965 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000966 bool isAdrLabel() const {
967 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000968 // reference needing a fixup.
969 if (isImm() && !isa<MCConstantExpr>(getImm()))
970 return true;
971
972 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000973 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000974 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
975 if (!CE) return false;
976 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000977 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +0000978 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +0000979 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000980 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000981 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
983 if (!CE) return false;
984 int64_t Value = CE->getValue();
985 return ARM_AM::getT2SOImmVal(Value) != -1;
986 }
Jim Grosbachb009a872011-10-28 22:36:30 +0000987 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000988 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +0000989 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
990 if (!CE) return false;
991 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +0000992 return ARM_AM::getT2SOImmVal(Value) == -1 &&
993 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +0000994 }
Jim Grosbach30506252011-12-08 00:31:07 +0000995 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000996 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +0000997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
998 if (!CE) return false;
999 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001000 // Only use this when not representable as a plain so_imm.
1001 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1002 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001003 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001004 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001005 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1007 if (!CE) return false;
1008 int64_t Value = CE->getValue();
1009 return Value == 1 || Value == 0;
1010 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001011 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001012 bool isRegList() const { return Kind == k_RegisterList; }
1013 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1014 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001015 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001016 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001017 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001018 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001019 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1020 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1021 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1022 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001023 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1024 bool isModImmNot() const {
1025 if (!isImm()) return false;
1026 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1027 if (!CE) return false;
1028 int64_t Value = CE->getValue();
1029 return ARM_AM::getSOImmVal(~Value) != -1;
1030 }
1031 bool isModImmNeg() const {
1032 if (!isImm()) return false;
1033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1034 if (!CE) return false;
1035 int64_t Value = CE->getValue();
1036 return ARM_AM::getSOImmVal(Value) == -1 &&
1037 ARM_AM::getSOImmVal(-Value) != -1;
1038 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001039 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1040 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001041 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001042 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001043 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001044 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001045 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001046 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001047 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001048 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001049 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001050 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001051 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001052 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001053 return false;
1054 // Base register must be PC.
1055 if (Memory.BaseRegNum != ARM::PC)
1056 return false;
1057 // Immediate offset in range [-4095, 4095].
1058 if (!Memory.OffsetImm) return true;
1059 int64_t Val = Memory.OffsetImm->getValue();
1060 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1061 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001062 bool isAlignedMemory() const {
1063 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001064 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001065 bool isAlignedMemoryNone() const {
1066 return isMemNoOffset(false, 0);
1067 }
1068 bool isDupAlignedMemoryNone() const {
1069 return isMemNoOffset(false, 0);
1070 }
1071 bool isAlignedMemory16() const {
1072 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1073 return true;
1074 return isMemNoOffset(false, 0);
1075 }
1076 bool isDupAlignedMemory16() const {
1077 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1078 return true;
1079 return isMemNoOffset(false, 0);
1080 }
1081 bool isAlignedMemory32() const {
1082 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1083 return true;
1084 return isMemNoOffset(false, 0);
1085 }
1086 bool isDupAlignedMemory32() const {
1087 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1088 return true;
1089 return isMemNoOffset(false, 0);
1090 }
1091 bool isAlignedMemory64() const {
1092 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1093 return true;
1094 return isMemNoOffset(false, 0);
1095 }
1096 bool isDupAlignedMemory64() const {
1097 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1098 return true;
1099 return isMemNoOffset(false, 0);
1100 }
1101 bool isAlignedMemory64or128() const {
1102 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1103 return true;
1104 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1105 return true;
1106 return isMemNoOffset(false, 0);
1107 }
1108 bool isDupAlignedMemory64or128() const {
1109 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1110 return true;
1111 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1112 return true;
1113 return isMemNoOffset(false, 0);
1114 }
1115 bool isAlignedMemory64or128or256() const {
1116 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1117 return true;
1118 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1119 return true;
1120 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1121 return true;
1122 return isMemNoOffset(false, 0);
1123 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001124 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001125 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001126 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001127 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001128 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001129 if (!Memory.OffsetImm) return true;
1130 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001131 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001132 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001133 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001134 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001135 // Immediate offset in range [-4095, 4095].
1136 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1137 if (!CE) return false;
1138 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001139 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001140 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001141 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001142 // If we have an immediate that's not a constant, treat it as a label
1143 // reference needing a fixup. If it is a constant, it's something else
1144 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001145 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001146 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001147 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001148 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001149 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001150 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001151 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001152 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001153 if (!Memory.OffsetImm) return true;
1154 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001155 // The #-0 offset is encoded as INT32_MIN, and we have to check
1156 // for this too.
1157 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001158 }
1159 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001160 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001161 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001162 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001163 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1164 // Immediate offset in range [-255, 255].
1165 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1166 if (!CE) return false;
1167 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001168 // Special case, #-0 is INT32_MIN.
1169 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001170 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001171 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001172 // If we have an immediate that's not a constant, treat it as a label
1173 // reference needing a fixup. If it is a constant, it's something else
1174 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001175 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001176 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001177 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001178 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001179 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001180 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001181 if (!Memory.OffsetImm) return true;
1182 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001183 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001184 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001185 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001186 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001187 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001188 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001189 return false;
1190 return true;
1191 }
1192 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001193 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001194 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1195 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001196 return false;
1197 return true;
1198 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001199 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001200 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001201 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001202 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001203 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001204 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001205 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001206 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001207 return false;
1208 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001209 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001210 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001211 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001212 return false;
1213 return true;
1214 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001215 bool isMemThumbRR() const {
1216 // Thumb reg+reg addressing is simple. Just two registers, a base and
1217 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001218 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001219 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001220 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001221 return isARMLowRegister(Memory.BaseRegNum) &&
1222 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001223 }
1224 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001225 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001226 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001227 return false;
1228 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001229 if (!Memory.OffsetImm) return true;
1230 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001231 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1232 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001233 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001234 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001235 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001236 return false;
1237 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001238 if (!Memory.OffsetImm) return true;
1239 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001240 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1241 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001242 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001243 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001244 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001245 return false;
1246 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001247 if (!Memory.OffsetImm) return true;
1248 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001249 return Val >= 0 && Val <= 31;
1250 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001251 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001252 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001253 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001254 return false;
1255 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001256 if (!Memory.OffsetImm) return true;
1257 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001258 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001259 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001260 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001261 // If we have an immediate that's not a constant, treat it as a label
1262 // reference needing a fixup. If it is a constant, it's something else
1263 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001264 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001265 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001266 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001267 return false;
1268 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001269 if (!Memory.OffsetImm) return true;
1270 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001271 // Special case, #-0 is INT32_MIN.
1272 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001273 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001274 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001275 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001276 return false;
1277 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001278 if (!Memory.OffsetImm) return true;
1279 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001280 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1281 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001282 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001283 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001284 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001285 // Base reg of PC isn't allowed for these encodings.
1286 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001287 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001288 if (!Memory.OffsetImm) return true;
1289 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001290 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001291 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001292 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001293 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001294 return false;
1295 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001296 if (!Memory.OffsetImm) return true;
1297 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001298 return Val >= 0 && Val < 256;
1299 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001300 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001301 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001302 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001303 // Base reg of PC isn't allowed for these encodings.
1304 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001305 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001306 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001307 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001308 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001309 }
1310 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001311 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001312 return false;
1313 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001314 if (!Memory.OffsetImm) return true;
1315 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001316 return (Val >= 0 && Val < 4096);
1317 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001318 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001319 // If we have an immediate that's not a constant, treat it as a label
1320 // reference needing a fixup. If it is a constant, it's something else
1321 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001322 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001323 return true;
1324
Chad Rosier41099832012-09-11 23:02:35 +00001325 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001326 return false;
1327 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001328 if (!Memory.OffsetImm) return true;
1329 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001330 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001331 }
1332 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001333 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001334 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1335 if (!CE) return false;
1336 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001337 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001338 }
Jim Grosbach93981412011-10-11 21:55:36 +00001339 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001340 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001341 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1342 if (!CE) return false;
1343 int64_t Val = CE->getValue();
1344 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1345 (Val == INT32_MIN);
1346 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001347
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001348 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001349 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001350 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001351
Jim Grosbach741cd732011-10-17 22:26:03 +00001352 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001353 bool isSingleSpacedVectorList() const {
1354 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1355 }
1356 bool isDoubleSpacedVectorList() const {
1357 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1358 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001359 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001360 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001361 return VectorList.Count == 1;
1362 }
1363
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001364 bool isVecListDPair() const {
1365 if (!isSingleSpacedVectorList()) return false;
1366 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1367 .contains(VectorList.RegNum));
1368 }
1369
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001370 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001371 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001372 return VectorList.Count == 3;
1373 }
1374
Jim Grosbach846bcff2011-10-21 20:35:01 +00001375 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001376 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001377 return VectorList.Count == 4;
1378 }
1379
Jim Grosbache5307f92012-03-05 21:43:40 +00001380 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001381 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001382 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001383 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1384 .contains(VectorList.RegNum));
1385 }
1386
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001387 bool isVecListThreeQ() const {
1388 if (!isDoubleSpacedVectorList()) return false;
1389 return VectorList.Count == 3;
1390 }
1391
Jim Grosbach1e946a42012-01-24 00:43:12 +00001392 bool isVecListFourQ() const {
1393 if (!isDoubleSpacedVectorList()) return false;
1394 return VectorList.Count == 4;
1395 }
1396
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001397 bool isSingleSpacedVectorAllLanes() const {
1398 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1399 }
1400 bool isDoubleSpacedVectorAllLanes() const {
1401 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1402 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001403 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001404 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001405 return VectorList.Count == 1;
1406 }
1407
Jim Grosbach13a292c2012-03-06 22:01:44 +00001408 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001409 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001410 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1411 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001412 }
1413
Jim Grosbached428bc2012-03-06 23:10:38 +00001414 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001415 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001416 return VectorList.Count == 2;
1417 }
1418
Jim Grosbachb78403c2012-01-24 23:47:04 +00001419 bool isVecListThreeDAllLanes() const {
1420 if (!isSingleSpacedVectorAllLanes()) return false;
1421 return VectorList.Count == 3;
1422 }
1423
1424 bool isVecListThreeQAllLanes() const {
1425 if (!isDoubleSpacedVectorAllLanes()) return false;
1426 return VectorList.Count == 3;
1427 }
1428
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001429 bool isVecListFourDAllLanes() const {
1430 if (!isSingleSpacedVectorAllLanes()) return false;
1431 return VectorList.Count == 4;
1432 }
1433
1434 bool isVecListFourQAllLanes() const {
1435 if (!isDoubleSpacedVectorAllLanes()) return false;
1436 return VectorList.Count == 4;
1437 }
1438
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001439 bool isSingleSpacedVectorIndexed() const {
1440 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1441 }
1442 bool isDoubleSpacedVectorIndexed() const {
1443 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1444 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001445 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001446 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001447 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1448 }
1449
Jim Grosbachda511042011-12-14 23:35:06 +00001450 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001451 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001452 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1453 }
1454
1455 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001456 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001457 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1458 }
1459
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001460 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001461 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001462 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1463 }
1464
Jim Grosbachda511042011-12-14 23:35:06 +00001465 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001466 if (!isSingleSpacedVectorIndexed()) return false;
1467 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1468 }
1469
1470 bool isVecListTwoQWordIndexed() const {
1471 if (!isDoubleSpacedVectorIndexed()) return false;
1472 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1473 }
1474
1475 bool isVecListTwoQHWordIndexed() const {
1476 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001477 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1478 }
1479
1480 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001481 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001482 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1483 }
1484
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001485 bool isVecListThreeDByteIndexed() const {
1486 if (!isSingleSpacedVectorIndexed()) return false;
1487 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1488 }
1489
1490 bool isVecListThreeDHWordIndexed() const {
1491 if (!isSingleSpacedVectorIndexed()) return false;
1492 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1493 }
1494
1495 bool isVecListThreeQWordIndexed() const {
1496 if (!isDoubleSpacedVectorIndexed()) return false;
1497 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1498 }
1499
1500 bool isVecListThreeQHWordIndexed() const {
1501 if (!isDoubleSpacedVectorIndexed()) return false;
1502 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1503 }
1504
1505 bool isVecListThreeDWordIndexed() const {
1506 if (!isSingleSpacedVectorIndexed()) return false;
1507 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1508 }
1509
Jim Grosbach14952a02012-01-24 18:37:25 +00001510 bool isVecListFourDByteIndexed() const {
1511 if (!isSingleSpacedVectorIndexed()) return false;
1512 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1513 }
1514
1515 bool isVecListFourDHWordIndexed() const {
1516 if (!isSingleSpacedVectorIndexed()) return false;
1517 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1518 }
1519
1520 bool isVecListFourQWordIndexed() const {
1521 if (!isDoubleSpacedVectorIndexed()) return false;
1522 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1523 }
1524
1525 bool isVecListFourQHWordIndexed() const {
1526 if (!isDoubleSpacedVectorIndexed()) return false;
1527 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1528 }
1529
1530 bool isVecListFourDWordIndexed() const {
1531 if (!isSingleSpacedVectorIndexed()) return false;
1532 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1533 }
1534
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001535 bool isVectorIndex8() const {
1536 if (Kind != k_VectorIndex) return false;
1537 return VectorIndex.Val < 8;
1538 }
1539 bool isVectorIndex16() const {
1540 if (Kind != k_VectorIndex) return false;
1541 return VectorIndex.Val < 4;
1542 }
1543 bool isVectorIndex32() const {
1544 if (Kind != k_VectorIndex) return false;
1545 return VectorIndex.Val < 2;
1546 }
1547
Jim Grosbach741cd732011-10-17 22:26:03 +00001548 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001549 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001550 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1551 // Must be a constant.
1552 if (!CE) return false;
1553 int64_t Value = CE->getValue();
1554 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1555 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001556 return Value >= 0 && Value < 256;
1557 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001558
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001559 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001560 if (isNEONByteReplicate(2))
1561 return false; // Leave that for bytes replication and forbid by default.
1562 if (!isImm())
1563 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001564 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1565 // Must be a constant.
1566 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001567 unsigned Value = CE->getValue();
1568 return ARM_AM::isNEONi16splat(Value);
1569 }
1570
1571 bool isNEONi16splatNot() const {
1572 if (!isImm())
1573 return false;
1574 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1575 // Must be a constant.
1576 if (!CE) return false;
1577 unsigned Value = CE->getValue();
1578 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001579 }
1580
Jim Grosbach8211c052011-10-18 00:22:00 +00001581 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001582 if (isNEONByteReplicate(4))
1583 return false; // Leave that for bytes replication and forbid by default.
1584 if (!isImm())
1585 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001586 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1587 // Must be a constant.
1588 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001589 unsigned Value = CE->getValue();
1590 return ARM_AM::isNEONi32splat(Value);
1591 }
1592
1593 bool isNEONi32splatNot() const {
1594 if (!isImm())
1595 return false;
1596 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1597 // Must be a constant.
1598 if (!CE) return false;
1599 unsigned Value = CE->getValue();
1600 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001601 }
1602
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001603 bool isNEONByteReplicate(unsigned NumBytes) const {
1604 if (!isImm())
1605 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001606 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1607 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001608 if (!CE)
1609 return false;
1610 int64_t Value = CE->getValue();
1611 if (!Value)
1612 return false; // Don't bother with zero.
1613
1614 unsigned char B = Value & 0xff;
1615 for (unsigned i = 1; i < NumBytes; ++i) {
1616 Value >>= 8;
1617 if ((Value & 0xff) != B)
1618 return false;
1619 }
1620 return true;
1621 }
1622 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1623 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1624 bool isNEONi32vmov() const {
1625 if (isNEONByteReplicate(4))
1626 return false; // Let it to be classified as byte-replicate case.
1627 if (!isImm())
1628 return false;
1629 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1630 // Must be a constant.
1631 if (!CE)
1632 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001633 int64_t Value = CE->getValue();
1634 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1635 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001636 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001637 return (Value >= 0 && Value < 256) ||
1638 (Value >= 0x0100 && Value <= 0xff00) ||
1639 (Value >= 0x010000 && Value <= 0xff0000) ||
1640 (Value >= 0x01000000 && Value <= 0xff000000) ||
1641 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1642 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1643 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001644 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001645 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001646 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1647 // Must be a constant.
1648 if (!CE) return false;
1649 int64_t Value = ~CE->getValue();
1650 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1651 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001652 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001653 return (Value >= 0 && Value < 256) ||
1654 (Value >= 0x0100 && Value <= 0xff00) ||
1655 (Value >= 0x010000 && Value <= 0xff0000) ||
1656 (Value >= 0x01000000 && Value <= 0xff000000) ||
1657 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1658 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1659 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001660
Jim Grosbache4454e02011-10-18 16:18:11 +00001661 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001662 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001663 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1664 // Must be a constant.
1665 if (!CE) return false;
1666 uint64_t Value = CE->getValue();
1667 // i64 value with each byte being either 0 or 0xff.
1668 for (unsigned i = 0; i < 8; ++i)
1669 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1670 return true;
1671 }
1672
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001673 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001674 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001675 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001676 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001677 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001678 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001679 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001680 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001681 }
1682
Daniel Dunbard8042b72010-08-11 06:36:53 +00001683 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001684 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001685 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001686 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001687 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001688 }
1689
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001690 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1691 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001692 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001693 }
1694
Jim Grosbach48399582011-10-12 17:34:41 +00001695 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1696 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001697 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001698 }
1699
1700 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1701 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001702 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001703 }
1704
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001705 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1706 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001707 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001708 }
1709
1710 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1711 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001712 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001713 }
1714
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001715 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1716 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001717 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001718 }
1719
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001720 void addRegOperands(MCInst &Inst, unsigned N) const {
1721 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001722 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001723 }
1724
Jim Grosbachac798e12011-07-25 20:49:51 +00001725 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001726 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001727 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001728 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001729 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1730 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1731 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001732 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001733 }
1734
Jim Grosbachac798e12011-07-25 20:49:51 +00001735 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001736 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001737 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001738 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001739 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001740 // Shift of #32 is encoded as 0 where permitted
1741 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001742 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001743 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001744 }
1745
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001746 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001747 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001748 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001749 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001750 }
1751
Bill Wendling8d2aa032010-11-08 23:49:57 +00001752 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001753 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001754 const SmallVectorImpl<unsigned> &RegList = getRegList();
1755 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001756 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001757 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001758 }
1759
Bill Wendling9898ac92010-11-17 04:32:08 +00001760 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1761 addRegListOperands(Inst, N);
1762 }
1763
1764 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1765 addRegListOperands(Inst, N);
1766 }
1767
Jim Grosbach833b9d32011-07-27 20:15:40 +00001768 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1769 assert(N == 1 && "Invalid number of operands!");
1770 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001771 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001772 }
1773
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001774 void addModImmOperands(MCInst &Inst, unsigned N) const {
1775 assert(N == 1 && "Invalid number of operands!");
1776
1777 // Support for fixups (MCFixup)
1778 if (isImm())
1779 return addImmOperands(Inst, N);
1780
Jim Grosbache9119e42015-05-13 18:37:00 +00001781 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001782 }
1783
1784 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1785 assert(N == 1 && "Invalid number of operands!");
1786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1787 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001788 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001789 }
1790
1791 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1792 assert(N == 1 && "Invalid number of operands!");
1793 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1794 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001795 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001796 }
1797
Jim Grosbach864b6092011-07-28 21:34:26 +00001798 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1799 assert(N == 1 && "Invalid number of operands!");
1800 // Munge the lsb/width into a bitfield mask.
1801 unsigned lsb = Bitfield.LSB;
1802 unsigned width = Bitfield.Width;
1803 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1804 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1805 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001806 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001807 }
1808
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001809 void addImmOperands(MCInst &Inst, unsigned N) const {
1810 assert(N == 1 && "Invalid number of operands!");
1811 addExpr(Inst, getImm());
1812 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001813
Jim Grosbachea231912011-12-22 22:19:05 +00001814 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1815 assert(N == 1 && "Invalid number of operands!");
1816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001817 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001818 }
1819
1820 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1821 assert(N == 1 && "Invalid number of operands!");
1822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001823 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001824 }
1825
Jim Grosbache7fbce72011-10-03 23:38:36 +00001826 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1827 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1829 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001830 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001831 }
1832
Jim Grosbach7db8d692011-09-08 22:07:06 +00001833 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1834 assert(N == 1 && "Invalid number of operands!");
1835 // FIXME: We really want to scale the value here, but the LDRD/STRD
1836 // instruction don't encode operands that way yet.
1837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001838 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001839 }
1840
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001841 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1842 assert(N == 1 && "Invalid number of operands!");
1843 // The immediate is scaled by four in the encoding and is stored
1844 // in the MCInst as such. Lop off the low two bits here.
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001846 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001847 }
1848
Jim Grosbach930f2f62012-04-05 20:57:13 +00001849 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1850 assert(N == 1 && "Invalid number of operands!");
1851 // The immediate is scaled by four in the encoding and is stored
1852 // in the MCInst as such. Lop off the low two bits here.
1853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001854 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001855 }
1856
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001857 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1858 assert(N == 1 && "Invalid number of operands!");
1859 // The immediate is scaled by four in the encoding and is stored
1860 // in the MCInst as such. Lop off the low two bits here.
1861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001862 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001863 }
1864
Jim Grosbach475c6db2011-07-25 23:09:14 +00001865 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1866 assert(N == 1 && "Invalid number of operands!");
1867 // The constant encodes as the immediate-1, and we store in the instruction
1868 // the bits as encoded, so subtract off one here.
1869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001870 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001871 }
1872
Jim Grosbach801e0a32011-07-22 23:16:18 +00001873 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1874 assert(N == 1 && "Invalid number of operands!");
1875 // The constant encodes as the immediate-1, and we store in the instruction
1876 // the bits as encoded, so subtract off one here.
1877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001878 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001879 }
1880
Jim Grosbach46dd4132011-08-17 21:51:27 +00001881 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1882 assert(N == 1 && "Invalid number of operands!");
1883 // The constant encodes as the immediate, except for 32, which encodes as
1884 // zero.
1885 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1886 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001887 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001888 }
1889
Jim Grosbach27c1e252011-07-21 17:23:04 +00001890 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1891 assert(N == 1 && "Invalid number of operands!");
1892 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1893 // the instruction as well.
1894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1895 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001896 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001897 }
1898
Jim Grosbachb009a872011-10-28 22:36:30 +00001899 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1900 assert(N == 1 && "Invalid number of operands!");
1901 // The operand is actually a t2_so_imm, but we have its bitwise
1902 // negation in the assembly source, so twiddle it here.
1903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001904 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001905 }
1906
Jim Grosbach30506252011-12-08 00:31:07 +00001907 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1908 assert(N == 1 && "Invalid number of operands!");
1909 // The operand is actually a t2_so_imm, but we have its
1910 // negation in the assembly source, so twiddle it here.
1911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001912 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001913 }
1914
Jim Grosbach930f2f62012-04-05 20:57:13 +00001915 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1916 assert(N == 1 && "Invalid number of operands!");
1917 // The operand is actually an imm0_4095, but we have its
1918 // negation in the assembly source, so twiddle it here.
1919 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001920 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001921 }
1922
Mihai Popad36cbaa2013-07-03 09:21:44 +00001923 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1924 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001925 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001926 return;
1927 }
1928
1929 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1930 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001931 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001932 }
1933
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001934 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1935 assert(N == 1 && "Invalid number of operands!");
1936 if (isImm()) {
1937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1938 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001939 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001940 return;
1941 }
1942
1943 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1944 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001945 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001946 return;
1947 }
1948
1949 assert(isMem() && "Unknown value type!");
1950 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001951 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001952 }
1953
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001954 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1955 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001956 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001957 }
1958
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001959 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1960 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001961 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001962 }
1963
Jim Grosbachd3595712011-08-03 23:50:40 +00001964 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1965 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001966 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001967 }
1968
Jim Grosbach94298a92012-01-18 22:46:46 +00001969 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1970 assert(N == 1 && "Invalid number of operands!");
1971 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001972 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00001973 }
1974
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001975 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1976 assert(N == 1 && "Invalid number of operands!");
1977 assert(isImm() && "Not an immediate!");
1978
1979 // If we have an immediate that's not a constant, treat it as a label
1980 // reference needing a fixup.
1981 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001982 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001983 return;
1984 }
1985
1986 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1987 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001988 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001989 }
1990
Jim Grosbacha95ec992011-10-11 17:29:55 +00001991 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1992 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001993 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
1994 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00001995 }
1996
Kevin Enderby488f20b2014-04-10 20:18:58 +00001997 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
1998 addAlignedMemoryOperands(Inst, N);
1999 }
2000
2001 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2002 addAlignedMemoryOperands(Inst, N);
2003 }
2004
2005 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2006 addAlignedMemoryOperands(Inst, N);
2007 }
2008
2009 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2010 addAlignedMemoryOperands(Inst, N);
2011 }
2012
2013 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2014 addAlignedMemoryOperands(Inst, N);
2015 }
2016
2017 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2018 addAlignedMemoryOperands(Inst, N);
2019 }
2020
2021 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2022 addAlignedMemoryOperands(Inst, N);
2023 }
2024
2025 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2026 addAlignedMemoryOperands(Inst, N);
2027 }
2028
2029 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2030 addAlignedMemoryOperands(Inst, N);
2031 }
2032
2033 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2034 addAlignedMemoryOperands(Inst, N);
2035 }
2036
2037 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2038 addAlignedMemoryOperands(Inst, N);
2039 }
2040
Jim Grosbachd3595712011-08-03 23:50:40 +00002041 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2042 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002043 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2044 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002045 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2046 // Special case for #-0
2047 if (Val == INT32_MIN) Val = 0;
2048 if (Val < 0) Val = -Val;
2049 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2050 } else {
2051 // For register offset, we encode the shift type and negation flag
2052 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002053 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2054 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002055 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002056 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2057 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2058 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002059 }
2060
Jim Grosbachcd17c122011-08-04 23:01:30 +00002061 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2062 assert(N == 2 && "Invalid number of operands!");
2063 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2064 assert(CE && "non-constant AM2OffsetImm operand!");
2065 int32_t Val = CE->getValue();
2066 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2067 // Special case for #-0
2068 if (Val == INT32_MIN) Val = 0;
2069 if (Val < 0) Val = -Val;
2070 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002071 Inst.addOperand(MCOperand::createReg(0));
2072 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002073 }
2074
Jim Grosbach5b96b802011-08-10 20:29:19 +00002075 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2076 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002077 // If we have an immediate that's not a constant, treat it as a label
2078 // reference needing a fixup. If it is a constant, it's something else
2079 // and we reject it.
2080 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002081 Inst.addOperand(MCOperand::createExpr(getImm()));
2082 Inst.addOperand(MCOperand::createReg(0));
2083 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002084 return;
2085 }
2086
Jim Grosbach871dff72011-10-11 15:59:20 +00002087 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2088 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002089 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2090 // Special case for #-0
2091 if (Val == INT32_MIN) Val = 0;
2092 if (Val < 0) Val = -Val;
2093 Val = ARM_AM::getAM3Opc(AddSub, Val);
2094 } else {
2095 // For register offset, we encode the shift type and negation flag
2096 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002097 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002098 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002099 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2100 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2101 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002102 }
2103
2104 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2105 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002106 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002107 int32_t Val =
2108 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002109 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2110 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002111 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002112 }
2113
2114 // Constant offset.
2115 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2116 int32_t Val = CE->getValue();
2117 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2118 // Special case for #-0
2119 if (Val == INT32_MIN) Val = 0;
2120 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002121 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002122 Inst.addOperand(MCOperand::createReg(0));
2123 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002124 }
2125
Jim Grosbachd3595712011-08-03 23:50:40 +00002126 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2127 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002128 // If we have an immediate that's not a constant, treat it as a label
2129 // reference needing a fixup. If it is a constant, it's something else
2130 // and we reject it.
2131 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002132 Inst.addOperand(MCOperand::createExpr(getImm()));
2133 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002134 return;
2135 }
2136
Jim Grosbachd3595712011-08-03 23:50:40 +00002137 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002138 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002139 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2140 // Special case for #-0
2141 if (Val == INT32_MIN) Val = 0;
2142 if (Val < 0) Val = -Val;
2143 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002144 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2145 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002146 }
2147
Jim Grosbach7db8d692011-09-08 22:07:06 +00002148 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2149 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002150 // If we have an immediate that's not a constant, treat it as a label
2151 // reference needing a fixup. If it is a constant, it's something else
2152 // and we reject it.
2153 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002154 Inst.addOperand(MCOperand::createExpr(getImm()));
2155 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002156 return;
2157 }
2158
Jim Grosbach871dff72011-10-11 15:59:20 +00002159 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002160 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2161 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002162 }
2163
Jim Grosbacha05627e2011-09-09 18:37:27 +00002164 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2165 assert(N == 2 && "Invalid number of operands!");
2166 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002167 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002168 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2169 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002170 }
2171
Jim Grosbachd3595712011-08-03 23:50:40 +00002172 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2173 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002174 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002175 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2176 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002177 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002178
Jim Grosbach2392c532011-09-07 23:39:14 +00002179 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2180 addMemImm8OffsetOperands(Inst, N);
2181 }
2182
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002183 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002184 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002185 }
2186
2187 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2188 assert(N == 2 && "Invalid number of operands!");
2189 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002190 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002191 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002192 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002193 return;
2194 }
2195
2196 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002197 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002198 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2199 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002200 }
2201
Jim Grosbachd3595712011-08-03 23:50:40 +00002202 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2203 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002204 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002205 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002206 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002207 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002208 return;
2209 }
2210
2211 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002212 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002213 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2214 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002215 }
Bill Wendling811c9362010-11-30 07:44:32 +00002216
Jim Grosbach05541f42011-09-19 22:21:13 +00002217 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2218 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002219 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2220 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002221 }
2222
2223 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2224 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002225 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2226 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002227 }
2228
Jim Grosbachd3595712011-08-03 23:50:40 +00002229 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2230 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002231 unsigned Val =
2232 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2233 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002234 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2235 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2236 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002237 }
2238
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002239 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2240 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002241 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2242 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2243 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002244 }
2245
Jim Grosbachd3595712011-08-03 23:50:40 +00002246 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2247 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002248 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2249 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002250 }
2251
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002252 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2253 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002254 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002255 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2256 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002257 }
2258
Jim Grosbach26d35872011-08-19 18:55:51 +00002259 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2260 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002261 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002262 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2263 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002264 }
2265
Jim Grosbacha32c7532011-08-19 18:49:59 +00002266 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2267 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002268 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002269 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2270 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002271 }
2272
Jim Grosbach23983d62011-08-19 18:13:48 +00002273 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2274 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002275 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002276 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2277 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002278 }
2279
Jim Grosbachd3595712011-08-03 23:50:40 +00002280 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2281 assert(N == 1 && "Invalid number of operands!");
2282 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2283 assert(CE && "non-constant post-idx-imm8 operand!");
2284 int Imm = CE->getValue();
2285 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002286 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002287 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002288 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002289 }
2290
Jim Grosbach93981412011-10-11 21:55:36 +00002291 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2292 assert(N == 1 && "Invalid number of operands!");
2293 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2294 assert(CE && "non-constant post-idx-imm8s4 operand!");
2295 int Imm = CE->getValue();
2296 bool isAdd = Imm >= 0;
2297 if (Imm == INT32_MIN) Imm = 0;
2298 // Immediate is scaled by 4.
2299 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002300 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002301 }
2302
Jim Grosbachd3595712011-08-03 23:50:40 +00002303 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2304 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002305 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2306 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002307 }
2308
2309 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2310 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002311 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002312 // The sign, shift type, and shift amount are encoded in a single operand
2313 // using the AM2 encoding helpers.
2314 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2315 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2316 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002317 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002318 }
2319
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002320 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2321 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002322 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002323 }
2324
Tim Northoveree843ef2014-08-15 10:47:12 +00002325 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2326 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002327 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002328 }
2329
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002330 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2331 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002332 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002333 }
2334
Jim Grosbach182b6a02011-11-29 23:51:09 +00002335 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002336 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002337 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002338 }
2339
Jim Grosbach04945c42011-12-02 00:35:16 +00002340 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2341 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002342 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2343 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002344 }
2345
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002346 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2347 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002348 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002349 }
2350
2351 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2352 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002353 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002354 }
2355
2356 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2357 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002358 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002359 }
2360
Jim Grosbach741cd732011-10-17 22:26:03 +00002361 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2362 assert(N == 1 && "Invalid number of operands!");
2363 // The immediate encodes the type of constant as well as the value.
2364 // Mask in that this is an i8 splat.
2365 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002366 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002367 }
2368
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002369 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2370 assert(N == 1 && "Invalid number of operands!");
2371 // The immediate encodes the type of constant as well as the value.
2372 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2373 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002374 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002375 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002376 }
2377
2378 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2379 assert(N == 1 && "Invalid number of operands!");
2380 // The immediate encodes the type of constant as well as the value.
2381 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2382 unsigned Value = CE->getValue();
2383 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002384 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002385 }
2386
Jim Grosbach8211c052011-10-18 00:22:00 +00002387 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2388 assert(N == 1 && "Invalid number of operands!");
2389 // The immediate encodes the type of constant as well as the value.
2390 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2391 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002392 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002393 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002394 }
2395
2396 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2397 assert(N == 1 && "Invalid number of operands!");
2398 // The immediate encodes the type of constant as well as the value.
2399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2400 unsigned Value = CE->getValue();
2401 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002402 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002403 }
2404
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002405 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2406 assert(N == 1 && "Invalid number of operands!");
2407 // The immediate encodes the type of constant as well as the value.
2408 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2409 unsigned Value = CE->getValue();
2410 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2411 Inst.getOpcode() == ARM::VMOVv16i8) &&
2412 "All vmvn instructions that wants to replicate non-zero byte "
2413 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2414 unsigned B = ((~Value) & 0xff);
2415 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002416 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002417 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002418 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2419 assert(N == 1 && "Invalid number of operands!");
2420 // The immediate encodes the type of constant as well as the value.
2421 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2422 unsigned Value = CE->getValue();
2423 if (Value >= 256 && Value <= 0xffff)
2424 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2425 else if (Value > 0xffff && Value <= 0xffffff)
2426 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2427 else if (Value > 0xffffff)
2428 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002429 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002430 }
2431
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002432 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2433 assert(N == 1 && "Invalid number of operands!");
2434 // The immediate encodes the type of constant as well as the value.
2435 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2436 unsigned Value = CE->getValue();
2437 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2438 Inst.getOpcode() == ARM::VMOVv16i8) &&
2439 "All instructions that wants to replicate non-zero byte "
2440 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2441 unsigned B = Value & 0xff;
2442 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002443 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002444 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002445 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2446 assert(N == 1 && "Invalid number of operands!");
2447 // The immediate encodes the type of constant as well as the value.
2448 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2449 unsigned Value = ~CE->getValue();
2450 if (Value >= 256 && Value <= 0xffff)
2451 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2452 else if (Value > 0xffff && Value <= 0xffffff)
2453 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2454 else if (Value > 0xffffff)
2455 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002456 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002457 }
2458
Jim Grosbache4454e02011-10-18 16:18:11 +00002459 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2460 assert(N == 1 && "Invalid number of operands!");
2461 // The immediate encodes the type of constant as well as the value.
2462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2463 uint64_t Value = CE->getValue();
2464 unsigned Imm = 0;
2465 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2466 Imm |= (Value & 1) << i;
2467 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002468 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002469 }
2470
Craig Topperca7e3e52014-03-10 03:19:03 +00002471 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002472
David Blaikie960ea3f2014-06-08 16:18:35 +00002473 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2474 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002475 Op->ITMask.Mask = Mask;
2476 Op->StartLoc = S;
2477 Op->EndLoc = S;
2478 return Op;
2479 }
2480
David Blaikie960ea3f2014-06-08 16:18:35 +00002481 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2482 SMLoc S) {
2483 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002484 Op->CC.Val = CC;
2485 Op->StartLoc = S;
2486 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002487 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002488 }
2489
David Blaikie960ea3f2014-06-08 16:18:35 +00002490 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2491 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002492 Op->Cop.Val = CopVal;
2493 Op->StartLoc = S;
2494 Op->EndLoc = S;
2495 return Op;
2496 }
2497
David Blaikie960ea3f2014-06-08 16:18:35 +00002498 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2499 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002500 Op->Cop.Val = CopVal;
2501 Op->StartLoc = S;
2502 Op->EndLoc = S;
2503 return Op;
2504 }
2505
David Blaikie960ea3f2014-06-08 16:18:35 +00002506 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2507 SMLoc E) {
2508 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002509 Op->Cop.Val = Val;
2510 Op->StartLoc = S;
2511 Op->EndLoc = E;
2512 return Op;
2513 }
2514
David Blaikie960ea3f2014-06-08 16:18:35 +00002515 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2516 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002517 Op->Reg.RegNum = RegNum;
2518 Op->StartLoc = S;
2519 Op->EndLoc = S;
2520 return Op;
2521 }
2522
David Blaikie960ea3f2014-06-08 16:18:35 +00002523 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2524 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002525 Op->Tok.Data = Str.data();
2526 Op->Tok.Length = Str.size();
2527 Op->StartLoc = S;
2528 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002529 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002530 }
2531
David Blaikie960ea3f2014-06-08 16:18:35 +00002532 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2533 SMLoc E) {
2534 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002535 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002536 Op->StartLoc = S;
2537 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002538 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002539 }
2540
David Blaikie960ea3f2014-06-08 16:18:35 +00002541 static std::unique_ptr<ARMOperand>
2542 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2543 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2544 SMLoc E) {
2545 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002546 Op->RegShiftedReg.ShiftTy = ShTy;
2547 Op->RegShiftedReg.SrcReg = SrcReg;
2548 Op->RegShiftedReg.ShiftReg = ShiftReg;
2549 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002550 Op->StartLoc = S;
2551 Op->EndLoc = E;
2552 return Op;
2553 }
2554
David Blaikie960ea3f2014-06-08 16:18:35 +00002555 static std::unique_ptr<ARMOperand>
2556 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2557 unsigned ShiftImm, SMLoc S, SMLoc E) {
2558 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002559 Op->RegShiftedImm.ShiftTy = ShTy;
2560 Op->RegShiftedImm.SrcReg = SrcReg;
2561 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002562 Op->StartLoc = S;
2563 Op->EndLoc = E;
2564 return Op;
2565 }
2566
David Blaikie960ea3f2014-06-08 16:18:35 +00002567 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2568 SMLoc S, SMLoc E) {
2569 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002570 Op->ShifterImm.isASR = isASR;
2571 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002572 Op->StartLoc = S;
2573 Op->EndLoc = E;
2574 return Op;
2575 }
2576
David Blaikie960ea3f2014-06-08 16:18:35 +00002577 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2578 SMLoc E) {
2579 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002580 Op->RotImm.Imm = Imm;
2581 Op->StartLoc = S;
2582 Op->EndLoc = E;
2583 return Op;
2584 }
2585
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002586 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2587 SMLoc S, SMLoc E) {
2588 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2589 Op->ModImm.Bits = Bits;
2590 Op->ModImm.Rot = Rot;
2591 Op->StartLoc = S;
2592 Op->EndLoc = E;
2593 return Op;
2594 }
2595
David Blaikie960ea3f2014-06-08 16:18:35 +00002596 static std::unique_ptr<ARMOperand>
2597 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2598 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002599 Op->Bitfield.LSB = LSB;
2600 Op->Bitfield.Width = Width;
2601 Op->StartLoc = S;
2602 Op->EndLoc = E;
2603 return Op;
2604 }
2605
David Blaikie960ea3f2014-06-08 16:18:35 +00002606 static std::unique_ptr<ARMOperand>
2607 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002608 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002609 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002610 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002611
Chad Rosierfa705ee2013-07-01 20:49:23 +00002612 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002613 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002614 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002615 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002616 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002617
Chad Rosierfa705ee2013-07-01 20:49:23 +00002618 // Sort based on the register encoding values.
2619 array_pod_sort(Regs.begin(), Regs.end());
2620
David Blaikie960ea3f2014-06-08 16:18:35 +00002621 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002622 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002623 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002624 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002625 Op->StartLoc = StartLoc;
2626 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002627 return Op;
2628 }
2629
David Blaikie960ea3f2014-06-08 16:18:35 +00002630 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2631 unsigned Count,
2632 bool isDoubleSpaced,
2633 SMLoc S, SMLoc E) {
2634 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002635 Op->VectorList.RegNum = RegNum;
2636 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002637 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002638 Op->StartLoc = S;
2639 Op->EndLoc = E;
2640 return Op;
2641 }
2642
David Blaikie960ea3f2014-06-08 16:18:35 +00002643 static std::unique_ptr<ARMOperand>
2644 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2645 SMLoc S, SMLoc E) {
2646 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002647 Op->VectorList.RegNum = RegNum;
2648 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002649 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002650 Op->StartLoc = S;
2651 Op->EndLoc = E;
2652 return Op;
2653 }
2654
David Blaikie960ea3f2014-06-08 16:18:35 +00002655 static std::unique_ptr<ARMOperand>
2656 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2657 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2658 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002659 Op->VectorList.RegNum = RegNum;
2660 Op->VectorList.Count = Count;
2661 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002662 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002663 Op->StartLoc = S;
2664 Op->EndLoc = E;
2665 return Op;
2666 }
2667
David Blaikie960ea3f2014-06-08 16:18:35 +00002668 static std::unique_ptr<ARMOperand>
2669 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2670 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002671 Op->VectorIndex.Val = Idx;
2672 Op->StartLoc = S;
2673 Op->EndLoc = E;
2674 return Op;
2675 }
2676
David Blaikie960ea3f2014-06-08 16:18:35 +00002677 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2678 SMLoc E) {
2679 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002680 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002681 Op->StartLoc = S;
2682 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002683 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002684 }
2685
David Blaikie960ea3f2014-06-08 16:18:35 +00002686 static std::unique_ptr<ARMOperand>
2687 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2688 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2689 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2690 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2691 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002692 Op->Memory.BaseRegNum = BaseRegNum;
2693 Op->Memory.OffsetImm = OffsetImm;
2694 Op->Memory.OffsetRegNum = OffsetRegNum;
2695 Op->Memory.ShiftType = ShiftType;
2696 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002697 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002698 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002699 Op->StartLoc = S;
2700 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002701 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002702 return Op;
2703 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002704
David Blaikie960ea3f2014-06-08 16:18:35 +00002705 static std::unique_ptr<ARMOperand>
2706 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2707 unsigned ShiftImm, SMLoc S, SMLoc E) {
2708 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002709 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002710 Op->PostIdxReg.isAdd = isAdd;
2711 Op->PostIdxReg.ShiftTy = ShiftTy;
2712 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002713 Op->StartLoc = S;
2714 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002715 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002716 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002717
David Blaikie960ea3f2014-06-08 16:18:35 +00002718 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2719 SMLoc S) {
2720 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002721 Op->MBOpt.Val = Opt;
2722 Op->StartLoc = S;
2723 Op->EndLoc = S;
2724 return Op;
2725 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002726
David Blaikie960ea3f2014-06-08 16:18:35 +00002727 static std::unique_ptr<ARMOperand>
2728 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2729 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002730 Op->ISBOpt.Val = Opt;
2731 Op->StartLoc = S;
2732 Op->EndLoc = S;
2733 return Op;
2734 }
2735
David Blaikie960ea3f2014-06-08 16:18:35 +00002736 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2737 SMLoc S) {
2738 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002739 Op->IFlags.Val = IFlags;
2740 Op->StartLoc = S;
2741 Op->EndLoc = S;
2742 return Op;
2743 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002744
David Blaikie960ea3f2014-06-08 16:18:35 +00002745 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2746 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002747 Op->MMask.Val = MMask;
2748 Op->StartLoc = S;
2749 Op->EndLoc = S;
2750 return Op;
2751 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002752
2753 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2754 auto Op = make_unique<ARMOperand>(k_BankedReg);
2755 Op->BankedReg.Val = Reg;
2756 Op->StartLoc = S;
2757 Op->EndLoc = S;
2758 return Op;
2759 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002760};
2761
2762} // end anonymous namespace.
2763
Jim Grosbach602aa902011-07-13 15:34:57 +00002764void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002765 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002766 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002767 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002768 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002769 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002770 OS << "<ccout " << getReg() << ">";
2771 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002772 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002773 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002774 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2775 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2776 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002777 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2778 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2779 break;
2780 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002781 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002782 OS << "<coprocessor number: " << getCoproc() << ">";
2783 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002784 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002785 OS << "<coprocessor register: " << getCoproc() << ">";
2786 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002787 case k_CoprocOption:
2788 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2789 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002790 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002791 OS << "<mask: " << getMSRMask() << ">";
2792 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002793 case k_BankedReg:
2794 OS << "<banked reg: " << getBankedReg() << ">";
2795 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002796 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002797 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002798 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002799 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002800 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002801 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002802 case k_InstSyncBarrierOpt:
2803 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2804 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002805 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002806 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002807 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002808 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002809 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002810 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002811 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2812 << PostIdxReg.RegNum;
2813 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2814 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2815 << PostIdxReg.ShiftImm;
2816 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002817 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002818 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002819 OS << "<ARM_PROC::";
2820 unsigned IFlags = getProcIFlags();
2821 for (int i=2; i >= 0; --i)
2822 if (IFlags & (1 << i))
2823 OS << ARM_PROC::IFlagsToString(1 << i);
2824 OS << ">";
2825 break;
2826 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002827 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002828 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002829 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002830 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002831 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2832 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002833 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002834 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002835 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002836 << RegShiftedReg.SrcReg << " "
2837 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2838 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002839 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002840 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002841 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002842 << RegShiftedImm.SrcReg << " "
2843 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2844 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002845 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002846 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002847 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2848 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002849 case k_ModifiedImmediate:
2850 OS << "<mod_imm #" << ModImm.Bits << ", #"
2851 << ModImm.Rot << ")>";
2852 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002853 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002854 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2855 << ", width: " << Bitfield.Width << ">";
2856 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002857 case k_RegisterList:
2858 case k_DPRRegisterList:
2859 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002860 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002861
Bill Wendlingbed94652010-11-09 23:28:44 +00002862 const SmallVectorImpl<unsigned> &RegList = getRegList();
2863 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002864 I = RegList.begin(), E = RegList.end(); I != E; ) {
2865 OS << *I;
2866 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002867 }
2868
2869 OS << ">";
2870 break;
2871 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002872 case k_VectorList:
2873 OS << "<vector_list " << VectorList.Count << " * "
2874 << VectorList.RegNum << ">";
2875 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002876 case k_VectorListAllLanes:
2877 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2878 << VectorList.RegNum << ">";
2879 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002880 case k_VectorListIndexed:
2881 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2882 << VectorList.Count << " * " << VectorList.RegNum << ">";
2883 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002884 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002885 OS << "'" << getToken() << "'";
2886 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002887 case k_VectorIndex:
2888 OS << "<vectorindex " << getVectorIndex() << ">";
2889 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002890 }
2891}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002892
2893/// @name Auto-generated Match Functions
2894/// {
2895
2896static unsigned MatchRegisterName(StringRef Name);
2897
2898/// }
2899
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002900bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2901 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002902 const AsmToken &Tok = getParser().getTok();
2903 StartLoc = Tok.getLoc();
2904 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002905 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002906
2907 return (RegNo == (unsigned)-1);
2908}
2909
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002910/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002911/// and if it is a register name the token is eaten and the register number is
2912/// returned. Otherwise return -1.
2913///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002914int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002915 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002916 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002917 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002918
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002919 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002920 unsigned RegNum = MatchRegisterName(lowerCase);
2921 if (!RegNum) {
2922 RegNum = StringSwitch<unsigned>(lowerCase)
2923 .Case("r13", ARM::SP)
2924 .Case("r14", ARM::LR)
2925 .Case("r15", ARM::PC)
2926 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002927 // Additional register name aliases for 'gas' compatibility.
2928 .Case("a1", ARM::R0)
2929 .Case("a2", ARM::R1)
2930 .Case("a3", ARM::R2)
2931 .Case("a4", ARM::R3)
2932 .Case("v1", ARM::R4)
2933 .Case("v2", ARM::R5)
2934 .Case("v3", ARM::R6)
2935 .Case("v4", ARM::R7)
2936 .Case("v5", ARM::R8)
2937 .Case("v6", ARM::R9)
2938 .Case("v7", ARM::R10)
2939 .Case("v8", ARM::R11)
2940 .Case("sb", ARM::R9)
2941 .Case("sl", ARM::R10)
2942 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002943 .Default(0);
2944 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002945 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002946 // Check for aliases registered via .req. Canonicalize to lower case.
2947 // That's more consistent since register names are case insensitive, and
2948 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2949 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002950 // If no match, return failure.
2951 if (Entry == RegisterReqs.end())
2952 return -1;
2953 Parser.Lex(); // Eat identifier token.
2954 return Entry->getValue();
2955 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002956
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00002957 // Some FPUs only have 16 D registers, so D16-D31 are invalid
2958 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
2959 return -1;
2960
Chris Lattner44e5981c2010-10-30 04:09:10 +00002961 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002962
Chris Lattner44e5981c2010-10-30 04:09:10 +00002963 return RegNum;
2964}
Jim Grosbach99710a82010-11-01 16:44:21 +00002965
Jim Grosbachbb24c592011-07-13 18:49:30 +00002966// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2967// If a recoverable error occurs, return 1. If an irrecoverable error
2968// occurs, return -1. An irrecoverable error is one where tokens have been
2969// consumed in the process of trying to parse the shifter (i.e., when it is
2970// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00002971int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002972 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002973 SMLoc S = Parser.getTok().getLoc();
2974 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002975 if (Tok.isNot(AsmToken::Identifier))
2976 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002977
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002978 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002979 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002980 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002981 .Case("lsl", ARM_AM::lsl)
2982 .Case("lsr", ARM_AM::lsr)
2983 .Case("asr", ARM_AM::asr)
2984 .Case("ror", ARM_AM::ror)
2985 .Case("rrx", ARM_AM::rrx)
2986 .Default(ARM_AM::no_shift);
2987
2988 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002989 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002990
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002991 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002992
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002993 // The source register for the shift has already been added to the
2994 // operand list, so we need to pop it off and combine it into the shifted
2995 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00002996 std::unique_ptr<ARMOperand> PrevOp(
2997 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002998 if (!PrevOp->isReg())
2999 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3000 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003001
3002 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003003 int64_t Imm = 0;
3004 int ShiftReg = 0;
3005 if (ShiftTy == ARM_AM::rrx) {
3006 // RRX Doesn't have an explicit shift amount. The encoder expects
3007 // the shift register to be the same as the source register. Seems odd,
3008 // but OK.
3009 ShiftReg = SrcReg;
3010 } else {
3011 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003012 if (Parser.getTok().is(AsmToken::Hash) ||
3013 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003014 Parser.Lex(); // Eat hash.
3015 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003016 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003017 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003018 Error(ImmLoc, "invalid immediate shift value");
3019 return -1;
3020 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003021 // The expression must be evaluatable as an immediate.
3022 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003023 if (!CE) {
3024 Error(ImmLoc, "invalid immediate shift value");
3025 return -1;
3026 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003027 // Range check the immediate.
3028 // lsl, ror: 0 <= imm <= 31
3029 // lsr, asr: 0 <= imm <= 32
3030 Imm = CE->getValue();
3031 if (Imm < 0 ||
3032 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3033 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003034 Error(ImmLoc, "immediate shift value out of range");
3035 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003036 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003037 // shift by zero is a nop. Always send it through as lsl.
3038 // ('as' compatibility)
3039 if (Imm == 0)
3040 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003041 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003042 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003043 EndLoc = Parser.getTok().getEndLoc();
3044 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003045 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003046 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003047 return -1;
3048 }
3049 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003050 Error(Parser.getTok().getLoc(),
3051 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003052 return -1;
3053 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003054 }
3055
Owen Andersonb595ed02011-07-21 18:54:16 +00003056 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3057 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003058 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003059 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003060 else
3061 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003062 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003063
Jim Grosbachbb24c592011-07-13 18:49:30 +00003064 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003065}
3066
3067
Bill Wendling2063b842010-11-18 23:43:05 +00003068/// Try to parse a register name. The token must be an Identifier when called.
3069/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3070/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003071///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003072/// TODO this is likely to change to allow different register types and or to
3073/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003074bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003075 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003076 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003077 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003078 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003079 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003080
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003081 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3082 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003083
Chris Lattner44e5981c2010-10-30 04:09:10 +00003084 const AsmToken &ExclaimTok = Parser.getTok();
3085 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003086 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3087 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003088 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003089 return false;
3090 }
3091
3092 // Also check for an index operand. This is only legal for vector registers,
3093 // but that'll get caught OK in operand matching, so we don't need to
3094 // explicitly filter everything else out here.
3095 if (Parser.getTok().is(AsmToken::LBrac)) {
3096 SMLoc SIdx = Parser.getTok().getLoc();
3097 Parser.Lex(); // Eat left bracket token.
3098
3099 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003100 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003101 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003102 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003103 if (!MCE)
3104 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003105
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003106 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003107 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003108
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003109 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003110 Parser.Lex(); // Eat right bracket token.
3111
3112 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3113 SIdx, E,
3114 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003115 }
3116
Bill Wendling2063b842010-11-18 23:43:05 +00003117 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003118}
3119
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003120/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003121/// instruction with a symbolic operand name.
3122/// We accept "crN" syntax for GAS compatibility.
3123/// <operand-name> ::= <prefix><number>
3124/// If CoprocOp is 'c', then:
3125/// <prefix> ::= c | cr
3126/// If CoprocOp is 'p', then :
3127/// <prefix> ::= p
3128/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003129static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003130 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3131 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003132 if (Name.size() < 2 || Name[0] != CoprocOp)
3133 return -1;
3134 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3135
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003136 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003137 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003138 case 1:
3139 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003140 default: return -1;
3141 case '0': return 0;
3142 case '1': return 1;
3143 case '2': return 2;
3144 case '3': return 3;
3145 case '4': return 4;
3146 case '5': return 5;
3147 case '6': return 6;
3148 case '7': return 7;
3149 case '8': return 8;
3150 case '9': return 9;
3151 }
Renato Golinac561c32014-06-26 13:10:53 +00003152 case 2:
3153 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003154 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003155 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003156 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003157 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3158 // However, old cores (v5/v6) did use them in that way.
3159 case '0': return 10;
3160 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003161 case '2': return 12;
3162 case '3': return 13;
3163 case '4': return 14;
3164 case '5': return 15;
3165 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003166 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003167}
3168
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003169/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003170ARMAsmParser::OperandMatchResultTy
3171ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003172 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003173 SMLoc S = Parser.getTok().getLoc();
3174 const AsmToken &Tok = Parser.getTok();
3175 if (!Tok.is(AsmToken::Identifier))
3176 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003177 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003178 .Case("eq", ARMCC::EQ)
3179 .Case("ne", ARMCC::NE)
3180 .Case("hs", ARMCC::HS)
3181 .Case("cs", ARMCC::HS)
3182 .Case("lo", ARMCC::LO)
3183 .Case("cc", ARMCC::LO)
3184 .Case("mi", ARMCC::MI)
3185 .Case("pl", ARMCC::PL)
3186 .Case("vs", ARMCC::VS)
3187 .Case("vc", ARMCC::VC)
3188 .Case("hi", ARMCC::HI)
3189 .Case("ls", ARMCC::LS)
3190 .Case("ge", ARMCC::GE)
3191 .Case("lt", ARMCC::LT)
3192 .Case("gt", ARMCC::GT)
3193 .Case("le", ARMCC::LE)
3194 .Case("al", ARMCC::AL)
3195 .Default(~0U);
3196 if (CC == ~0U)
3197 return MatchOperand_NoMatch;
3198 Parser.Lex(); // Eat the token.
3199
3200 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3201
3202 return MatchOperand_Success;
3203}
3204
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003205/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003206/// token must be an Identifier when called, and if it is a coprocessor
3207/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003208ARMAsmParser::OperandMatchResultTy
3209ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003210 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003211 SMLoc S = Parser.getTok().getLoc();
3212 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003213 if (Tok.isNot(AsmToken::Identifier))
3214 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003215
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003216 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003217 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003218 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003219 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3220 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3221 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003222
3223 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003224 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003225 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003226}
3227
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003228/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003229/// token must be an Identifier when called, and if it is a coprocessor
3230/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003231ARMAsmParser::OperandMatchResultTy
3232ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003233 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003234 SMLoc S = Parser.getTok().getLoc();
3235 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003236 if (Tok.isNot(AsmToken::Identifier))
3237 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003238
3239 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3240 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003241 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003242
3243 Parser.Lex(); // Eat identifier token.
3244 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003245 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003246}
3247
Jim Grosbach48399582011-10-12 17:34:41 +00003248/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3249/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003250ARMAsmParser::OperandMatchResultTy
3251ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003252 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003253 SMLoc S = Parser.getTok().getLoc();
3254
3255 // If this isn't a '{', this isn't a coprocessor immediate operand.
3256 if (Parser.getTok().isNot(AsmToken::LCurly))
3257 return MatchOperand_NoMatch;
3258 Parser.Lex(); // Eat the '{'
3259
3260 const MCExpr *Expr;
3261 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003262 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003263 Error(Loc, "illegal expression");
3264 return MatchOperand_ParseFail;
3265 }
3266 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3267 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3268 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3269 return MatchOperand_ParseFail;
3270 }
3271 int Val = CE->getValue();
3272
3273 // Check for and consume the closing '}'
3274 if (Parser.getTok().isNot(AsmToken::RCurly))
3275 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003276 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003277 Parser.Lex(); // Eat the '}'
3278
3279 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3280 return MatchOperand_Success;
3281}
3282
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003283// For register list parsing, we need to map from raw GPR register numbering
3284// to the enumeration values. The enumeration values aren't sorted by
3285// register number due to our using "sp", "lr" and "pc" as canonical names.
3286static unsigned getNextRegister(unsigned Reg) {
3287 // If this is a GPR, we need to do it manually, otherwise we can rely
3288 // on the sort ordering of the enumeration since the other reg-classes
3289 // are sane.
3290 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3291 return Reg + 1;
3292 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003293 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003294 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3295 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3296 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3297 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3298 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3299 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3300 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3301 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3302 }
3303}
3304
Jim Grosbach85a23432011-11-11 21:27:40 +00003305// Return the low-subreg of a given Q register.
3306static unsigned getDRegFromQReg(unsigned QReg) {
3307 switch (QReg) {
3308 default: llvm_unreachable("expected a Q register!");
3309 case ARM::Q0: return ARM::D0;
3310 case ARM::Q1: return ARM::D2;
3311 case ARM::Q2: return ARM::D4;
3312 case ARM::Q3: return ARM::D6;
3313 case ARM::Q4: return ARM::D8;
3314 case ARM::Q5: return ARM::D10;
3315 case ARM::Q6: return ARM::D12;
3316 case ARM::Q7: return ARM::D14;
3317 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003318 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003319 case ARM::Q10: return ARM::D20;
3320 case ARM::Q11: return ARM::D22;
3321 case ARM::Q12: return ARM::D24;
3322 case ARM::Q13: return ARM::D26;
3323 case ARM::Q14: return ARM::D28;
3324 case ARM::Q15: return ARM::D30;
3325 }
3326}
3327
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003328/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003329bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003330 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003331 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003332 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003333 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003334 Parser.Lex(); // Eat '{' token.
3335 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003336
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003337 // Check the first register in the list to see what register class
3338 // this is a list of.
3339 int Reg = tryParseRegister();
3340 if (Reg == -1)
3341 return Error(RegLoc, "register expected");
3342
Jim Grosbach85a23432011-11-11 21:27:40 +00003343 // The reglist instructions have at most 16 registers, so reserve
3344 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003345 int EReg = 0;
3346 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003347
3348 // Allow Q regs and just interpret them as the two D sub-registers.
3349 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3350 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003351 EReg = MRI->getEncodingValue(Reg);
3352 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003353 ++Reg;
3354 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003355 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003356 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3357 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3358 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3359 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3360 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3361 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3362 else
3363 return Error(RegLoc, "invalid register in register list");
3364
Jim Grosbach85a23432011-11-11 21:27:40 +00003365 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003366 EReg = MRI->getEncodingValue(Reg);
3367 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003368
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003369 // This starts immediately after the first register token in the list,
3370 // so we can see either a comma or a minus (range separator) as a legal
3371 // next token.
3372 while (Parser.getTok().is(AsmToken::Comma) ||
3373 Parser.getTok().is(AsmToken::Minus)) {
3374 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003375 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003376 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003377 int EndReg = tryParseRegister();
3378 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003379 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003380 // Allow Q regs and just interpret them as the two D sub-registers.
3381 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3382 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003383 // If the register is the same as the start reg, there's nothing
3384 // more to do.
3385 if (Reg == EndReg)
3386 continue;
3387 // The register must be in the same register class as the first.
3388 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003389 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003390 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003391 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003392 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003393
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003394 // Add all the registers in the range to the register list.
3395 while (Reg != EndReg) {
3396 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003397 EReg = MRI->getEncodingValue(Reg);
3398 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003399 }
3400 continue;
3401 }
3402 Parser.Lex(); // Eat the comma.
3403 RegLoc = Parser.getTok().getLoc();
3404 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003405 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003406 Reg = tryParseRegister();
3407 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003408 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003409 // Allow Q regs and just interpret them as the two D sub-registers.
3410 bool isQReg = false;
3411 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3412 Reg = getDRegFromQReg(Reg);
3413 isQReg = true;
3414 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003415 // The register must be in the same register class as the first.
3416 if (!RC->contains(Reg))
3417 return Error(RegLoc, "invalid register in register list");
3418 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003419 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003420 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3421 Warning(RegLoc, "register list not in ascending order");
3422 else
3423 return Error(RegLoc, "register list not in ascending order");
3424 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003425 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003426 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3427 ") in register list");
3428 continue;
3429 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003430 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003431 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3432 Reg != OldReg + 1)
3433 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003434 EReg = MRI->getEncodingValue(Reg);
3435 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3436 if (isQReg) {
3437 EReg = MRI->getEncodingValue(++Reg);
3438 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3439 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003440 }
3441
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003442 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003443 return Error(Parser.getTok().getLoc(), "'}' expected");
3444 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003445 Parser.Lex(); // Eat '}' token.
3446
Jim Grosbach18bf3632011-12-13 21:48:29 +00003447 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003448 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003449
3450 // The ARM system instruction variants for LDM/STM have a '^' token here.
3451 if (Parser.getTok().is(AsmToken::Caret)) {
3452 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3453 Parser.Lex(); // Eat '^' token.
3454 }
3455
Bill Wendling2063b842010-11-18 23:43:05 +00003456 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003457}
3458
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003459// Helper function to parse the lane index for vector lists.
3460ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003461parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003462 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003463 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003464 if (Parser.getTok().is(AsmToken::LBrac)) {
3465 Parser.Lex(); // Eat the '['.
3466 if (Parser.getTok().is(AsmToken::RBrac)) {
3467 // "Dn[]" is the 'all lanes' syntax.
3468 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003469 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003470 Parser.Lex(); // Eat the ']'.
3471 return MatchOperand_Success;
3472 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003473
3474 // There's an optional '#' token here. Normally there wouldn't be, but
3475 // inline assemble puts one in, and it's friendly to accept that.
3476 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003477 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003478
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003479 const MCExpr *LaneIndex;
3480 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003481 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003482 Error(Loc, "illegal expression");
3483 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003484 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003485 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3486 if (!CE) {
3487 Error(Loc, "lane index must be empty or an integer");
3488 return MatchOperand_ParseFail;
3489 }
3490 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3491 Error(Parser.getTok().getLoc(), "']' expected");
3492 return MatchOperand_ParseFail;
3493 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003494 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003495 Parser.Lex(); // Eat the ']'.
3496 int64_t Val = CE->getValue();
3497
3498 // FIXME: Make this range check context sensitive for .8, .16, .32.
3499 if (Val < 0 || Val > 7) {
3500 Error(Parser.getTok().getLoc(), "lane index out of range");
3501 return MatchOperand_ParseFail;
3502 }
3503 Index = Val;
3504 LaneKind = IndexedLane;
3505 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003506 }
3507 LaneKind = NoLanes;
3508 return MatchOperand_Success;
3509}
3510
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003511// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003512ARMAsmParser::OperandMatchResultTy
3513ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003514 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003515 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003516 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003517 SMLoc S = Parser.getTok().getLoc();
3518 // As an extension (to match gas), support a plain D register or Q register
3519 // (without encosing curly braces) as a single or double entry list,
3520 // respectively.
3521 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003522 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003523 int Reg = tryParseRegister();
3524 if (Reg == -1)
3525 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003526 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003527 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003528 if (Res != MatchOperand_Success)
3529 return Res;
3530 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003531 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003532 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003533 break;
3534 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003535 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3536 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003537 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003538 case IndexedLane:
3539 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003540 LaneIndex,
3541 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003542 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003543 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003544 return MatchOperand_Success;
3545 }
3546 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3547 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003548 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003549 if (Res != MatchOperand_Success)
3550 return Res;
3551 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003552 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003553 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003554 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003555 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003556 break;
3557 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003558 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3559 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003560 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3561 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003562 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003563 case IndexedLane:
3564 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003565 LaneIndex,
3566 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003567 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003568 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003569 return MatchOperand_Success;
3570 }
3571 Error(S, "vector register expected");
3572 return MatchOperand_ParseFail;
3573 }
3574
3575 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003576 return MatchOperand_NoMatch;
3577
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003578 Parser.Lex(); // Eat '{' token.
3579 SMLoc RegLoc = Parser.getTok().getLoc();
3580
3581 int Reg = tryParseRegister();
3582 if (Reg == -1) {
3583 Error(RegLoc, "register expected");
3584 return MatchOperand_ParseFail;
3585 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003586 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003587 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003588 unsigned FirstReg = Reg;
3589 // The list is of D registers, but we also allow Q regs and just interpret
3590 // them as the two D sub-registers.
3591 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3592 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003593 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3594 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003595 ++Reg;
3596 ++Count;
3597 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003598
3599 SMLoc E;
3600 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003601 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003602
Jim Grosbache891fe82011-11-15 23:19:15 +00003603 while (Parser.getTok().is(AsmToken::Comma) ||
3604 Parser.getTok().is(AsmToken::Minus)) {
3605 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003606 if (!Spacing)
3607 Spacing = 1; // Register range implies a single spaced list.
3608 else if (Spacing == 2) {
3609 Error(Parser.getTok().getLoc(),
3610 "sequential registers in double spaced list");
3611 return MatchOperand_ParseFail;
3612 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003613 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003614 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003615 int EndReg = tryParseRegister();
3616 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003617 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003618 return MatchOperand_ParseFail;
3619 }
3620 // Allow Q regs and just interpret them as the two D sub-registers.
3621 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3622 EndReg = getDRegFromQReg(EndReg) + 1;
3623 // If the register is the same as the start reg, there's nothing
3624 // more to do.
3625 if (Reg == EndReg)
3626 continue;
3627 // The register must be in the same register class as the first.
3628 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003629 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003630 return MatchOperand_ParseFail;
3631 }
3632 // Ranges must go from low to high.
3633 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003634 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003635 return MatchOperand_ParseFail;
3636 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003637 // Parse the lane specifier if present.
3638 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003639 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003640 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3641 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003642 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003643 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003644 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003645 return MatchOperand_ParseFail;
3646 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003647
3648 // Add all the registers in the range to the register list.
3649 Count += EndReg - Reg;
3650 Reg = EndReg;
3651 continue;
3652 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003653 Parser.Lex(); // Eat the comma.
3654 RegLoc = Parser.getTok().getLoc();
3655 int OldReg = Reg;
3656 Reg = tryParseRegister();
3657 if (Reg == -1) {
3658 Error(RegLoc, "register expected");
3659 return MatchOperand_ParseFail;
3660 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003661 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003662 // It's OK to use the enumeration values directly here rather, as the
3663 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003664 //
3665 // The list is of D registers, but we also allow Q regs and just interpret
3666 // them as the two D sub-registers.
3667 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003668 if (!Spacing)
3669 Spacing = 1; // Register range implies a single spaced list.
3670 else if (Spacing == 2) {
3671 Error(RegLoc,
3672 "invalid register in double-spaced list (must be 'D' register')");
3673 return MatchOperand_ParseFail;
3674 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003675 Reg = getDRegFromQReg(Reg);
3676 if (Reg != OldReg + 1) {
3677 Error(RegLoc, "non-contiguous register range");
3678 return MatchOperand_ParseFail;
3679 }
3680 ++Reg;
3681 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003682 // Parse the lane specifier if present.
3683 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003684 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003685 SMLoc LaneLoc = Parser.getTok().getLoc();
3686 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3687 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003688 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003689 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003690 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003691 return MatchOperand_ParseFail;
3692 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003693 continue;
3694 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003695 // Normal D register.
3696 // Figure out the register spacing (single or double) of the list if
3697 // we don't know it already.
3698 if (!Spacing)
3699 Spacing = 1 + (Reg == OldReg + 2);
3700
3701 // Just check that it's contiguous and keep going.
3702 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003703 Error(RegLoc, "non-contiguous register range");
3704 return MatchOperand_ParseFail;
3705 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003706 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003707 // Parse the lane specifier if present.
3708 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003709 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003710 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003711 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003712 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003713 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003714 Error(EndLoc, "mismatched lane index in register list");
3715 return MatchOperand_ParseFail;
3716 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003717 }
3718
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003719 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003720 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003721 return MatchOperand_ParseFail;
3722 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003723 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003724 Parser.Lex(); // Eat '}' token.
3725
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003726 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003727 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003728 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003729 // composite register classes.
3730 if (Count == 2) {
3731 const MCRegisterClass *RC = (Spacing == 1) ?
3732 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3733 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3734 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3735 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003736
Jim Grosbach2f50e922011-12-15 21:44:33 +00003737 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3738 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003739 break;
3740 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003741 // Two-register operands have been converted to the
3742 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003743 if (Count == 2) {
3744 const MCRegisterClass *RC = (Spacing == 1) ?
3745 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3746 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003747 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3748 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003749 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003750 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003751 S, E));
3752 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003753 case IndexedLane:
3754 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003755 LaneIndex,
3756 (Spacing == 2),
3757 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003758 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003759 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003760 return MatchOperand_Success;
3761}
3762
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003763/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003764ARMAsmParser::OperandMatchResultTy
3765ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003766 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003767 SMLoc S = Parser.getTok().getLoc();
3768 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003769 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003770
Jiangning Liu288e1af2012-08-02 08:21:27 +00003771 if (Tok.is(AsmToken::Identifier)) {
3772 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003773
Jiangning Liu288e1af2012-08-02 08:21:27 +00003774 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3775 .Case("sy", ARM_MB::SY)
3776 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003777 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003778 .Case("sh", ARM_MB::ISH)
3779 .Case("ish", ARM_MB::ISH)
3780 .Case("shst", ARM_MB::ISHST)
3781 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003782 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003783 .Case("nsh", ARM_MB::NSH)
3784 .Case("un", ARM_MB::NSH)
3785 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003786 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003787 .Case("unst", ARM_MB::NSHST)
3788 .Case("osh", ARM_MB::OSH)
3789 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003790 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003791 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003792
Joey Gouly926d3f52013-09-05 15:35:24 +00003793 // ishld, oshld, nshld and ld are only available from ARMv8.
3794 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3795 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3796 Opt = ~0U;
3797
Jiangning Liu288e1af2012-08-02 08:21:27 +00003798 if (Opt == ~0U)
3799 return MatchOperand_NoMatch;
3800
3801 Parser.Lex(); // Eat identifier token.
3802 } else if (Tok.is(AsmToken::Hash) ||
3803 Tok.is(AsmToken::Dollar) ||
3804 Tok.is(AsmToken::Integer)) {
3805 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003806 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003807 SMLoc Loc = Parser.getTok().getLoc();
3808
3809 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003810 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003811 Error(Loc, "illegal expression");
3812 return MatchOperand_ParseFail;
3813 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003814
Jiangning Liu288e1af2012-08-02 08:21:27 +00003815 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3816 if (!CE) {
3817 Error(Loc, "constant expression expected");
3818 return MatchOperand_ParseFail;
3819 }
3820
3821 int Val = CE->getValue();
3822 if (Val & ~0xf) {
3823 Error(Loc, "immediate value out of range");
3824 return MatchOperand_ParseFail;
3825 }
3826
3827 Opt = ARM_MB::RESERVED_0 + Val;
3828 } else
3829 return MatchOperand_ParseFail;
3830
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003831 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003832 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003833}
3834
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003835/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003836ARMAsmParser::OperandMatchResultTy
3837ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003838 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003839 SMLoc S = Parser.getTok().getLoc();
3840 const AsmToken &Tok = Parser.getTok();
3841 unsigned Opt;
3842
3843 if (Tok.is(AsmToken::Identifier)) {
3844 StringRef OptStr = Tok.getString();
3845
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003846 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003847 Opt = ARM_ISB::SY;
3848 else
3849 return MatchOperand_NoMatch;
3850
3851 Parser.Lex(); // Eat identifier token.
3852 } else if (Tok.is(AsmToken::Hash) ||
3853 Tok.is(AsmToken::Dollar) ||
3854 Tok.is(AsmToken::Integer)) {
3855 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003856 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003857 SMLoc Loc = Parser.getTok().getLoc();
3858
3859 const MCExpr *ISBarrierID;
3860 if (getParser().parseExpression(ISBarrierID)) {
3861 Error(Loc, "illegal expression");
3862 return MatchOperand_ParseFail;
3863 }
3864
3865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3866 if (!CE) {
3867 Error(Loc, "constant expression expected");
3868 return MatchOperand_ParseFail;
3869 }
3870
3871 int Val = CE->getValue();
3872 if (Val & ~0xf) {
3873 Error(Loc, "immediate value out of range");
3874 return MatchOperand_ParseFail;
3875 }
3876
3877 Opt = ARM_ISB::RESERVED_0 + Val;
3878 } else
3879 return MatchOperand_ParseFail;
3880
3881 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3882 (ARM_ISB::InstSyncBOpt)Opt, S));
3883 return MatchOperand_Success;
3884}
3885
3886
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003887/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003888ARMAsmParser::OperandMatchResultTy
3889ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003890 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003891 SMLoc S = Parser.getTok().getLoc();
3892 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003893 if (!Tok.is(AsmToken::Identifier))
3894 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003895 StringRef IFlagsStr = Tok.getString();
3896
Owen Anderson10c5b122011-10-05 17:16:40 +00003897 // An iflags string of "none" is interpreted to mean that none of the AIF
3898 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003899 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003900 if (IFlagsStr != "none") {
3901 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3902 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3903 .Case("a", ARM_PROC::A)
3904 .Case("i", ARM_PROC::I)
3905 .Case("f", ARM_PROC::F)
3906 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003907
Owen Anderson10c5b122011-10-05 17:16:40 +00003908 // If some specific iflag is already set, it means that some letter is
3909 // present more than once, this is not acceptable.
3910 if (Flag == ~0U || (IFlags & Flag))
3911 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003912
Owen Anderson10c5b122011-10-05 17:16:40 +00003913 IFlags |= Flag;
3914 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003915 }
3916
3917 Parser.Lex(); // Eat identifier token.
3918 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3919 return MatchOperand_Success;
3920}
3921
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003922/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003923ARMAsmParser::OperandMatchResultTy
3924ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003925 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003926 SMLoc S = Parser.getTok().getLoc();
3927 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003928 if (!Tok.is(AsmToken::Identifier))
3929 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003930 StringRef Mask = Tok.getString();
3931
James Molloy21efa7d2011-09-28 14:21:38 +00003932 if (isMClass()) {
3933 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003934 std::string Name = Mask.lower();
3935 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003936 // Note: in the documentation:
3937 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3938 // for MSR APSR_nzcvq.
3939 // but we do make it an alias here. This is so to get the "mask encoding"
3940 // bits correct on MSR APSR writes.
3941 //
3942 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3943 // should really only be allowed when writing a special register. Note
3944 // they get dropped in the MRS instruction reading a special register as
3945 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003946 .Case("apsr", 0x800)
3947 .Case("apsr_nzcvq", 0x800)
3948 .Case("apsr_g", 0x400)
3949 .Case("apsr_nzcvqg", 0xc00)
3950 .Case("iapsr", 0x801)
3951 .Case("iapsr_nzcvq", 0x801)
3952 .Case("iapsr_g", 0x401)
3953 .Case("iapsr_nzcvqg", 0xc01)
3954 .Case("eapsr", 0x802)
3955 .Case("eapsr_nzcvq", 0x802)
3956 .Case("eapsr_g", 0x402)
3957 .Case("eapsr_nzcvqg", 0xc02)
3958 .Case("xpsr", 0x803)
3959 .Case("xpsr_nzcvq", 0x803)
3960 .Case("xpsr_g", 0x403)
3961 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003962 .Case("ipsr", 0x805)
3963 .Case("epsr", 0x806)
3964 .Case("iepsr", 0x807)
3965 .Case("msp", 0x808)
3966 .Case("psp", 0x809)
3967 .Case("primask", 0x810)
3968 .Case("basepri", 0x811)
3969 .Case("basepri_max", 0x812)
3970 .Case("faultmask", 0x813)
3971 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003972 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003973
James Molloy21efa7d2011-09-28 14:21:38 +00003974 if (FlagsVal == ~0U)
3975 return MatchOperand_NoMatch;
3976
Artyom Skrobovcf296442015-09-24 17:31:16 +00003977 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00003978 // The _g and _nzcvqg versions are only valid if the DSP extension is
3979 // available.
3980 return MatchOperand_NoMatch;
3981
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003982 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003983 // basepri, basepri_max and faultmask only valid for V7m.
3984 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003985
James Molloy21efa7d2011-09-28 14:21:38 +00003986 Parser.Lex(); // Eat identifier token.
3987 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3988 return MatchOperand_Success;
3989 }
3990
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003991 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3992 size_t Start = 0, Next = Mask.find('_');
3993 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003994 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003995 if (Next != StringRef::npos)
3996 Flags = Mask.slice(Next+1, Mask.size());
3997
3998 // FlagsVal contains the complete mask:
3999 // 3-0: Mask
4000 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4001 unsigned FlagsVal = 0;
4002
4003 if (SpecReg == "apsr") {
4004 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004005 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004006 .Case("g", 0x4) // same as CPSR_s
4007 .Case("nzcvqg", 0xc) // same as CPSR_fs
4008 .Default(~0U);
4009
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004010 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004011 if (!Flags.empty())
4012 return MatchOperand_NoMatch;
4013 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004014 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004015 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004016 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004017 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4018 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004019 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004020 for (int i = 0, e = Flags.size(); i != e; ++i) {
4021 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4022 .Case("c", 1)
4023 .Case("x", 2)
4024 .Case("s", 4)
4025 .Case("f", 8)
4026 .Default(~0U);
4027
4028 // If some specific flag is already set, it means that some letter is
4029 // present more than once, this is not acceptable.
4030 if (FlagsVal == ~0U || (FlagsVal & Flag))
4031 return MatchOperand_NoMatch;
4032 FlagsVal |= Flag;
4033 }
4034 } else // No match for special register.
4035 return MatchOperand_NoMatch;
4036
Owen Anderson03a173e2011-10-21 18:43:28 +00004037 // Special register without flags is NOT equivalent to "fc" flags.
4038 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4039 // two lines would enable gas compatibility at the expense of breaking
4040 // round-tripping.
4041 //
4042 // if (!FlagsVal)
4043 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004044
4045 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4046 if (SpecReg == "spsr")
4047 FlagsVal |= 16;
4048
4049 Parser.Lex(); // Eat identifier token.
4050 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4051 return MatchOperand_Success;
4052}
4053
Tim Northoveree843ef2014-08-15 10:47:12 +00004054/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4055/// use in the MRS/MSR instructions added to support virtualization.
4056ARMAsmParser::OperandMatchResultTy
4057ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004058 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004059 SMLoc S = Parser.getTok().getLoc();
4060 const AsmToken &Tok = Parser.getTok();
4061 if (!Tok.is(AsmToken::Identifier))
4062 return MatchOperand_NoMatch;
4063 StringRef RegName = Tok.getString();
4064
4065 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4066 // and bit 5 is R.
4067 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4068 .Case("r8_usr", 0x00)
4069 .Case("r9_usr", 0x01)
4070 .Case("r10_usr", 0x02)
4071 .Case("r11_usr", 0x03)
4072 .Case("r12_usr", 0x04)
4073 .Case("sp_usr", 0x05)
4074 .Case("lr_usr", 0x06)
4075 .Case("r8_fiq", 0x08)
4076 .Case("r9_fiq", 0x09)
4077 .Case("r10_fiq", 0x0a)
4078 .Case("r11_fiq", 0x0b)
4079 .Case("r12_fiq", 0x0c)
4080 .Case("sp_fiq", 0x0d)
4081 .Case("lr_fiq", 0x0e)
4082 .Case("lr_irq", 0x10)
4083 .Case("sp_irq", 0x11)
4084 .Case("lr_svc", 0x12)
4085 .Case("sp_svc", 0x13)
4086 .Case("lr_abt", 0x14)
4087 .Case("sp_abt", 0x15)
4088 .Case("lr_und", 0x16)
4089 .Case("sp_und", 0x17)
4090 .Case("lr_mon", 0x1c)
4091 .Case("sp_mon", 0x1d)
4092 .Case("elr_hyp", 0x1e)
4093 .Case("sp_hyp", 0x1f)
4094 .Case("spsr_fiq", 0x2e)
4095 .Case("spsr_irq", 0x30)
4096 .Case("spsr_svc", 0x32)
4097 .Case("spsr_abt", 0x34)
4098 .Case("spsr_und", 0x36)
4099 .Case("spsr_mon", 0x3c)
4100 .Case("spsr_hyp", 0x3e)
4101 .Default(~0U);
4102
4103 if (Encoding == ~0U)
4104 return MatchOperand_NoMatch;
4105
4106 Parser.Lex(); // Eat identifier token.
4107 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4108 return MatchOperand_Success;
4109}
4110
David Blaikie960ea3f2014-06-08 16:18:35 +00004111ARMAsmParser::OperandMatchResultTy
4112ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4113 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004114 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004115 const AsmToken &Tok = Parser.getTok();
4116 if (Tok.isNot(AsmToken::Identifier)) {
4117 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4118 return MatchOperand_ParseFail;
4119 }
4120 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004121 std::string LowerOp = Op.lower();
4122 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004123 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4124 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4125 return MatchOperand_ParseFail;
4126 }
4127 Parser.Lex(); // Eat shift type token.
4128
4129 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004130 if (Parser.getTok().isNot(AsmToken::Hash) &&
4131 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004132 Error(Parser.getTok().getLoc(), "'#' expected");
4133 return MatchOperand_ParseFail;
4134 }
4135 Parser.Lex(); // Eat hash token.
4136
4137 const MCExpr *ShiftAmount;
4138 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004139 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004140 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004141 Error(Loc, "illegal expression");
4142 return MatchOperand_ParseFail;
4143 }
4144 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4145 if (!CE) {
4146 Error(Loc, "constant expression expected");
4147 return MatchOperand_ParseFail;
4148 }
4149 int Val = CE->getValue();
4150 if (Val < Low || Val > High) {
4151 Error(Loc, "immediate value out of range");
4152 return MatchOperand_ParseFail;
4153 }
4154
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004155 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004156
4157 return MatchOperand_Success;
4158}
4159
David Blaikie960ea3f2014-06-08 16:18:35 +00004160ARMAsmParser::OperandMatchResultTy
4161ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004162 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004163 const AsmToken &Tok = Parser.getTok();
4164 SMLoc S = Tok.getLoc();
4165 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004166 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004167 return MatchOperand_ParseFail;
4168 }
Tim Northover4d141442013-05-31 15:58:45 +00004169 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004170 .Case("be", 1)
4171 .Case("le", 0)
4172 .Default(-1);
4173 Parser.Lex(); // Eat the token.
4174
4175 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004176 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004177 return MatchOperand_ParseFail;
4178 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004179 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004180 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004181 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004182 return MatchOperand_Success;
4183}
4184
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004185/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4186/// instructions. Legal values are:
4187/// lsl #n 'n' in [0,31]
4188/// asr #n 'n' in [1,32]
4189/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004190ARMAsmParser::OperandMatchResultTy
4191ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004192 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004193 const AsmToken &Tok = Parser.getTok();
4194 SMLoc S = Tok.getLoc();
4195 if (Tok.isNot(AsmToken::Identifier)) {
4196 Error(S, "shift operator 'asr' or 'lsl' expected");
4197 return MatchOperand_ParseFail;
4198 }
4199 StringRef ShiftName = Tok.getString();
4200 bool isASR;
4201 if (ShiftName == "lsl" || ShiftName == "LSL")
4202 isASR = false;
4203 else if (ShiftName == "asr" || ShiftName == "ASR")
4204 isASR = true;
4205 else {
4206 Error(S, "shift operator 'asr' or 'lsl' expected");
4207 return MatchOperand_ParseFail;
4208 }
4209 Parser.Lex(); // Eat the operator.
4210
4211 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004212 if (Parser.getTok().isNot(AsmToken::Hash) &&
4213 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004214 Error(Parser.getTok().getLoc(), "'#' expected");
4215 return MatchOperand_ParseFail;
4216 }
4217 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004218 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004219
4220 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004221 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004222 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004223 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004224 return MatchOperand_ParseFail;
4225 }
4226 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4227 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004228 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004229 return MatchOperand_ParseFail;
4230 }
4231
4232 int64_t Val = CE->getValue();
4233 if (isASR) {
4234 // Shift amount must be in [1,32]
4235 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004236 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004237 return MatchOperand_ParseFail;
4238 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004239 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4240 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004241 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004242 return MatchOperand_ParseFail;
4243 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004244 if (Val == 32) Val = 0;
4245 } else {
4246 // Shift amount must be in [1,32]
4247 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004248 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004249 return MatchOperand_ParseFail;
4250 }
4251 }
4252
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004253 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004254
4255 return MatchOperand_Success;
4256}
4257
Jim Grosbach833b9d32011-07-27 20:15:40 +00004258/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4259/// of instructions. Legal values are:
4260/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004261ARMAsmParser::OperandMatchResultTy
4262ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004263 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004264 const AsmToken &Tok = Parser.getTok();
4265 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004266 if (Tok.isNot(AsmToken::Identifier))
4267 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004268 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004269 if (ShiftName != "ror" && ShiftName != "ROR")
4270 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004271 Parser.Lex(); // Eat the operator.
4272
4273 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004274 if (Parser.getTok().isNot(AsmToken::Hash) &&
4275 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004276 Error(Parser.getTok().getLoc(), "'#' expected");
4277 return MatchOperand_ParseFail;
4278 }
4279 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004280 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004281
4282 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004283 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004284 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004285 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004286 return MatchOperand_ParseFail;
4287 }
4288 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4289 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004290 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004291 return MatchOperand_ParseFail;
4292 }
4293
4294 int64_t Val = CE->getValue();
4295 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4296 // normally, zero is represented in asm by omitting the rotate operand
4297 // entirely.
4298 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004299 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004300 return MatchOperand_ParseFail;
4301 }
4302
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004303 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004304
4305 return MatchOperand_Success;
4306}
4307
David Blaikie960ea3f2014-06-08 16:18:35 +00004308ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004309ARMAsmParser::parseModImm(OperandVector &Operands) {
4310 MCAsmParser &Parser = getParser();
4311 MCAsmLexer &Lexer = getLexer();
4312 int64_t Imm1, Imm2;
4313
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004314 SMLoc S = Parser.getTok().getLoc();
4315
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004316 // 1) A mod_imm operand can appear in the place of a register name:
4317 // add r0, #mod_imm
4318 // add r0, r0, #mod_imm
4319 // to correctly handle the latter, we bail out as soon as we see an
4320 // identifier.
4321 //
4322 // 2) Similarly, we do not want to parse into complex operands:
4323 // mov r0, #mod_imm
4324 // mov r0, :lower16:(_foo)
4325 if (Parser.getTok().is(AsmToken::Identifier) ||
4326 Parser.getTok().is(AsmToken::Colon))
4327 return MatchOperand_NoMatch;
4328
4329 // Hash (dollar) is optional as per the ARMARM
4330 if (Parser.getTok().is(AsmToken::Hash) ||
4331 Parser.getTok().is(AsmToken::Dollar)) {
4332 // Avoid parsing into complex operands (#:)
4333 if (Lexer.peekTok().is(AsmToken::Colon))
4334 return MatchOperand_NoMatch;
4335
4336 // Eat the hash (dollar)
4337 Parser.Lex();
4338 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004339
4340 SMLoc Sx1, Ex1;
4341 Sx1 = Parser.getTok().getLoc();
4342 const MCExpr *Imm1Exp;
4343 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4344 Error(Sx1, "malformed expression");
4345 return MatchOperand_ParseFail;
4346 }
4347
4348 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4349
4350 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004351 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004352 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004353 int Enc = ARM_AM::getSOImmVal(Imm1);
4354 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4355 // We have a match!
4356 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4357 (Enc & 0xF00) >> 7,
4358 Sx1, Ex1));
4359 return MatchOperand_Success;
4360 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004361
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004362 // We have parsed an immediate which is not for us, fallback to a plain
4363 // immediate. This can happen for instruction aliases. For an example,
4364 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4365 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4366 // instruction with a mod_imm operand. The alias is defined such that the
4367 // parser method is shared, that's why we have to do this here.
4368 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4369 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4370 return MatchOperand_Success;
4371 }
4372 } else {
4373 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4374 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004375 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4376 return MatchOperand_Success;
4377 }
4378
4379 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004380 if (Parser.getTok().isNot(AsmToken::Comma)) {
4381 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4382 return MatchOperand_ParseFail;
4383 }
4384
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004385 if (Imm1 & ~0xFF) {
4386 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4387 return MatchOperand_ParseFail;
4388 }
4389
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004390 // Eat the comma
4391 Parser.Lex();
4392
4393 // Repeat for #rot
4394 SMLoc Sx2, Ex2;
4395 Sx2 = Parser.getTok().getLoc();
4396
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004397 // Eat the optional hash (dollar)
4398 if (Parser.getTok().is(AsmToken::Hash) ||
4399 Parser.getTok().is(AsmToken::Dollar))
4400 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004401
4402 const MCExpr *Imm2Exp;
4403 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4404 Error(Sx2, "malformed expression");
4405 return MatchOperand_ParseFail;
4406 }
4407
4408 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4409
4410 if (CE) {
4411 Imm2 = CE->getValue();
4412 if (!(Imm2 & ~0x1E)) {
4413 // We have a match!
4414 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4415 return MatchOperand_Success;
4416 }
4417 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4418 return MatchOperand_ParseFail;
4419 } else {
4420 Error(Sx2, "constant expression expected");
4421 return MatchOperand_ParseFail;
4422 }
4423}
4424
4425ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004426ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004427 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004428 SMLoc S = Parser.getTok().getLoc();
4429 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004430 if (Parser.getTok().isNot(AsmToken::Hash) &&
4431 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004432 Error(Parser.getTok().getLoc(), "'#' expected");
4433 return MatchOperand_ParseFail;
4434 }
4435 Parser.Lex(); // Eat hash token.
4436
4437 const MCExpr *LSBExpr;
4438 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004439 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004440 Error(E, "malformed immediate expression");
4441 return MatchOperand_ParseFail;
4442 }
4443 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4444 if (!CE) {
4445 Error(E, "'lsb' operand must be an immediate");
4446 return MatchOperand_ParseFail;
4447 }
4448
4449 int64_t LSB = CE->getValue();
4450 // The LSB must be in the range [0,31]
4451 if (LSB < 0 || LSB > 31) {
4452 Error(E, "'lsb' operand must be in the range [0,31]");
4453 return MatchOperand_ParseFail;
4454 }
4455 E = Parser.getTok().getLoc();
4456
4457 // Expect another immediate operand.
4458 if (Parser.getTok().isNot(AsmToken::Comma)) {
4459 Error(Parser.getTok().getLoc(), "too few operands");
4460 return MatchOperand_ParseFail;
4461 }
4462 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004463 if (Parser.getTok().isNot(AsmToken::Hash) &&
4464 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004465 Error(Parser.getTok().getLoc(), "'#' expected");
4466 return MatchOperand_ParseFail;
4467 }
4468 Parser.Lex(); // Eat hash token.
4469
4470 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004471 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004472 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004473 Error(E, "malformed immediate expression");
4474 return MatchOperand_ParseFail;
4475 }
4476 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4477 if (!CE) {
4478 Error(E, "'width' operand must be an immediate");
4479 return MatchOperand_ParseFail;
4480 }
4481
4482 int64_t Width = CE->getValue();
4483 // The LSB must be in the range [1,32-lsb]
4484 if (Width < 1 || Width > 32 - LSB) {
4485 Error(E, "'width' operand must be in the range [1,32-lsb]");
4486 return MatchOperand_ParseFail;
4487 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004488
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004489 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004490
4491 return MatchOperand_Success;
4492}
4493
David Blaikie960ea3f2014-06-08 16:18:35 +00004494ARMAsmParser::OperandMatchResultTy
4495ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004496 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004497 // postidx_reg := '+' register {, shift}
4498 // | '-' register {, shift}
4499 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004500
4501 // This method must return MatchOperand_NoMatch without consuming any tokens
4502 // in the case where there is no match, as other alternatives take other
4503 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004504 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 AsmToken Tok = Parser.getTok();
4506 SMLoc S = Tok.getLoc();
4507 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004508 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004509 if (Tok.is(AsmToken::Plus)) {
4510 Parser.Lex(); // Eat the '+' token.
4511 haveEaten = true;
4512 } else if (Tok.is(AsmToken::Minus)) {
4513 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004514 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004515 haveEaten = true;
4516 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004517
4518 SMLoc E = Parser.getTok().getEndLoc();
4519 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004520 if (Reg == -1) {
4521 if (!haveEaten)
4522 return MatchOperand_NoMatch;
4523 Error(Parser.getTok().getLoc(), "register expected");
4524 return MatchOperand_ParseFail;
4525 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004526
Jim Grosbachc320c852011-08-05 21:28:30 +00004527 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4528 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004529 if (Parser.getTok().is(AsmToken::Comma)) {
4530 Parser.Lex(); // Eat the ','.
4531 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4532 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004533
4534 // FIXME: Only approximates end...may include intervening whitespace.
4535 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004536 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004537
4538 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4539 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004540
4541 return MatchOperand_Success;
4542}
4543
David Blaikie960ea3f2014-06-08 16:18:35 +00004544ARMAsmParser::OperandMatchResultTy
4545ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004546 // Check for a post-index addressing register operand. Specifically:
4547 // am3offset := '+' register
4548 // | '-' register
4549 // | register
4550 // | # imm
4551 // | # + imm
4552 // | # - imm
4553
4554 // This method must return MatchOperand_NoMatch without consuming any tokens
4555 // in the case where there is no match, as other alternatives take other
4556 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004557 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004558 AsmToken Tok = Parser.getTok();
4559 SMLoc S = Tok.getLoc();
4560
4561 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004562 if (Parser.getTok().is(AsmToken::Hash) ||
4563 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004564 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004565 // Explicitly look for a '-', as we need to encode negative zero
4566 // differently.
4567 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4568 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004569 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004570 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004571 return MatchOperand_ParseFail;
4572 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4573 if (!CE) {
4574 Error(S, "constant expression expected");
4575 return MatchOperand_ParseFail;
4576 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004577 // Negative zero is encoded as the flag value INT32_MIN.
4578 int32_t Val = CE->getValue();
4579 if (isNegative && Val == 0)
4580 Val = INT32_MIN;
4581
4582 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004583 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004584
4585 return MatchOperand_Success;
4586 }
4587
4588
4589 bool haveEaten = false;
4590 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004591 if (Tok.is(AsmToken::Plus)) {
4592 Parser.Lex(); // Eat the '+' token.
4593 haveEaten = true;
4594 } else if (Tok.is(AsmToken::Minus)) {
4595 Parser.Lex(); // Eat the '-' token.
4596 isAdd = false;
4597 haveEaten = true;
4598 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004599
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004600 Tok = Parser.getTok();
4601 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004602 if (Reg == -1) {
4603 if (!haveEaten)
4604 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004605 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004606 return MatchOperand_ParseFail;
4607 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004608
4609 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004610 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004611
4612 return MatchOperand_Success;
4613}
4614
Tim Northovereb5e4d52013-07-22 09:06:12 +00004615/// Convert parsed operands to MCInst. Needed here because this instruction
4616/// only has two register operands, but multiplication is commutative so
4617/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004618void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4619 const OperandVector &Operands) {
4620 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4621 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004622 // If we have a three-operand form, make sure to set Rn to be the operand
4623 // that isn't the same as Rd.
4624 unsigned RegOp = 4;
4625 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004626 ((ARMOperand &)*Operands[4]).getReg() ==
4627 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004628 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004629 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004630 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004631 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004632}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004633
David Blaikie960ea3f2014-06-08 16:18:35 +00004634void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4635 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004636 int CondOp = -1, ImmOp = -1;
4637 switch(Inst.getOpcode()) {
4638 case ARM::tB:
4639 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4640
4641 case ARM::t2B:
4642 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4643
4644 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4645 }
4646 // first decide whether or not the branch should be conditional
4647 // by looking at it's location relative to an IT block
4648 if(inITBlock()) {
4649 // inside an IT block we cannot have any conditional branches. any
4650 // such instructions needs to be converted to unconditional form
4651 switch(Inst.getOpcode()) {
4652 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4653 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4654 }
4655 } else {
4656 // outside IT blocks we can only have unconditional branches with AL
4657 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004658 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004659 switch(Inst.getOpcode()) {
4660 case ARM::tB:
4661 case ARM::tBcc:
4662 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4663 break;
4664 case ARM::t2B:
4665 case ARM::t2Bcc:
4666 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4667 break;
4668 }
4669 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004670
Mihai Popaad18d3c2013-08-09 10:38:32 +00004671 // now decide on encoding size based on branch target range
4672 switch(Inst.getOpcode()) {
4673 // classify tB as either t2B or t1B based on range of immediate operand
4674 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004675 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4676 if (!op.isSignedOffset<11, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004677 Inst.setOpcode(ARM::t2B);
4678 break;
4679 }
4680 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4681 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004682 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
4683 if (!op.isSignedOffset<8, 1>() && isThumbTwo())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004684 Inst.setOpcode(ARM::t2Bcc);
4685 break;
4686 }
4687 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004688 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4689 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004690}
4691
Bill Wendlinge18980a2010-11-06 22:36:58 +00004692/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004693/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004694bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004695 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004696 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004697 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004698 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004699 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004700 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004701
Sean Callanan936b0d32010-01-19 21:44:56 +00004702 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004703 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004704 if (BaseRegNum == -1)
4705 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004706
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004707 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004708 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004709 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4710 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004711 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004712
Jim Grosbachd3595712011-08-03 23:50:40 +00004713 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004714 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004715 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004716
Craig Topper062a2ba2014-04-25 05:30:21 +00004717 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4718 ARM_AM::no_shift, 0, 0, false,
4719 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004720
Jim Grosbach40700e02011-09-19 18:42:21 +00004721 // If there's a pre-indexing writeback marker, '!', just add it as a token
4722 // operand. It's rather odd, but syntactically valid.
4723 if (Parser.getTok().is(AsmToken::Exclaim)) {
4724 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4725 Parser.Lex(); // Eat the '!'.
4726 }
4727
Jim Grosbachd3595712011-08-03 23:50:40 +00004728 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004729 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004730
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004731 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4732 "Lost colon or comma in memory operand?!");
4733 if (Tok.is(AsmToken::Comma)) {
4734 Parser.Lex(); // Eat the comma.
4735 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004736
Jim Grosbacha95ec992011-10-11 17:29:55 +00004737 // If we have a ':', it's an alignment specifier.
4738 if (Parser.getTok().is(AsmToken::Colon)) {
4739 Parser.Lex(); // Eat the ':'.
4740 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004741 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004742
4743 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004744 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004745 return true;
4746
4747 // The expression has to be a constant. Memory references with relocations
4748 // don't come through here, as they use the <label> forms of the relevant
4749 // instructions.
4750 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4751 if (!CE)
4752 return Error (E, "constant expression expected");
4753
4754 unsigned Align = 0;
4755 switch (CE->getValue()) {
4756 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004757 return Error(E,
4758 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4759 case 16: Align = 2; break;
4760 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004761 case 64: Align = 8; break;
4762 case 128: Align = 16; break;
4763 case 256: Align = 32; break;
4764 }
4765
4766 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004767 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004768 return Error(Parser.getTok().getLoc(), "']' expected");
4769 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004770 Parser.Lex(); // Eat right bracket token.
4771
4772 // Don't worry about range checking the value here. That's handled by
4773 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004774 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004775 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004776 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004777
4778 // If there's a pre-indexing writeback marker, '!', just add it as a token
4779 // operand.
4780 if (Parser.getTok().is(AsmToken::Exclaim)) {
4781 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4782 Parser.Lex(); // Eat the '!'.
4783 }
4784
4785 return false;
4786 }
4787
4788 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004789 // offset. Be friendly and also accept a plain integer (without a leading
4790 // hash) for gas compatibility.
4791 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004792 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004793 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004794 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004795 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004796 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004797
Owen Anderson967674d2011-08-29 19:36:44 +00004798 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004799 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004800 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004801 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004802
4803 // The expression has to be a constant. Memory references with relocations
4804 // don't come through here, as they use the <label> forms of the relevant
4805 // instructions.
4806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4807 if (!CE)
4808 return Error (E, "constant expression expected");
4809
Owen Anderson967674d2011-08-29 19:36:44 +00004810 // If the constant was #-0, represent it as INT32_MIN.
4811 int32_t Val = CE->getValue();
4812 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004813 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004814
Jim Grosbachd3595712011-08-03 23:50:40 +00004815 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004816 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004817 return Error(Parser.getTok().getLoc(), "']' expected");
4818 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004819 Parser.Lex(); // Eat right bracket token.
4820
4821 // Don't worry about range checking the value here. That's handled by
4822 // the is*() predicates.
4823 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004824 ARM_AM::no_shift, 0, 0,
4825 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004826
4827 // If there's a pre-indexing writeback marker, '!', just add it as a token
4828 // operand.
4829 if (Parser.getTok().is(AsmToken::Exclaim)) {
4830 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4831 Parser.Lex(); // Eat the '!'.
4832 }
4833
4834 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004835 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004836
4837 // The register offset is optionally preceded by a '+' or '-'
4838 bool isNegative = false;
4839 if (Parser.getTok().is(AsmToken::Minus)) {
4840 isNegative = true;
4841 Parser.Lex(); // Eat the '-'.
4842 } else if (Parser.getTok().is(AsmToken::Plus)) {
4843 // Nothing to do.
4844 Parser.Lex(); // Eat the '+'.
4845 }
4846
4847 E = Parser.getTok().getLoc();
4848 int OffsetRegNum = tryParseRegister();
4849 if (OffsetRegNum == -1)
4850 return Error(E, "register expected");
4851
4852 // If there's a shift operator, handle it.
4853 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004854 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004855 if (Parser.getTok().is(AsmToken::Comma)) {
4856 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004857 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004858 return true;
4859 }
4860
4861 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004862 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004863 return Error(Parser.getTok().getLoc(), "']' expected");
4864 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004865 Parser.Lex(); // Eat right bracket token.
4866
Craig Topper062a2ba2014-04-25 05:30:21 +00004867 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004868 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004869 S, E));
4870
Jim Grosbachc320c852011-08-05 21:28:30 +00004871 // If there's a pre-indexing writeback marker, '!', just add it as a token
4872 // operand.
4873 if (Parser.getTok().is(AsmToken::Exclaim)) {
4874 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4875 Parser.Lex(); // Eat the '!'.
4876 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004877
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004878 return false;
4879}
4880
Jim Grosbachd3595712011-08-03 23:50:40 +00004881/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004882/// ( lsl | lsr | asr | ror ) , # shift_amount
4883/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004884/// return true if it parses a shift otherwise it returns false.
4885bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4886 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004887 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004888 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004889 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004890 if (Tok.isNot(AsmToken::Identifier))
4891 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004892 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004893 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4894 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004895 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004896 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004897 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004898 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004899 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004900 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004901 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004902 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004903 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004904 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004905 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004906 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004907
Jim Grosbachd3595712011-08-03 23:50:40 +00004908 // rrx stands alone.
4909 Amount = 0;
4910 if (St != ARM_AM::rrx) {
4911 Loc = Parser.getTok().getLoc();
4912 // A '#' and a shift amount.
4913 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004914 if (HashTok.isNot(AsmToken::Hash) &&
4915 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004916 return Error(HashTok.getLoc(), "'#' expected");
4917 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004918
Jim Grosbachd3595712011-08-03 23:50:40 +00004919 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004920 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004921 return true;
4922 // Range check the immediate.
4923 // lsl, ror: 0 <= imm <= 31
4924 // lsr, asr: 0 <= imm <= 32
4925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4926 if (!CE)
4927 return Error(Loc, "shift amount must be an immediate");
4928 int64_t Imm = CE->getValue();
4929 if (Imm < 0 ||
4930 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4931 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4932 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004933 // If <ShiftTy> #0, turn it into a no_shift.
4934 if (Imm == 0)
4935 St = ARM_AM::lsl;
4936 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4937 if (Imm == 32)
4938 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004939 Amount = Imm;
4940 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004941
4942 return false;
4943}
4944
Jim Grosbache7fbce72011-10-03 23:38:36 +00004945/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00004946ARMAsmParser::OperandMatchResultTy
4947ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004948 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004949 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004950 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004951 // integer only.
4952 //
4953 // This routine still creates a generic Immediate operand, containing
4954 // a bitcast of the 64-bit floating point value. The various operands
4955 // that accept floats can check whether the value is valid for them
4956 // via the standard is*() predicates.
4957
Jim Grosbache7fbce72011-10-03 23:38:36 +00004958 SMLoc S = Parser.getTok().getLoc();
4959
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004960 if (Parser.getTok().isNot(AsmToken::Hash) &&
4961 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004962 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004963
4964 // Disambiguate the VMOV forms that can accept an FP immediate.
4965 // vmov.f32 <sreg>, #imm
4966 // vmov.f64 <dreg>, #imm
4967 // vmov.f32 <dreg>, #imm @ vector f32x2
4968 // vmov.f32 <qreg>, #imm @ vector f32x4
4969 //
4970 // There are also the NEON VMOV instructions which expect an
4971 // integer constant. Make sure we don't try to parse an FPImm
4972 // for these:
4973 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00004974 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
4975 bool isVmovf = TyOp.isToken() &&
4976 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64");
4977 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
4978 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
4979 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00004980 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004981 return MatchOperand_NoMatch;
4982
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004983 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004984
4985 // Handle negation, as that still comes through as a separate token.
4986 bool isNegative = false;
4987 if (Parser.getTok().is(AsmToken::Minus)) {
4988 isNegative = true;
4989 Parser.Lex();
4990 }
4991 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004992 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004993 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004994 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004995 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4996 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004997 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004998 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004999 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005000 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005001 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005002 return MatchOperand_Success;
5003 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005004 // Also handle plain integers. Instructions which allow floating point
5005 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005006 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005007 int64_t Val = Tok.getIntVal();
5008 Parser.Lex(); // Eat the token.
5009 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005010 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005011 return MatchOperand_ParseFail;
5012 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005013 float RealVal = ARM_AM::getFPImmFloat(Val);
5014 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5015
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005016 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005017 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005018 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005019 return MatchOperand_Success;
5020 }
5021
Jim Grosbach235c8d22012-01-19 02:47:30 +00005022 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005023 return MatchOperand_ParseFail;
5024}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005025
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005026/// Parse a arm instruction operand. For now this parses the operand regardless
5027/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005028bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005029 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005030 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005031
5032 // Check if the current operand has a custom associated parser, if so, try to
5033 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005034 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5035 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005036 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005037 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5038 // there was a match, but an error occurred, in which case, just return that
5039 // the operand parsing failed.
5040 if (ResTy == MatchOperand_ParseFail)
5041 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005042
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005043 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005044 default:
5045 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005046 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005047 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005048 // If we've seen a branch mnemonic, the next operand must be a label. This
5049 // is true even if the label is a register name. So "br r1" means branch to
5050 // label "r1".
5051 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5052 if (!ExpectLabel) {
5053 if (!tryParseRegisterWithWriteBack(Operands))
5054 return false;
5055 int Res = tryParseShiftRegister(Operands);
5056 if (Res == 0) // success
5057 return false;
5058 else if (Res == -1) // irrecoverable error
5059 return true;
5060 // If this is VMRS, check for the apsr_nzcv operand.
5061 if (Mnemonic == "vmrs" &&
5062 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5063 S = Parser.getTok().getLoc();
5064 Parser.Lex();
5065 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5066 return false;
5067 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005068 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005069
5070 // Fall though for the Identifier case that is not a register or a
5071 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005072 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005073 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005074 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005075 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005076 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005077 // This was not a register so parse other operands that start with an
5078 // identifier (like labels) as expressions and create them as immediates.
5079 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005080 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005081 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005082 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005083 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005084 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5085 return false;
5086 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005087 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005088 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005089 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005090 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005091 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005092 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005093 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005094 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005095 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005096
5097 if (Parser.getTok().isNot(AsmToken::Colon)) {
5098 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5099 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005100 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005101 return true;
5102 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5103 if (CE) {
5104 int32_t Val = CE->getValue();
5105 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005106 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005107 }
5108 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5109 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005110
5111 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005112 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005113 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5114 if (Parser.getTok().is(AsmToken::Exclaim)) {
5115 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5116 Parser.getTok().getLoc()));
5117 Parser.Lex(); // Eat exclaim token
5118 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005119 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005120 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005121 // w/ a ':' after the '#', it's just like a plain ':'.
5122 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005123 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005124 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005125 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005126 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005127 // FIXME: Check it's an expression prefix,
5128 // e.g. (FOO - :lower16:BAR) isn't legal.
5129 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005130 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005131 return true;
5132
Evan Cheng965b3c72011-01-13 07:58:56 +00005133 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005134 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005135 return true;
5136
Jim Grosbach13760bd2015-05-30 01:25:56 +00005137 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005138 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005139 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005140 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005141 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005142 }
David Peixottoe407d092013-12-19 18:12:36 +00005143 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005144 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005145 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005146 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005147
David Peixottoe407d092013-12-19 18:12:36 +00005148 Parser.Lex(); // Eat '='
5149 const MCExpr *SubExprVal;
5150 if (getParser().parseExpression(SubExprVal))
5151 return true;
5152 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5153
Oliver Stannard9327a752015-11-16 16:25:47 +00005154 const MCExpr *CPLoc =
5155 getTargetStreamer().addConstantPoolEntry(SubExprVal, S);
David Peixottoe407d092013-12-19 18:12:36 +00005156 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5157 return false;
5158 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005159 }
5160}
5161
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005162// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005163// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005164bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005165 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005166 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005167
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005168 // consume an optional '#' (GNU compatibility)
5169 if (getLexer().is(AsmToken::Hash))
5170 Parser.Lex();
5171
Jason W Kim1f7bc072011-01-11 23:53:41 +00005172 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005173 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005174 Parser.Lex(); // Eat ':'
5175
5176 if (getLexer().isNot(AsmToken::Identifier)) {
5177 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5178 return true;
5179 }
5180
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005181 enum {
5182 COFF = (1 << MCObjectFileInfo::IsCOFF),
5183 ELF = (1 << MCObjectFileInfo::IsELF),
5184 MACHO = (1 << MCObjectFileInfo::IsMachO)
5185 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005186 static const struct PrefixEntry {
5187 const char *Spelling;
5188 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005189 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005190 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005191 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5192 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005193 };
5194
Jason W Kim1f7bc072011-01-11 23:53:41 +00005195 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005196
5197 const auto &Prefix =
5198 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5199 [&IDVal](const PrefixEntry &PE) {
5200 return PE.Spelling == IDVal;
5201 });
5202 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005203 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5204 return true;
5205 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005206
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005207 uint8_t CurrentFormat;
5208 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5209 case MCObjectFileInfo::IsMachO:
5210 CurrentFormat = MACHO;
5211 break;
5212 case MCObjectFileInfo::IsELF:
5213 CurrentFormat = ELF;
5214 break;
5215 case MCObjectFileInfo::IsCOFF:
5216 CurrentFormat = COFF;
5217 break;
5218 }
5219
5220 if (~Prefix->SupportedFormats & CurrentFormat) {
5221 Error(Parser.getTok().getLoc(),
5222 "cannot represent relocation in the current file format");
5223 return true;
5224 }
5225
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005226 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005227 Parser.Lex();
5228
5229 if (getLexer().isNot(AsmToken::Colon)) {
5230 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5231 return true;
5232 }
5233 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005234
Jason W Kim1f7bc072011-01-11 23:53:41 +00005235 return false;
5236}
5237
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005238/// \brief Given a mnemonic, split out possible predication code and carry
5239/// setting letters to form a canonical mnemonic and flags.
5240//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005241// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005242// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005243StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005244 unsigned &PredicationCode,
5245 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005246 unsigned &ProcessorIMod,
5247 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005248 PredicationCode = ARMCC::AL;
5249 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005250 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005251
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005252 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005253 //
5254 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005255 if ((Mnemonic == "movs" && isThumb()) ||
5256 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5257 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5258 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5259 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005260 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005261 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5262 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005263 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005264 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005265 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5266 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005267 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
5268 Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005269 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005270
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005271 // First, split out any predication code. Ignore mnemonics we know aren't
5272 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005273 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005274 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005275 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005276 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005277 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5278 .Case("eq", ARMCC::EQ)
5279 .Case("ne", ARMCC::NE)
5280 .Case("hs", ARMCC::HS)
5281 .Case("cs", ARMCC::HS)
5282 .Case("lo", ARMCC::LO)
5283 .Case("cc", ARMCC::LO)
5284 .Case("mi", ARMCC::MI)
5285 .Case("pl", ARMCC::PL)
5286 .Case("vs", ARMCC::VS)
5287 .Case("vc", ARMCC::VC)
5288 .Case("hi", ARMCC::HI)
5289 .Case("ls", ARMCC::LS)
5290 .Case("ge", ARMCC::GE)
5291 .Case("lt", ARMCC::LT)
5292 .Case("gt", ARMCC::GT)
5293 .Case("le", ARMCC::LE)
5294 .Case("al", ARMCC::AL)
5295 .Default(~0U);
5296 if (CC != ~0U) {
5297 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5298 PredicationCode = CC;
5299 }
Bill Wendling193961b2010-10-29 23:50:21 +00005300 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005301
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005302 // Next, determine if we have a carry setting bit. We explicitly ignore all
5303 // the instructions we know end in 's'.
5304 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005305 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005306 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5307 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5308 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005309 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005310 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005311 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005312 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005313 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005314 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005315 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5316 CarrySetting = true;
5317 }
5318
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005319 // The "cps" instruction can have a interrupt mode operand which is glued into
5320 // the mnemonic. Check if this is the case, split it and parse the imod op
5321 if (Mnemonic.startswith("cps")) {
5322 // Split out any imod code.
5323 unsigned IMod =
5324 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5325 .Case("ie", ARM_PROC::IE)
5326 .Case("id", ARM_PROC::ID)
5327 .Default(~0U);
5328 if (IMod != ~0U) {
5329 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5330 ProcessorIMod = IMod;
5331 }
5332 }
5333
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005334 // The "it" instruction has the condition mask on the end of the mnemonic.
5335 if (Mnemonic.startswith("it")) {
5336 ITMask = Mnemonic.slice(2, Mnemonic.size());
5337 Mnemonic = Mnemonic.slice(0, 2);
5338 }
5339
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005340 return Mnemonic;
5341}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005342
5343/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5344/// inclusion of carry set or predication code operands.
5345//
5346// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005347void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5348 bool &CanAcceptCarrySet,
5349 bool &CanAcceptPredicationCode) {
5350 CanAcceptCarrySet =
5351 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005352 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005353 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5354 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5355 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5356 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5357 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5358 (!isThumb() &&
5359 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5360 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005361
Tim Northover2c45a382013-06-26 16:52:40 +00005362 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005363 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005364 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5365 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005366 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5367 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5368 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5369 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005370 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005371 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5372 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005373 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005374 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005375 } else if (!isThumb()) {
5376 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005377 CanAcceptPredicationCode =
5378 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005379 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5380 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5381 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005382 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5383 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5384 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005385 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005386 if (hasV6MOps())
5387 CanAcceptPredicationCode = Mnemonic != "movs";
5388 else
5389 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005390 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005391 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005392}
5393
Scott Douglass47a3fce2015-07-09 14:13:41 +00005394// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005395// available as three operand, convert to two operand form if possible.
5396//
5397// FIXME: We would really like to be able to tablegen'erate this.
5398void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5399 bool CarrySetting,
5400 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005401 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005402 return;
5403
Scott Douglass039f7682015-07-13 15:31:33 +00005404 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5405 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005406 if (!Op3.isReg() || !Op4.isReg())
5407 return;
5408
Scott Douglass039f7682015-07-13 15:31:33 +00005409 auto Op3Reg = Op3.getReg();
5410 auto Op4Reg = Op4.getReg();
5411
Scott Douglass47a3fce2015-07-09 14:13:41 +00005412 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005413 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5414 // won't accept SP or PC so we do the transformation here taking care
5415 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005416 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005417 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005418 if (Mnemonic != "add")
5419 return;
5420 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5421 (Op5.isReg() && Op5.getReg() == ARM::PC);
5422 if (!TryTransform) {
5423 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5424 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5425 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5426 Op5.isImm() && !Op5.isImm0_508s4());
5427 }
5428 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005429 return;
5430 } else if (!isThumbOne())
5431 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005432
5433 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5434 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5435 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5436 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5437 return;
5438
5439 // If first 2 operands of a 3 operand instruction are the same
5440 // then transform to 2 operand version of the same instruction
5441 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005442 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005443
5444 // For communtative operations, we might be able to transform if we swap
5445 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5446 // as tADDrsp.
5447 const ARMOperand *LastOp = &Op5;
5448 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005449 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5450 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005451 Mnemonic == "and" || Mnemonic == "eor" ||
5452 Mnemonic == "adc" || Mnemonic == "orr")) {
5453 Swap = true;
5454 LastOp = &Op4;
5455 Transform = true;
5456 }
5457
Scott Douglass8c7803f2015-07-09 14:13:34 +00005458 // If both registers are the same then remove one of them from
5459 // the operand list, with certain exceptions.
5460 if (Transform) {
5461 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5462 // 2 operand forms don't exist.
5463 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005464 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005465 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005466
5467 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5468 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005469 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005470 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005471 }
5472
Scott Douglass8143bc22015-07-09 14:13:55 +00005473 if (Transform) {
5474 if (Swap)
5475 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005476 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005477 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005478}
5479
Jim Grosbach7283da92011-08-16 21:12:37 +00005480bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005481 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005482 // FIXME: This is all horribly hacky. We really need a better way to deal
5483 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005484
5485 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5486 // another does not. Specifically, the MOVW instruction does not. So we
5487 // special case it here and remove the defaulted (non-setting) cc_out
5488 // operand if that's the instruction we're trying to match.
5489 //
5490 // We do this as post-processing of the explicit operands rather than just
5491 // conditionally adding the cc_out in the first place because we need
5492 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005493 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005494 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005495 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5496 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005497 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005498
5499 // Register-register 'add' for thumb does not have a cc_out operand
5500 // when there are only two register operands.
5501 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005502 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5503 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5504 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005505 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005506 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005507 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5508 // have to check the immediate range here since Thumb2 has a variant
5509 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005510 if (((isThumb() && Mnemonic == "add") ||
5511 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005512 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5513 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5514 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5515 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5516 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5517 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005518 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005519 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5520 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005521 // selecting via the generic "add" mnemonic, so to know that we
5522 // should remove the cc_out operand, we have to explicitly check that
5523 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005524 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005525 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5526 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5527 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005528 // Nest conditions rather than one big 'if' statement for readability.
5529 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005530 // If both registers are low, we're in an IT block, and the immediate is
5531 // in range, we should use encoding T1 instead, which has a cc_out.
5532 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005533 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5534 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5535 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005536 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005537 // Check against T3. If the second register is the PC, this is an
5538 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005539 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5540 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005541 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005542
5543 // Otherwise, we use encoding T4, which does not have a cc_out
5544 // operand.
5545 return true;
5546 }
5547
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005548 // The thumb2 multiply instruction doesn't have a CCOut register, so
5549 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5550 // use the 16-bit encoding or not.
5551 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005552 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5553 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5554 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5555 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005556 // If the registers aren't low regs, the destination reg isn't the
5557 // same as one of the source regs, or the cc_out operand is zero
5558 // outside of an IT block, we have to use the 32-bit encoding, so
5559 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005560 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5561 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5562 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5563 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5564 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5565 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5566 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005567 return true;
5568
Jim Grosbachefa7e952011-11-15 19:55:16 +00005569 // Also check the 'mul' syntax variant that doesn't specify an explicit
5570 // destination register.
5571 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005572 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5573 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5574 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005575 // If the registers aren't low regs or the cc_out operand is zero
5576 // outside of an IT block, we have to use the 32-bit encoding, so
5577 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005578 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5579 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005580 !inITBlock()))
5581 return true;
5582
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005583
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005584
Jim Grosbach4b701af2011-08-24 21:42:27 +00005585 // Register-register 'add/sub' for thumb does not have a cc_out operand
5586 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5587 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5588 // right, this will result in better diagnostics (which operand is off)
5589 // anyway.
5590 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5591 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005592 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5593 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5594 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5595 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005596 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005597 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005598 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005599
Jim Grosbach7283da92011-08-16 21:12:37 +00005600 return false;
5601}
5602
David Blaikie960ea3f2014-06-08 16:18:35 +00005603bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5604 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005605 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5606 unsigned RegIdx = 3;
5607 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005608 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32") {
5609 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
5610 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32")
Joey Goulye8602552013-07-19 16:34:16 +00005611 RegIdx = 4;
5612
David Blaikie960ea3f2014-06-08 16:18:35 +00005613 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5614 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5615 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5616 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5617 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005618 return true;
5619 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005620 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005621}
5622
Jim Grosbach12952fe2011-11-11 23:08:10 +00005623static bool isDataTypeToken(StringRef Tok) {
5624 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5625 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5626 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5627 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5628 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5629 Tok == ".f" || Tok == ".d";
5630}
5631
5632// FIXME: This bit should probably be handled via an explicit match class
5633// in the .td files that matches the suffix instead of having it be
5634// a literal string token the way it is now.
5635static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5636 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5637}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005638static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005639 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005640
5641static bool RequiresVFPRegListValidation(StringRef Inst,
5642 bool &AcceptSinglePrecisionOnly,
5643 bool &AcceptDoublePrecisionOnly) {
5644 if (Inst.size() < 7)
5645 return false;
5646
5647 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5648 StringRef AddressingMode = Inst.substr(4, 2);
5649 if (AddressingMode == "ia" || AddressingMode == "db" ||
5650 AddressingMode == "ea" || AddressingMode == "fd") {
5651 AcceptSinglePrecisionOnly = Inst[6] == 's';
5652 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5653 return true;
5654 }
5655 }
5656
5657 return false;
5658}
5659
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005660/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005661bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005662 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005663 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005664 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005665 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005666 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005667 bool AcceptDoublePrecisionOnly;
5668 RequireVFPRegisterListCheck =
5669 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5670 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005671
Jim Grosbach8be2f652011-12-09 23:34:09 +00005672 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005673 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005674 // The generic tblgen'erated code does this later, at the start of
5675 // MatchInstructionImpl(), but that's too late for aliases that include
5676 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005677 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005678 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5679 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005680
Jim Grosbachab5830e2011-12-14 02:16:11 +00005681 // First check for the ARM-specific .req directive.
5682 if (Parser.getTok().is(AsmToken::Identifier) &&
5683 Parser.getTok().getIdentifier() == ".req") {
5684 parseDirectiveReq(Name, NameLoc);
5685 // We always return 'error' for this, as we're done with this
5686 // statement and don't need to match the 'instruction."
5687 return true;
5688 }
5689
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005690 // Create the leading tokens for the mnemonic, split by '.' characters.
5691 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005692 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005693
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005694 // Split out the predication code and carry setting flag from the mnemonic.
5695 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005696 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005697 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005698 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005699 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005700 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005701
Jim Grosbach1c171b12011-08-25 17:23:55 +00005702 // In Thumb1, only the branch (B) instruction can be predicated.
5703 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005704 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005705 return Error(NameLoc, "conditional execution not supported in Thumb1");
5706 }
5707
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005708 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5709
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005710 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5711 // is the mask as it will be for the IT encoding if the conditional
5712 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5713 // where the conditional bit0 is zero, the instruction post-processing
5714 // will adjust the mask accordingly.
5715 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005716 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5717 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005718 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005719 return Error(Loc, "too many conditions on IT instruction");
5720 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005721 unsigned Mask = 8;
5722 for (unsigned i = ITMask.size(); i != 0; --i) {
5723 char pos = ITMask[i - 1];
5724 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005725 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005726 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005727 }
5728 Mask >>= 1;
5729 if (ITMask[i - 1] == 't')
5730 Mask |= 8;
5731 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005732 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005733 }
5734
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005735 // FIXME: This is all a pretty gross hack. We should automatically handle
5736 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005737
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005738 // Next, add the CCOut and ConditionCode operands, if needed.
5739 //
5740 // For mnemonics which can ever incorporate a carry setting bit or predication
5741 // code, our matching model involves us always generating CCOut and
5742 // ConditionCode operands to match the mnemonic "as written" and then we let
5743 // the matcher deal with finding the right instruction or generating an
5744 // appropriate error.
5745 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005746 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005747
Jim Grosbach03a8a162011-07-14 22:04:21 +00005748 // If we had a carry-set on an instruction that can't do that, issue an
5749 // error.
5750 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005751 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005752 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005753 "' can not set flags, but 's' suffix specified");
5754 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005755 // If we had a predication code on an instruction that can't do that, issue an
5756 // error.
5757 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005758 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005759 return Error(NameLoc, "instruction '" + Mnemonic +
5760 "' is not predicable, but condition code specified");
5761 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005762
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005763 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005764 if (CanAcceptCarrySet) {
5765 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005766 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005767 Loc));
5768 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005769
5770 // Add the predication code operand, if necessary.
5771 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005772 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5773 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005774 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005775 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005776 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005777
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005778 // Add the processor imod operand, if necessary.
5779 if (ProcessorIMod) {
5780 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005781 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005782 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005783 } else if (Mnemonic == "cps" && isMClass()) {
5784 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005785 }
5786
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005787 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005788 while (Next != StringRef::npos) {
5789 Start = Next;
5790 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005791 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005792
Jim Grosbach12952fe2011-11-11 23:08:10 +00005793 // Some NEON instructions have an optional datatype suffix that is
5794 // completely ignored. Check for that.
5795 if (isDataTypeToken(ExtraToken) &&
5796 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5797 continue;
5798
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005799 // For for ARM mode generate an error if the .n qualifier is used.
5800 if (ExtraToken == ".n" && !isThumb()) {
5801 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005802 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005803 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5804 "arm mode");
5805 }
5806
5807 // The .n qualifier is always discarded as that is what the tables
5808 // and matcher expect. In ARM mode the .w qualifier has no effect,
5809 // so discard it to avoid errors that can be caused by the matcher.
5810 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005811 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5812 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5813 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005814 }
5815
5816 // Read the remaining operands.
5817 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005818 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005819 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005820 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005821 return true;
5822 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005823
5824 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005825 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005826
5827 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005828 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005829 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005830 return true;
5831 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005832 }
5833 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005834
Chris Lattnera2a9d162010-09-11 16:18:25 +00005835 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005836 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005837 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005838 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005839 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005840
Chris Lattner91689c12010-09-08 05:10:46 +00005841 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005842
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005843 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005844 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5845 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5846 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005847 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005848 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5849 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005850 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005851 }
5852
Scott Douglass8c7803f2015-07-09 14:13:34 +00005853 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5854
Jim Grosbach7283da92011-08-16 21:12:37 +00005855 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5856 // do and don't have a cc_out optional-def operand. With some spot-checks
5857 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005858 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00005859 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005860 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5861 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005862 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005863 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005864
Joey Goulye8602552013-07-19 16:34:16 +00005865 // Some instructions have the same mnemonic, but don't always
5866 // have a predicate. Distinguish them here and delete the
5867 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005868 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005869 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005870
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005871 // ARM mode 'blx' need special handling, as the register operand version
5872 // is predicable, but the label operand version is not. So, we can't rely
5873 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005874 // a k_CondCode operand in the list. If we're trying to match the label
5875 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005876 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005877 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005878 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005879
Weiming Zhao8f56f882012-11-16 21:55:34 +00005880 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5881 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5882 // a single GPRPair reg operand is used in the .td file to replace the two
5883 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5884 // expressed as a GPRPair, so we have to manually merge them.
5885 // FIXME: We would really like to be able to tablegen'erate this.
5886 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005887 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5888 Mnemonic == "stlexd")) {
5889 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005890 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005891 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5892 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005893
5894 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5895 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005896 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5897 MRC.contains(Op2.getReg())) {
5898 unsigned Reg1 = Op1.getReg();
5899 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005900 unsigned Rt = MRI->getEncodingValue(Reg1);
5901 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5902
5903 // Rt2 must be Rt + 1 and Rt must be even.
5904 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005905 Error(Op2.getStartLoc(), isLoad
5906 ? "destination operands must be sequential"
5907 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005908 return true;
5909 }
5910 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5911 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005912 Operands[Idx] =
5913 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5914 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005915 }
5916 }
5917
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005918 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005919 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005920 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5921 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5922 if (Op3.isMem()) {
5923 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005924
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005925 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005926 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005927
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005928 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005929
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005930 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005931
David Blaikie960ea3f2014-06-08 16:18:35 +00005932 Operands.insert(
5933 Operands.begin() + 3,
5934 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005935 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005936 }
5937
Kevin Enderby78f95722013-07-31 21:05:30 +00005938 // FIXME: As said above, this is all a pretty gross hack. This instruction
5939 // does not fit with other "subs" and tblgen.
5940 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5941 // so the Mnemonic is the original name "subs" and delete the predicate
5942 // operand so it will match the table entry.
5943 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005944 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5945 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
5946 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5947 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
5948 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
5949 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00005950 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00005951 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005952 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005953}
5954
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005955// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005956
5957// return 'true' if register list contains non-low GPR registers,
5958// 'false' otherwise. If Reg is in the register list or is HiReg, set
5959// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005960static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
5961 unsigned Reg, unsigned HiReg,
5962 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00005963 containsReg = false;
5964 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5965 unsigned OpReg = Inst.getOperand(i).getReg();
5966 if (OpReg == Reg)
5967 containsReg = true;
5968 // Anything other than a low register isn't legal here.
5969 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5970 return true;
5971 }
5972 return false;
5973}
5974
Rafael Espindola5403da42014-12-04 14:10:20 +00005975// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00005976// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005977static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
5978 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005979 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00005980 if (OpReg == Reg)
5981 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00005982 }
5983 return false;
5984}
5985
Richard Barton8d519fe2013-09-05 14:14:19 +00005986// Return true if instruction has the interesting property of being
5987// allowed in IT blocks, but not being predicable.
5988static bool instIsBreakpoint(const MCInst &Inst) {
5989 return Inst.getOpcode() == ARM::tBKPT ||
5990 Inst.getOpcode() == ARM::BKPT ||
5991 Inst.getOpcode() == ARM::tHLT ||
5992 Inst.getOpcode() == ARM::HLT;
5993
5994}
5995
Hans Wennborg61f9efe2015-07-14 16:39:01 +00005996bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00005997 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00005998 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00005999 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6000 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6001
6002 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6003 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6004 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6005
Jyoti Allur5a139142015-01-14 10:48:16 +00006006 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006007 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6008 "SP may not be in the register list");
6009 else if (ListContainsPC && ListContainsLR)
6010 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6011 "PC and LR may not be in the register list simultaneously");
6012 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6013 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6014 "instruction must be outside of IT block or the last "
6015 "instruction in an IT block");
6016 return false;
6017}
6018
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006019bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006020 const OperandVector &Operands,
6021 unsigned ListNo) {
6022 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6023 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6024
6025 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6026 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6027
6028 if (ListContainsSP && ListContainsPC)
6029 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6030 "SP and PC may not be in the register list");
6031 else if (ListContainsSP)
6032 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6033 "SP may not be in the register list");
6034 else if (ListContainsPC)
6035 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6036 "PC may not be in the register list");
6037 return false;
6038}
6039
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006040// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006041bool ARMAsmParser::validateInstruction(MCInst &Inst,
6042 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006043 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006044 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006045
Jim Grosbached16ec42011-08-29 22:24:09 +00006046 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006047 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006048 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006049 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006050 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006051 if (ITState.FirstCond)
6052 ITState.FirstCond = false;
6053 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006054 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006055 // The instruction must be predicable.
6056 if (!MCID.isPredicable())
6057 return Error(Loc, "instructions in IT block must be predicable");
6058 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006059 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006060 ARMCC::getOppositeCondition(ITState.Cond);
6061 if (Cond != ITCond) {
6062 // Find the condition code Operand to get its SMLoc information.
6063 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006064 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006065 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006066 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006067 return Error(CondLoc, "incorrect condition in IT block; got '" +
6068 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6069 "', but expected '" +
6070 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6071 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006072 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006073 } else if (isThumbTwo() && MCID.isPredicable() &&
6074 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006075 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6076 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006077 return Error(Loc, "predicated instructions must be in IT block");
6078
Tilmann Scheller255722b2013-09-30 16:11:48 +00006079 const unsigned Opcode = Inst.getOpcode();
6080 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006081 case ARM::LDRD:
6082 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006083 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006084 const unsigned RtReg = Inst.getOperand(0).getReg();
6085
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006086 // Rt can't be R14.
6087 if (RtReg == ARM::LR)
6088 return Error(Operands[3]->getStartLoc(),
6089 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006090
6091 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006092 // Rt must be even-numbered.
6093 if ((Rt & 1) == 1)
6094 return Error(Operands[3]->getStartLoc(),
6095 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006096
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006097 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006098 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006099 if (Rt2 != Rt + 1)
6100 return Error(Operands[3]->getStartLoc(),
6101 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006102
6103 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6104 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6105 // For addressing modes with writeback, the base register needs to be
6106 // different from the destination registers.
6107 if (Rn == Rt || Rn == Rt2)
6108 return Error(Operands[3]->getStartLoc(),
6109 "base register needs to be different from destination "
6110 "registers");
6111 }
6112
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006113 return false;
6114 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006115 case ARM::t2LDRDi8:
6116 case ARM::t2LDRD_PRE:
6117 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006118 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006119 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6120 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6121 if (Rt2 == Rt)
6122 return Error(Operands[3]->getStartLoc(),
6123 "destination operands can't be identical");
6124 return false;
6125 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006126 case ARM::t2BXJ: {
6127 const unsigned RmReg = Inst.getOperand(0).getReg();
6128 // Rm = SP is no longer unpredictable in v8-A
6129 if (RmReg == ARM::SP && !hasV8Ops())
6130 return Error(Operands[2]->getStartLoc(),
6131 "r13 (SP) is an unpredictable operand to BXJ");
6132 return false;
6133 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006134 case ARM::STRD: {
6135 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006136 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6137 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006138 if (Rt2 != Rt + 1)
6139 return Error(Operands[3]->getStartLoc(),
6140 "source operands must be sequential");
6141 return false;
6142 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006143 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006144 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006145 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006146 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6147 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006148 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006149 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006150 "source operands must be sequential");
6151 return false;
6152 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006153 case ARM::STR_PRE_IMM:
6154 case ARM::STR_PRE_REG:
6155 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006156 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006157 case ARM::STRH_PRE:
6158 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006159 case ARM::STRB_PRE_IMM:
6160 case ARM::STRB_PRE_REG:
6161 case ARM::STRB_POST_IMM:
6162 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006163 // Rt must be different from Rn.
6164 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6165 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6166
6167 if (Rt == Rn)
6168 return Error(Operands[3]->getStartLoc(),
6169 "source register and base register can't be identical");
6170 return false;
6171 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006172 case ARM::LDR_PRE_IMM:
6173 case ARM::LDR_PRE_REG:
6174 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006175 case ARM::LDR_POST_REG:
6176 case ARM::LDRH_PRE:
6177 case ARM::LDRH_POST:
6178 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006179 case ARM::LDRSH_POST:
6180 case ARM::LDRB_PRE_IMM:
6181 case ARM::LDRB_PRE_REG:
6182 case ARM::LDRB_POST_IMM:
6183 case ARM::LDRB_POST_REG:
6184 case ARM::LDRSB_PRE:
6185 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006186 // Rt must be different from Rn.
6187 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6188 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6189
6190 if (Rt == Rn)
6191 return Error(Operands[3]->getStartLoc(),
6192 "destination register and base register can't be identical");
6193 return false;
6194 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006195 case ARM::SBFX:
6196 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006197 // Width must be in range [1, 32-lsb].
6198 unsigned LSB = Inst.getOperand(2).getImm();
6199 unsigned Widthm1 = Inst.getOperand(3).getImm();
6200 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006201 return Error(Operands[5]->getStartLoc(),
6202 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006203 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006204 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006205 // Notionally handles ARM::tLDMIA_UPD too.
6206 case ARM::tLDMIA: {
6207 // If we're parsing Thumb2, the .w variant is available and handles
6208 // most cases that are normally illegal for a Thumb1 LDM instruction.
6209 // We'll make the transformation in processInstruction() if necessary.
6210 //
6211 // Thumb LDM instructions are writeback iff the base register is not
6212 // in the register list.
6213 unsigned Rn = Inst.getOperand(0).getReg();
6214 bool HasWritebackToken =
6215 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6216 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6217 bool ListContainsBase;
6218 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6219 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6220 "registers must be in range r0-r7");
6221 // If we should have writeback, then there should be a '!' token.
6222 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6223 return Error(Operands[2]->getStartLoc(),
6224 "writeback operator '!' expected");
6225 // If we should not have writeback, there must not be a '!'. This is
6226 // true even for the 32-bit wide encodings.
6227 if (ListContainsBase && HasWritebackToken)
6228 return Error(Operands[3]->getStartLoc(),
6229 "writeback operator '!' not allowed when base register "
6230 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006231
6232 if (validatetLDMRegList(Inst, Operands, 3))
6233 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006234 break;
6235 }
Tim Northover08a86602013-10-22 19:00:39 +00006236 case ARM::LDMIA_UPD:
6237 case ARM::LDMDB_UPD:
6238 case ARM::LDMIB_UPD:
6239 case ARM::LDMDA_UPD:
6240 // ARM variants loading and updating the same register are only officially
6241 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6242 if (!hasV7Ops())
6243 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006244 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6245 return Error(Operands.back()->getStartLoc(),
6246 "writeback register not allowed in register list");
6247 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006248 case ARM::t2LDMIA:
6249 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006250 if (validatetLDMRegList(Inst, Operands, 3))
6251 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006252 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006253 case ARM::t2STMIA:
6254 case ARM::t2STMDB:
6255 if (validatetSTMRegList(Inst, Operands, 3))
6256 return true;
6257 break;
Tim Northover08a86602013-10-22 19:00:39 +00006258 case ARM::t2LDMIA_UPD:
6259 case ARM::t2LDMDB_UPD:
6260 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006261 case ARM::t2STMDB_UPD: {
6262 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6263 return Error(Operands.back()->getStartLoc(),
6264 "writeback register not allowed in register list");
6265
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006266 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006267 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006268 return true;
6269 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006270 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006271 return true;
6272 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006273 break;
6274 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006275 case ARM::sysLDMIA_UPD:
6276 case ARM::sysLDMDA_UPD:
6277 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006278 case ARM::sysLDMIB_UPD:
6279 if (!listContainsReg(Inst, 3, ARM::PC))
6280 return Error(Operands[4]->getStartLoc(),
6281 "writeback register only allowed on system LDM "
6282 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006283 break;
6284 case ARM::sysSTMIA_UPD:
6285 case ARM::sysSTMDA_UPD:
6286 case ARM::sysSTMDB_UPD:
6287 case ARM::sysSTMIB_UPD:
6288 return Error(Operands[2]->getStartLoc(),
6289 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006290 case ARM::tMUL: {
6291 // The second source operand must be the same register as the destination
6292 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006293 //
6294 // In this case, we must directly check the parsed operands because the
6295 // cvtThumbMultiply() function is written in such a way that it guarantees
6296 // this first statement is always true for the new Inst. Essentially, the
6297 // destination is unconditionally copied into the second source operand
6298 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006299 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6300 ((ARMOperand &)*Operands[5]).getReg()) &&
6301 (((ARMOperand &)*Operands[3]).getReg() !=
6302 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006303 return Error(Operands[3]->getStartLoc(),
6304 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006305 }
6306 break;
6307 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006308 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6309 // so only issue a diagnostic for thumb1. The instructions will be
6310 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006311 case ARM::tPOP: {
6312 bool ListContainsBase;
6313 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6314 !isThumbTwo())
6315 return Error(Operands[2]->getStartLoc(),
6316 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006317 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006318 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006319 break;
6320 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006321 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006322 bool ListContainsBase;
6323 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6324 !isThumbTwo())
6325 return Error(Operands[2]->getStartLoc(),
6326 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006327 if (validatetSTMRegList(Inst, Operands, 2))
6328 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006329 break;
6330 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006331 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006332 bool ListContainsBase, InvalidLowList;
6333 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6334 0, ListContainsBase);
6335 if (InvalidLowList && !isThumbTwo())
6336 return Error(Operands[4]->getStartLoc(),
6337 "registers must be in range r0-r7");
6338
6339 // This would be converted to a 32-bit stm, but that's not valid if the
6340 // writeback register is in the list.
6341 if (InvalidLowList && ListContainsBase)
6342 return Error(Operands[4]->getStartLoc(),
6343 "writeback operator '!' not allowed when base register "
6344 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006345
6346 if (validatetSTMRegList(Inst, Operands, 4))
6347 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006348 break;
6349 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006350 case ARM::tADDrSP: {
6351 // If the non-SP source operand and the destination operand are not the
6352 // same, we need thumb2 (for the wide encoding), or we have an error.
6353 if (!isThumbTwo() &&
6354 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6355 return Error(Operands[4]->getStartLoc(),
6356 "source register must be the same as destination");
6357 }
6358 break;
6359 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006360 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006361 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006362 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006363 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006364 break;
6365 case ARM::t2B: {
6366 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006367 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006368 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006369 break;
6370 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006371 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006372 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006373 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006374 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006375 break;
6376 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006377 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006378 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006379 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006380 break;
6381 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006382 case ARM::MOVi16:
6383 case ARM::t2MOVi16:
6384 case ARM::t2MOVTi16:
6385 {
6386 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6387 // especially when we turn it into a movw and the expression <symbol> does
6388 // not have a :lower16: or :upper16 as part of the expression. We don't
6389 // want the behavior of silently truncating, which can be unexpected and
6390 // lead to bugs that are difficult to find since this is an easy mistake
6391 // to make.
6392 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006393 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6394 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006395 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006396 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006397 if (!E) break;
6398 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6399 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006400 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6401 return Error(
6402 Op.getStartLoc(),
6403 "immediate expression for mov requires :lower16: or :upper16");
6404 break;
6405 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006406 }
6407
6408 return false;
6409}
6410
Jim Grosbach1a747242012-01-23 23:45:44 +00006411static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006412 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006413 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006414 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006415 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6416 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6417 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6418 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6419 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6420 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6421 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6422 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6423 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006424
6425 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006426 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6427 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6428 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6429 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6430 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006431
Jim Grosbach1e946a42012-01-24 00:43:12 +00006432 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6433 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6434 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6435 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6436 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006437
Jim Grosbach1e946a42012-01-24 00:43:12 +00006438 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6439 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6440 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6441 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6442 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006443
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006444 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006445 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6446 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6447 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6448 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6449 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6450 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6451 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6452 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6453 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6454 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6455 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6456 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6457 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6458 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6459 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006460
Jim Grosbach1a747242012-01-23 23:45:44 +00006461 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006462 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6463 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6464 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6465 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6466 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6467 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6468 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6469 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6470 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6471 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6472 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6473 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6474 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6475 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6476 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6477 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6478 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6479 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006480
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006481 // VST4LN
6482 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6483 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6484 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6485 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6486 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6487 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6488 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6489 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6490 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6491 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6492 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6493 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6494 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6495 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6496 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6497
Jim Grosbachda70eac2012-01-24 00:58:13 +00006498 // VST4
6499 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6500 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6501 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6502 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6503 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6504 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6505 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6506 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6507 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6508 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6509 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6510 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6511 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6512 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6513 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6514 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6515 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6516 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006517 }
6518}
6519
Jim Grosbach1a747242012-01-23 23:45:44 +00006520static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006521 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006522 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006523 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006524 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6525 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6526 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6527 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6528 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6529 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6530 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6531 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6532 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006533
6534 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006535 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6536 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6537 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6538 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6539 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6540 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6541 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6542 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6543 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6544 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6545 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6546 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6547 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6548 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6549 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006550
Jim Grosbachb78403c2012-01-24 23:47:04 +00006551 // VLD3DUP
6552 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6553 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6554 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6555 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006556 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006557 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6558 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6559 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6560 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6561 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6562 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6563 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6564 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6565 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6566 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6567 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6568 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6569 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6570
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006571 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006572 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6573 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6574 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6575 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6576 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6577 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6578 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6579 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6580 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6581 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6582 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6583 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6584 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6585 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6586 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006587
6588 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006589 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6590 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6591 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6592 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6593 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6594 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6595 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6596 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6597 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6598 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6599 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6600 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6601 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6602 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6603 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6604 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6605 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6606 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006607
Jim Grosbach14952a02012-01-24 18:37:25 +00006608 // VLD4LN
6609 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6610 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6611 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006612 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006613 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6614 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6615 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6616 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6617 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6618 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6619 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6620 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6621 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6622 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6623 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6624
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006625 // VLD4DUP
6626 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6627 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6628 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6629 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6630 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6631 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6632 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6633 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6634 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6635 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6636 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6637 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6638 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6639 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6640 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6641 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6642 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6643 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6644
Jim Grosbached561fc2012-01-24 00:43:17 +00006645 // VLD4
6646 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6647 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6648 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6649 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6650 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6651 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6652 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6653 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6654 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6655 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6656 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6657 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6658 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6659 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6660 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6661 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6662 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6663 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006664 }
6665}
6666
David Blaikie960ea3f2014-06-08 16:18:35 +00006667bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006668 const OperandVector &Operands,
6669 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006670 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006671 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6672 case ARM::LDRT_POST:
6673 case ARM::LDRBT_POST: {
6674 const unsigned Opcode =
6675 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6676 : ARM::LDRBT_POST_IMM;
6677 MCInst TmpInst;
6678 TmpInst.setOpcode(Opcode);
6679 TmpInst.addOperand(Inst.getOperand(0));
6680 TmpInst.addOperand(Inst.getOperand(1));
6681 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006682 TmpInst.addOperand(MCOperand::createReg(0));
6683 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006684 TmpInst.addOperand(Inst.getOperand(2));
6685 TmpInst.addOperand(Inst.getOperand(3));
6686 Inst = TmpInst;
6687 return true;
6688 }
6689 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6690 case ARM::STRT_POST:
6691 case ARM::STRBT_POST: {
6692 const unsigned Opcode =
6693 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6694 : ARM::STRBT_POST_IMM;
6695 MCInst TmpInst;
6696 TmpInst.setOpcode(Opcode);
6697 TmpInst.addOperand(Inst.getOperand(1));
6698 TmpInst.addOperand(Inst.getOperand(0));
6699 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006700 TmpInst.addOperand(MCOperand::createReg(0));
6701 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006702 TmpInst.addOperand(Inst.getOperand(2));
6703 TmpInst.addOperand(Inst.getOperand(3));
6704 Inst = TmpInst;
6705 return true;
6706 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006707 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6708 case ARM::ADDri: {
6709 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006710 Inst.getOperand(5).getReg() != 0 ||
6711 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006712 return false;
6713 MCInst TmpInst;
6714 TmpInst.setOpcode(ARM::ADR);
6715 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006716 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006717 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6718 // before passing it to the ADR instruction.
6719 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006720 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006721 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006722 } else {
6723 // Turn PC-relative expression into absolute expression.
6724 // Reading PC provides the start of the current instruction + 8 and
6725 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006726 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006727 Out.EmitLabel(Dot);
6728 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006729 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006730 MCSymbolRefExpr::VK_None,
6731 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006732 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6733 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006734 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006735 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006736 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006737 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006738 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006739 TmpInst.addOperand(Inst.getOperand(3));
6740 TmpInst.addOperand(Inst.getOperand(4));
6741 Inst = TmpInst;
6742 return true;
6743 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006744 // Aliases for alternate PC+imm syntax of LDR instructions.
6745 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006746 // Select the narrow version if the immediate will fit.
6747 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006748 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006749 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6750 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006751 Inst.setOpcode(ARM::tLDRpci);
6752 else
6753 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006754 return true;
6755 case ARM::t2LDRBpcrel:
6756 Inst.setOpcode(ARM::t2LDRBpci);
6757 return true;
6758 case ARM::t2LDRHpcrel:
6759 Inst.setOpcode(ARM::t2LDRHpci);
6760 return true;
6761 case ARM::t2LDRSBpcrel:
6762 Inst.setOpcode(ARM::t2LDRSBpci);
6763 return true;
6764 case ARM::t2LDRSHpcrel:
6765 Inst.setOpcode(ARM::t2LDRSHpci);
6766 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006767 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006768 case ARM::VST1LNdWB_register_Asm_8:
6769 case ARM::VST1LNdWB_register_Asm_16:
6770 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006771 MCInst TmpInst;
6772 // Shuffle the operands around so the lane index operand is in the
6773 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006774 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006775 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006776 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6777 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6778 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6779 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6780 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6781 TmpInst.addOperand(Inst.getOperand(1)); // lane
6782 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6783 TmpInst.addOperand(Inst.getOperand(6));
6784 Inst = TmpInst;
6785 return true;
6786 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006787
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006788 case ARM::VST2LNdWB_register_Asm_8:
6789 case ARM::VST2LNdWB_register_Asm_16:
6790 case ARM::VST2LNdWB_register_Asm_32:
6791 case ARM::VST2LNqWB_register_Asm_16:
6792 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006793 MCInst TmpInst;
6794 // Shuffle the operands around so the lane index operand is in the
6795 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006796 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006797 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006798 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6799 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6800 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6801 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6802 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006803 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006804 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006805 TmpInst.addOperand(Inst.getOperand(1)); // lane
6806 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6807 TmpInst.addOperand(Inst.getOperand(6));
6808 Inst = TmpInst;
6809 return true;
6810 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006811
6812 case ARM::VST3LNdWB_register_Asm_8:
6813 case ARM::VST3LNdWB_register_Asm_16:
6814 case ARM::VST3LNdWB_register_Asm_32:
6815 case ARM::VST3LNqWB_register_Asm_16:
6816 case ARM::VST3LNqWB_register_Asm_32: {
6817 MCInst TmpInst;
6818 // Shuffle the operands around so the lane index operand is in the
6819 // right place.
6820 unsigned Spacing;
6821 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6822 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6823 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6824 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6825 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6826 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006827 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006828 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006829 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006830 Spacing * 2));
6831 TmpInst.addOperand(Inst.getOperand(1)); // lane
6832 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6833 TmpInst.addOperand(Inst.getOperand(6));
6834 Inst = TmpInst;
6835 return true;
6836 }
6837
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006838 case ARM::VST4LNdWB_register_Asm_8:
6839 case ARM::VST4LNdWB_register_Asm_16:
6840 case ARM::VST4LNdWB_register_Asm_32:
6841 case ARM::VST4LNqWB_register_Asm_16:
6842 case ARM::VST4LNqWB_register_Asm_32: {
6843 MCInst TmpInst;
6844 // Shuffle the operands around so the lane index operand is in the
6845 // right place.
6846 unsigned Spacing;
6847 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6848 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6849 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6850 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6851 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6852 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006853 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006854 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006855 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006856 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006857 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006858 Spacing * 3));
6859 TmpInst.addOperand(Inst.getOperand(1)); // lane
6860 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6861 TmpInst.addOperand(Inst.getOperand(6));
6862 Inst = TmpInst;
6863 return true;
6864 }
6865
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006866 case ARM::VST1LNdWB_fixed_Asm_8:
6867 case ARM::VST1LNdWB_fixed_Asm_16:
6868 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006869 MCInst TmpInst;
6870 // Shuffle the operands around so the lane index operand is in the
6871 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006872 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006873 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006874 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6875 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6876 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006877 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00006878 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6879 TmpInst.addOperand(Inst.getOperand(1)); // lane
6880 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6881 TmpInst.addOperand(Inst.getOperand(5));
6882 Inst = TmpInst;
6883 return true;
6884 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006885
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006886 case ARM::VST2LNdWB_fixed_Asm_8:
6887 case ARM::VST2LNdWB_fixed_Asm_16:
6888 case ARM::VST2LNdWB_fixed_Asm_32:
6889 case ARM::VST2LNqWB_fixed_Asm_16:
6890 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006891 MCInst TmpInst;
6892 // Shuffle the operands around so the lane index operand is in the
6893 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006894 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006895 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006896 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6897 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6898 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006899 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006900 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006901 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006902 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006903 TmpInst.addOperand(Inst.getOperand(1)); // lane
6904 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6905 TmpInst.addOperand(Inst.getOperand(5));
6906 Inst = TmpInst;
6907 return true;
6908 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006909
6910 case ARM::VST3LNdWB_fixed_Asm_8:
6911 case ARM::VST3LNdWB_fixed_Asm_16:
6912 case ARM::VST3LNdWB_fixed_Asm_32:
6913 case ARM::VST3LNqWB_fixed_Asm_16:
6914 case ARM::VST3LNqWB_fixed_Asm_32: {
6915 MCInst TmpInst;
6916 // Shuffle the operands around so the lane index operand is in the
6917 // right place.
6918 unsigned Spacing;
6919 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6920 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6921 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6922 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006923 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006924 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006925 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006926 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006927 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006928 Spacing * 2));
6929 TmpInst.addOperand(Inst.getOperand(1)); // lane
6930 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6931 TmpInst.addOperand(Inst.getOperand(5));
6932 Inst = TmpInst;
6933 return true;
6934 }
6935
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006936 case ARM::VST4LNdWB_fixed_Asm_8:
6937 case ARM::VST4LNdWB_fixed_Asm_16:
6938 case ARM::VST4LNdWB_fixed_Asm_32:
6939 case ARM::VST4LNqWB_fixed_Asm_16:
6940 case ARM::VST4LNqWB_fixed_Asm_32: {
6941 MCInst TmpInst;
6942 // Shuffle the operands around so the lane index operand is in the
6943 // right place.
6944 unsigned Spacing;
6945 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6946 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6947 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6948 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006949 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006950 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006951 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006952 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006953 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006954 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006955 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006956 Spacing * 3));
6957 TmpInst.addOperand(Inst.getOperand(1)); // lane
6958 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6959 TmpInst.addOperand(Inst.getOperand(5));
6960 Inst = TmpInst;
6961 return true;
6962 }
6963
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006964 case ARM::VST1LNdAsm_8:
6965 case ARM::VST1LNdAsm_16:
6966 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006967 MCInst TmpInst;
6968 // Shuffle the operands around so the lane index operand is in the
6969 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006970 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006971 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006972 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6973 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6974 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6975 TmpInst.addOperand(Inst.getOperand(1)); // lane
6976 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6977 TmpInst.addOperand(Inst.getOperand(5));
6978 Inst = TmpInst;
6979 return true;
6980 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006981
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006982 case ARM::VST2LNdAsm_8:
6983 case ARM::VST2LNdAsm_16:
6984 case ARM::VST2LNdAsm_32:
6985 case ARM::VST2LNqAsm_16:
6986 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006987 MCInst TmpInst;
6988 // Shuffle the operands around so the lane index operand is in the
6989 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006990 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006991 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006992 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6993 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6994 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006995 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006996 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006997 TmpInst.addOperand(Inst.getOperand(1)); // lane
6998 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6999 TmpInst.addOperand(Inst.getOperand(5));
7000 Inst = TmpInst;
7001 return true;
7002 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007003
7004 case ARM::VST3LNdAsm_8:
7005 case ARM::VST3LNdAsm_16:
7006 case ARM::VST3LNdAsm_32:
7007 case ARM::VST3LNqAsm_16:
7008 case ARM::VST3LNqAsm_32: {
7009 MCInst TmpInst;
7010 // Shuffle the operands around so the lane index operand is in the
7011 // right place.
7012 unsigned Spacing;
7013 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7014 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7015 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7016 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007017 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007018 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007019 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007020 Spacing * 2));
7021 TmpInst.addOperand(Inst.getOperand(1)); // lane
7022 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7023 TmpInst.addOperand(Inst.getOperand(5));
7024 Inst = TmpInst;
7025 return true;
7026 }
7027
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007028 case ARM::VST4LNdAsm_8:
7029 case ARM::VST4LNdAsm_16:
7030 case ARM::VST4LNdAsm_32:
7031 case ARM::VST4LNqAsm_16:
7032 case ARM::VST4LNqAsm_32: {
7033 MCInst TmpInst;
7034 // Shuffle the operands around so the lane index operand is in the
7035 // right place.
7036 unsigned Spacing;
7037 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7038 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7039 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7040 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007041 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007042 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007043 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007044 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007045 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007046 Spacing * 3));
7047 TmpInst.addOperand(Inst.getOperand(1)); // lane
7048 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7049 TmpInst.addOperand(Inst.getOperand(5));
7050 Inst = TmpInst;
7051 return true;
7052 }
7053
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007054 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007055 case ARM::VLD1LNdWB_register_Asm_8:
7056 case ARM::VLD1LNdWB_register_Asm_16:
7057 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007058 MCInst TmpInst;
7059 // Shuffle the operands around so the lane index operand is in the
7060 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007061 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007062 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007063 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7064 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7065 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7066 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7067 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7068 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7069 TmpInst.addOperand(Inst.getOperand(1)); // lane
7070 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7071 TmpInst.addOperand(Inst.getOperand(6));
7072 Inst = TmpInst;
7073 return true;
7074 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007075
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007076 case ARM::VLD2LNdWB_register_Asm_8:
7077 case ARM::VLD2LNdWB_register_Asm_16:
7078 case ARM::VLD2LNdWB_register_Asm_32:
7079 case ARM::VLD2LNqWB_register_Asm_16:
7080 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007081 MCInst TmpInst;
7082 // Shuffle the operands around so the lane index operand is in the
7083 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007084 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007085 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007086 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007087 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007088 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007089 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7090 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7091 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7092 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7093 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007094 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007095 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007096 TmpInst.addOperand(Inst.getOperand(1)); // lane
7097 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7098 TmpInst.addOperand(Inst.getOperand(6));
7099 Inst = TmpInst;
7100 return true;
7101 }
7102
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007103 case ARM::VLD3LNdWB_register_Asm_8:
7104 case ARM::VLD3LNdWB_register_Asm_16:
7105 case ARM::VLD3LNdWB_register_Asm_32:
7106 case ARM::VLD3LNqWB_register_Asm_16:
7107 case ARM::VLD3LNqWB_register_Asm_32: {
7108 MCInst TmpInst;
7109 // Shuffle the operands around so the lane index operand is in the
7110 // right place.
7111 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007112 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007113 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007114 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007115 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007116 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007117 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007118 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7119 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7120 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7121 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7122 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007123 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007124 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007125 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007126 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007127 TmpInst.addOperand(Inst.getOperand(1)); // lane
7128 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7129 TmpInst.addOperand(Inst.getOperand(6));
7130 Inst = TmpInst;
7131 return true;
7132 }
7133
Jim Grosbach14952a02012-01-24 18:37:25 +00007134 case ARM::VLD4LNdWB_register_Asm_8:
7135 case ARM::VLD4LNdWB_register_Asm_16:
7136 case ARM::VLD4LNdWB_register_Asm_32:
7137 case ARM::VLD4LNqWB_register_Asm_16:
7138 case ARM::VLD4LNqWB_register_Asm_32: {
7139 MCInst TmpInst;
7140 // Shuffle the operands around so the lane index operand is in the
7141 // right place.
7142 unsigned Spacing;
7143 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7144 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007145 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007146 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007147 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007148 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007149 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007150 Spacing * 3));
7151 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7152 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7153 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7154 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7155 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007156 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007157 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007158 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007159 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007160 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007161 Spacing * 3));
7162 TmpInst.addOperand(Inst.getOperand(1)); // lane
7163 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7164 TmpInst.addOperand(Inst.getOperand(6));
7165 Inst = TmpInst;
7166 return true;
7167 }
7168
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007169 case ARM::VLD1LNdWB_fixed_Asm_8:
7170 case ARM::VLD1LNdWB_fixed_Asm_16:
7171 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007172 MCInst TmpInst;
7173 // Shuffle the operands around so the lane index operand is in the
7174 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007175 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007176 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007177 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7178 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7179 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7180 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007181 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007182 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7183 TmpInst.addOperand(Inst.getOperand(1)); // lane
7184 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7185 TmpInst.addOperand(Inst.getOperand(5));
7186 Inst = TmpInst;
7187 return true;
7188 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007189
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007190 case ARM::VLD2LNdWB_fixed_Asm_8:
7191 case ARM::VLD2LNdWB_fixed_Asm_16:
7192 case ARM::VLD2LNdWB_fixed_Asm_32:
7193 case ARM::VLD2LNqWB_fixed_Asm_16:
7194 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007195 MCInst TmpInst;
7196 // Shuffle the operands around so the lane index operand is in the
7197 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007198 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007199 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007200 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007201 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007202 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007203 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7204 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7205 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007206 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007207 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007208 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007209 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007210 TmpInst.addOperand(Inst.getOperand(1)); // lane
7211 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7212 TmpInst.addOperand(Inst.getOperand(5));
7213 Inst = TmpInst;
7214 return true;
7215 }
7216
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007217 case ARM::VLD3LNdWB_fixed_Asm_8:
7218 case ARM::VLD3LNdWB_fixed_Asm_16:
7219 case ARM::VLD3LNdWB_fixed_Asm_32:
7220 case ARM::VLD3LNqWB_fixed_Asm_16:
7221 case ARM::VLD3LNqWB_fixed_Asm_32: {
7222 MCInst TmpInst;
7223 // Shuffle the operands around so the lane index operand is in the
7224 // right place.
7225 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007226 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007227 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007228 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007229 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007230 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007231 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007232 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7233 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7234 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007235 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007236 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007237 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007238 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007239 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007240 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007241 TmpInst.addOperand(Inst.getOperand(1)); // lane
7242 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7243 TmpInst.addOperand(Inst.getOperand(5));
7244 Inst = TmpInst;
7245 return true;
7246 }
7247
Jim Grosbach14952a02012-01-24 18:37:25 +00007248 case ARM::VLD4LNdWB_fixed_Asm_8:
7249 case ARM::VLD4LNdWB_fixed_Asm_16:
7250 case ARM::VLD4LNdWB_fixed_Asm_32:
7251 case ARM::VLD4LNqWB_fixed_Asm_16:
7252 case ARM::VLD4LNqWB_fixed_Asm_32: {
7253 MCInst TmpInst;
7254 // Shuffle the operands around so the lane index operand is in the
7255 // right place.
7256 unsigned Spacing;
7257 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7258 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007259 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007260 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007261 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007262 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007263 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007264 Spacing * 3));
7265 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7266 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7267 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007268 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007269 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007270 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007271 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007272 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007273 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007274 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007275 Spacing * 3));
7276 TmpInst.addOperand(Inst.getOperand(1)); // lane
7277 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7278 TmpInst.addOperand(Inst.getOperand(5));
7279 Inst = TmpInst;
7280 return true;
7281 }
7282
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007283 case ARM::VLD1LNdAsm_8:
7284 case ARM::VLD1LNdAsm_16:
7285 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007286 MCInst TmpInst;
7287 // Shuffle the operands around so the lane index operand is in the
7288 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007289 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007290 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007291 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7292 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7293 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7294 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7295 TmpInst.addOperand(Inst.getOperand(1)); // lane
7296 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7297 TmpInst.addOperand(Inst.getOperand(5));
7298 Inst = TmpInst;
7299 return true;
7300 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007301
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007302 case ARM::VLD2LNdAsm_8:
7303 case ARM::VLD2LNdAsm_16:
7304 case ARM::VLD2LNdAsm_32:
7305 case ARM::VLD2LNqAsm_16:
7306 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007307 MCInst TmpInst;
7308 // Shuffle the operands around so the lane index operand is in the
7309 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007310 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007311 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007312 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007313 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007314 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007315 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7316 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7317 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007318 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007319 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007320 TmpInst.addOperand(Inst.getOperand(1)); // lane
7321 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7322 TmpInst.addOperand(Inst.getOperand(5));
7323 Inst = TmpInst;
7324 return true;
7325 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007326
7327 case ARM::VLD3LNdAsm_8:
7328 case ARM::VLD3LNdAsm_16:
7329 case ARM::VLD3LNdAsm_32:
7330 case ARM::VLD3LNqAsm_16:
7331 case ARM::VLD3LNqAsm_32: {
7332 MCInst TmpInst;
7333 // Shuffle the operands around so the lane index operand is in the
7334 // right place.
7335 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007336 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007337 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007338 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007339 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007340 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007341 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007342 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7343 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7344 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007345 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007346 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007347 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007348 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007349 TmpInst.addOperand(Inst.getOperand(1)); // lane
7350 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7351 TmpInst.addOperand(Inst.getOperand(5));
7352 Inst = TmpInst;
7353 return true;
7354 }
7355
Jim Grosbach14952a02012-01-24 18:37:25 +00007356 case ARM::VLD4LNdAsm_8:
7357 case ARM::VLD4LNdAsm_16:
7358 case ARM::VLD4LNdAsm_32:
7359 case ARM::VLD4LNqAsm_16:
7360 case ARM::VLD4LNqAsm_32: {
7361 MCInst TmpInst;
7362 // Shuffle the operands around so the lane index operand is in the
7363 // right place.
7364 unsigned Spacing;
7365 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7366 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007367 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007368 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007369 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007370 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007371 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007372 Spacing * 3));
7373 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7374 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7375 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007376 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007377 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007378 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007379 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007380 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007381 Spacing * 3));
7382 TmpInst.addOperand(Inst.getOperand(1)); // lane
7383 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7384 TmpInst.addOperand(Inst.getOperand(5));
7385 Inst = TmpInst;
7386 return true;
7387 }
7388
Jim Grosbachb78403c2012-01-24 23:47:04 +00007389 // VLD3DUP single 3-element structure to all lanes instructions.
7390 case ARM::VLD3DUPdAsm_8:
7391 case ARM::VLD3DUPdAsm_16:
7392 case ARM::VLD3DUPdAsm_32:
7393 case ARM::VLD3DUPqAsm_8:
7394 case ARM::VLD3DUPqAsm_16:
7395 case ARM::VLD3DUPqAsm_32: {
7396 MCInst TmpInst;
7397 unsigned Spacing;
7398 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7399 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007400 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007401 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007402 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007403 Spacing * 2));
7404 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7405 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7406 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7407 TmpInst.addOperand(Inst.getOperand(4));
7408 Inst = TmpInst;
7409 return true;
7410 }
7411
7412 case ARM::VLD3DUPdWB_fixed_Asm_8:
7413 case ARM::VLD3DUPdWB_fixed_Asm_16:
7414 case ARM::VLD3DUPdWB_fixed_Asm_32:
7415 case ARM::VLD3DUPqWB_fixed_Asm_8:
7416 case ARM::VLD3DUPqWB_fixed_Asm_16:
7417 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7418 MCInst TmpInst;
7419 unsigned Spacing;
7420 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7421 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007422 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007423 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007424 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007425 Spacing * 2));
7426 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7427 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7428 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007429 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007430 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7431 TmpInst.addOperand(Inst.getOperand(4));
7432 Inst = TmpInst;
7433 return true;
7434 }
7435
7436 case ARM::VLD3DUPdWB_register_Asm_8:
7437 case ARM::VLD3DUPdWB_register_Asm_16:
7438 case ARM::VLD3DUPdWB_register_Asm_32:
7439 case ARM::VLD3DUPqWB_register_Asm_8:
7440 case ARM::VLD3DUPqWB_register_Asm_16:
7441 case ARM::VLD3DUPqWB_register_Asm_32: {
7442 MCInst TmpInst;
7443 unsigned Spacing;
7444 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7445 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007446 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007447 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007448 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007449 Spacing * 2));
7450 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7451 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7452 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7453 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7454 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7455 TmpInst.addOperand(Inst.getOperand(5));
7456 Inst = TmpInst;
7457 return true;
7458 }
7459
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007460 // VLD3 multiple 3-element structure instructions.
7461 case ARM::VLD3dAsm_8:
7462 case ARM::VLD3dAsm_16:
7463 case ARM::VLD3dAsm_32:
7464 case ARM::VLD3qAsm_8:
7465 case ARM::VLD3qAsm_16:
7466 case ARM::VLD3qAsm_32: {
7467 MCInst TmpInst;
7468 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007469 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007470 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007471 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007472 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007473 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007474 Spacing * 2));
7475 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7476 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7477 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7478 TmpInst.addOperand(Inst.getOperand(4));
7479 Inst = TmpInst;
7480 return true;
7481 }
7482
7483 case ARM::VLD3dWB_fixed_Asm_8:
7484 case ARM::VLD3dWB_fixed_Asm_16:
7485 case ARM::VLD3dWB_fixed_Asm_32:
7486 case ARM::VLD3qWB_fixed_Asm_8:
7487 case ARM::VLD3qWB_fixed_Asm_16:
7488 case ARM::VLD3qWB_fixed_Asm_32: {
7489 MCInst TmpInst;
7490 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007491 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007492 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007493 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007494 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007495 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007496 Spacing * 2));
7497 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7498 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7499 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007500 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007501 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7502 TmpInst.addOperand(Inst.getOperand(4));
7503 Inst = TmpInst;
7504 return true;
7505 }
7506
7507 case ARM::VLD3dWB_register_Asm_8:
7508 case ARM::VLD3dWB_register_Asm_16:
7509 case ARM::VLD3dWB_register_Asm_32:
7510 case ARM::VLD3qWB_register_Asm_8:
7511 case ARM::VLD3qWB_register_Asm_16:
7512 case ARM::VLD3qWB_register_Asm_32: {
7513 MCInst TmpInst;
7514 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007515 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007516 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007517 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007518 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007519 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007520 Spacing * 2));
7521 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7522 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7523 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7524 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7525 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7526 TmpInst.addOperand(Inst.getOperand(5));
7527 Inst = TmpInst;
7528 return true;
7529 }
7530
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007531 // VLD4DUP single 3-element structure to all lanes instructions.
7532 case ARM::VLD4DUPdAsm_8:
7533 case ARM::VLD4DUPdAsm_16:
7534 case ARM::VLD4DUPdAsm_32:
7535 case ARM::VLD4DUPqAsm_8:
7536 case ARM::VLD4DUPqAsm_16:
7537 case ARM::VLD4DUPqAsm_32: {
7538 MCInst TmpInst;
7539 unsigned Spacing;
7540 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7541 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007542 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007543 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007544 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007545 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007546 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007547 Spacing * 3));
7548 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7549 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7550 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7551 TmpInst.addOperand(Inst.getOperand(4));
7552 Inst = TmpInst;
7553 return true;
7554 }
7555
7556 case ARM::VLD4DUPdWB_fixed_Asm_8:
7557 case ARM::VLD4DUPdWB_fixed_Asm_16:
7558 case ARM::VLD4DUPdWB_fixed_Asm_32:
7559 case ARM::VLD4DUPqWB_fixed_Asm_8:
7560 case ARM::VLD4DUPqWB_fixed_Asm_16:
7561 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7562 MCInst TmpInst;
7563 unsigned Spacing;
7564 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7565 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007566 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007567 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007568 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007569 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007570 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007571 Spacing * 3));
7572 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7573 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7574 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007575 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007576 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7577 TmpInst.addOperand(Inst.getOperand(4));
7578 Inst = TmpInst;
7579 return true;
7580 }
7581
7582 case ARM::VLD4DUPdWB_register_Asm_8:
7583 case ARM::VLD4DUPdWB_register_Asm_16:
7584 case ARM::VLD4DUPdWB_register_Asm_32:
7585 case ARM::VLD4DUPqWB_register_Asm_8:
7586 case ARM::VLD4DUPqWB_register_Asm_16:
7587 case ARM::VLD4DUPqWB_register_Asm_32: {
7588 MCInst TmpInst;
7589 unsigned Spacing;
7590 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7591 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007592 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007593 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007594 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007595 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007596 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007597 Spacing * 3));
7598 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7599 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7600 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7601 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7602 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7603 TmpInst.addOperand(Inst.getOperand(5));
7604 Inst = TmpInst;
7605 return true;
7606 }
7607
7608 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007609 case ARM::VLD4dAsm_8:
7610 case ARM::VLD4dAsm_16:
7611 case ARM::VLD4dAsm_32:
7612 case ARM::VLD4qAsm_8:
7613 case ARM::VLD4qAsm_16:
7614 case ARM::VLD4qAsm_32: {
7615 MCInst TmpInst;
7616 unsigned Spacing;
7617 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7618 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007619 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007620 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007621 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007622 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007623 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007624 Spacing * 3));
7625 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7626 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7627 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7628 TmpInst.addOperand(Inst.getOperand(4));
7629 Inst = TmpInst;
7630 return true;
7631 }
7632
7633 case ARM::VLD4dWB_fixed_Asm_8:
7634 case ARM::VLD4dWB_fixed_Asm_16:
7635 case ARM::VLD4dWB_fixed_Asm_32:
7636 case ARM::VLD4qWB_fixed_Asm_8:
7637 case ARM::VLD4qWB_fixed_Asm_16:
7638 case ARM::VLD4qWB_fixed_Asm_32: {
7639 MCInst TmpInst;
7640 unsigned Spacing;
7641 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7642 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007643 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007644 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007645 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007646 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007647 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007648 Spacing * 3));
7649 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7650 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7651 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007652 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007653 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7654 TmpInst.addOperand(Inst.getOperand(4));
7655 Inst = TmpInst;
7656 return true;
7657 }
7658
7659 case ARM::VLD4dWB_register_Asm_8:
7660 case ARM::VLD4dWB_register_Asm_16:
7661 case ARM::VLD4dWB_register_Asm_32:
7662 case ARM::VLD4qWB_register_Asm_8:
7663 case ARM::VLD4qWB_register_Asm_16:
7664 case ARM::VLD4qWB_register_Asm_32: {
7665 MCInst TmpInst;
7666 unsigned Spacing;
7667 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7668 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007669 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007670 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007671 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007672 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007673 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007674 Spacing * 3));
7675 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7676 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7677 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7678 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7679 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7680 TmpInst.addOperand(Inst.getOperand(5));
7681 Inst = TmpInst;
7682 return true;
7683 }
7684
Jim Grosbach1a747242012-01-23 23:45:44 +00007685 // VST3 multiple 3-element structure instructions.
7686 case ARM::VST3dAsm_8:
7687 case ARM::VST3dAsm_16:
7688 case ARM::VST3dAsm_32:
7689 case ARM::VST3qAsm_8:
7690 case ARM::VST3qAsm_16:
7691 case ARM::VST3qAsm_32: {
7692 MCInst TmpInst;
7693 unsigned Spacing;
7694 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7695 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7696 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7697 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007698 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007699 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007700 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007701 Spacing * 2));
7702 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7703 TmpInst.addOperand(Inst.getOperand(4));
7704 Inst = TmpInst;
7705 return true;
7706 }
7707
7708 case ARM::VST3dWB_fixed_Asm_8:
7709 case ARM::VST3dWB_fixed_Asm_16:
7710 case ARM::VST3dWB_fixed_Asm_32:
7711 case ARM::VST3qWB_fixed_Asm_8:
7712 case ARM::VST3qWB_fixed_Asm_16:
7713 case ARM::VST3qWB_fixed_Asm_32: {
7714 MCInst TmpInst;
7715 unsigned Spacing;
7716 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7717 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7718 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7719 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007720 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007721 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007722 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007723 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007724 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007725 Spacing * 2));
7726 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7727 TmpInst.addOperand(Inst.getOperand(4));
7728 Inst = TmpInst;
7729 return true;
7730 }
7731
7732 case ARM::VST3dWB_register_Asm_8:
7733 case ARM::VST3dWB_register_Asm_16:
7734 case ARM::VST3dWB_register_Asm_32:
7735 case ARM::VST3qWB_register_Asm_8:
7736 case ARM::VST3qWB_register_Asm_16:
7737 case ARM::VST3qWB_register_Asm_32: {
7738 MCInst TmpInst;
7739 unsigned Spacing;
7740 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7741 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7742 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7743 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7744 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7745 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007746 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007747 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007748 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007749 Spacing * 2));
7750 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7751 TmpInst.addOperand(Inst.getOperand(5));
7752 Inst = TmpInst;
7753 return true;
7754 }
7755
Jim Grosbachda70eac2012-01-24 00:58:13 +00007756 // VST4 multiple 3-element structure instructions.
7757 case ARM::VST4dAsm_8:
7758 case ARM::VST4dAsm_16:
7759 case ARM::VST4dAsm_32:
7760 case ARM::VST4qAsm_8:
7761 case ARM::VST4qAsm_16:
7762 case ARM::VST4qAsm_32: {
7763 MCInst TmpInst;
7764 unsigned Spacing;
7765 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7766 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7767 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7768 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007769 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007770 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007771 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007772 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007773 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007774 Spacing * 3));
7775 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7776 TmpInst.addOperand(Inst.getOperand(4));
7777 Inst = TmpInst;
7778 return true;
7779 }
7780
7781 case ARM::VST4dWB_fixed_Asm_8:
7782 case ARM::VST4dWB_fixed_Asm_16:
7783 case ARM::VST4dWB_fixed_Asm_32:
7784 case ARM::VST4qWB_fixed_Asm_8:
7785 case ARM::VST4qWB_fixed_Asm_16:
7786 case ARM::VST4qWB_fixed_Asm_32: {
7787 MCInst TmpInst;
7788 unsigned Spacing;
7789 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7790 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7791 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7792 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007793 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00007794 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007795 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007796 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007797 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007798 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007799 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007800 Spacing * 3));
7801 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7802 TmpInst.addOperand(Inst.getOperand(4));
7803 Inst = TmpInst;
7804 return true;
7805 }
7806
7807 case ARM::VST4dWB_register_Asm_8:
7808 case ARM::VST4dWB_register_Asm_16:
7809 case ARM::VST4dWB_register_Asm_32:
7810 case ARM::VST4qWB_register_Asm_8:
7811 case ARM::VST4qWB_register_Asm_16:
7812 case ARM::VST4qWB_register_Asm_32: {
7813 MCInst TmpInst;
7814 unsigned Spacing;
7815 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7816 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7817 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7818 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7819 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7820 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007821 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007822 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007823 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007824 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007825 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007826 Spacing * 3));
7827 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7828 TmpInst.addOperand(Inst.getOperand(5));
7829 Inst = TmpInst;
7830 return true;
7831 }
7832
Jim Grosbachad66de12012-04-11 00:15:16 +00007833 // Handle encoding choice for the shift-immediate instructions.
7834 case ARM::t2LSLri:
7835 case ARM::t2LSRri:
7836 case ARM::t2ASRri: {
7837 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7838 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7839 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007840 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7841 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007842 unsigned NewOpc;
7843 switch (Inst.getOpcode()) {
7844 default: llvm_unreachable("unexpected opcode");
7845 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7846 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7847 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7848 }
7849 // The Thumb1 operands aren't in the same order. Awesome, eh?
7850 MCInst TmpInst;
7851 TmpInst.setOpcode(NewOpc);
7852 TmpInst.addOperand(Inst.getOperand(0));
7853 TmpInst.addOperand(Inst.getOperand(5));
7854 TmpInst.addOperand(Inst.getOperand(1));
7855 TmpInst.addOperand(Inst.getOperand(2));
7856 TmpInst.addOperand(Inst.getOperand(3));
7857 TmpInst.addOperand(Inst.getOperand(4));
7858 Inst = TmpInst;
7859 return true;
7860 }
7861 return false;
7862 }
7863
Jim Grosbach485e5622011-12-13 22:45:11 +00007864 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007865 case ARM::t2MOVsr:
7866 case ARM::t2MOVSsr: {
7867 // Which instruction to expand to depends on the CCOut operand and
7868 // whether we're in an IT block if the register operands are low
7869 // registers.
7870 bool isNarrow = false;
7871 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7872 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7873 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7874 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7875 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7876 isNarrow = true;
7877 MCInst TmpInst;
7878 unsigned newOpc;
7879 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7880 default: llvm_unreachable("unexpected opcode!");
7881 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7882 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7883 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7884 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7885 }
7886 TmpInst.setOpcode(newOpc);
7887 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7888 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007889 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007890 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7891 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7892 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7893 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7894 TmpInst.addOperand(Inst.getOperand(5));
7895 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007896 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007897 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7898 Inst = TmpInst;
7899 return true;
7900 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007901 case ARM::t2MOVsi:
7902 case ARM::t2MOVSsi: {
7903 // Which instruction to expand to depends on the CCOut operand and
7904 // whether we're in an IT block if the register operands are low
7905 // registers.
7906 bool isNarrow = false;
7907 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7908 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7909 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7910 isNarrow = true;
7911 MCInst TmpInst;
7912 unsigned newOpc;
7913 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7914 default: llvm_unreachable("unexpected opcode!");
7915 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7916 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7917 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7918 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007919 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007920 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007921 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7922 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007923 TmpInst.setOpcode(newOpc);
7924 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7925 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007926 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007927 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7928 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007929 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00007930 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007931 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7932 TmpInst.addOperand(Inst.getOperand(4));
7933 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007934 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007935 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7936 Inst = TmpInst;
7937 return true;
7938 }
7939 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007940 case ARM::ASRr:
7941 case ARM::LSRr:
7942 case ARM::LSLr:
7943 case ARM::RORr: {
7944 ARM_AM::ShiftOpc ShiftTy;
7945 switch(Inst.getOpcode()) {
7946 default: llvm_unreachable("unexpected opcode!");
7947 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7948 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7949 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7950 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7951 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007952 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7953 MCInst TmpInst;
7954 TmpInst.setOpcode(ARM::MOVsr);
7955 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7956 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7957 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00007958 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00007959 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7960 TmpInst.addOperand(Inst.getOperand(4));
7961 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7962 Inst = TmpInst;
7963 return true;
7964 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007965 case ARM::ASRi:
7966 case ARM::LSRi:
7967 case ARM::LSLi:
7968 case ARM::RORi: {
7969 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007970 switch(Inst.getOpcode()) {
7971 default: llvm_unreachable("unexpected opcode!");
7972 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7973 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7974 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7975 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7976 }
7977 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007978 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007979 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007980 // A shift by 32 should be encoded as 0 when permitted
7981 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7982 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007983 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007984 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007985 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007986 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7987 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007988 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00007989 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007990 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7991 TmpInst.addOperand(Inst.getOperand(4));
7992 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7993 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007994 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007995 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007996 case ARM::RRXi: {
7997 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7998 MCInst TmpInst;
7999 TmpInst.setOpcode(ARM::MOVsi);
8000 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8001 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008002 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008003 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8004 TmpInst.addOperand(Inst.getOperand(3));
8005 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8006 Inst = TmpInst;
8007 return true;
8008 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008009 case ARM::t2LDMIA_UPD: {
8010 // If this is a load of a single register, then we should use
8011 // a post-indexed LDR instruction instead, per the ARM ARM.
8012 if (Inst.getNumOperands() != 5)
8013 return false;
8014 MCInst TmpInst;
8015 TmpInst.setOpcode(ARM::t2LDR_POST);
8016 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8017 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8018 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008019 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008020 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8021 TmpInst.addOperand(Inst.getOperand(3));
8022 Inst = TmpInst;
8023 return true;
8024 }
8025 case ARM::t2STMDB_UPD: {
8026 // If this is a store of a single register, then we should use
8027 // a pre-indexed STR instruction instead, per the ARM ARM.
8028 if (Inst.getNumOperands() != 5)
8029 return false;
8030 MCInst TmpInst;
8031 TmpInst.setOpcode(ARM::t2STR_PRE);
8032 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8033 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8034 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008035 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008036 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8037 TmpInst.addOperand(Inst.getOperand(3));
8038 Inst = TmpInst;
8039 return true;
8040 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008041 case ARM::LDMIA_UPD:
8042 // If this is a load of a single register via a 'pop', then we should use
8043 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008044 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008045 Inst.getNumOperands() == 5) {
8046 MCInst TmpInst;
8047 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8048 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8049 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8050 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008051 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8052 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008053 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8054 TmpInst.addOperand(Inst.getOperand(3));
8055 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008056 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008057 }
8058 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008059 case ARM::STMDB_UPD:
8060 // If this is a store of a single register via a 'push', then we should use
8061 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008062 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008063 Inst.getNumOperands() == 5) {
8064 MCInst TmpInst;
8065 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8066 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8067 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8068 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008069 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008070 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8071 TmpInst.addOperand(Inst.getOperand(3));
8072 Inst = TmpInst;
8073 }
8074 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008075 case ARM::t2ADDri12:
8076 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8077 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008078 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008079 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8080 break;
8081 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008082 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008083 break;
8084 case ARM::t2SUBri12:
8085 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8086 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008087 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008088 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8089 break;
8090 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008091 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008092 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008093 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008094 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008095 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8096 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8097 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008098 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008099 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008100 return true;
8101 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008102 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008103 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008104 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008105 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8106 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8107 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008108 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008109 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008110 return true;
8111 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008112 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008113 case ARM::t2ADDri:
8114 case ARM::t2SUBri: {
8115 // If the destination and first source operand are the same, and
8116 // the flags are compatible with the current IT status, use encoding T2
8117 // instead of T3. For compatibility with the system 'as'. Make sure the
8118 // wide encoding wasn't explicit.
8119 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008120 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008121 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8122 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008123 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8124 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8125 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008126 break;
8127 MCInst TmpInst;
8128 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8129 ARM::tADDi8 : ARM::tSUBi8);
8130 TmpInst.addOperand(Inst.getOperand(0));
8131 TmpInst.addOperand(Inst.getOperand(5));
8132 TmpInst.addOperand(Inst.getOperand(0));
8133 TmpInst.addOperand(Inst.getOperand(2));
8134 TmpInst.addOperand(Inst.getOperand(3));
8135 TmpInst.addOperand(Inst.getOperand(4));
8136 Inst = TmpInst;
8137 return true;
8138 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008139 case ARM::t2ADDrr: {
8140 // If the destination and first source operand are the same, and
8141 // there's no setting of the flags, use encoding T2 instead of T3.
8142 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008143 // 'as' behaviour. Also take advantage of ADD being commutative.
8144 // Make sure the wide encoding wasn't explicit.
8145 bool Swap = false;
8146 auto DestReg = Inst.getOperand(0).getReg();
8147 bool Transform = DestReg == Inst.getOperand(1).getReg();
8148 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8149 Transform = true;
8150 Swap = true;
8151 }
8152 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008153 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008154 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8155 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008156 break;
8157 MCInst TmpInst;
8158 TmpInst.setOpcode(ARM::tADDhirr);
8159 TmpInst.addOperand(Inst.getOperand(0));
8160 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008161 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008162 TmpInst.addOperand(Inst.getOperand(3));
8163 TmpInst.addOperand(Inst.getOperand(4));
8164 Inst = TmpInst;
8165 return true;
8166 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008167 case ARM::tADDrSP: {
8168 // If the non-SP source operand and the destination operand are not the
8169 // same, we need to use the 32-bit encoding if it's available.
8170 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8171 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008172 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008173 return true;
8174 }
8175 break;
8176 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008177 case ARM::tB:
8178 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008179 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008180 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008181 return true;
8182 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008183 break;
8184 case ARM::t2B:
8185 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008186 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008187 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008188 return true;
8189 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008190 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008191 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008192 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008193 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008194 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008195 return true;
8196 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008197 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008198 case ARM::tBcc:
8199 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008200 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008201 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008202 return true;
8203 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008204 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008205 case ARM::tLDMIA: {
8206 // If the register list contains any high registers, or if the writeback
8207 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8208 // instead if we're in Thumb2. Otherwise, this should have generated
8209 // an error in validateInstruction().
8210 unsigned Rn = Inst.getOperand(0).getReg();
8211 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008212 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8213 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008214 bool listContainsBase;
8215 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8216 (!listContainsBase && !hasWritebackToken) ||
8217 (listContainsBase && hasWritebackToken)) {
8218 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8219 assert (isThumbTwo());
8220 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8221 // If we're switching to the updating version, we need to insert
8222 // the writeback tied operand.
8223 if (hasWritebackToken)
8224 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008225 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008226 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008227 }
8228 break;
8229 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008230 case ARM::tSTMIA_UPD: {
8231 // If the register list contains any high registers, we need to use
8232 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8233 // should have generated an error in validateInstruction().
8234 unsigned Rn = Inst.getOperand(0).getReg();
8235 bool listContainsBase;
8236 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8237 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8238 assert (isThumbTwo());
8239 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008240 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008241 }
8242 break;
8243 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008244 case ARM::tPOP: {
8245 bool listContainsBase;
8246 // If the register list contains any high registers, we need to use
8247 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8248 // should have generated an error in validateInstruction().
8249 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008250 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008251 assert (isThumbTwo());
8252 Inst.setOpcode(ARM::t2LDMIA_UPD);
8253 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008254 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8255 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008256 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008257 }
8258 case ARM::tPUSH: {
8259 bool listContainsBase;
8260 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008261 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008262 assert (isThumbTwo());
8263 Inst.setOpcode(ARM::t2STMDB_UPD);
8264 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008265 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8266 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008267 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008268 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008269 case ARM::t2MOVi: {
8270 // If we can use the 16-bit encoding and the user didn't explicitly
8271 // request the 32-bit variant, transform it here.
8272 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008273 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008274 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008275 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8276 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8277 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8278 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008279 // The operands aren't in the same order for tMOVi8...
8280 MCInst TmpInst;
8281 TmpInst.setOpcode(ARM::tMOVi8);
8282 TmpInst.addOperand(Inst.getOperand(0));
8283 TmpInst.addOperand(Inst.getOperand(4));
8284 TmpInst.addOperand(Inst.getOperand(1));
8285 TmpInst.addOperand(Inst.getOperand(2));
8286 TmpInst.addOperand(Inst.getOperand(3));
8287 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008288 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008289 }
8290 break;
8291 }
8292 case ARM::t2MOVr: {
8293 // If we can use the 16-bit encoding and the user didn't explicitly
8294 // request the 32-bit variant, transform it here.
8295 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8296 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8297 Inst.getOperand(2).getImm() == ARMCC::AL &&
8298 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008299 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8300 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008301 // The operands aren't the same for tMOV[S]r... (no cc_out)
8302 MCInst TmpInst;
8303 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8304 TmpInst.addOperand(Inst.getOperand(0));
8305 TmpInst.addOperand(Inst.getOperand(1));
8306 TmpInst.addOperand(Inst.getOperand(2));
8307 TmpInst.addOperand(Inst.getOperand(3));
8308 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008309 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008310 }
8311 break;
8312 }
Jim Grosbach82213192011-09-19 20:29:33 +00008313 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008314 case ARM::t2SXTB:
8315 case ARM::t2UXTH:
8316 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008317 // If we can use the 16-bit encoding and the user didn't explicitly
8318 // request the 32-bit variant, transform it here.
8319 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8320 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8321 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008322 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8323 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008324 unsigned NewOpc;
8325 switch (Inst.getOpcode()) {
8326 default: llvm_unreachable("Illegal opcode!");
8327 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8328 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8329 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8330 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8331 }
Jim Grosbach82213192011-09-19 20:29:33 +00008332 // The operands aren't the same for thumb1 (no rotate operand).
8333 MCInst TmpInst;
8334 TmpInst.setOpcode(NewOpc);
8335 TmpInst.addOperand(Inst.getOperand(0));
8336 TmpInst.addOperand(Inst.getOperand(1));
8337 TmpInst.addOperand(Inst.getOperand(3));
8338 TmpInst.addOperand(Inst.getOperand(4));
8339 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008340 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008341 }
8342 break;
8343 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008344 case ARM::MOVsi: {
8345 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008346 // rrx shifts and asr/lsr of #32 is encoded as 0
8347 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8348 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008349 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8350 // Shifting by zero is accepted as a vanilla 'MOVr'
8351 MCInst TmpInst;
8352 TmpInst.setOpcode(ARM::MOVr);
8353 TmpInst.addOperand(Inst.getOperand(0));
8354 TmpInst.addOperand(Inst.getOperand(1));
8355 TmpInst.addOperand(Inst.getOperand(3));
8356 TmpInst.addOperand(Inst.getOperand(4));
8357 TmpInst.addOperand(Inst.getOperand(5));
8358 Inst = TmpInst;
8359 return true;
8360 }
8361 return false;
8362 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008363 case ARM::ANDrsi:
8364 case ARM::ORRrsi:
8365 case ARM::EORrsi:
8366 case ARM::BICrsi:
8367 case ARM::SUBrsi:
8368 case ARM::ADDrsi: {
8369 unsigned newOpc;
8370 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8371 if (SOpc == ARM_AM::rrx) return false;
8372 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008373 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008374 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8375 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8376 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8377 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8378 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8379 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8380 }
8381 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008382 // The exception is for right shifts, where 0 == 32
8383 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8384 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008385 MCInst TmpInst;
8386 TmpInst.setOpcode(newOpc);
8387 TmpInst.addOperand(Inst.getOperand(0));
8388 TmpInst.addOperand(Inst.getOperand(1));
8389 TmpInst.addOperand(Inst.getOperand(2));
8390 TmpInst.addOperand(Inst.getOperand(4));
8391 TmpInst.addOperand(Inst.getOperand(5));
8392 TmpInst.addOperand(Inst.getOperand(6));
8393 Inst = TmpInst;
8394 return true;
8395 }
8396 return false;
8397 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008398 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008399 case ARM::t2IT: {
8400 // The mask bits for all but the first condition are represented as
8401 // the low bit of the condition code value implies 't'. We currently
8402 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008403 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008404 MCOperand &MO = Inst.getOperand(1);
8405 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008406 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008407 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008408 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008409 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008410 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008411 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008412 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008413
8414 // Set up the IT block state according to the IT instruction we just
8415 // matched.
8416 assert(!inITBlock() && "nested IT blocks?!");
8417 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8418 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8419 ITState.CurPosition = 0;
8420 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008421 break;
8422 }
Richard Bartona39625e2012-07-09 16:12:24 +00008423 case ARM::t2LSLrr:
8424 case ARM::t2LSRrr:
8425 case ARM::t2ASRrr:
8426 case ARM::t2SBCrr:
8427 case ARM::t2RORrr:
8428 case ARM::t2BICrr:
8429 {
Richard Bartond5660372012-07-09 16:14:28 +00008430 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008431 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8432 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8433 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008434 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008435 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8436 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8437 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8438 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008439 unsigned NewOpc;
8440 switch (Inst.getOpcode()) {
8441 default: llvm_unreachable("unexpected opcode");
8442 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8443 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8444 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8445 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8446 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8447 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8448 }
8449 MCInst TmpInst;
8450 TmpInst.setOpcode(NewOpc);
8451 TmpInst.addOperand(Inst.getOperand(0));
8452 TmpInst.addOperand(Inst.getOperand(5));
8453 TmpInst.addOperand(Inst.getOperand(1));
8454 TmpInst.addOperand(Inst.getOperand(2));
8455 TmpInst.addOperand(Inst.getOperand(3));
8456 TmpInst.addOperand(Inst.getOperand(4));
8457 Inst = TmpInst;
8458 return true;
8459 }
8460 return false;
8461 }
8462 case ARM::t2ANDrr:
8463 case ARM::t2EORrr:
8464 case ARM::t2ADCrr:
8465 case ARM::t2ORRrr:
8466 {
Richard Bartond5660372012-07-09 16:14:28 +00008467 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008468 // These instructions are special in that they are commutable, so shorter encodings
8469 // are available more often.
8470 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8471 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8472 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8473 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008474 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008475 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8476 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8477 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8478 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008479 unsigned NewOpc;
8480 switch (Inst.getOpcode()) {
8481 default: llvm_unreachable("unexpected opcode");
8482 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8483 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8484 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8485 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8486 }
8487 MCInst TmpInst;
8488 TmpInst.setOpcode(NewOpc);
8489 TmpInst.addOperand(Inst.getOperand(0));
8490 TmpInst.addOperand(Inst.getOperand(5));
8491 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8492 TmpInst.addOperand(Inst.getOperand(1));
8493 TmpInst.addOperand(Inst.getOperand(2));
8494 } else {
8495 TmpInst.addOperand(Inst.getOperand(2));
8496 TmpInst.addOperand(Inst.getOperand(1));
8497 }
8498 TmpInst.addOperand(Inst.getOperand(3));
8499 TmpInst.addOperand(Inst.getOperand(4));
8500 Inst = TmpInst;
8501 return true;
8502 }
8503 return false;
8504 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008505 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008506 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008507}
8508
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008509unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8510 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8511 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008512 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008513 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008514 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8515 assert(MCID.hasOptionalDef() &&
8516 "optionally flag setting instruction missing optional def operand");
8517 assert(MCID.NumOperands == Inst.getNumOperands() &&
8518 "operand count mismatch!");
8519 // Find the optional-def operand (cc_out).
8520 unsigned OpNo;
8521 for (OpNo = 0;
8522 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8523 ++OpNo)
8524 ;
8525 // If we're parsing Thumb1, reject it completely.
8526 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8527 return Match_MnemonicFail;
8528 // If we're parsing Thumb2, which form is legal depends on whether we're
8529 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008530 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8531 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008532 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008533 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8534 inITBlock())
8535 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008536 } else if (isThumbOne()) {
8537 // Some high-register supporting Thumb1 encodings only allow both registers
8538 // to be from r0-r7 when in Thumb2.
8539 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8540 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8541 isARMLowRegister(Inst.getOperand(2).getReg()))
8542 return Match_RequiresThumb2;
8543 // Others only require ARMv6 or later.
8544 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8545 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8546 isARMLowRegister(Inst.getOperand(1).getReg()))
8547 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008548 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008549
8550 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8551 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8552 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8553 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8554 return Match_RequiresV8;
8555 else if (Inst.getOperand(I).getReg() == ARM::PC)
8556 return Match_InvalidOperand;
8557 }
8558
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008559 return Match_Success;
8560}
8561
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008562namespace llvm {
8563template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008564 return true; // In an assembly source, no need to second-guess
8565}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008566}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008567
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008568static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008569bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8570 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008571 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008572 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008573 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008574 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008575
Chad Rosier2f480a82012-10-12 22:53:36 +00008576 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008577 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008578 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008579 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008580 // Context sensitive operand constraints aren't handled by the matcher,
8581 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008582 if (validateInstruction(Inst, Operands)) {
8583 // Still progress the IT block, otherwise one wrong condition causes
8584 // nasty cascading errors.
8585 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008586 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008587 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008588
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008589 { // processInstruction() updates inITBlock state, we need to save it away
8590 bool wasInITBlock = inITBlock();
8591
8592 // Some instructions need post-processing to, for example, tweak which
8593 // encoding is selected. Loop on it while changes happen so the
8594 // individual transformations can chain off each other. E.g.,
8595 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008596 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008597 ;
8598
8599 // Only after the instruction is fully processed, we can validate it
8600 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008601 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008602 Warning(IDLoc, "deprecated instruction in IT block");
8603 }
8604 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008605
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008606 // Only move forward at the very end so that everything in validate
8607 // and process gets a consistent answer about whether we're in an IT
8608 // block.
8609 forwardITPosition();
8610
Jim Grosbach82f76d12012-01-25 19:52:01 +00008611 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8612 // doesn't actually encode.
8613 if (Inst.getOpcode() == ARM::ITasm)
8614 return false;
8615
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008616 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008617 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008618 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008619 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008620 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008621 // Special case the error message for the very common case where only
8622 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8623 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008624 uint64_t Mask = 1;
8625 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8626 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008627 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008628 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008629 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008630 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008631 }
8632 return Error(IDLoc, Msg);
8633 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008634 case Match_InvalidOperand: {
8635 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008636 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008637 if (ErrorInfo >= Operands.size())
8638 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008639
David Blaikie960ea3f2014-06-08 16:18:35 +00008640 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008641 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8642 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008643
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008644 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008645 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008646 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008647 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008648 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008649 case Match_RequiresNotITBlock:
8650 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008651 case Match_RequiresITBlock:
8652 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008653 case Match_RequiresV6:
8654 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8655 case Match_RequiresThumb2:
8656 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008657 case Match_RequiresV8:
8658 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008659 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008660 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008661 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8662 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8663 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008664 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008665 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008666 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8667 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8668 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008669 case Match_AlignedMemoryRequiresNone:
8670 case Match_DupAlignedMemoryRequiresNone:
8671 case Match_AlignedMemoryRequires16:
8672 case Match_DupAlignedMemoryRequires16:
8673 case Match_AlignedMemoryRequires32:
8674 case Match_DupAlignedMemoryRequires32:
8675 case Match_AlignedMemoryRequires64:
8676 case Match_DupAlignedMemoryRequires64:
8677 case Match_AlignedMemoryRequires64or128:
8678 case Match_DupAlignedMemoryRequires64or128:
8679 case Match_AlignedMemoryRequires64or128or256:
8680 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008681 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008682 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8683 switch (MatchResult) {
8684 default:
8685 llvm_unreachable("Missing Match_Aligned type");
8686 case Match_AlignedMemoryRequiresNone:
8687 case Match_DupAlignedMemoryRequiresNone:
8688 return Error(ErrorLoc, "alignment must be omitted");
8689 case Match_AlignedMemoryRequires16:
8690 case Match_DupAlignedMemoryRequires16:
8691 return Error(ErrorLoc, "alignment must be 16 or omitted");
8692 case Match_AlignedMemoryRequires32:
8693 case Match_DupAlignedMemoryRequires32:
8694 return Error(ErrorLoc, "alignment must be 32 or omitted");
8695 case Match_AlignedMemoryRequires64:
8696 case Match_DupAlignedMemoryRequires64:
8697 return Error(ErrorLoc, "alignment must be 64 or omitted");
8698 case Match_AlignedMemoryRequires64or128:
8699 case Match_DupAlignedMemoryRequires64or128:
8700 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8701 case Match_AlignedMemoryRequires64or128or256:
8702 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8703 }
8704 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008705 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008706
Eric Christopher91d7b902010-10-29 09:26:59 +00008707 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008708}
8709
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008710/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008711bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008712 const MCObjectFileInfo::Environment Format =
8713 getContext().getObjectFileInfo()->getObjectFileType();
8714 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8715 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008716
Kevin Enderbyccab3172009-09-15 00:27:25 +00008717 StringRef IDVal = DirectiveID.getIdentifier();
8718 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008719 return parseLiteralValues(4, DirectiveID.getLoc());
8720 else if (IDVal == ".short" || IDVal == ".hword")
8721 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008722 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008723 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008724 else if (IDVal == ".arm")
8725 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008726 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008727 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008728 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008729 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008730 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008731 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008732 else if (IDVal == ".unreq")
8733 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008734 else if (IDVal == ".fnend")
8735 return parseDirectiveFnEnd(DirectiveID.getLoc());
8736 else if (IDVal == ".cantunwind")
8737 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8738 else if (IDVal == ".personality")
8739 return parseDirectivePersonality(DirectiveID.getLoc());
8740 else if (IDVal == ".handlerdata")
8741 return parseDirectiveHandlerData(DirectiveID.getLoc());
8742 else if (IDVal == ".setfp")
8743 return parseDirectiveSetFP(DirectiveID.getLoc());
8744 else if (IDVal == ".pad")
8745 return parseDirectivePad(DirectiveID.getLoc());
8746 else if (IDVal == ".save")
8747 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8748 else if (IDVal == ".vsave")
8749 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008750 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008751 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008752 else if (IDVal == ".even")
8753 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008754 else if (IDVal == ".personalityindex")
8755 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008756 else if (IDVal == ".unwind_raw")
8757 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008758 else if (IDVal == ".movsp")
8759 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008760 else if (IDVal == ".arch_extension")
8761 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008762 else if (IDVal == ".align")
8763 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008764 else if (IDVal == ".thumb_set")
8765 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008766
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008767 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008768 if (IDVal == ".arch")
8769 return parseDirectiveArch(DirectiveID.getLoc());
8770 else if (IDVal == ".cpu")
8771 return parseDirectiveCPU(DirectiveID.getLoc());
8772 else if (IDVal == ".eabi_attribute")
8773 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8774 else if (IDVal == ".fpu")
8775 return parseDirectiveFPU(DirectiveID.getLoc());
8776 else if (IDVal == ".fnstart")
8777 return parseDirectiveFnStart(DirectiveID.getLoc());
8778 else if (IDVal == ".inst")
8779 return parseDirectiveInst(DirectiveID.getLoc());
8780 else if (IDVal == ".inst.n")
8781 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8782 else if (IDVal == ".inst.w")
8783 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8784 else if (IDVal == ".object_arch")
8785 return parseDirectiveObjectArch(DirectiveID.getLoc());
8786 else if (IDVal == ".tlsdescseq")
8787 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8788 }
8789
Kevin Enderbyccab3172009-09-15 00:27:25 +00008790 return true;
8791}
8792
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008793/// parseLiteralValues
8794/// ::= .hword expression [, expression]*
8795/// ::= .short expression [, expression]*
8796/// ::= .word expression [, expression]*
8797bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008798 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008799 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8800 for (;;) {
8801 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008802 if (getParser().parseExpression(Value)) {
8803 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008804 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008805 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008806
Oliver Stannard09be0602015-11-16 16:22:47 +00008807 getParser().getStreamer().EmitValue(Value, Size, L);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008808
8809 if (getLexer().is(AsmToken::EndOfStatement))
8810 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008811
Kevin Enderbyccab3172009-09-15 00:27:25 +00008812 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008813 if (getLexer().isNot(AsmToken::Comma)) {
8814 Error(L, "unexpected token in directive");
8815 return false;
8816 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008817 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008818 }
8819 }
8820
Sean Callanana83fd7d2010-01-19 20:27:46 +00008821 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008822 return false;
8823}
8824
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008825/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008826/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008827bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008828 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008829 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8830 Error(L, "unexpected token in directive");
8831 return false;
8832 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008833 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008834
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008835 if (!hasThumb()) {
8836 Error(L, "target does not support Thumb mode");
8837 return false;
8838 }
Tim Northovera2292d02013-06-10 23:20:58 +00008839
Jim Grosbach7f882392011-12-07 18:04:19 +00008840 if (!isThumb())
8841 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008842
Jim Grosbach7f882392011-12-07 18:04:19 +00008843 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8844 return false;
8845}
8846
8847/// parseDirectiveARM
8848/// ::= .arm
8849bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008850 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008851 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8852 Error(L, "unexpected token in directive");
8853 return false;
8854 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008855 Parser.Lex();
8856
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008857 if (!hasARM()) {
8858 Error(L, "target does not support ARM mode");
8859 return false;
8860 }
Tim Northovera2292d02013-06-10 23:20:58 +00008861
Jim Grosbach7f882392011-12-07 18:04:19 +00008862 if (isThumb())
8863 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008864
Jim Grosbach7f882392011-12-07 18:04:19 +00008865 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008866 return false;
8867}
8868
Tim Northover1744d0a2013-10-25 12:49:50 +00008869void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8870 if (NextSymbolIsThumb) {
8871 getParser().getStreamer().EmitThumbFunc(Symbol);
8872 NextSymbolIsThumb = false;
8873 }
8874}
8875
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008876/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008877/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008878bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008879 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008880 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8881 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008882
Jim Grosbach1152cc02011-12-21 22:30:16 +00008883 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008884 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008885 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008886 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008887 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008888 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8889 Error(L, "unexpected token in .thumb_func directive");
8890 return false;
8891 }
8892
Tim Northover1744d0a2013-10-25 12:49:50 +00008893 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00008894 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00008895 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008896 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008897 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008898 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008899 }
8900
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008901 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008902 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8903 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008904 return false;
8905 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008906
Tim Northover1744d0a2013-10-25 12:49:50 +00008907 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008908 return false;
8909}
8910
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008911/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008912/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008913bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008914 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008915 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008916 if (Tok.isNot(AsmToken::Identifier)) {
8917 Error(L, "unexpected token in .syntax directive");
8918 return false;
8919 }
8920
Benjamin Kramer92d89982010-07-14 22:38:02 +00008921 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008922 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008923 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008924 } else if (Mode == "divided" || Mode == "DIVIDED") {
8925 Error(L, "'.syntax divided' arm asssembly not supported");
8926 return false;
8927 } else {
8928 Error(L, "unrecognized syntax mode in .syntax directive");
8929 return false;
8930 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008931
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008932 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8933 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8934 return false;
8935 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008936 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008937
8938 // TODO tell the MC streamer the mode
8939 // getParser().getStreamer().Emit???();
8940 return false;
8941}
8942
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008943/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008944/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008945bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008946 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008947 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008948 if (Tok.isNot(AsmToken::Integer)) {
8949 Error(L, "unexpected token in .code directive");
8950 return false;
8951 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008952 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008953 if (Val != 16 && Val != 32) {
8954 Error(L, "invalid operand to .code directive");
8955 return false;
8956 }
8957 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008958
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008959 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8960 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8961 return false;
8962 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008963 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008964
Evan Cheng284b4672011-07-08 22:36:29 +00008965 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008966 if (!hasThumb()) {
8967 Error(L, "target does not support Thumb mode");
8968 return false;
8969 }
Tim Northovera2292d02013-06-10 23:20:58 +00008970
Jim Grosbachf471ac32011-09-06 18:46:23 +00008971 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008972 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008973 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008974 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008975 if (!hasARM()) {
8976 Error(L, "target does not support ARM mode");
8977 return false;
8978 }
Tim Northovera2292d02013-06-10 23:20:58 +00008979
Jim Grosbachf471ac32011-09-06 18:46:23 +00008980 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008981 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008982 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008983 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008984
Kevin Enderby146dcf22009-10-15 20:48:48 +00008985 return false;
8986}
8987
Jim Grosbachab5830e2011-12-14 02:16:11 +00008988/// parseDirectiveReq
8989/// ::= name .req registername
8990bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008991 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00008992 Parser.Lex(); // Eat the '.req' token.
8993 unsigned Reg;
8994 SMLoc SRegLoc, ERegLoc;
8995 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008996 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008997 Error(SRegLoc, "register name expected");
8998 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008999 }
9000
9001 // Shouldn't be anything else.
9002 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009003 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009004 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9005 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009006 }
9007
9008 Parser.Lex(); // Consume the EndOfStatement
9009
Frederic Rissb61f01f2015-02-04 03:10:03 +00009010 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009011 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9012 return false;
9013 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009014
9015 return false;
9016}
9017
9018/// parseDirectiveUneq
9019/// ::= .unreq registername
9020bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009021 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009022 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009023 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009024 Error(L, "unexpected input in .unreq directive.");
9025 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009026 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009027 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009028 Parser.Lex(); // Eat the identifier.
9029 return false;
9030}
9031
Jason W Kim135d2442011-12-20 17:38:12 +00009032/// parseDirectiveArch
9033/// ::= .arch token
9034bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009035 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9036
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009037 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009038
Renato Golin35de35d2015-05-12 10:33:58 +00009039 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009040 Error(L, "Unknown arch name");
9041 return false;
9042 }
Logan Chien439e8f92013-12-11 17:16:25 +00009043
Roman Divacky4b5507a2015-10-02 18:25:25 +00009044 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009045 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009046 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009047 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
9048
Logan Chien439e8f92013-12-11 17:16:25 +00009049 getTargetStreamer().emitArch(ID);
9050 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009051}
9052
9053/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009054/// ::= .eabi_attribute int, int [, "str"]
9055/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009056bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009057 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009058 int64_t Tag;
9059 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009060 TagLoc = Parser.getTok().getLoc();
9061 if (Parser.getTok().is(AsmToken::Identifier)) {
9062 StringRef Name = Parser.getTok().getIdentifier();
9063 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9064 if (Tag == -1) {
9065 Error(TagLoc, "attribute name not recognised: " + Name);
9066 Parser.eatToEndOfStatement();
9067 return false;
9068 }
9069 Parser.Lex();
9070 } else {
9071 const MCExpr *AttrExpr;
9072
9073 TagLoc = Parser.getTok().getLoc();
9074 if (Parser.parseExpression(AttrExpr)) {
9075 Parser.eatToEndOfStatement();
9076 return false;
9077 }
9078
9079 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9080 if (!CE) {
9081 Error(TagLoc, "expected numeric constant");
9082 Parser.eatToEndOfStatement();
9083 return false;
9084 }
9085
9086 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009087 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009088
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009089 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009090 Error(Parser.getTok().getLoc(), "comma expected");
9091 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009092 return false;
9093 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009094 Parser.Lex(); // skip comma
9095
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009096 StringRef StringValue = "";
9097 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009098
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009099 int64_t IntegerValue = 0;
9100 bool IsIntegerValue = false;
9101
9102 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9103 IsStringValue = true;
9104 else if (Tag == ARMBuildAttrs::compatibility) {
9105 IsStringValue = true;
9106 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009107 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009108 IsIntegerValue = true;
9109 else if (Tag % 2 == 1)
9110 IsStringValue = true;
9111 else
9112 llvm_unreachable("invalid tag type");
9113
9114 if (IsIntegerValue) {
9115 const MCExpr *ValueExpr;
9116 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9117 if (Parser.parseExpression(ValueExpr)) {
9118 Parser.eatToEndOfStatement();
9119 return false;
9120 }
9121
9122 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9123 if (!CE) {
9124 Error(ValueExprLoc, "expected numeric constant");
9125 Parser.eatToEndOfStatement();
9126 return false;
9127 }
9128
9129 IntegerValue = CE->getValue();
9130 }
9131
9132 if (Tag == ARMBuildAttrs::compatibility) {
9133 if (Parser.getTok().isNot(AsmToken::Comma))
9134 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009135 if (Parser.getTok().isNot(AsmToken::Comma)) {
9136 Error(Parser.getTok().getLoc(), "comma expected");
9137 Parser.eatToEndOfStatement();
9138 return false;
9139 } else {
9140 Parser.Lex();
9141 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009142 }
9143
9144 if (IsStringValue) {
9145 if (Parser.getTok().isNot(AsmToken::String)) {
9146 Error(Parser.getTok().getLoc(), "bad string constant");
9147 Parser.eatToEndOfStatement();
9148 return false;
9149 }
9150
9151 StringValue = Parser.getTok().getStringContents();
9152 Parser.Lex();
9153 }
9154
9155 if (IsIntegerValue && IsStringValue) {
9156 assert(Tag == ARMBuildAttrs::compatibility);
9157 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9158 } else if (IsIntegerValue)
9159 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9160 else if (IsStringValue)
9161 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009162 return false;
9163}
9164
9165/// parseDirectiveCPU
9166/// ::= .cpu str
9167bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9168 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9169 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009170
Renato Golin5d78c9c2015-05-30 10:44:07 +00009171 // FIXME: This is using table-gen data, but should be moved to
9172 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009173 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009174 Error(L, "Unknown CPU name");
9175 return false;
9176 }
9177
Akira Hatanakab11ef082015-11-14 06:35:56 +00009178 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009179 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009180 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Roman Divacky7e6b5952014-12-02 20:03:22 +00009181
Logan Chien8cbb80d2013-10-28 17:51:12 +00009182 return false;
9183}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009184/// parseDirectiveFPU
9185/// ::= .fpu str
9186bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009187 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009188 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9189
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009190 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009191 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009192 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009193 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009194 return false;
9195 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009196
Akira Hatanakab11ef082015-11-14 06:35:56 +00009197 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009198 for (auto Feature : Features)
9199 STI.ApplyFeatureFlag(Feature);
9200 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009201
Logan Chien8cbb80d2013-10-28 17:51:12 +00009202 getTargetStreamer().emitFPU(ID);
9203 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009204}
9205
Logan Chien4ea23b52013-05-10 16:17:24 +00009206/// parseDirectiveFnStart
9207/// ::= .fnstart
9208bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009209 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009210 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009211 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009212 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009213 }
9214
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009215 // Reset the unwind directives parser state
9216 UC.reset();
9217
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009218 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009219
9220 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009221 return false;
9222}
9223
9224/// parseDirectiveFnEnd
9225/// ::= .fnend
9226bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9227 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009228 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009229 Error(L, ".fnstart must precede .fnend directive");
9230 return false;
9231 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009232
9233 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009234 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009235
9236 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009237 return false;
9238}
9239
9240/// parseDirectiveCantUnwind
9241/// ::= .cantunwind
9242bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009243 UC.recordCantUnwind(L);
9244
Logan Chien4ea23b52013-05-10 16:17:24 +00009245 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009246 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009247 Error(L, ".fnstart must precede .cantunwind directive");
9248 return false;
9249 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009250 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009251 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009252 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009253 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009254 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009255 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009256 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009257 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009258 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009259 }
9260
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009261 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009262 return false;
9263}
9264
9265/// parseDirectivePersonality
9266/// ::= .personality name
9267bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009268 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009269 bool HasExistingPersonality = UC.hasPersonality();
9270
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009271 UC.recordPersonality(L);
9272
Logan Chien4ea23b52013-05-10 16:17:24 +00009273 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009274 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009275 Error(L, ".fnstart must precede .personality directive");
9276 return false;
9277 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009278 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009279 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009280 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009281 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009282 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009283 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009284 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009285 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009286 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009287 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009288 if (HasExistingPersonality) {
9289 Parser.eatToEndOfStatement();
9290 Error(L, "multiple personality directives");
9291 UC.emitPersonalityLocNotes();
9292 return false;
9293 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009294
9295 // Parse the name of the personality routine
9296 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9297 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009298 Error(L, "unexpected input in .personality directive.");
9299 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009300 }
9301 StringRef Name(Parser.getTok().getIdentifier());
9302 Parser.Lex();
9303
Jim Grosbach6f482002015-05-18 18:43:14 +00009304 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009305 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009306 return false;
9307}
9308
9309/// parseDirectiveHandlerData
9310/// ::= .handlerdata
9311bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009312 UC.recordHandlerData(L);
9313
Logan Chien4ea23b52013-05-10 16:17:24 +00009314 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009315 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009316 Error(L, ".fnstart must precede .personality directive");
9317 return false;
9318 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009319 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009320 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009321 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009322 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009323 }
9324
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009325 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009326 return false;
9327}
9328
9329/// parseDirectiveSetFP
9330/// ::= .setfp fpreg, spreg [, offset]
9331bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009332 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009333 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009334 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009335 Error(L, ".fnstart must precede .setfp directive");
9336 return false;
9337 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009338 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009339 Error(L, ".setfp must precede .handlerdata directive");
9340 return false;
9341 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009342
9343 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009344 SMLoc FPRegLoc = Parser.getTok().getLoc();
9345 int FPReg = tryParseRegister();
9346 if (FPReg == -1) {
9347 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009348 return false;
9349 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009350
9351 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009352 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009353 Error(Parser.getTok().getLoc(), "comma expected");
9354 return false;
9355 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009356 Parser.Lex(); // skip comma
9357
9358 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009359 SMLoc SPRegLoc = Parser.getTok().getLoc();
9360 int SPReg = tryParseRegister();
9361 if (SPReg == -1) {
9362 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009363 return false;
9364 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009365
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009366 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9367 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009368 return false;
9369 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009370
9371 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009372 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009373
9374 // Parse offset
9375 int64_t Offset = 0;
9376 if (Parser.getTok().is(AsmToken::Comma)) {
9377 Parser.Lex(); // skip comma
9378
9379 if (Parser.getTok().isNot(AsmToken::Hash) &&
9380 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009381 Error(Parser.getTok().getLoc(), "'#' expected");
9382 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009383 }
9384 Parser.Lex(); // skip hash token.
9385
9386 const MCExpr *OffsetExpr;
9387 SMLoc ExLoc = Parser.getTok().getLoc();
9388 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009389 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9390 Error(ExLoc, "malformed setfp offset");
9391 return false;
9392 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009394 if (!CE) {
9395 Error(ExLoc, "setfp offset must be an immediate");
9396 return false;
9397 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009398
9399 Offset = CE->getValue();
9400 }
9401
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009402 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9403 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009404 return false;
9405}
9406
9407/// parseDirective
9408/// ::= .pad offset
9409bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009410 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009411 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009412 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009413 Error(L, ".fnstart must precede .pad directive");
9414 return false;
9415 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009416 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009417 Error(L, ".pad must precede .handlerdata directive");
9418 return false;
9419 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009420
9421 // Parse the offset
9422 if (Parser.getTok().isNot(AsmToken::Hash) &&
9423 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009424 Error(Parser.getTok().getLoc(), "'#' expected");
9425 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009426 }
9427 Parser.Lex(); // skip hash token.
9428
9429 const MCExpr *OffsetExpr;
9430 SMLoc ExLoc = Parser.getTok().getLoc();
9431 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009432 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9433 Error(ExLoc, "malformed pad offset");
9434 return false;
9435 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009436 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009437 if (!CE) {
9438 Error(ExLoc, "pad offset must be an immediate");
9439 return false;
9440 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009441
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009442 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009443 return false;
9444}
9445
9446/// parseDirectiveRegSave
9447/// ::= .save { registers }
9448/// ::= .vsave { registers }
9449bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9450 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009451 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009452 Error(L, ".fnstart must precede .save or .vsave directives");
9453 return false;
9454 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009455 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009456 Error(L, ".save or .vsave must precede .handlerdata directive");
9457 return false;
9458 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009459
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009460 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009461 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009462
Logan Chien4ea23b52013-05-10 16:17:24 +00009463 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009464 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009465 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009466 ARMOperand &Op = (ARMOperand &)*Operands[0];
9467 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009468 Error(L, ".save expects GPR registers");
9469 return false;
9470 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009471 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009472 Error(L, ".vsave expects DPR registers");
9473 return false;
9474 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009475
David Blaikie960ea3f2014-06-08 16:18:35 +00009476 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009477 return false;
9478}
9479
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009480/// parseDirectiveInst
9481/// ::= .inst opcode [, ...]
9482/// ::= .inst.n opcode [, ...]
9483/// ::= .inst.w opcode [, ...]
9484bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009485 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009486 int Width;
9487
9488 if (isThumb()) {
9489 switch (Suffix) {
9490 case 'n':
9491 Width = 2;
9492 break;
9493 case 'w':
9494 Width = 4;
9495 break;
9496 default:
9497 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009498 Error(Loc, "cannot determine Thumb instruction size, "
9499 "use inst.n/inst.w instead");
9500 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009501 }
9502 } else {
9503 if (Suffix) {
9504 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009505 Error(Loc, "width suffixes are invalid in ARM mode");
9506 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009507 }
9508 Width = 4;
9509 }
9510
9511 if (getLexer().is(AsmToken::EndOfStatement)) {
9512 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009513 Error(Loc, "expected expression following directive");
9514 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009515 }
9516
9517 for (;;) {
9518 const MCExpr *Expr;
9519
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009520 if (getParser().parseExpression(Expr)) {
9521 Error(Loc, "expected expression");
9522 return false;
9523 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009524
9525 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009526 if (!Value) {
9527 Error(Loc, "expected constant expression");
9528 return false;
9529 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009530
9531 switch (Width) {
9532 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009533 if (Value->getValue() > 0xffff) {
9534 Error(Loc, "inst.n operand is too big, use inst.w instead");
9535 return false;
9536 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009537 break;
9538 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009539 if (Value->getValue() > 0xffffffff) {
9540 Error(Loc,
9541 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9542 return false;
9543 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009544 break;
9545 default:
9546 llvm_unreachable("only supported widths are 2 and 4");
9547 }
9548
9549 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9550
9551 if (getLexer().is(AsmToken::EndOfStatement))
9552 break;
9553
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009554 if (getLexer().isNot(AsmToken::Comma)) {
9555 Error(Loc, "unexpected token in directive");
9556 return false;
9557 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009558
9559 Parser.Lex();
9560 }
9561
9562 Parser.Lex();
9563 return false;
9564}
9565
David Peixotto80c083a2013-12-19 18:26:07 +00009566/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009567/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009568bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009569 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009570 return false;
9571}
9572
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009573bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9574 const MCSection *Section = getStreamer().getCurrentSection().first;
9575
9576 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9577 TokError("unexpected token in directive");
9578 return false;
9579 }
9580
9581 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009582 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009583 Section = getStreamer().getCurrentSection().first;
9584 }
9585
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009586 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009587 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009588 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009589 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009590 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009591
9592 return false;
9593}
9594
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009595/// parseDirectivePersonalityIndex
9596/// ::= .personalityindex index
9597bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009598 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009599 bool HasExistingPersonality = UC.hasPersonality();
9600
9601 UC.recordPersonalityIndex(L);
9602
9603 if (!UC.hasFnStart()) {
9604 Parser.eatToEndOfStatement();
9605 Error(L, ".fnstart must precede .personalityindex directive");
9606 return false;
9607 }
9608 if (UC.cantUnwind()) {
9609 Parser.eatToEndOfStatement();
9610 Error(L, ".personalityindex cannot be used with .cantunwind");
9611 UC.emitCantUnwindLocNotes();
9612 return false;
9613 }
9614 if (UC.hasHandlerData()) {
9615 Parser.eatToEndOfStatement();
9616 Error(L, ".personalityindex must precede .handlerdata directive");
9617 UC.emitHandlerDataLocNotes();
9618 return false;
9619 }
9620 if (HasExistingPersonality) {
9621 Parser.eatToEndOfStatement();
9622 Error(L, "multiple personality directives");
9623 UC.emitPersonalityLocNotes();
9624 return false;
9625 }
9626
9627 const MCExpr *IndexExpression;
9628 SMLoc IndexLoc = Parser.getTok().getLoc();
9629 if (Parser.parseExpression(IndexExpression)) {
9630 Parser.eatToEndOfStatement();
9631 return false;
9632 }
9633
9634 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9635 if (!CE) {
9636 Parser.eatToEndOfStatement();
9637 Error(IndexLoc, "index must be a constant number");
9638 return false;
9639 }
9640 if (CE->getValue() < 0 ||
9641 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9642 Parser.eatToEndOfStatement();
9643 Error(IndexLoc, "personality routine index should be in range [0-3]");
9644 return false;
9645 }
9646
9647 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9648 return false;
9649}
9650
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009651/// parseDirectiveUnwindRaw
9652/// ::= .unwind_raw offset, opcode [, opcode...]
9653bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009654 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009655 if (!UC.hasFnStart()) {
9656 Parser.eatToEndOfStatement();
9657 Error(L, ".fnstart must precede .unwind_raw directives");
9658 return false;
9659 }
9660
9661 int64_t StackOffset;
9662
9663 const MCExpr *OffsetExpr;
9664 SMLoc OffsetLoc = getLexer().getLoc();
9665 if (getLexer().is(AsmToken::EndOfStatement) ||
9666 getParser().parseExpression(OffsetExpr)) {
9667 Error(OffsetLoc, "expected expression");
9668 Parser.eatToEndOfStatement();
9669 return false;
9670 }
9671
9672 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9673 if (!CE) {
9674 Error(OffsetLoc, "offset must be a constant");
9675 Parser.eatToEndOfStatement();
9676 return false;
9677 }
9678
9679 StackOffset = CE->getValue();
9680
9681 if (getLexer().isNot(AsmToken::Comma)) {
9682 Error(getLexer().getLoc(), "expected comma");
9683 Parser.eatToEndOfStatement();
9684 return false;
9685 }
9686 Parser.Lex();
9687
9688 SmallVector<uint8_t, 16> Opcodes;
9689 for (;;) {
9690 const MCExpr *OE;
9691
9692 SMLoc OpcodeLoc = getLexer().getLoc();
9693 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9694 Error(OpcodeLoc, "expected opcode expression");
9695 Parser.eatToEndOfStatement();
9696 return false;
9697 }
9698
9699 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9700 if (!OC) {
9701 Error(OpcodeLoc, "opcode value must be a constant");
9702 Parser.eatToEndOfStatement();
9703 return false;
9704 }
9705
9706 const int64_t Opcode = OC->getValue();
9707 if (Opcode & ~0xff) {
9708 Error(OpcodeLoc, "invalid opcode");
9709 Parser.eatToEndOfStatement();
9710 return false;
9711 }
9712
9713 Opcodes.push_back(uint8_t(Opcode));
9714
9715 if (getLexer().is(AsmToken::EndOfStatement))
9716 break;
9717
9718 if (getLexer().isNot(AsmToken::Comma)) {
9719 Error(getLexer().getLoc(), "unexpected token in directive");
9720 Parser.eatToEndOfStatement();
9721 return false;
9722 }
9723
9724 Parser.Lex();
9725 }
9726
9727 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9728
9729 Parser.Lex();
9730 return false;
9731}
9732
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009733/// parseDirectiveTLSDescSeq
9734/// ::= .tlsdescseq tls-variable
9735bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009736 MCAsmParser &Parser = getParser();
9737
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009738 if (getLexer().isNot(AsmToken::Identifier)) {
9739 TokError("expected variable after '.tlsdescseq' directive");
9740 Parser.eatToEndOfStatement();
9741 return false;
9742 }
9743
9744 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009745 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009746 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9747 Lex();
9748
9749 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9750 Error(Parser.getTok().getLoc(), "unexpected token");
9751 Parser.eatToEndOfStatement();
9752 return false;
9753 }
9754
9755 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9756 return false;
9757}
9758
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009759/// parseDirectiveMovSP
9760/// ::= .movsp reg [, #offset]
9761bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009762 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009763 if (!UC.hasFnStart()) {
9764 Parser.eatToEndOfStatement();
9765 Error(L, ".fnstart must precede .movsp directives");
9766 return false;
9767 }
9768 if (UC.getFPReg() != ARM::SP) {
9769 Parser.eatToEndOfStatement();
9770 Error(L, "unexpected .movsp directive");
9771 return false;
9772 }
9773
9774 SMLoc SPRegLoc = Parser.getTok().getLoc();
9775 int SPReg = tryParseRegister();
9776 if (SPReg == -1) {
9777 Parser.eatToEndOfStatement();
9778 Error(SPRegLoc, "register expected");
9779 return false;
9780 }
9781
9782 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9783 Parser.eatToEndOfStatement();
9784 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9785 return false;
9786 }
9787
9788 int64_t Offset = 0;
9789 if (Parser.getTok().is(AsmToken::Comma)) {
9790 Parser.Lex();
9791
9792 if (Parser.getTok().isNot(AsmToken::Hash)) {
9793 Error(Parser.getTok().getLoc(), "expected #constant");
9794 Parser.eatToEndOfStatement();
9795 return false;
9796 }
9797 Parser.Lex();
9798
9799 const MCExpr *OffsetExpr;
9800 SMLoc OffsetLoc = Parser.getTok().getLoc();
9801 if (Parser.parseExpression(OffsetExpr)) {
9802 Parser.eatToEndOfStatement();
9803 Error(OffsetLoc, "malformed offset expression");
9804 return false;
9805 }
9806
9807 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9808 if (!CE) {
9809 Parser.eatToEndOfStatement();
9810 Error(OffsetLoc, "offset must be an immediate constant");
9811 return false;
9812 }
9813
9814 Offset = CE->getValue();
9815 }
9816
9817 getTargetStreamer().emitMovSP(SPReg, Offset);
9818 UC.saveFPReg(SPReg);
9819
9820 return false;
9821}
9822
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009823/// parseDirectiveObjectArch
9824/// ::= .object_arch name
9825bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009826 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009827 if (getLexer().isNot(AsmToken::Identifier)) {
9828 Error(getLexer().getLoc(), "unexpected token");
9829 Parser.eatToEndOfStatement();
9830 return false;
9831 }
9832
9833 StringRef Arch = Parser.getTok().getString();
9834 SMLoc ArchLoc = Parser.getTok().getLoc();
9835 getLexer().Lex();
9836
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009837 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009838
Renato Golin35de35d2015-05-12 10:33:58 +00009839 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009840 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9841 Parser.eatToEndOfStatement();
9842 return false;
9843 }
9844
9845 getTargetStreamer().emitObjectArch(ID);
9846
9847 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9848 Error(getLexer().getLoc(), "unexpected token");
9849 Parser.eatToEndOfStatement();
9850 }
9851
9852 return false;
9853}
9854
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009855/// parseDirectiveAlign
9856/// ::= .align
9857bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9858 // NOTE: if this is not the end of the statement, fall back to the target
9859 // agnostic handling for this directive which will correctly handle this.
9860 if (getLexer().isNot(AsmToken::EndOfStatement))
9861 return true;
9862
9863 // '.align' is target specifically handled to mean 2**2 byte alignment.
9864 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9865 getStreamer().EmitCodeAlignment(4, 0);
9866 else
9867 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9868
9869 return false;
9870}
9871
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009872/// parseDirectiveThumbSet
9873/// ::= .thumb_set name, value
9874bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009875 MCAsmParser &Parser = getParser();
9876
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009877 StringRef Name;
9878 if (Parser.parseIdentifier(Name)) {
9879 TokError("expected identifier after '.thumb_set'");
9880 Parser.eatToEndOfStatement();
9881 return false;
9882 }
9883
9884 if (getLexer().isNot(AsmToken::Comma)) {
9885 TokError("expected comma after name '" + Name + "'");
9886 Parser.eatToEndOfStatement();
9887 return false;
9888 }
9889 Lex();
9890
Pete Cooper80d21cb2015-06-22 19:35:57 +00009891 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009892 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +00009893 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
9894 Parser, Sym, Value))
9895 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009896
Pete Cooper80d21cb2015-06-22 19:35:57 +00009897 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009898 return false;
9899}
9900
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009901/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009902extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009903 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9904 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9905 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9906 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009907}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009908
Chris Lattner3e4582a2010-09-06 19:11:01 +00009909#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009910#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009911#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009912#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009913
Renato Golin230d2982015-05-30 10:30:02 +00009914// FIXME: This structure should be moved inside ARMTargetParser
9915// when we start to table-generate them, and we can use the ARM
9916// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009917static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009918 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +00009919 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009920 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009921} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009922 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
9923 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009924 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009925 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009926 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009927 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009928 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
9929 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +00009930 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009931 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009932 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +00009933 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Renato Golin230d2982015-05-30 10:30:02 +00009934 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009935 { ARM::AEK_OS, Feature_None, {} },
9936 { ARM::AEK_IWMMXT, Feature_None, {} },
9937 { ARM::AEK_IWMMXT2, Feature_None, {} },
9938 { ARM::AEK_MAVERICK, Feature_None, {} },
9939 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009940};
9941
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009942/// parseDirectiveArchExtension
9943/// ::= .arch_extension [no]feature
9944bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009945 MCAsmParser &Parser = getParser();
9946
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009947 if (getLexer().isNot(AsmToken::Identifier)) {
9948 Error(getLexer().getLoc(), "unexpected token");
9949 Parser.eatToEndOfStatement();
9950 return false;
9951 }
9952
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009953 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009954 SMLoc ExtLoc = Parser.getTok().getLoc();
9955 getLexer().Lex();
9956
9957 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009958 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009959 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009960 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009961 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009962 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +00009963 if (FeatureKind == ARM::AEK_INVALID)
9964 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009965
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009966 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +00009967 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009968 continue;
9969
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009970 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +00009971 report_fatal_error("unsupported architectural extension: " + Name);
9972
9973 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009974 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009975 "allowed for the current base architecture");
9976 return false;
9977 }
9978
Akira Hatanakab11ef082015-11-14 06:35:56 +00009979 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009980 FeatureBitset ToggleFeatures = EnableFeature
9981 ? (~STI.getFeatureBits() & Extension.Features)
9982 : ( STI.getFeatureBits() & Extension.Features);
9983
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009984 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +00009985 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
9986 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009987 return false;
9988 }
9989
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009990 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009991 Parser.eatToEndOfStatement();
9992 return false;
9993}
9994
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009995// Define this matcher function after the auto-generated include so we
9996// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00009997unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009998 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +00009999 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010000 // If the kind is a token for a literal immediate, check if our asm
10001 // operand matches. This is for InstAliases which have a fixed-value
10002 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010003 switch (Kind) {
10004 default: break;
10005 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010006 if (Op.isImm())
10007 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010008 if (CE->getValue() == 0)
10009 return Match_Success;
10010 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010011 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010012 if (Op.isImm()) {
10013 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010014 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010015 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010016 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010017 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10018 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010019 }
10020 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010021 case MCK_rGPR:
10022 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10023 return Match_Success;
10024 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010025 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010026 if (Op.isReg() &&
10027 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010028 return Match_Success;
10029 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010030 }
10031 return Match_InvalidOperand;
10032}