blob: 226191420f19ce258f8e46fd73f9abce68ecd278 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000045def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
46def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
48def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
49def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
50def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000051def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000052
Tom Stellard75aadc22012-12-11 21:25:42 +000053def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000054def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000055
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000056def u16ImmTarget : AsmOperandClass {
57 let Name = "U16Imm";
58 let RenderMethod = "addImmOperands";
59}
60
61def s16ImmTarget : AsmOperandClass {
62 let Name = "S16Imm";
63 let RenderMethod = "addImmOperands";
64}
65
Tom Stellardb02094e2014-07-21 15:45:01 +000066let OperandType = "OPERAND_IMMEDIATE" in {
67
Matt Arsenault4d7d3832014-04-15 22:32:49 +000068def u32imm : Operand<i32> {
69 let PrintMethod = "printU32ImmOperand";
70}
71
72def u16imm : Operand<i16> {
73 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000074 let ParserMatchClass = u16ImmTarget;
75}
76
77def s16imm : Operand<i16> {
78 let PrintMethod = "printU16ImmOperand";
79 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000080}
81
82def u8imm : Operand<i8> {
83 let PrintMethod = "printU8ImmOperand";
84}
85
Tom Stellardb02094e2014-07-21 15:45:01 +000086} // End OperandType = "OPERAND_IMMEDIATE"
87
Tom Stellardbc5b5372014-06-13 16:38:59 +000088//===--------------------------------------------------------------------===//
89// Custom Operands
90//===--------------------------------------------------------------------===//
91def brtarget : Operand<OtherVT>;
92
Tom Stellardc0845332013-11-22 23:07:58 +000093//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000094// Misc. PatFrags
95//===----------------------------------------------------------------------===//
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
98 (ops node:$src0),
99 (op $src0),
100 [{ return N->hasOneUse(); }]
101>;
102
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000103class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
104 (ops node:$src0, node:$src1),
105 (op $src0, $src1),
106 [{ return N->hasOneUse(); }]
107>;
108
109class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
110 (ops node:$src0, node:$src1, node:$src2),
111 (op $src0, $src1, $src2),
112 [{ return N->hasOneUse(); }]
113>;
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000116
117let Properties = [SDNPCommutative, SDNPAssociative] in {
118def smax_oneuse : HasOneUseBinOp<smax>;
119def smin_oneuse : HasOneUseBinOp<smin>;
120def umax_oneuse : HasOneUseBinOp<umax>;
121def umin_oneuse : HasOneUseBinOp<umin>;
122def fminnum_oneuse : HasOneUseBinOp<fminnum>;
123def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
124def and_oneuse : HasOneUseBinOp<and>;
125def or_oneuse : HasOneUseBinOp<or>;
126def xor_oneuse : HasOneUseBinOp<xor>;
127} // Properties = [SDNPCommutative, SDNPAssociative]
128
129def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000130
131def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000132def shl_oneuse : HasOneUseBinOp<shl>;
133
134def select_oneuse : HasOneUseTernaryOp<select>;
135
136//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000137// PatLeafs for floating-point comparisons
138//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000139
Tom Stellard0351ea22013-09-28 02:50:50 +0000140def COND_OEQ : PatLeaf <
141 (cond),
142 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
143>;
144
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000145def COND_ONE : PatLeaf <
146 (cond),
147 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
148>;
149
Tom Stellard0351ea22013-09-28 02:50:50 +0000150def COND_OGT : PatLeaf <
151 (cond),
152 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
153>;
154
Tom Stellard0351ea22013-09-28 02:50:50 +0000155def COND_OGE : PatLeaf <
156 (cond),
157 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
158>;
159
Tom Stellardc0845332013-11-22 23:07:58 +0000160def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000161 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000162 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000163>;
164
Tom Stellardc0845332013-11-22 23:07:58 +0000165def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000166 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000167 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
168>;
169
Tom Stellardc0845332013-11-22 23:07:58 +0000170
171def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
172def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
173
174//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000175// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000176//===----------------------------------------------------------------------===//
177
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000178def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
179def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000180def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
181def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
182def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
183def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
184
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000185// XXX - For some reason R600 version is preferring to use unordered
186// for setne?
187def COND_UNE_NE : PatLeaf <
188 (cond),
189 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
190>;
191
Tom Stellardc0845332013-11-22 23:07:58 +0000192//===----------------------------------------------------------------------===//
193// PatLeafs for signed comparisons
194//===----------------------------------------------------------------------===//
195
196def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
197def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
198def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
199def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
200
201//===----------------------------------------------------------------------===//
202// PatLeafs for integer equality
203//===----------------------------------------------------------------------===//
204
205def COND_EQ : PatLeaf <
206 (cond),
207 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
208>;
209
210def COND_NE : PatLeaf <
211 (cond),
212 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000213>;
214
Christian Konigb19849a2013-02-21 15:17:04 +0000215def COND_NULL : PatLeaf <
216 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000217 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000218>;
219
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000220
221//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000222// Load/Store Pattern Fragments
223//===----------------------------------------------------------------------===//
224
Matt Arsenaultbc683832017-09-20 03:43:35 +0000225class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
226 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
227}]>;
228
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000229class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000230
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000231class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000232 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
233>;
234
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000235class StoreHi16<SDPatternOperator op> : PatFrag <
236 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
237>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000238
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000239class PrivateAddress : CodePatPred<[{
240 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
241}]>;
242
Matt Arsenaultbc683832017-09-20 03:43:35 +0000243class ConstantAddress : CodePatPred<[{
244 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
245}]>;
246
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000247class LocalAddress : CodePatPred<[{
248 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
249}]>;
250
251class GlobalAddress : CodePatPred<[{
252 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
253}]>;
254
255class FlatLoadAddress : CodePatPred<[{
256 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
257 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000258 AS == AMDGPUASI.GLOBAL_ADDRESS ||
259 AS == AMDGPUASI.CONSTANT_ADDRESS;
260}]>;
261
262class FlatStoreAddress : CodePatPred<[{
263 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
264 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000265 AS == AMDGPUASI.GLOBAL_ADDRESS;
266}]>;
267
Tom Stellard381a94a2015-05-12 15:00:49 +0000268class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
269 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000270 LoadSDNode *L = cast<LoadSDNode>(N);
271 return L->getExtensionType() == ISD::ZEXTLOAD ||
272 L->getExtensionType() == ISD::EXTLOAD;
273}]>;
274
Tom Stellard381a94a2015-05-12 15:00:49 +0000275def az_extload : AZExtLoadBase <unindexedload>;
276
Tom Stellard33dd04b2013-07-23 01:47:52 +0000277def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
278 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
279}]>;
280
Tom Stellard33dd04b2013-07-23 01:47:52 +0000281def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
282 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
283}]>;
284
Tom Stellard31209cc2013-07-15 19:00:09 +0000285def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
286 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
287}]>;
288
Matt Arsenaultbc683832017-09-20 03:43:35 +0000289class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
290class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000291
Matt Arsenaultbc683832017-09-20 03:43:35 +0000292class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
293class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000294
Matt Arsenaultbc683832017-09-20 03:43:35 +0000295class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalAddress;
296class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000297
Matt Arsenaultbc683832017-09-20 03:43:35 +0000298class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
299class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
300
301class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
302
303
304def load_private : PrivateLoad <load>;
305def az_extloadi8_private : PrivateLoad <az_extloadi8>;
306def sextloadi8_private : PrivateLoad <sextloadi8>;
307def az_extloadi16_private : PrivateLoad <az_extloadi16>;
308def sextloadi16_private : PrivateLoad <sextloadi16>;
309
310def store_private : PrivateStore <store>;
311def truncstorei8_private : PrivateStore<truncstorei8>;
312def truncstorei16_private : PrivateStore <truncstorei16>;
313def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
314def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
315
316
317def load_global : GlobalLoad <load>;
318def sextloadi8_global : GlobalLoad <sextloadi8>;
319def az_extloadi8_global : GlobalLoad <az_extloadi8>;
320def sextloadi16_global : GlobalLoad <sextloadi16>;
321def az_extloadi16_global : GlobalLoad <az_extloadi16>;
322def atomic_load_global : GlobalLoad<atomic_load>;
323
324def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000325def truncstorei8_global : GlobalStore <truncstorei8>;
326def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000327def store_atomic_global : GlobalStore<atomic_store>;
328def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
329def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000330
Matt Arsenaultbc683832017-09-20 03:43:35 +0000331def load_local : LocalLoad <load>;
332def az_extloadi8_local : LocalLoad <az_extloadi8>;
333def sextloadi8_local : LocalLoad <sextloadi8>;
334def az_extloadi16_local : LocalLoad <az_extloadi16>;
335def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000336
Matt Arsenaultbc683832017-09-20 03:43:35 +0000337def store_local : LocalStore <store>;
338def truncstorei8_local : LocalStore <truncstorei8>;
339def truncstorei16_local : LocalStore <truncstorei16>;
340def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
341def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000342
Matt Arsenaultbc683832017-09-20 03:43:35 +0000343def load_align8_local : Aligned8Bytes <
344 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000345>;
346
Matt Arsenaultbc683832017-09-20 03:43:35 +0000347def store_align8_local : Aligned8Bytes <
348 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000349>;
Matt Arsenault72574102014-06-11 18:08:34 +0000350
Matt Arsenaultbc683832017-09-20 03:43:35 +0000351
352def load_flat : FlatLoad <load>;
353def az_extloadi8_flat : FlatLoad <az_extloadi8>;
354def sextloadi8_flat : FlatLoad <sextloadi8>;
355def az_extloadi16_flat : FlatLoad <az_extloadi16>;
356def sextloadi16_flat : FlatLoad <sextloadi16>;
357def atomic_load_flat : FlatLoad<atomic_load>;
358
359def store_flat : FlatStore <store>;
360def truncstorei8_flat : FlatStore <truncstorei8>;
361def truncstorei16_flat : FlatStore <truncstorei16>;
362def atomic_store_flat : FlatStore <atomic_store>;
363def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
364def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
365
366
367def constant_load : ConstantLoad<load>;
368def sextloadi8_constant : ConstantLoad <sextloadi8>;
369def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
370def sextloadi16_constant : ConstantLoad <sextloadi16>;
371def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
372
373
Matt Arsenault72574102014-06-11 18:08:34 +0000374class local_binary_atomic_op<SDNode atomic_op> :
375 PatFrag<(ops node:$ptr, node:$value),
376 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000377 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000378}]>;
379
Matt Arsenault72574102014-06-11 18:08:34 +0000380def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
381def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
382def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
383def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
384def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
385def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
386def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
387def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
388def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
389def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
390def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000391
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000392def mskor_global : PatFrag<(ops node:$val, node:$ptr),
393 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000394 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000395}]>;
396
Tom Stellard381a94a2015-05-12 15:00:49 +0000397multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000398
Tom Stellard381a94a2015-05-12 15:00:49 +0000399 def _32_local : PatFrag <
400 (ops node:$ptr, node:$cmp, node:$swap),
401 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
402 AtomicSDNode *AN = cast<AtomicSDNode>(N);
403 return AN->getMemoryVT() == MVT::i32 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000404 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000405 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000406
Tom Stellard381a94a2015-05-12 15:00:49 +0000407 def _64_local : PatFrag<
408 (ops node:$ptr, node:$cmp, node:$swap),
409 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
410 AtomicSDNode *AN = cast<AtomicSDNode>(N);
411 return AN->getMemoryVT() == MVT::i64 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000412 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000413 }]>;
414}
415
416defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000417
Jan Vesely206a5102016-12-23 15:34:51 +0000418multiclass global_binary_atomic_op<SDNode atomic_op> {
419 def "" : PatFrag<
420 (ops node:$ptr, node:$value),
421 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000422 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000423
Jan Vesely206a5102016-12-23 15:34:51 +0000424 def _noret : PatFrag<
425 (ops node:$ptr, node:$value),
426 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000427 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000428
Jan Vesely206a5102016-12-23 15:34:51 +0000429 def _ret : PatFrag<
430 (ops node:$ptr, node:$value),
431 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000432 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000433}
434
435defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
436defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
437defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
438defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
439defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
440defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
441defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
442defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
443defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
444defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
445
Matt Arsenaultbc683832017-09-20 03:43:35 +0000446// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000447def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000448 (ops node:$ptr, node:$value),
449 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000450
451def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000452 (ops node:$ptr, node:$cmp, node:$value),
453 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
454
Jan Vesely206a5102016-12-23 15:34:51 +0000455
456def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000457 (ops node:$ptr, node:$cmp, node:$value),
458 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
459 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000460
461def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000462 (ops node:$ptr, node:$cmp, node:$value),
463 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
464 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000465
Tom Stellardb4a313a2014-08-01 00:32:39 +0000466//===----------------------------------------------------------------------===//
467// Misc Pattern Fragments
468//===----------------------------------------------------------------------===//
469
Tom Stellard75aadc22012-12-11 21:25:42 +0000470class Constants {
471int TWO_PI = 0x40c90fdb;
472int PI = 0x40490fdb;
473int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000474int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000475int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000476int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000477int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000478int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000479int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000480int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000481}
482def CONST : Constants;
483
484def FP_ZERO : PatLeaf <
485 (fpimm),
486 [{return N->getValueAPF().isZero();}]
487>;
488
489def FP_ONE : PatLeaf <
490 (fpimm),
491 [{return N->isExactlyValue(1.0);}]
492>;
493
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000494def FP_HALF : PatLeaf <
495 (fpimm),
496 [{return N->isExactlyValue(0.5);}]
497>;
498
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000499let isCodeGenOnly = 1, isPseudo = 1 in {
500
501let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
503class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
504 (outs rc:$dst),
505 (ins rc:$src0),
506 "CLAMP $dst, $src0",
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000507 [(set f32:$dst, (AMDGPUclamp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000508>;
509
510class FABS <RegisterClass rc> : AMDGPUShaderInst <
511 (outs rc:$dst),
512 (ins rc:$src0),
513 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000514 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000515>;
516
517class FNEG <RegisterClass rc> : AMDGPUShaderInst <
518 (outs rc:$dst),
519 (ins rc:$src0),
520 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000521 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000522>;
523
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000524} // usesCustomInserter = 1
525
526multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
527 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000528let UseNamedOperandTable = 1 in {
529
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000530 def RegisterLoad : AMDGPUShaderInst <
531 (outs dstClass:$dst),
532 (ins addrClass:$addr, i32imm:$chan),
533 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000534 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000535 > {
536 let isRegisterLoad = 1;
537 }
538
539 def RegisterStore : AMDGPUShaderInst <
540 (outs),
541 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
542 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000543 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000544 > {
545 let isRegisterStore = 1;
546 }
547}
Tom Stellard81d871d2013-11-13 23:36:50 +0000548}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000549
550} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000551
552/* Generic helper patterns for intrinsics */
553/* -------------------------------------- */
554
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000555class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
556 : Pat <
557 (fpow f32:$src0, f32:$src1),
558 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000559>;
560
561/* Other helper patterns */
562/* --------------------- */
563
564/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000565class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000566 SubRegIndex sub_reg>
567 : Pat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000568 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000569 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000570>;
571
572/* Insert element pattern */
573class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000574 int sub_idx, SubRegIndex sub_reg>
575 : Pat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000576 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000577 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000578>;
579
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000580// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
581// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000582// bitconvert pattern
583class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
584 (dt (bitconvert (st rc:$src0))),
585 (dt rc:$src0)
586>;
587
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000588// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
589// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000590class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
591 (vt (AMDGPUdwordaddr (vt rc:$addr))),
592 (vt rc:$addr)
593>;
594
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000595// BFI_INT patterns
596
Matt Arsenault7d858d82014-11-02 23:46:54 +0000597multiclass BFIPatterns <Instruction BFI_INT,
598 Instruction LoadImm32,
599 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000600 // Definition from ISA doc:
601 // (y & x) | (z & ~x)
602 def : Pat <
603 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
604 (BFI_INT $x, $y, $z)
605 >;
606
607 // SHA-256 Ch function
608 // z ^ (x & (y ^ z))
609 def : Pat <
610 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
611 (BFI_INT $x, $y, $z)
612 >;
613
Matt Arsenault6e439652014-06-10 19:00:20 +0000614 def : Pat <
615 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000616 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000617 >;
618
619 def : Pat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000620 (f32 (fcopysign f32:$src0, f64:$src1)),
621 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
622 (i32 (EXTRACT_SUBREG $src1, sub1)))
623 >;
624
625 def : Pat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000626 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000627 (REG_SEQUENCE RC64,
628 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000629 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000630 (i32 (EXTRACT_SUBREG $src0, sub1)),
631 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
632 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000633
634 def : Pat <
635 (f64 (fcopysign f64:$src0, f32:$src1)),
636 (REG_SEQUENCE RC64,
637 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000638 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000639 (i32 (EXTRACT_SUBREG $src0, sub1)),
640 $src1), sub1)
641 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000642}
643
Tom Stellardeac65dd2013-05-03 17:21:20 +0000644// SHA-256 Ma patterns
645
646// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
647class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
648 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
649 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
650>;
651
Tom Stellard2b971eb2013-05-10 02:09:45 +0000652// Bitfield extract patterns
653
Marek Olsak949f5da2015-03-24 13:40:34 +0000654def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
655 return isMask_32(N->getZExtValue());
656}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000657
Marek Olsak949f5da2015-03-24 13:40:34 +0000658def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000659 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000660 MVT::i32);
661}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000662
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000663multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
664 def : Pat <
665 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
666 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
667 >;
668
669 def : Pat <
670 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
671 (UBFE $src, (i32 0), $width)
672 >;
673
674 def : Pat <
675 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
676 (SBFE $src, (i32 0), $width)
677 >;
678}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000679
Tom Stellard5643c4a2013-05-20 15:02:19 +0000680// rotr pattern
681class ROTRPattern <Instruction BIT_ALIGN> : Pat <
682 (rotr i32:$src0, i32:$src1),
683 (BIT_ALIGN $src0, $src0, $src1)
684>;
685
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000686// This matches 16 permutations of
687// max(min(x, y), min(max(x, y), z))
688class IntMed3Pat<Instruction med3Inst,
689 SDPatternOperator max,
690 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000691 SDPatternOperator min_oneuse,
692 ValueType vt = i32> : Pat<
693 (max (min_oneuse vt:$src0, vt:$src1),
694 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000695 (med3Inst $src0, $src1, $src2)
696>;
697
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000698// Special conversion patterns
699
700def cvt_rpi_i32_f32 : PatFrag <
701 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000702 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
703 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000704>;
705
706def cvt_flr_i32_f32 : PatFrag <
707 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000708 (fp_to_sint (ffloor $src)),
709 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000710>;
711
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000712class IMad24Pat<Instruction Inst, bit HasClamp = 0> : Pat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000713 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000714 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
715 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000716>;
717
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000718class UMad24Pat<Instruction Inst, bit HasClamp = 0> : Pat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000719 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000720 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
721 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000722>;
723
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000724class RcpPat<Instruction RcpInst, ValueType vt> : Pat <
725 (fdiv FP_ONE, vt:$src),
726 (RcpInst $src)
727>;
728
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000729class RsqPat<Instruction RsqInst, ValueType vt> : Pat <
730 (AMDGPUrcp (fsqrt vt:$src)),
731 (RsqInst $src)
732>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000733
Tom Stellard75aadc22012-12-11 21:25:42 +0000734include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000735include "R700Instructions.td"
736include "EvergreenInstructions.td"
737include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000738
739include "SIInstrInfo.td"
740